114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 3fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 614cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 714cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 814cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 914cf11afSPaul Mackerras * 1014cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1114cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras /* 1514cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1614cf11afSPaul Mackerras */ 1714cf11afSPaul Mackerras 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 20b17b0153SIngo Molnar #include <linux/sched/debug.h> 2114cf11afSPaul Mackerras #include <linux/kernel.h> 2214cf11afSPaul Mackerras #include <linux/mm.h> 2314cf11afSPaul Mackerras #include <linux/stddef.h> 2414cf11afSPaul Mackerras #include <linux/unistd.h> 258dad3f92SPaul Mackerras #include <linux/ptrace.h> 2614cf11afSPaul Mackerras #include <linux/user.h> 2714cf11afSPaul Mackerras #include <linux/interrupt.h> 2814cf11afSPaul Mackerras #include <linux/init.h> 298a39b05fSPaul Gortmaker #include <linux/extable.h> 308a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 318dad3f92SPaul Mackerras #include <linux/prctl.h> 3214cf11afSPaul Mackerras #include <linux/delay.h> 3314cf11afSPaul Mackerras #include <linux/kprobes.h> 34cc532915SMichael Ellerman #include <linux/kexec.h> 355474c120SMichael Hanselmann #include <linux/backlight.h> 3673c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 371eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3876462232SChristian Dietrich #include <linux/ratelimit.h> 39ba12eedeSLi Zhong #include <linux/context_tracking.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4214cf11afSPaul Mackerras #include <asm/pgtable.h> 437c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 447644d581SMichael Ellerman #include <asm/debugfs.h> 4514cf11afSPaul Mackerras #include <asm/io.h> 4686417780SPaul Mackerras #include <asm/machdep.h> 4786417780SPaul Mackerras #include <asm/rtas.h> 48f7f6f4feSDavid Gibson #include <asm/pmc.h> 4914cf11afSPaul Mackerras #include <asm/reg.h> 5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5114cf11afSPaul Mackerras #include <asm/backlight.h> 5214cf11afSPaul Mackerras #endif 53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5486417780SPaul Mackerras #include <asm/firmware.h> 55dc1c1ca3SStephen Rothwell #include <asm/processor.h> 566ce6c629SMichael Neuling #include <asm/tm.h> 57dc1c1ca3SStephen Rothwell #endif 58c0ce7d08SDavid Wilder #include <asm/kexec.h> 5916c57b36SKumar Gala #include <asm/ppc-opcode.h> 60cce1f106SShaohui Xie #include <asm/rio.h> 61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 62ae3a197eSDavid Howells #include <asm/switch_to.h> 63f54db641SMichael Neuling #include <asm/tm.h> 64ae3a197eSDavid Howells #include <asm/debug.h> 6542f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 66fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 674e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 686cc89badSNaveen N. Rao #include <asm/kprobes.h> 69dc1c1ca3SStephen Rothwell 70da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) 715be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 725be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 735be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 745be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 769422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 775be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7814cf11afSPaul Mackerras 7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 849422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8614cf11afSPaul Mackerras #endif 8714cf11afSPaul Mackerras 888b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 898b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 908b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 918b3c34cfSMichael Neuling #else 928b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 938b3c34cfSMichael Neuling #endif 948b3c34cfSMichael Neuling 9514cf11afSPaul Mackerras /* 9614cf11afSPaul Mackerras * Trap & Exception support 9714cf11afSPaul Mackerras */ 9814cf11afSPaul Mackerras 996031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 1006031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 1016031d9d9Santon@samba.org { 1026031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1036031d9d9Santon@samba.org if (pmac_backlight) { 1046031d9d9Santon@samba.org struct backlight_properties *props; 1056031d9d9Santon@samba.org 1066031d9d9Santon@samba.org props = &pmac_backlight->props; 1076031d9d9Santon@samba.org props->brightness = props->max_brightness; 1086031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1096031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1106031d9d9Santon@samba.org } 1116031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1126031d9d9Santon@samba.org } 1136031d9d9Santon@samba.org #else 1146031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1156031d9d9Santon@samba.org #endif 1166031d9d9Santon@samba.org 117760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 118760ca4dcSAnton Blanchard static int die_owner = -1; 119760ca4dcSAnton Blanchard static unsigned int die_nest_count; 120c0ce7d08SDavid Wilder static int die_counter; 121760ca4dcSAnton Blanchard 12203465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 123760ca4dcSAnton Blanchard { 124760ca4dcSAnton Blanchard int cpu; 12534c2a14fSanton@samba.org unsigned long flags; 12614cf11afSPaul Mackerras 127293e4688Santon@samba.org oops_enter(); 128293e4688Santon@samba.org 129760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 130760ca4dcSAnton Blanchard raw_local_irq_save(flags); 131760ca4dcSAnton Blanchard cpu = smp_processor_id(); 132760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 133760ca4dcSAnton Blanchard if (cpu == die_owner) 134760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 135760ca4dcSAnton Blanchard else 136760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 137760ca4dcSAnton Blanchard } 138760ca4dcSAnton Blanchard die_nest_count++; 139760ca4dcSAnton Blanchard die_owner = cpu; 14014cf11afSPaul Mackerras console_verbose(); 14114cf11afSPaul Mackerras bust_spinlocks(1); 1426031d9d9Santon@samba.org if (machine_is(powermac)) 1436031d9d9Santon@samba.org pmac_backlight_unblank(); 144760ca4dcSAnton Blanchard return flags; 14534c2a14fSanton@samba.org } 14603465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 1475474c120SMichael Hanselmann 14803465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 149760ca4dcSAnton Blanchard int signr) 150760ca4dcSAnton Blanchard { 15114cf11afSPaul Mackerras bust_spinlocks(0); 152373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 153760ca4dcSAnton Blanchard die_nest_count--; 15458154c8cSAnton Blanchard oops_exit(); 15558154c8cSAnton Blanchard printk("\n"); 1567458e8b2SNicholas Piggin if (!die_nest_count) { 157760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 1587458e8b2SNicholas Piggin die_owner = -1; 159760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 1607458e8b2SNicholas Piggin } 161760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 162cc532915SMichael Ellerman 163ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 164ebaeb5aeSMahesh Salgaonkar 1659b00ac06SAnton Blanchard /* 1669b00ac06SAnton Blanchard * A system reset (0x100) is a request to dump, so we always send 1679b00ac06SAnton Blanchard * it through the crashdump code. 1689b00ac06SAnton Blanchard */ 1699b00ac06SAnton Blanchard if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) { 170cc532915SMichael Ellerman crash_kexec(regs); 1719b00ac06SAnton Blanchard 1729b00ac06SAnton Blanchard /* 1739b00ac06SAnton Blanchard * We aren't the primary crash CPU. We need to send it 1749b00ac06SAnton Blanchard * to a holding pattern to avoid it ending up in the panic 1759b00ac06SAnton Blanchard * code. 1769b00ac06SAnton Blanchard */ 177c0ce7d08SDavid Wilder crash_kexec_secondary(regs); 1789b00ac06SAnton Blanchard } 17914cf11afSPaul Mackerras 180760ca4dcSAnton Blanchard if (!signr) 181760ca4dcSAnton Blanchard return; 182760ca4dcSAnton Blanchard 18358154c8cSAnton Blanchard /* 18458154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 18558154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 18658154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 18758154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 18858154c8cSAnton Blanchard */ 18958154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 19058154c8cSAnton Blanchard is_global_init(current)) { 19158154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 19258154c8cSAnton Blanchard } 19358154c8cSAnton Blanchard 19414cf11afSPaul Mackerras if (in_interrupt()) 19514cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 196cea6a4baSHorms if (panic_on_oops) 197012c437dSHorms panic("Fatal exception"); 198760ca4dcSAnton Blanchard do_exit(signr); 199760ca4dcSAnton Blanchard } 20003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 201cea6a4baSHorms 20203465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 203760ca4dcSAnton Blanchard { 204760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 205760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT 206*72c0d9eeSMichael Ellerman pr_cont("PREEMPT "); 207760ca4dcSAnton Blanchard #endif 208760ca4dcSAnton Blanchard #ifdef CONFIG_SMP 209*72c0d9eeSMichael Ellerman pr_cont("SMP NR_CPUS=%d ", NR_CPUS); 210760ca4dcSAnton Blanchard #endif 211e7df0d88SJoonsoo Kim if (debug_pagealloc_enabled()) 212*72c0d9eeSMichael Ellerman pr_cont("DEBUG_PAGEALLOC "); 213760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA 214*72c0d9eeSMichael Ellerman pr_cont("NUMA "); 215760ca4dcSAnton Blanchard #endif 216*72c0d9eeSMichael Ellerman pr_cont("%s\n", ppc_md.name ? ppc_md.name : ""); 217760ca4dcSAnton Blanchard 218760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 219760ca4dcSAnton Blanchard return 1; 220760ca4dcSAnton Blanchard 221760ca4dcSAnton Blanchard print_modules(); 222760ca4dcSAnton Blanchard show_regs(regs); 22314cf11afSPaul Mackerras 22414cf11afSPaul Mackerras return 0; 22514cf11afSPaul Mackerras } 22603465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 22714cf11afSPaul Mackerras 228760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 229760ca4dcSAnton Blanchard { 2306f44b20eSNicholas Piggin unsigned long flags; 231760ca4dcSAnton Blanchard 2326f44b20eSNicholas Piggin if (debugger(regs)) 2336f44b20eSNicholas Piggin return; 2346f44b20eSNicholas Piggin 2356f44b20eSNicholas Piggin flags = oops_begin(regs); 236760ca4dcSAnton Blanchard if (__die(str, regs, err)) 237760ca4dcSAnton Blanchard err = 0; 238760ca4dcSAnton Blanchard oops_end(flags, regs, err); 239760ca4dcSAnton Blanchard } 24015770a13SNaveen N. Rao NOKPROBE_SYMBOL(die); 241760ca4dcSAnton Blanchard 24225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk, 24325baa35bSOleg Nesterov struct pt_regs *regs, siginfo_t *info) 24425baa35bSOleg Nesterov { 24525baa35bSOleg Nesterov memset(info, 0, sizeof(*info)); 24625baa35bSOleg Nesterov info->si_signo = SIGTRAP; 24725baa35bSOleg Nesterov info->si_code = TRAP_TRACE; 24825baa35bSOleg Nesterov info->si_addr = (void __user *)regs->nip; 24925baa35bSOleg Nesterov } 25025baa35bSOleg Nesterov 25114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 25214cf11afSPaul Mackerras { 25314cf11afSPaul Mackerras siginfo_t info; 254d0c3d534SOlof Johansson const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 255d0c3d534SOlof Johansson "at %08lx nip %08lx lr %08lx code %x\n"; 256d0c3d534SOlof Johansson const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 257d0c3d534SOlof Johansson "at %016lx nip %016lx lr %016lx code %x\n"; 25814cf11afSPaul Mackerras 25914cf11afSPaul Mackerras if (!user_mode(regs)) { 260760ca4dcSAnton Blanchard die("Exception in kernel mode", regs, signr); 26114cf11afSPaul Mackerras return; 262760ca4dcSAnton Blanchard } 263760ca4dcSAnton Blanchard 264760ca4dcSAnton Blanchard if (show_unhandled_signals && unhandled_signal(current, signr)) { 26576462232SChristian Dietrich printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32, 266d0c3d534SOlof Johansson current->comm, current->pid, signr, 267d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 26814cf11afSPaul Mackerras } 26914cf11afSPaul Mackerras 270a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 2719f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 2729f2f79e3SBenjamin Herrenschmidt 27341ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 27414cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 27514cf11afSPaul Mackerras info.si_signo = signr; 27614cf11afSPaul Mackerras info.si_code = code; 27714cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 27814cf11afSPaul Mackerras force_sig_info(signr, &info, current); 27914cf11afSPaul Mackerras } 28014cf11afSPaul Mackerras 28114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 28214cf11afSPaul Mackerras { 2832b4f3ac5SNicholas Piggin /* 2842b4f3ac5SNicholas Piggin * Avoid crashes in case of nested NMI exceptions. Recoverability 2852b4f3ac5SNicholas Piggin * is determined by RI and in_nmi 2862b4f3ac5SNicholas Piggin */ 2872b4f3ac5SNicholas Piggin bool nested = in_nmi(); 2882b4f3ac5SNicholas Piggin if (!nested) 2892b4f3ac5SNicholas Piggin nmi_enter(); 2902b4f3ac5SNicholas Piggin 291ca41ad43SNicholas Piggin __this_cpu_inc(irq_stat.sreset_irqs); 292ca41ad43SNicholas Piggin 29314cf11afSPaul Mackerras /* See if any machine dependent calls */ 294c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 295c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 296c4f3b52cSNicholas Piggin goto out; 297c902be71SArnd Bergmann } 29814cf11afSPaul Mackerras 2998dad3f92SPaul Mackerras die("System Reset", regs, SIGABRT); 30014cf11afSPaul Mackerras 301c4f3b52cSNicholas Piggin out: 302c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 303c4f3b52cSNicholas Piggin BUG_ON(get_paca()->in_nmi == 0); 304c4f3b52cSNicholas Piggin if (get_paca()->in_nmi > 1) 305c4f3b52cSNicholas Piggin panic("Unrecoverable nested System Reset"); 306c4f3b52cSNicholas Piggin #endif 30714cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 30814cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 30914cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 31014cf11afSPaul Mackerras 3112b4f3ac5SNicholas Piggin if (!nested) 3122b4f3ac5SNicholas Piggin nmi_exit(); 3132b4f3ac5SNicholas Piggin 31414cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 31514cf11afSPaul Mackerras } 3161e9b4507SMahesh Salgaonkar 31714cf11afSPaul Mackerras /* 31814cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 31914cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 32014cf11afSPaul Mackerras * instruction for which there is an entry in the exception 32114cf11afSPaul Mackerras * table. 32214cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 32314cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 32414cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 32514cf11afSPaul Mackerras * -- paulus. 32614cf11afSPaul Mackerras */ 32714cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 32814cf11afSPaul Mackerras { 32968a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 33014cf11afSPaul Mackerras unsigned long msr = regs->msr; 33114cf11afSPaul Mackerras const struct exception_table_entry *entry; 33214cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 33314cf11afSPaul Mackerras 33414cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 33514cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 33614cf11afSPaul Mackerras /* 33714cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 33814cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 33914cf11afSPaul Mackerras * As the address is in the exception table 34014cf11afSPaul Mackerras * we should be able to read the instr there. 34114cf11afSPaul Mackerras * For the debug message, we look at the preceding 34214cf11afSPaul Mackerras * load or store. 34314cf11afSPaul Mackerras */ 344ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 34514cf11afSPaul Mackerras nip -= 2; 346ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 34714cf11afSPaul Mackerras --nip; 348ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 34914cf11afSPaul Mackerras unsigned int rb; 35014cf11afSPaul Mackerras 35114cf11afSPaul Mackerras --nip; 35214cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 35314cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 35414cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 35514cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 35614cf11afSPaul Mackerras regs->msr |= MSR_RI; 35761a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 35814cf11afSPaul Mackerras return 1; 35914cf11afSPaul Mackerras } 36014cf11afSPaul Mackerras } 36168a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 36214cf11afSPaul Mackerras return 0; 36314cf11afSPaul Mackerras } 36414cf11afSPaul Mackerras 365172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 36614cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 36714cf11afSPaul Mackerras is in the ESR. */ 36814cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 36914cf11afSPaul Mackerras #define REASON_FP ESR_FP 37014cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 37114cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 37214cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 37314cf11afSPaul Mackerras 37414cf11afSPaul Mackerras /* single-step stuff */ 37551ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 37651ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 37714cf11afSPaul Mackerras 37814cf11afSPaul Mackerras #else 37914cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 38014cf11afSPaul Mackerras exception is in the MSR. */ 38114cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 382d30a5a52SMichael Ellerman #define REASON_TM SRR1_PROGTM 383d30a5a52SMichael Ellerman #define REASON_FP SRR1_PROGFPE 384d30a5a52SMichael Ellerman #define REASON_ILLEGAL SRR1_PROGILL 385d30a5a52SMichael Ellerman #define REASON_PRIVILEGED SRR1_PROGPRIV 386d30a5a52SMichael Ellerman #define REASON_TRAP SRR1_PROGTRAP 38714cf11afSPaul Mackerras 38814cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 38914cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 39014cf11afSPaul Mackerras #endif 39114cf11afSPaul Mackerras 3920d0935b3SMichael Ellerman #if defined(CONFIG_E500) 393fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 394fe04b112SScott Wood { 395fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 396fe04b112SScott Wood unsigned long reason = mcsr; 397fe04b112SScott Wood int recoverable = 1; 398fe04b112SScott Wood 39982a9a480SScott Wood if (reason & MCSR_LD) { 400cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 401cce1f106SShaohui Xie if (recoverable == 1) 402cce1f106SShaohui Xie goto silent_out; 403cce1f106SShaohui Xie } 404cce1f106SShaohui Xie 405fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 406fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 407fe04b112SScott Wood 408fe04b112SScott Wood if (reason & MCSR_MCP) 409fe04b112SScott Wood printk("Machine Check Signal\n"); 410fe04b112SScott Wood 411fe04b112SScott Wood if (reason & MCSR_ICPERR) { 412fe04b112SScott Wood printk("Instruction Cache Parity Error\n"); 413fe04b112SScott Wood 414fe04b112SScott Wood /* 415fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 416fe04b112SScott Wood */ 417fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 418fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 419fe04b112SScott Wood ; 420fe04b112SScott Wood 421fe04b112SScott Wood /* 422fe04b112SScott Wood * This will generally be accompanied by an instruction 423fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 424fe04b112SScott Wood * if it wasn't due to an L1 parity error. 425fe04b112SScott Wood */ 426fe04b112SScott Wood reason &= ~MCSR_IF; 427fe04b112SScott Wood } 428fe04b112SScott Wood 429fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 430fe04b112SScott Wood printk("Data Cache Parity Error\n"); 43137caf9f2SKumar Gala 43237caf9f2SKumar Gala /* 43337caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 43437caf9f2SKumar Gala * may still get logged and cause a machine check. We should 43537caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 43637caf9f2SKumar Gala */ 43737caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 438fe04b112SScott Wood recoverable = 0; 439fe04b112SScott Wood } 440fe04b112SScott Wood 441fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 442fe04b112SScott Wood printk("Hit on multiple TLB entries\n"); 443fe04b112SScott Wood recoverable = 0; 444fe04b112SScott Wood } 445fe04b112SScott Wood 446fe04b112SScott Wood if (reason & MCSR_NMI) 447fe04b112SScott Wood printk("Non-maskable interrupt\n"); 448fe04b112SScott Wood 449fe04b112SScott Wood if (reason & MCSR_IF) { 450fe04b112SScott Wood printk("Instruction Fetch Error Report\n"); 451fe04b112SScott Wood recoverable = 0; 452fe04b112SScott Wood } 453fe04b112SScott Wood 454fe04b112SScott Wood if (reason & MCSR_LD) { 455fe04b112SScott Wood printk("Load Error Report\n"); 456fe04b112SScott Wood recoverable = 0; 457fe04b112SScott Wood } 458fe04b112SScott Wood 459fe04b112SScott Wood if (reason & MCSR_ST) { 460fe04b112SScott Wood printk("Store Error Report\n"); 461fe04b112SScott Wood recoverable = 0; 462fe04b112SScott Wood } 463fe04b112SScott Wood 464fe04b112SScott Wood if (reason & MCSR_LDG) { 465fe04b112SScott Wood printk("Guarded Load Error Report\n"); 466fe04b112SScott Wood recoverable = 0; 467fe04b112SScott Wood } 468fe04b112SScott Wood 469fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 470fe04b112SScott Wood printk("Simultaneous tlbsync operations\n"); 471fe04b112SScott Wood 472fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 473fe04b112SScott Wood printk("Level 2 Cache Error\n"); 474fe04b112SScott Wood recoverable = 0; 475fe04b112SScott Wood } 476fe04b112SScott Wood 477fe04b112SScott Wood if (reason & MCSR_MAV) { 478fe04b112SScott Wood u64 addr; 479fe04b112SScott Wood 480fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 481fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 482fe04b112SScott Wood 483fe04b112SScott Wood printk("Machine Check %s Address: %#llx\n", 484fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 485fe04b112SScott Wood } 486fe04b112SScott Wood 487cce1f106SShaohui Xie silent_out: 488fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 489fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 490fe04b112SScott Wood } 491fe04b112SScott Wood 49247c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 49347c0bd1aSBenjamin Herrenschmidt { 49442bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 49547c0bd1aSBenjamin Herrenschmidt 496cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 497cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 498cce1f106SShaohui Xie return 1; 4994e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 5004e0e3435SHongtao Jia return 1; 501cce1f106SShaohui Xie } 502cce1f106SShaohui Xie 50314cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 50414cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 50514cf11afSPaul Mackerras 50614cf11afSPaul Mackerras if (reason & MCSR_MCP) 50714cf11afSPaul Mackerras printk("Machine Check Signal\n"); 50814cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 50914cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 51014cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 51114cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 51214cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 51314cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 51414cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 51514cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 51614cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 51714cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 51814cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 51914cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 52014cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 52114cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 52214cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 52314cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 52414cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 525c1528339SWladislav Wiebe printk("Bus - Write Data Bus Error\n"); 52614cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 52714cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 52814cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 52914cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 53047c0bd1aSBenjamin Herrenschmidt 53147c0bd1aSBenjamin Herrenschmidt return 0; 53247c0bd1aSBenjamin Herrenschmidt } 5334490c06bSKumar Gala 5344490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 5354490c06bSKumar Gala { 5364490c06bSKumar Gala return 0; 5374490c06bSKumar Gala } 53814cf11afSPaul Mackerras #elif defined(CONFIG_E200) 53947c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 54047c0bd1aSBenjamin Herrenschmidt { 54142bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 54247c0bd1aSBenjamin Herrenschmidt 54314cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 54414cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 54514cf11afSPaul Mackerras 54614cf11afSPaul Mackerras if (reason & MCSR_MCP) 54714cf11afSPaul Mackerras printk("Machine Check Signal\n"); 54814cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 54914cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 55014cf11afSPaul Mackerras if (reason & MCSR_CPERR) 55114cf11afSPaul Mackerras printk("Cache Parity Error\n"); 55214cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 55314cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 55414cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 55514cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 55614cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 55714cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 55814cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 55914cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 56047c0bd1aSBenjamin Herrenschmidt 56147c0bd1aSBenjamin Herrenschmidt return 0; 56247c0bd1aSBenjamin Herrenschmidt } 5637f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32) 56447c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 56547c0bd1aSBenjamin Herrenschmidt { 56642bff234SMichael Ellerman unsigned long reason = regs->msr; 56747c0bd1aSBenjamin Herrenschmidt 56814cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 56914cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 57014cf11afSPaul Mackerras switch (reason & 0x601F0000) { 57114cf11afSPaul Mackerras case 0x80000: 57214cf11afSPaul Mackerras printk("Machine check signal\n"); 57314cf11afSPaul Mackerras break; 57414cf11afSPaul Mackerras case 0: /* for 601 */ 57514cf11afSPaul Mackerras case 0x40000: 57614cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 57714cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 57814cf11afSPaul Mackerras break; 57914cf11afSPaul Mackerras case 0x20000: 58014cf11afSPaul Mackerras printk("Data parity error signal\n"); 58114cf11afSPaul Mackerras break; 58214cf11afSPaul Mackerras case 0x10000: 58314cf11afSPaul Mackerras printk("Address parity error signal\n"); 58414cf11afSPaul Mackerras break; 58514cf11afSPaul Mackerras case 0x20000000: 58614cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 58714cf11afSPaul Mackerras break; 58814cf11afSPaul Mackerras case 0x40000000: 58914cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 59014cf11afSPaul Mackerras break; 59114cf11afSPaul Mackerras case 0x00100000: 59214cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 59314cf11afSPaul Mackerras break; 59414cf11afSPaul Mackerras default: 59514cf11afSPaul Mackerras printk("Unknown values in msr\n"); 59614cf11afSPaul Mackerras } 59775918a4bSOlof Johansson return 0; 59875918a4bSOlof Johansson } 59947c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 60075918a4bSOlof Johansson 60175918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 60275918a4bSOlof Johansson { 603ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 60475918a4bSOlof Johansson int recover = 0; 60575918a4bSOlof Johansson 606f886f0f6SNicholas Piggin /* 64s accounts the mce in machine_check_early when in HVMODE */ 607f886f0f6SNicholas Piggin if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE)) 60869111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 60989713ed1SAnton Blanchard 610d93b0ac0SMahesh Salgaonkar add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 611d93b0ac0SMahesh Salgaonkar 61247c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 61347c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 61447c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 61547c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 61647c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 61747c0bd1aSBenjamin Herrenschmidt */ 61875918a4bSOlof Johansson if (ppc_md.machine_check_exception) 61975918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 62047c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 62147c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 62275918a4bSOlof Johansson 62347c0bd1aSBenjamin Herrenschmidt if (recover > 0) 624ba12eedeSLi Zhong goto bail; 62575918a4bSOlof Johansson 626a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 627ba12eedeSLi Zhong goto bail; 62875918a4bSOlof Johansson 62975918a4bSOlof Johansson if (check_io_access(regs)) 630ba12eedeSLi Zhong goto bail; 63175918a4bSOlof Johansson 6328dad3f92SPaul Mackerras die("Machine check", regs, SIGBUS); 63314cf11afSPaul Mackerras 63414cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 63514cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 63614cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 637ba12eedeSLi Zhong 638ba12eedeSLi Zhong bail: 639ba12eedeSLi Zhong exception_exit(prev_state); 64014cf11afSPaul Mackerras } 64114cf11afSPaul Mackerras 64214cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 64314cf11afSPaul Mackerras { 64414cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 64514cf11afSPaul Mackerras } 64614cf11afSPaul Mackerras 6470869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 6480869b6fdSMahesh Salgaonkar { 6490869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 6500869b6fdSMahesh Salgaonkar 6510869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 6520869b6fdSMahesh Salgaonkar irq_enter(); 6530869b6fdSMahesh Salgaonkar 6540869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 6550869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 6560869b6fdSMahesh Salgaonkar 6570869b6fdSMahesh Salgaonkar irq_exit(); 6580869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 6590869b6fdSMahesh Salgaonkar } 6600869b6fdSMahesh Salgaonkar 661dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 66214cf11afSPaul Mackerras { 663ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 664ba12eedeSLi Zhong 66514cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 66614cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 66714cf11afSPaul Mackerras 66814cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 669ba12eedeSLi Zhong 670ba12eedeSLi Zhong exception_exit(prev_state); 67114cf11afSPaul Mackerras } 67214cf11afSPaul Mackerras 673dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 67414cf11afSPaul Mackerras { 675ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 676ba12eedeSLi Zhong 67714cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 67814cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 679ba12eedeSLi Zhong goto bail; 68014cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 681ba12eedeSLi Zhong goto bail; 68214cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 683ba12eedeSLi Zhong 684ba12eedeSLi Zhong bail: 685ba12eedeSLi Zhong exception_exit(prev_state); 68614cf11afSPaul Mackerras } 68714cf11afSPaul Mackerras 68814cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 68914cf11afSPaul Mackerras { 69014cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 69114cf11afSPaul Mackerras } 69214cf11afSPaul Mackerras 69303465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 69414cf11afSPaul Mackerras { 695ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 696ba12eedeSLi Zhong 6972538c2d0SK.Prasad clear_single_step(regs); 69814cf11afSPaul Mackerras 6996cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 7006cc89badSNaveen N. Rao return; 7016cc89badSNaveen N. Rao 70214cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 70314cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 704ba12eedeSLi Zhong goto bail; 70514cf11afSPaul Mackerras if (debugger_sstep(regs)) 706ba12eedeSLi Zhong goto bail; 70714cf11afSPaul Mackerras 70814cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 709ba12eedeSLi Zhong 710ba12eedeSLi Zhong bail: 711ba12eedeSLi Zhong exception_exit(prev_state); 71214cf11afSPaul Mackerras } 71303465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 71414cf11afSPaul Mackerras 71514cf11afSPaul Mackerras /* 71614cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 71714cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 71814cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 71914cf11afSPaul Mackerras * by Kumar Gala. -- paulus 72014cf11afSPaul Mackerras */ 7218dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 72214cf11afSPaul Mackerras { 7232538c2d0SK.Prasad if (single_stepping(regs)) 7242538c2d0SK.Prasad single_step_exception(regs); 72514cf11afSPaul Mackerras } 72614cf11afSPaul Mackerras 7275fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 728dc1c1ca3SStephen Rothwell { 7295fad293bSKumar Gala int ret = 0; 730dc1c1ca3SStephen Rothwell 731dc1c1ca3SStephen Rothwell /* Invalid operation */ 732dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 7335fad293bSKumar Gala ret = FPE_FLTINV; 734dc1c1ca3SStephen Rothwell 735dc1c1ca3SStephen Rothwell /* Overflow */ 736dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 7375fad293bSKumar Gala ret = FPE_FLTOVF; 738dc1c1ca3SStephen Rothwell 739dc1c1ca3SStephen Rothwell /* Underflow */ 740dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 7415fad293bSKumar Gala ret = FPE_FLTUND; 742dc1c1ca3SStephen Rothwell 743dc1c1ca3SStephen Rothwell /* Divide by zero */ 744dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 7455fad293bSKumar Gala ret = FPE_FLTDIV; 746dc1c1ca3SStephen Rothwell 747dc1c1ca3SStephen Rothwell /* Inexact result */ 748dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 7495fad293bSKumar Gala ret = FPE_FLTRES; 7505fad293bSKumar Gala 7515fad293bSKumar Gala return ret; 7525fad293bSKumar Gala } 7535fad293bSKumar Gala 7545fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 7555fad293bSKumar Gala { 7565fad293bSKumar Gala int code = 0; 7575fad293bSKumar Gala 7585fad293bSKumar Gala flush_fp_to_thread(current); 7595fad293bSKumar Gala 760de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 761dc1c1ca3SStephen Rothwell 762dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 763dc1c1ca3SStephen Rothwell } 764dc1c1ca3SStephen Rothwell 765dc1c1ca3SStephen Rothwell /* 766dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 76714cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 76814cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 76914cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 77014cf11afSPaul Mackerras * 77114cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 77214cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 77314cf11afSPaul Mackerras * bits is faster and easier. 77486417780SPaul Mackerras * 77514cf11afSPaul Mackerras */ 77614cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 77714cf11afSPaul Mackerras { 77814cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 77914cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 78014cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 78114cf11afSPaul Mackerras u32 num_bytes; 78214cf11afSPaul Mackerras unsigned long EA; 78314cf11afSPaul Mackerras int pos = 0; 78414cf11afSPaul Mackerras 78514cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 78616c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 78714cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 78814cf11afSPaul Mackerras return -EINVAL; 78914cf11afSPaul Mackerras 79014cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 79114cf11afSPaul Mackerras 79216c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 79316c57b36SKumar Gala case PPC_INST_LSWX: 79416c57b36SKumar Gala case PPC_INST_STSWX: 79514cf11afSPaul Mackerras EA += NB_RB; 79614cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 79714cf11afSPaul Mackerras break; 79816c57b36SKumar Gala case PPC_INST_LSWI: 79916c57b36SKumar Gala case PPC_INST_STSWI: 80014cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 80114cf11afSPaul Mackerras break; 80214cf11afSPaul Mackerras default: 80314cf11afSPaul Mackerras return -EINVAL; 80414cf11afSPaul Mackerras } 80514cf11afSPaul Mackerras 80614cf11afSPaul Mackerras while (num_bytes != 0) 80714cf11afSPaul Mackerras { 80814cf11afSPaul Mackerras u8 val; 80914cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 81014cf11afSPaul Mackerras 81180aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 81280aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 81380aa0fb4SJames Yang EA &= 0xFFFFFFFF; 81480aa0fb4SJames Yang 81516c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 81616c57b36SKumar Gala case PPC_INST_LSWX: 81716c57b36SKumar Gala case PPC_INST_LSWI: 81814cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 81914cf11afSPaul Mackerras return -EFAULT; 82014cf11afSPaul Mackerras /* first time updating this reg, 82114cf11afSPaul Mackerras * zero it out */ 82214cf11afSPaul Mackerras if (pos == 0) 82314cf11afSPaul Mackerras regs->gpr[rT] = 0; 82414cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 82514cf11afSPaul Mackerras break; 82616c57b36SKumar Gala case PPC_INST_STSWI: 82716c57b36SKumar Gala case PPC_INST_STSWX: 82814cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 82914cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 83014cf11afSPaul Mackerras return -EFAULT; 83114cf11afSPaul Mackerras break; 83214cf11afSPaul Mackerras } 83314cf11afSPaul Mackerras /* move EA to next address */ 83414cf11afSPaul Mackerras EA += 1; 83514cf11afSPaul Mackerras num_bytes--; 83614cf11afSPaul Mackerras 83714cf11afSPaul Mackerras /* manage our position within the register */ 83814cf11afSPaul Mackerras if (++pos == 4) { 83914cf11afSPaul Mackerras pos = 0; 84014cf11afSPaul Mackerras if (++rT == 32) 84114cf11afSPaul Mackerras rT = 0; 84214cf11afSPaul Mackerras } 84314cf11afSPaul Mackerras } 84414cf11afSPaul Mackerras 84514cf11afSPaul Mackerras return 0; 84614cf11afSPaul Mackerras } 84714cf11afSPaul Mackerras 848c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 849c3412dcbSWill Schmidt { 850c3412dcbSWill Schmidt u32 ra,rs; 851c3412dcbSWill Schmidt unsigned long tmp; 852c3412dcbSWill Schmidt 853c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 854c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 855c3412dcbSWill Schmidt 856c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 857c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 858c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 859c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 860c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 861c3412dcbSWill Schmidt 862c3412dcbSWill Schmidt return 0; 863c3412dcbSWill Schmidt } 864c3412dcbSWill Schmidt 865c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 866c1469f13SKumar Gala { 867c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 868c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 869c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 870c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 871c1469f13SKumar Gala u8 bit; 872c1469f13SKumar Gala unsigned long tmp; 873c1469f13SKumar Gala 874c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 875c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 876c1469f13SKumar Gala 877c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 878c1469f13SKumar Gala 879c1469f13SKumar Gala return 0; 880c1469f13SKumar Gala } 881c1469f13SKumar Gala 8826ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 8836ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 8846ce6c629SMichael Neuling { 8856ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 8866ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 8876ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 8886ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 8896ce6c629SMichael Neuling */ 8906ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 8916ce6c629SMichael Neuling tm_enable(); 8926ce6c629SMichael Neuling tm_abort(cause); 8936ce6c629SMichael Neuling return true; 8946ce6c629SMichael Neuling } 8956ce6c629SMichael Neuling return false; 8966ce6c629SMichael Neuling } 8976ce6c629SMichael Neuling #else 8986ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 8996ce6c629SMichael Neuling { 9006ce6c629SMichael Neuling return false; 9016ce6c629SMichael Neuling } 9026ce6c629SMichael Neuling #endif 9036ce6c629SMichael Neuling 90414cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 90514cf11afSPaul Mackerras { 90614cf11afSPaul Mackerras u32 instword; 90714cf11afSPaul Mackerras u32 rd; 90814cf11afSPaul Mackerras 9094288e343SAnton Blanchard if (!user_mode(regs)) 91014cf11afSPaul Mackerras return -EINVAL; 91114cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 91214cf11afSPaul Mackerras 91314cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 91414cf11afSPaul Mackerras return -EFAULT; 91514cf11afSPaul Mackerras 91614cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 91716c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 918eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 91914cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 92014cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 92114cf11afSPaul Mackerras return 0; 92214cf11afSPaul Mackerras } 92314cf11afSPaul Mackerras 92414cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 92580947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 926eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 92714cf11afSPaul Mackerras return 0; 92880947e7cSGeert Uytterhoeven } 92914cf11afSPaul Mackerras 93014cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 93116c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 93286417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 93314cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 93414cf11afSPaul Mackerras 935eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 93614cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 93714cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 93814cf11afSPaul Mackerras return 0; 93914cf11afSPaul Mackerras } 94014cf11afSPaul Mackerras 94114cf11afSPaul Mackerras /* Emulate load/store string insn. */ 94280947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 9436ce6c629SMichael Neuling if (tm_abort_check(regs, 9446ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 9456ce6c629SMichael Neuling return -EINVAL; 946eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 94714cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 94880947e7cSGeert Uytterhoeven } 94914cf11afSPaul Mackerras 950c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 95116c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 952eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 953c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 954c3412dcbSWill Schmidt } 955c3412dcbSWill Schmidt 956c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 95716c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 958eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 959c1469f13SKumar Gala return emulate_isel(regs, instword); 960c1469f13SKumar Gala } 961c1469f13SKumar Gala 9629863c28aSJames Yang /* Emulate sync instruction variants */ 9639863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 9649863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 9659863c28aSJames Yang asm volatile("sync"); 9669863c28aSJames Yang return 0; 9679863c28aSJames Yang } 9689863c28aSJames Yang 969efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 970efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 97173d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 97273d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 97373d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 97473d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 975efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 976efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 977efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 978efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 979efcac658SAlexey Kardashevskiy return 0; 980efcac658SAlexey Kardashevskiy } 981efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 98273d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 98373d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 98473d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 98573d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 986efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 987efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 988efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 98900ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 990efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 99100ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 992efcac658SAlexey Kardashevskiy return 0; 993efcac658SAlexey Kardashevskiy } 994efcac658SAlexey Kardashevskiy #endif 995efcac658SAlexey Kardashevskiy 99614cf11afSPaul Mackerras return -EINVAL; 99714cf11afSPaul Mackerras } 99814cf11afSPaul Mackerras 99973c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 100014cf11afSPaul Mackerras { 100173c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 100214cf11afSPaul Mackerras } 100314cf11afSPaul Mackerras 10043a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 10053a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 10063a3b5aa6SKevin Hao { 10073a3b5aa6SKevin Hao int ret; 10083a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 10093a3b5aa6SKevin Hao 10103a3b5aa6SKevin Hao ret = do_mathemu(regs); 10113a3b5aa6SKevin Hao if (ret >= 0) 10123a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 10133a3b5aa6SKevin Hao 10143a3b5aa6SKevin Hao switch (ret) { 10153a3b5aa6SKevin Hao case 0: 10163a3b5aa6SKevin Hao emulate_single_step(regs); 10173a3b5aa6SKevin Hao return 0; 10183a3b5aa6SKevin Hao case 1: { 10193a3b5aa6SKevin Hao int code = 0; 1020de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 10213a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 10223a3b5aa6SKevin Hao return 0; 10233a3b5aa6SKevin Hao } 10243a3b5aa6SKevin Hao case -EFAULT: 10253a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 10263a3b5aa6SKevin Hao return 0; 10273a3b5aa6SKevin Hao } 10283a3b5aa6SKevin Hao 10293a3b5aa6SKevin Hao return -1; 10303a3b5aa6SKevin Hao } 10313a3b5aa6SKevin Hao #else 10323a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 10333a3b5aa6SKevin Hao #endif 10343a3b5aa6SKevin Hao 103503465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 103614cf11afSPaul Mackerras { 1037ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 103814cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 103914cf11afSPaul Mackerras 1040aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 104104903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 104214cf11afSPaul Mackerras 104314cf11afSPaul Mackerras if (reason & REASON_FP) { 104414cf11afSPaul Mackerras /* IEEE FP exception */ 1045dc1c1ca3SStephen Rothwell parse_fpe(regs); 1046ba12eedeSLi Zhong goto bail; 10478dad3f92SPaul Mackerras } 10488dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1049a4c3f909SBalbir Singh unsigned long bugaddr; 1050ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1051ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1052ba797b28SJason Wessel if (debugger_bpt(regs)) 1053ba12eedeSLi Zhong goto bail; 1054ba797b28SJason Wessel 10556cc89badSNaveen N. Rao if (kprobe_handler(regs)) 10566cc89badSNaveen N. Rao goto bail; 10576cc89badSNaveen N. Rao 105814cf11afSPaul Mackerras /* trap exception */ 1059dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1060dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1061ba12eedeSLi Zhong goto bail; 106273c9ceabSJeremy Fitzhardinge 1063a4c3f909SBalbir Singh bugaddr = regs->nip; 1064a4c3f909SBalbir Singh /* 1065a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1066a4c3f909SBalbir Singh */ 1067a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1068a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1069a4c3f909SBalbir Singh 107073c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1071a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 107214cf11afSPaul Mackerras regs->nip += 4; 1073ba12eedeSLi Zhong goto bail; 107414cf11afSPaul Mackerras } 10758dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1076ba12eedeSLi Zhong goto bail; 10778dad3f92SPaul Mackerras } 1078bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1079bc2a9408SMichael Neuling if (reason & REASON_TM) { 1080bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1081bc2a9408SMichael Neuling * This occurs when: 1082bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1083bc2a9408SMichael Neuling * transition in TM states. 1084bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1085bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1086bc2a9408SMichael Neuling * - A tend is illegally attempted. 1087bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1088bc2a9408SMichael Neuling */ 1089bc2a9408SMichael Neuling if (!user_mode(regs) && 1090bc2a9408SMichael Neuling report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) { 1091bc2a9408SMichael Neuling regs->nip += 4; 1092ba12eedeSLi Zhong goto bail; 1093bc2a9408SMichael Neuling } 1094bc2a9408SMichael Neuling /* If usermode caused this, it's done something illegal and 1095bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1096bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1097bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1098bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1099bc2a9408SMichael Neuling */ 1100bc2a9408SMichael Neuling if (user_mode(regs)) { 1101bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1102ba12eedeSLi Zhong goto bail; 1103bc2a9408SMichael Neuling } else { 1104bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 1105bc2a9408SMichael Neuling "at %lx (msr 0x%x)\n", regs->nip, reason); 1106bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1107bc2a9408SMichael Neuling } 1108bc2a9408SMichael Neuling } 1109bc2a9408SMichael Neuling #endif 11108dad3f92SPaul Mackerras 1111b3f6a459SMichael Ellerman /* 1112b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1113b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1114b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1115b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1116b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1117b3f6a459SMichael Ellerman */ 1118b3f6a459SMichael Ellerman if (!user_mode(regs)) 1119b3f6a459SMichael Ellerman goto sigill; 1120b3f6a459SMichael Ellerman 1121a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1122a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1123cd8a5673SPaul Mackerras local_irq_enable(); 1124cd8a5673SPaul Mackerras 112504903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 112604903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 112704903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 112804903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 112904903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 113004903a30SKumar Gala * instruction or only on FP instructions, whether there is a 11314e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 11324e63f8edSBenjamin Herrenschmidt */ 11333a3b5aa6SKevin Hao if (!emulate_math(regs)) 1134ba12eedeSLi Zhong goto bail; 113504903a30SKumar Gala 11368dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 11378dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 113814cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 113914cf11afSPaul Mackerras case 0: 114014cf11afSPaul Mackerras regs->nip += 4; 114114cf11afSPaul Mackerras emulate_single_step(regs); 1142ba12eedeSLi Zhong goto bail; 114314cf11afSPaul Mackerras case -EFAULT: 114414cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1145ba12eedeSLi Zhong goto bail; 11468dad3f92SPaul Mackerras } 11478dad3f92SPaul Mackerras } 11488dad3f92SPaul Mackerras 1149b3f6a459SMichael Ellerman sigill: 115014cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 115114cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 115214cf11afSPaul Mackerras else 115314cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1154ba12eedeSLi Zhong 1155ba12eedeSLi Zhong bail: 1156ba12eedeSLi Zhong exception_exit(prev_state); 115714cf11afSPaul Mackerras } 115803465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 115914cf11afSPaul Mackerras 1160bf593907SPaul Mackerras /* 1161bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1162bf593907SPaul Mackerras * and an illegal instruction is encountered. 1163bf593907SPaul Mackerras */ 116403465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1165bf593907SPaul Mackerras { 1166bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1167bf593907SPaul Mackerras program_check_exception(regs); 1168bf593907SPaul Mackerras } 116903465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1170bf593907SPaul Mackerras 1171dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 117214cf11afSPaul Mackerras { 1173ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 11744393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 117514cf11afSPaul Mackerras 1176a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1177a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1178a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1179a3512b2dSBenjamin Herrenschmidt 11806ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 11816ce6c629SMichael Neuling goto bail; 11826ce6c629SMichael Neuling 1183e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1184e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 118514cf11afSPaul Mackerras fixed = fix_alignment(regs); 118614cf11afSPaul Mackerras 118714cf11afSPaul Mackerras if (fixed == 1) { 118814cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 118914cf11afSPaul Mackerras emulate_single_step(regs); 1190ba12eedeSLi Zhong goto bail; 119114cf11afSPaul Mackerras } 119214cf11afSPaul Mackerras 119314cf11afSPaul Mackerras /* Operand address was bad */ 119414cf11afSPaul Mackerras if (fixed == -EFAULT) { 11954393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 11964393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 11974393c4f6SBenjamin Herrenschmidt } else { 11984393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 11994393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 120014cf11afSPaul Mackerras } 12014393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 12024393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 12034393c4f6SBenjamin Herrenschmidt else 12044393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1205ba12eedeSLi Zhong 1206ba12eedeSLi Zhong bail: 1207ba12eedeSLi Zhong exception_exit(prev_state); 120814cf11afSPaul Mackerras } 120914cf11afSPaul Mackerras 1210f0f558b1SPaul Mackerras void slb_miss_bad_addr(struct pt_regs *regs) 1211f0f558b1SPaul Mackerras { 1212f0f558b1SPaul Mackerras enum ctx_state prev_state = exception_enter(); 1213f0f558b1SPaul Mackerras 1214f0f558b1SPaul Mackerras if (user_mode(regs)) 1215f0f558b1SPaul Mackerras _exception(SIGSEGV, regs, SEGV_BNDERR, regs->dar); 1216f0f558b1SPaul Mackerras else 1217f0f558b1SPaul Mackerras bad_page_fault(regs, regs->dar, SIGSEGV); 1218f0f558b1SPaul Mackerras 1219f0f558b1SPaul Mackerras exception_exit(prev_state); 1220f0f558b1SPaul Mackerras } 1221f0f558b1SPaul Mackerras 122214cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 122314cf11afSPaul Mackerras { 122414cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 122514cf11afSPaul Mackerras current, regs->gpr[1]); 122614cf11afSPaul Mackerras debugger(regs); 122714cf11afSPaul Mackerras show_regs(regs); 122814cf11afSPaul Mackerras panic("kernel stack overflow"); 122914cf11afSPaul Mackerras } 123014cf11afSPaul Mackerras 123114cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 123214cf11afSPaul Mackerras { 123314cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 123414cf11afSPaul Mackerras regs->nip, regs->msr); 123514cf11afSPaul Mackerras debugger(regs); 123614cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 123714cf11afSPaul Mackerras } 123814cf11afSPaul Mackerras 1239dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1240dc1c1ca3SStephen Rothwell { 1241ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1242ba12eedeSLi Zhong 1243dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1244dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1245dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1246ba12eedeSLi Zhong 1247ba12eedeSLi Zhong exception_exit(prev_state); 1248dc1c1ca3SStephen Rothwell } 1249dc1c1ca3SStephen Rothwell 1250dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1251dc1c1ca3SStephen Rothwell { 1252ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1253ba12eedeSLi Zhong 1254dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1255dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1256dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1257dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1258ba12eedeSLi Zhong goto bail; 1259dc1c1ca3SStephen Rothwell } 12606c4841c2SAnton Blanchard 1261dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1262dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1263dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1264ba12eedeSLi Zhong 1265ba12eedeSLi Zhong bail: 1266ba12eedeSLi Zhong exception_exit(prev_state); 1267dc1c1ca3SStephen Rothwell } 1268dc1c1ca3SStephen Rothwell 1269ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1270ce48b210SMichael Neuling { 1271ce48b210SMichael Neuling if (user_mode(regs)) { 1272ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1273ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1274ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1275ce48b210SMichael Neuling return; 1276ce48b210SMichael Neuling } 1277ce48b210SMichael Neuling 1278ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1279ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1280ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1281ce48b210SMichael Neuling } 1282ce48b210SMichael Neuling 12832517617eSMichael Neuling #ifdef CONFIG_PPC64 1284172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1285172f7aaaSCyril Bur { 12865d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 12875d176f75SCyril Bur if (user_mode(regs)) { 12885d176f75SCyril Bur current->thread.load_tm++; 12895d176f75SCyril Bur regs->msr |= MSR_TM; 12905d176f75SCyril Bur tm_enable(); 12915d176f75SCyril Bur tm_restore_sprs(¤t->thread); 12925d176f75SCyril Bur return; 12935d176f75SCyril Bur } 12945d176f75SCyril Bur #endif 1295172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1296172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1297172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1298172f7aaaSCyril Bur } 1299172f7aaaSCyril Bur 1300021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1301d0c0c9a1SMichael Neuling { 1302021424a1SMichael Ellerman static char *facility_strings[] = { 13032517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 13042517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 13052517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 13062517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 13072517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 13082517617eSMichael Neuling [FSCR_TM_LG] = "TM", 13092517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 13102517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1311794464f4SNicholas Piggin [FSCR_MSGP_LG] = "MSGP", 13129b7ff0c6SNicholas Piggin [FSCR_SCV_LG] = "SCV", 1313021424a1SMichael Ellerman }; 13142517617eSMichael Neuling char *facility = "unknown"; 1315021424a1SMichael Ellerman u64 value; 1316c952c1c4SAnshuman Khandual u32 instword, rd; 13172517617eSMichael Neuling u8 status; 13182517617eSMichael Neuling bool hv; 1319021424a1SMichael Ellerman 13202517617eSMichael Neuling hv = (regs->trap == 0xf80); 13212517617eSMichael Neuling if (hv) 1322b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 13232517617eSMichael Neuling else 13242517617eSMichael Neuling value = mfspr(SPRN_FSCR); 13252517617eSMichael Neuling 13262517617eSMichael Neuling status = value >> 56; 13272517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1328c952c1c4SAnshuman Khandual /* 1329c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1330c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1331c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1332c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1333c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1334c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1335c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1336c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1337c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1338c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1339c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1340c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1341c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1342c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 13432517617eSMichael Neuling */ 1344c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1345c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1346c952c1c4SAnshuman Khandual return; 1347c952c1c4SAnshuman Khandual } 1348c952c1c4SAnshuman Khandual 1349c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1350c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1351c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1352c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1353c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 13542517617eSMichael Neuling current->thread.dscr_inherit = 1; 1355b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1356b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1357c952c1c4SAnshuman Khandual } 1358c952c1c4SAnshuman Khandual 1359c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1360c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1361c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1362c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1363c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1364c952c1c4SAnshuman Khandual return; 1365c952c1c4SAnshuman Khandual } 1366c952c1c4SAnshuman Khandual regs->nip += 4; 1367c952c1c4SAnshuman Khandual emulate_single_step(regs); 1368c952c1c4SAnshuman Khandual } 13692517617eSMichael Neuling return; 1370b14b6260SMichael Ellerman } 1371b14b6260SMichael Ellerman 1372172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1373172f7aaaSCyril Bur /* 1374172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1375172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1376172f7aaaSCyril Bur * 1377172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1378172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1379172f7aaaSCyril Bur * support. 1380172f7aaaSCyril Bur * 1381172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1382172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1383172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1384172f7aaaSCyril Bur * send the process a SIGILL immediately. 1385172f7aaaSCyril Bur */ 1386172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1387172f7aaaSCyril Bur goto out; 1388172f7aaaSCyril Bur 1389172f7aaaSCyril Bur tm_unavailable(regs); 1390172f7aaaSCyril Bur return; 1391172f7aaaSCyril Bur } 1392172f7aaaSCyril Bur 139393c2ec0fSBalbir Singh if ((hv || status >= 2) && 139493c2ec0fSBalbir Singh (status < ARRAY_SIZE(facility_strings)) && 13952517617eSMichael Neuling facility_strings[status]) 13962517617eSMichael Neuling facility = facility_strings[status]; 1397021424a1SMichael Ellerman 1398d0c0c9a1SMichael Neuling /* We restore the interrupt state now */ 1399d0c0c9a1SMichael Neuling if (!arch_irq_disabled_regs(regs)) 1400d0c0c9a1SMichael Neuling local_irq_enable(); 1401d0c0c9a1SMichael Neuling 140293c2ec0fSBalbir Singh pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", 140393c2ec0fSBalbir Singh hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); 1404d0c0c9a1SMichael Neuling 1405172f7aaaSCyril Bur out: 1406d0c0c9a1SMichael Neuling if (user_mode(regs)) { 1407d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1408d0c0c9a1SMichael Neuling return; 1409d0c0c9a1SMichael Neuling } 1410d0c0c9a1SMichael Neuling 1411021424a1SMichael Ellerman die("Unexpected facility unavailable exception", regs, SIGABRT); 1412d0c0c9a1SMichael Neuling } 14132517617eSMichael Neuling #endif 1414d0c0c9a1SMichael Neuling 1415f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1416f54db641SMichael Neuling 1417f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1418f54db641SMichael Neuling { 1419f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1420f54db641SMichael Neuling 1421f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1422f54db641SMichael Neuling regs->nip, regs->msr); 1423f54db641SMichael Neuling 1424f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1425f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1426f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1427f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1428f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1429f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1430f54db641SMichael Neuling */ 1431d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1432f54db641SMichael Neuling /* Reclaim didn't save out any FPRs to transact_fprs. */ 1433f54db641SMichael Neuling 1434f54db641SMichael Neuling /* Enable FP for the task: */ 1435f54db641SMichael Neuling regs->msr |= (MSR_FP | current->thread.fpexc_mode); 1436f54db641SMichael Neuling 1437f54db641SMichael Neuling /* This loads and recheckpoints the FP registers from 1438f54db641SMichael Neuling * thread.fpr[]. They will remain in registers after the 1439f54db641SMichael Neuling * checkpoint so we don't need to reload them after. 14403ac8ff1cSPaul Mackerras * If VMX is in use, the VRs now hold checkpointed values, 14413ac8ff1cSPaul Mackerras * so we don't want to load the VRs from the thread_struct. 1442f54db641SMichael Neuling */ 14433ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_FP); 14443ac8ff1cSPaul Mackerras 14453ac8ff1cSPaul Mackerras /* If VMX is in use, get the transactional values back */ 14463ac8ff1cSPaul Mackerras if (regs->msr & MSR_VEC) { 1447dc310669SCyril Bur msr_check_and_set(MSR_VEC); 1448dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 14493ac8ff1cSPaul Mackerras /* At this point all the VSX state is loaded, so enable it */ 14503ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 14513ac8ff1cSPaul Mackerras } 1452f54db641SMichael Neuling } 1453f54db641SMichael Neuling 1454f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1455f54db641SMichael Neuling { 1456f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1457f54db641SMichael Neuling * the same way. 1458f54db641SMichael Neuling */ 1459f54db641SMichael Neuling 1460f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1461f54db641SMichael Neuling "MSR=%lx\n", 1462f54db641SMichael Neuling regs->nip, regs->msr); 1463d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1464f54db641SMichael Neuling regs->msr |= MSR_VEC; 14653ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_VEC); 1466f54db641SMichael Neuling current->thread.used_vr = 1; 1467f54db641SMichael Neuling 14683ac8ff1cSPaul Mackerras if (regs->msr & MSR_FP) { 1469dc310669SCyril Bur msr_check_and_set(MSR_FP); 1470dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 14713ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 14723ac8ff1cSPaul Mackerras } 14733ac8ff1cSPaul Mackerras } 14743ac8ff1cSPaul Mackerras 1475f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1476f54db641SMichael Neuling { 14773ac8ff1cSPaul Mackerras unsigned long orig_msr = regs->msr; 14783ac8ff1cSPaul Mackerras 1479f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1480f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1481f54db641SMichael Neuling * 1482f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1483f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1484f54db641SMichael Neuling */ 1485f54db641SMichael Neuling 1486f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1487f54db641SMichael Neuling "MSR=%lx\n", 1488f54db641SMichael Neuling regs->nip, regs->msr); 1489f54db641SMichael Neuling 14903ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 14913ac8ff1cSPaul Mackerras 14923ac8ff1cSPaul Mackerras /* If FP and VMX are already loaded, we have all the state we need */ 14933ac8ff1cSPaul Mackerras if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) { 14943ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 14953ac8ff1cSPaul Mackerras return; 14963ac8ff1cSPaul Mackerras } 14973ac8ff1cSPaul Mackerras 1498f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1499d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1500f54db641SMichael Neuling 1501f54db641SMichael Neuling regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode | 1502f54db641SMichael Neuling MSR_VSX; 15033ac8ff1cSPaul Mackerras 15043ac8ff1cSPaul Mackerras /* This loads & recheckpoints FP and VRs; but we have 15053ac8ff1cSPaul Mackerras * to be sure not to overwrite previously-valid state. 15063ac8ff1cSPaul Mackerras */ 15073ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, regs->msr & ~orig_msr); 15083ac8ff1cSPaul Mackerras 1509dc310669SCyril Bur msr_check_and_set(orig_msr & (MSR_FP | MSR_VEC)); 1510dc310669SCyril Bur 15113ac8ff1cSPaul Mackerras if (orig_msr & MSR_FP) 1512dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 15133ac8ff1cSPaul Mackerras if (orig_msr & MSR_VEC) 1514dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 1515f54db641SMichael Neuling } 1516f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1517f54db641SMichael Neuling 1518dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1519dc1c1ca3SStephen Rothwell { 152069111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 152189713ed1SAnton Blanchard 1522dc1c1ca3SStephen Rothwell perf_irq(regs); 1523dc1c1ca3SStephen Rothwell } 1524dc1c1ca3SStephen Rothwell 1525172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 15263bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 15273bffb652SDave Kleikamp { 15283bffb652SDave Kleikamp int changed = 0; 15293bffb652SDave Kleikamp /* 15303bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 15313bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 15323bffb652SDave Kleikamp */ 15333bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 15343bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 15353bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 153651ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 15373bffb652SDave Kleikamp #endif 15383bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT, 15393bffb652SDave Kleikamp 5); 15403bffb652SDave Kleikamp changed |= 0x01; 15413bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 15423bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 15433bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT, 15443bffb652SDave Kleikamp 6); 15453bffb652SDave Kleikamp changed |= 0x01; 15463bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 154751ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 15483bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 15493bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT, 15503bffb652SDave Kleikamp 1); 15513bffb652SDave Kleikamp changed |= 0x01; 15523bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 155351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 15543bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT, 15553bffb652SDave Kleikamp 2); 15563bffb652SDave Kleikamp changed |= 0x01; 15573bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 155851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 15593bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 15603bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT, 15613bffb652SDave Kleikamp 3); 15623bffb652SDave Kleikamp changed |= 0x01; 15633bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 156451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 15653bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT, 15663bffb652SDave Kleikamp 4); 15673bffb652SDave Kleikamp changed |= 0x01; 15683bffb652SDave Kleikamp } 15693bffb652SDave Kleikamp /* 15703bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 15713bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 15723bffb652SDave Kleikamp * back on or not. 15733bffb652SDave Kleikamp */ 157451ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 157551ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 15763bffb652SDave Kleikamp regs->msr |= MSR_DE; 15773bffb652SDave Kleikamp else 15783bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 157951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 15803bffb652SDave Kleikamp 15813bffb652SDave Kleikamp if (changed & 0x01) 158251ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 15833bffb652SDave Kleikamp } 158414cf11afSPaul Mackerras 158503465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 158614cf11afSPaul Mackerras { 158751ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 15883bffb652SDave Kleikamp 1589ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1590ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1591ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1592ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1593ec097c84SRoland McGrath */ 1594ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1595ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1596ec097c84SRoland McGrath 1597ec097c84SRoland McGrath /* Disable BT */ 1598ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1599ec097c84SRoland McGrath /* Clear the BT event */ 1600ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1601ec097c84SRoland McGrath 1602ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1603ec097c84SRoland McGrath if (user_mode(regs)) { 160451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 160551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1606ec097c84SRoland McGrath regs->msr |= MSR_DE; 1607ec097c84SRoland McGrath return; 1608ec097c84SRoland McGrath } 1609ec097c84SRoland McGrath 16106cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 16116cc89badSNaveen N. Rao return; 16126cc89badSNaveen N. Rao 1613ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1614ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1615ec097c84SRoland McGrath return; 1616ec097c84SRoland McGrath } 1617ec097c84SRoland McGrath if (debugger_sstep(regs)) 1618ec097c84SRoland McGrath return; 1619ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 162014cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1621f8279621SKumar Gala 162214cf11afSPaul Mackerras /* Disable instruction completion */ 162314cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 162414cf11afSPaul Mackerras /* Clear the instruction completion event */ 162514cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1626f8279621SKumar Gala 16276cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 16286cc89badSNaveen N. Rao return; 16296cc89badSNaveen N. Rao 1630f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1631f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 163214cf11afSPaul Mackerras return; 163314cf11afSPaul Mackerras } 1634f8279621SKumar Gala 1635f8279621SKumar Gala if (debugger_sstep(regs)) 1636f8279621SKumar Gala return; 1637f8279621SKumar Gala 16383bffb652SDave Kleikamp if (user_mode(regs)) { 163951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 164051ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 164151ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 16423bffb652SDave Kleikamp regs->msr |= MSR_DE; 16433bffb652SDave Kleikamp else 16443bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 164551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 16463bffb652SDave Kleikamp } 1647f8279621SKumar Gala 1648f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 16493bffb652SDave Kleikamp } else 16503bffb652SDave Kleikamp handle_debug(regs, debug_status); 165114cf11afSPaul Mackerras } 165203465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 1653172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 165414cf11afSPaul Mackerras 165514cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 165614cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 165714cf11afSPaul Mackerras { 165814cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 165914cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 166014cf11afSPaul Mackerras } 166114cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 166214cf11afSPaul Mackerras 166314cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1664dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 166514cf11afSPaul Mackerras { 166614cf11afSPaul Mackerras int err; 166714cf11afSPaul Mackerras 166814cf11afSPaul Mackerras if (!user_mode(regs)) { 166914cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 167014cf11afSPaul Mackerras " at %lx\n", regs->nip); 16718dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 167214cf11afSPaul Mackerras } 167314cf11afSPaul Mackerras 1674dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1675dc1c1ca3SStephen Rothwell 1676eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 167714cf11afSPaul Mackerras err = emulate_altivec(regs); 167814cf11afSPaul Mackerras if (err == 0) { 167914cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 168014cf11afSPaul Mackerras emulate_single_step(regs); 168114cf11afSPaul Mackerras return; 168214cf11afSPaul Mackerras } 168314cf11afSPaul Mackerras 168414cf11afSPaul Mackerras if (err == -EFAULT) { 168514cf11afSPaul Mackerras /* got an error reading the instruction */ 168614cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 168714cf11afSPaul Mackerras } else { 168814cf11afSPaul Mackerras /* didn't recognize the instruction */ 168914cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 169076462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 169114cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 1692de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 169314cf11afSPaul Mackerras } 169414cf11afSPaul Mackerras } 169514cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 169614cf11afSPaul Mackerras 169714cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 169814cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 169914cf11afSPaul Mackerras unsigned long error_code) 170014cf11afSPaul Mackerras { 170114cf11afSPaul Mackerras /* We treat cache locking instructions from the user 170214cf11afSPaul Mackerras * as priv ops, in the future we could try to do 170314cf11afSPaul Mackerras * something smarter 170414cf11afSPaul Mackerras */ 170514cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 170614cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 170714cf11afSPaul Mackerras return; 170814cf11afSPaul Mackerras } 170914cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 171014cf11afSPaul Mackerras 171114cf11afSPaul Mackerras #ifdef CONFIG_SPE 171214cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 171314cf11afSPaul Mackerras { 17146a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 171514cf11afSPaul Mackerras unsigned long spefscr; 171614cf11afSPaul Mackerras int fpexc_mode; 171714cf11afSPaul Mackerras int code = 0; 17186a800f36SLiu Yu int err; 17196a800f36SLiu Yu 1720685659eeSyu liu flush_spe_to_thread(current); 172114cf11afSPaul Mackerras 172214cf11afSPaul Mackerras spefscr = current->thread.spefscr; 172314cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 172414cf11afSPaul Mackerras 172514cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 172614cf11afSPaul Mackerras code = FPE_FLTOVF; 172714cf11afSPaul Mackerras } 172814cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 172914cf11afSPaul Mackerras code = FPE_FLTUND; 173014cf11afSPaul Mackerras } 173114cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 173214cf11afSPaul Mackerras code = FPE_FLTDIV; 173314cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 173414cf11afSPaul Mackerras code = FPE_FLTINV; 173514cf11afSPaul Mackerras } 173614cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 173714cf11afSPaul Mackerras code = FPE_FLTRES; 173814cf11afSPaul Mackerras 17396a800f36SLiu Yu err = do_spe_mathemu(regs); 17406a800f36SLiu Yu if (err == 0) { 17416a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 17426a800f36SLiu Yu emulate_single_step(regs); 174314cf11afSPaul Mackerras return; 174414cf11afSPaul Mackerras } 17456a800f36SLiu Yu 17466a800f36SLiu Yu if (err == -EFAULT) { 17476a800f36SLiu Yu /* got an error reading the instruction */ 17486a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 17496a800f36SLiu Yu } else if (err == -EINVAL) { 17506a800f36SLiu Yu /* didn't recognize the instruction */ 17516a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 17526a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 17536a800f36SLiu Yu } else { 17546a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 17556a800f36SLiu Yu } 17566a800f36SLiu Yu 17576a800f36SLiu Yu return; 17586a800f36SLiu Yu } 17596a800f36SLiu Yu 17606a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 17616a800f36SLiu Yu { 17626a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 17636a800f36SLiu Yu int err; 17646a800f36SLiu Yu 17656a800f36SLiu Yu preempt_disable(); 17666a800f36SLiu Yu if (regs->msr & MSR_SPE) 17676a800f36SLiu Yu giveup_spe(current); 17686a800f36SLiu Yu preempt_enable(); 17696a800f36SLiu Yu 17706a800f36SLiu Yu regs->nip -= 4; 17716a800f36SLiu Yu err = speround_handler(regs); 17726a800f36SLiu Yu if (err == 0) { 17736a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 17746a800f36SLiu Yu emulate_single_step(regs); 17756a800f36SLiu Yu return; 17766a800f36SLiu Yu } 17776a800f36SLiu Yu 17786a800f36SLiu Yu if (err == -EFAULT) { 17796a800f36SLiu Yu /* got an error reading the instruction */ 17806a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 17816a800f36SLiu Yu } else if (err == -EINVAL) { 17826a800f36SLiu Yu /* didn't recognize the instruction */ 17836a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 17846a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 17856a800f36SLiu Yu } else { 17866a800f36SLiu Yu _exception(SIGFPE, regs, 0, regs->nip); 17876a800f36SLiu Yu return; 17886a800f36SLiu Yu } 17896a800f36SLiu Yu } 179014cf11afSPaul Mackerras #endif 179114cf11afSPaul Mackerras 1792dc1c1ca3SStephen Rothwell /* 1793dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1794dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1795dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1796dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1797dc1c1ca3SStephen Rothwell */ 1798dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1799dc1c1ca3SStephen Rothwell { 1800dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1801dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1802dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1803dc1c1ca3SStephen Rothwell } 180415770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception); 1805dc1c1ca3SStephen Rothwell 18061e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 180714cf11afSPaul Mackerras /* 180814cf11afSPaul Mackerras * Default handler for a Watchdog exception, 180914cf11afSPaul Mackerras * spins until a reboot occurs 181014cf11afSPaul Mackerras */ 181114cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 181214cf11afSPaul Mackerras { 181314cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 181414cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 181514cf11afSPaul Mackerras return; 181614cf11afSPaul Mackerras } 181714cf11afSPaul Mackerras 181814cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 181914cf11afSPaul Mackerras { 182014cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 182114cf11afSPaul Mackerras WatchdogHandler(regs); 182214cf11afSPaul Mackerras } 182314cf11afSPaul Mackerras #endif 1824dc1c1ca3SStephen Rothwell 1825dc1c1ca3SStephen Rothwell /* 1826dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1827dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1828dc1c1ca3SStephen Rothwell */ 1829dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1830dc1c1ca3SStephen Rothwell { 1831dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1832dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1833dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1834dc1c1ca3SStephen Rothwell } 183515770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack); 183614cf11afSPaul Mackerras 183714cf11afSPaul Mackerras void __init trap_init(void) 183814cf11afSPaul Mackerras { 183914cf11afSPaul Mackerras } 184080947e7cSGeert Uytterhoeven 184180947e7cSGeert Uytterhoeven 184280947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 184380947e7cSGeert Uytterhoeven 184480947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 184580947e7cSGeert Uytterhoeven 184680947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 184780947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 184880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 184980947e7cSGeert Uytterhoeven #endif 185080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 185180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 185280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 185380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 185480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 185580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 185680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 185780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 185880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 185980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 1860a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 186180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 186280947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 186380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 186480947e7cSGeert Uytterhoeven #endif 186580947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 186680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 186780947e7cSGeert Uytterhoeven #endif 1868efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1869efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 1870efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 1871f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 1872efcac658SAlexey Kardashevskiy #endif 187380947e7cSGeert Uytterhoeven }; 187480947e7cSGeert Uytterhoeven 187580947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 187680947e7cSGeert Uytterhoeven 187780947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 187880947e7cSGeert Uytterhoeven { 187976462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 188080947e7cSGeert Uytterhoeven type); 188180947e7cSGeert Uytterhoeven } 188280947e7cSGeert Uytterhoeven 188380947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 188480947e7cSGeert Uytterhoeven { 188580947e7cSGeert Uytterhoeven struct dentry *dir, *d; 188680947e7cSGeert Uytterhoeven unsigned int i; 188780947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 188880947e7cSGeert Uytterhoeven 188980947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 189080947e7cSGeert Uytterhoeven return -ENODEV; 189180947e7cSGeert Uytterhoeven 189280947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 189380947e7cSGeert Uytterhoeven powerpc_debugfs_root); 189480947e7cSGeert Uytterhoeven if (!dir) 189580947e7cSGeert Uytterhoeven return -ENOMEM; 189680947e7cSGeert Uytterhoeven 189780947e7cSGeert Uytterhoeven d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir, 189880947e7cSGeert Uytterhoeven &ppc_warn_emulated); 189980947e7cSGeert Uytterhoeven if (!d) 190080947e7cSGeert Uytterhoeven goto fail; 190180947e7cSGeert Uytterhoeven 190280947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 190380947e7cSGeert Uytterhoeven d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir, 190480947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 190580947e7cSGeert Uytterhoeven if (!d) 190680947e7cSGeert Uytterhoeven goto fail; 190780947e7cSGeert Uytterhoeven } 190880947e7cSGeert Uytterhoeven 190980947e7cSGeert Uytterhoeven return 0; 191080947e7cSGeert Uytterhoeven 191180947e7cSGeert Uytterhoeven fail: 191280947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 191380947e7cSGeert Uytterhoeven return -ENOMEM; 191480947e7cSGeert Uytterhoeven } 191580947e7cSGeert Uytterhoeven 191680947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 191780947e7cSGeert Uytterhoeven 191880947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 1919