xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 66fcb1059deeae072c1bf1536a8e2613028bce3e)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
314cf11afSPaul Mackerras  *
414cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
514cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
614cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
714cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
814cf11afSPaul Mackerras  *
914cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1014cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1114cf11afSPaul Mackerras  */
1214cf11afSPaul Mackerras 
1314cf11afSPaul Mackerras /*
1414cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1514cf11afSPaul Mackerras  */
1614cf11afSPaul Mackerras 
1714cf11afSPaul Mackerras #include <linux/errno.h>
1814cf11afSPaul Mackerras #include <linux/sched.h>
1914cf11afSPaul Mackerras #include <linux/kernel.h>
2014cf11afSPaul Mackerras #include <linux/mm.h>
2114cf11afSPaul Mackerras #include <linux/stddef.h>
2214cf11afSPaul Mackerras #include <linux/unistd.h>
238dad3f92SPaul Mackerras #include <linux/ptrace.h>
2414cf11afSPaul Mackerras #include <linux/slab.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3714cf11afSPaul Mackerras 
3880947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
3914cf11afSPaul Mackerras #include <asm/pgtable.h>
4014cf11afSPaul Mackerras #include <asm/uaccess.h>
4114cf11afSPaul Mackerras #include <asm/system.h>
4214cf11afSPaul Mackerras #include <asm/io.h>
4386417780SPaul Mackerras #include <asm/machdep.h>
4486417780SPaul Mackerras #include <asm/rtas.h>
45f7f6f4feSDavid Gibson #include <asm/pmc.h>
46dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4714cf11afSPaul Mackerras #include <asm/reg.h>
4886417780SPaul Mackerras #endif
4914cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5014cf11afSPaul Mackerras #include <asm/backlight.h>
5114cf11afSPaul Mackerras #endif
52dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5386417780SPaul Mackerras #include <asm/firmware.h>
54dc1c1ca3SStephen Rothwell #include <asm/processor.h>
55dc1c1ca3SStephen Rothwell #endif
56c0ce7d08SDavid Wilder #include <asm/kexec.h>
5716c57b36SKumar Gala #include <asm/ppc-opcode.h>
58620165f9SKumar Gala #ifdef CONFIG_FSL_BOOKE
59620165f9SKumar Gala #include <asm/dbell.h>
60620165f9SKumar Gala #endif
61dc1c1ca3SStephen Rothwell 
627dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
635be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
645be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
655be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
665be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
695be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7014cf11afSPaul Mackerras 
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7814cf11afSPaul Mackerras #endif
7914cf11afSPaul Mackerras 
8014cf11afSPaul Mackerras /*
8114cf11afSPaul Mackerras  * Trap & Exception support
8214cf11afSPaul Mackerras  */
8314cf11afSPaul Mackerras 
846031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
856031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
866031d9d9Santon@samba.org {
876031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
886031d9d9Santon@samba.org 	if (pmac_backlight) {
896031d9d9Santon@samba.org 		struct backlight_properties *props;
906031d9d9Santon@samba.org 
916031d9d9Santon@samba.org 		props = &pmac_backlight->props;
926031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
936031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
946031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
956031d9d9Santon@samba.org 	}
966031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
976031d9d9Santon@samba.org }
986031d9d9Santon@samba.org #else
996031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1006031d9d9Santon@samba.org #endif
1016031d9d9Santon@samba.org 
10214cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
10314cf11afSPaul Mackerras {
10434c2a14fSanton@samba.org 	static struct {
10534c2a14fSanton@samba.org 		spinlock_t lock;
10634c2a14fSanton@samba.org 		u32 lock_owner;
10734c2a14fSanton@samba.org 		int lock_owner_depth;
10834c2a14fSanton@samba.org 	} die = {
10934c2a14fSanton@samba.org 		.lock =			__SPIN_LOCK_UNLOCKED(die.lock),
11034c2a14fSanton@samba.org 		.lock_owner =		-1,
11134c2a14fSanton@samba.org 		.lock_owner_depth =	0
11234c2a14fSanton@samba.org 	};
113c0ce7d08SDavid Wilder 	static int die_counter;
11434c2a14fSanton@samba.org 	unsigned long flags;
11514cf11afSPaul Mackerras 
11614cf11afSPaul Mackerras 	if (debugger(regs))
11714cf11afSPaul Mackerras 		return 1;
11814cf11afSPaul Mackerras 
119293e4688Santon@samba.org 	oops_enter();
120293e4688Santon@samba.org 
12134c2a14fSanton@samba.org 	if (die.lock_owner != raw_smp_processor_id()) {
12214cf11afSPaul Mackerras 		console_verbose();
12334c2a14fSanton@samba.org 		spin_lock_irqsave(&die.lock, flags);
12434c2a14fSanton@samba.org 		die.lock_owner = smp_processor_id();
12534c2a14fSanton@samba.org 		die.lock_owner_depth = 0;
12614cf11afSPaul Mackerras 		bust_spinlocks(1);
1276031d9d9Santon@samba.org 		if (machine_is(powermac))
1286031d9d9Santon@samba.org 			pmac_backlight_unblank();
12934c2a14fSanton@samba.org 	} else {
13034c2a14fSanton@samba.org 		local_save_flags(flags);
13134c2a14fSanton@samba.org 	}
1325474c120SMichael Hanselmann 
13334c2a14fSanton@samba.org 	if (++die.lock_owner_depth < 3) {
13414cf11afSPaul Mackerras 		printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
13514cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
13614cf11afSPaul Mackerras 		printk("PREEMPT ");
13714cf11afSPaul Mackerras #endif
13814cf11afSPaul Mackerras #ifdef CONFIG_SMP
13914cf11afSPaul Mackerras 		printk("SMP NR_CPUS=%d ", NR_CPUS);
14014cf11afSPaul Mackerras #endif
14114cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
14214cf11afSPaul Mackerras 		printk("DEBUG_PAGEALLOC ");
14314cf11afSPaul Mackerras #endif
14414cf11afSPaul Mackerras #ifdef CONFIG_NUMA
14514cf11afSPaul Mackerras 		printk("NUMA ");
14614cf11afSPaul Mackerras #endif
147ae7f4463Santon@samba.org 		printk("%s\n", ppc_md.name ? ppc_md.name : "");
148e8222502SBenjamin Herrenschmidt 
149*66fcb105SAnton Blanchard 		sysfs_printk_last_file();
150*66fcb105SAnton Blanchard 		if (notify_die(DIE_OOPS, str, regs, err, 255,
151*66fcb105SAnton Blanchard 			       SIGSEGV) == NOTIFY_STOP)
152*66fcb105SAnton Blanchard 			return 1;
153*66fcb105SAnton Blanchard 
15414cf11afSPaul Mackerras 		print_modules();
15514cf11afSPaul Mackerras 		show_regs(regs);
15634c2a14fSanton@samba.org 	} else {
15734c2a14fSanton@samba.org 		printk("Recursive die() failure, output suppressed\n");
15834c2a14fSanton@samba.org 	}
15934c2a14fSanton@samba.org 
16014cf11afSPaul Mackerras 	bust_spinlocks(0);
16134c2a14fSanton@samba.org 	die.lock_owner = -1;
162bcdcd8e7SPavel Emelianov 	add_taint(TAINT_DIE);
16334c2a14fSanton@samba.org 	spin_unlock_irqrestore(&die.lock, flags);
164cc532915SMichael Ellerman 
165c0ce7d08SDavid Wilder 	if (kexec_should_crash(current) ||
166c0ce7d08SDavid Wilder 		kexec_sr_activated(smp_processor_id()))
167cc532915SMichael Ellerman 		crash_kexec(regs);
168c0ce7d08SDavid Wilder 	crash_kexec_secondary(regs);
16914cf11afSPaul Mackerras 
17014cf11afSPaul Mackerras 	if (in_interrupt())
17114cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
17214cf11afSPaul Mackerras 
173cea6a4baSHorms 	if (panic_on_oops)
174012c437dSHorms 		panic("Fatal exception");
175cea6a4baSHorms 
176293e4688Santon@samba.org 	oops_exit();
17714cf11afSPaul Mackerras 	do_exit(err);
17814cf11afSPaul Mackerras 
17914cf11afSPaul Mackerras 	return 0;
18014cf11afSPaul Mackerras }
18114cf11afSPaul Mackerras 
18225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
18325baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
18425baa35bSOleg Nesterov {
18525baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
18625baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
18725baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
18825baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
18925baa35bSOleg Nesterov }
19025baa35bSOleg Nesterov 
19114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
19214cf11afSPaul Mackerras {
19314cf11afSPaul Mackerras 	siginfo_t info;
194d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
195d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
196d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
197d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
19814cf11afSPaul Mackerras 
19914cf11afSPaul Mackerras 	if (!user_mode(regs)) {
20014cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
20114cf11afSPaul Mackerras 			return;
202d0c3d534SOlof Johansson 	} else if (show_unhandled_signals &&
203d0c3d534SOlof Johansson 		    unhandled_signal(current, signr) &&
204d0c3d534SOlof Johansson 		    printk_ratelimit()) {
205d0c3d534SOlof Johansson 			printk(regs->msr & MSR_SF ? fmt64 : fmt32,
206d0c3d534SOlof Johansson 				current->comm, current->pid, signr,
207d0c3d534SOlof Johansson 				addr, regs->nip, regs->link, code);
20814cf11afSPaul Mackerras 		}
20914cf11afSPaul Mackerras 
21014cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
21114cf11afSPaul Mackerras 	info.si_signo = signr;
21214cf11afSPaul Mackerras 	info.si_code = code;
21314cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
21414cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
21514cf11afSPaul Mackerras }
21614cf11afSPaul Mackerras 
21714cf11afSPaul Mackerras #ifdef CONFIG_PPC64
21814cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
21914cf11afSPaul Mackerras {
22014cf11afSPaul Mackerras 	/* See if any machine dependent calls */
221c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
222c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
223c902be71SArnd Bergmann 			return;
224c902be71SArnd Bergmann 	}
22514cf11afSPaul Mackerras 
226c0ce7d08SDavid Wilder #ifdef CONFIG_KEXEC
227c0ce7d08SDavid Wilder 	cpu_set(smp_processor_id(), cpus_in_sr);
228c0ce7d08SDavid Wilder #endif
229c0ce7d08SDavid Wilder 
2308dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
23114cf11afSPaul Mackerras 
232eac8392fSDavid Wilder 	/*
233eac8392fSDavid Wilder 	 * Some CPUs when released from the debugger will execute this path.
234eac8392fSDavid Wilder 	 * These CPUs entered the debugger via a soft-reset. If the CPU was
235eac8392fSDavid Wilder 	 * hung before entering the debugger it will return to the hung
236eac8392fSDavid Wilder 	 * state when exiting this function.  This causes a problem in
237eac8392fSDavid Wilder 	 * kdump since the hung CPU(s) will not respond to the IPI sent
238eac8392fSDavid Wilder 	 * from kdump. To prevent the problem we call crash_kexec_secondary()
239eac8392fSDavid Wilder 	 * here. If a kdump had not been initiated or we exit the debugger
240eac8392fSDavid Wilder 	 * with the "exit and recover" command (x) crash_kexec_secondary()
241eac8392fSDavid Wilder 	 * will return after 5ms and the CPU returns to its previous state.
242eac8392fSDavid Wilder 	 */
243eac8392fSDavid Wilder 	crash_kexec_secondary(regs);
244eac8392fSDavid Wilder 
24514cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
24614cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
24714cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
24814cf11afSPaul Mackerras 
24914cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
25014cf11afSPaul Mackerras }
25114cf11afSPaul Mackerras #endif
25214cf11afSPaul Mackerras 
25314cf11afSPaul Mackerras /*
25414cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
25514cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
25614cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
25714cf11afSPaul Mackerras  * table.
25814cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
25914cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
26014cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
26114cf11afSPaul Mackerras  *  -- paulus.
26214cf11afSPaul Mackerras  */
26314cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
26414cf11afSPaul Mackerras {
26568a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
26614cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
26714cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
26814cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
26914cf11afSPaul Mackerras 
27014cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
27114cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
27214cf11afSPaul Mackerras 		/*
27314cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
27414cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
27514cf11afSPaul Mackerras 		 * As the address is in the exception table
27614cf11afSPaul Mackerras 		 * we should be able to read the instr there.
27714cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
27814cf11afSPaul Mackerras 		 * load or store.
27914cf11afSPaul Mackerras 		 */
28014cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
28114cf11afSPaul Mackerras 			nip -= 2;
28214cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
28314cf11afSPaul Mackerras 			--nip;
28414cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
28514cf11afSPaul Mackerras 			/* sync or twi */
28614cf11afSPaul Mackerras 			unsigned int rb;
28714cf11afSPaul Mackerras 
28814cf11afSPaul Mackerras 			--nip;
28914cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
29014cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
29114cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
29214cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
29314cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
29414cf11afSPaul Mackerras 			regs->nip = entry->fixup;
29514cf11afSPaul Mackerras 			return 1;
29614cf11afSPaul Mackerras 		}
29714cf11afSPaul Mackerras 	}
29868a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
29914cf11afSPaul Mackerras 	return 0;
30014cf11afSPaul Mackerras }
30114cf11afSPaul Mackerras 
30214cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
30314cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
30414cf11afSPaul Mackerras    is in the ESR. */
30514cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
30614cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
30714cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
30814cf11afSPaul Mackerras #else
30986d7a9a9SBecky Bruce #define get_mc_reason(regs)	(mfspr(SPRN_MCSR) & MCSR_MASK)
31014cf11afSPaul Mackerras #endif
31114cf11afSPaul Mackerras #define REASON_FP		ESR_FP
31214cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
31314cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
31414cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
31514cf11afSPaul Mackerras 
31614cf11afSPaul Mackerras /* single-step stuff */
31714cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
31814cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
31914cf11afSPaul Mackerras 
32014cf11afSPaul Mackerras #else
32114cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
32214cf11afSPaul Mackerras    exception is in the MSR. */
32314cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
32414cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
32514cf11afSPaul Mackerras #define REASON_FP		0x100000
32614cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
32714cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
32814cf11afSPaul Mackerras #define REASON_TRAP		0x20000
32914cf11afSPaul Mackerras 
33014cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
33114cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
33214cf11afSPaul Mackerras #endif
33314cf11afSPaul Mackerras 
33447c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
33547c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
33614cf11afSPaul Mackerras {
3371a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
33814cf11afSPaul Mackerras 
33914cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
34014cf11afSPaul Mackerras 		printk("Instruction");
34114cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
34214cf11afSPaul Mackerras 	} else
34314cf11afSPaul Mackerras 		printk("Data");
34414cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
34547c0bd1aSBenjamin Herrenschmidt 
34647c0bd1aSBenjamin Herrenschmidt 	return 0;
34747c0bd1aSBenjamin Herrenschmidt }
34847c0bd1aSBenjamin Herrenschmidt 
34947c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
35047c0bd1aSBenjamin Herrenschmidt {
35147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
35247c0bd1aSBenjamin Herrenschmidt 
35314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
35414cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
35514cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
35614cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
35714cf11afSPaul Mackerras 	}
35814cf11afSPaul Mackerras 	else {
35914cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
36014cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
36114cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
36214cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
36314cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
36414cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
36514cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
36614cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
36714cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
36814cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
36914cf11afSPaul Mackerras 			flush_instruction_cache();
37014cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
37114cf11afSPaul Mackerras 		}
37214cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
37314cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
37414cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
37514cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
37614cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
37714cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
37814cf11afSPaul Mackerras 
37914cf11afSPaul Mackerras 		/* Clear MCSR */
38014cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
38114cf11afSPaul Mackerras 	}
38247c0bd1aSBenjamin Herrenschmidt 	return 0;
38347c0bd1aSBenjamin Herrenschmidt }
38414cf11afSPaul Mackerras #elif defined(CONFIG_E500)
38547c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
38647c0bd1aSBenjamin Herrenschmidt {
38747c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
38847c0bd1aSBenjamin Herrenschmidt 
38914cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
39014cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
39114cf11afSPaul Mackerras 
39214cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
39314cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
39414cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
39514cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
39614cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
39714cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
39814cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
39914cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
40014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
40114cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
40214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
40314cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
40414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
40514cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
40614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
40714cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
40814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
40914cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
41014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
41114cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
41214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
41314cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
41414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
41514cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
41647c0bd1aSBenjamin Herrenschmidt 
41747c0bd1aSBenjamin Herrenschmidt 	return 0;
41847c0bd1aSBenjamin Herrenschmidt }
41914cf11afSPaul Mackerras #elif defined(CONFIG_E200)
42047c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
42147c0bd1aSBenjamin Herrenschmidt {
42247c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
42347c0bd1aSBenjamin Herrenschmidt 
42414cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
42514cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
42614cf11afSPaul Mackerras 
42714cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
42814cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
42914cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
43014cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
43114cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
43214cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
43314cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
43414cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
43514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
43614cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
43714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
43814cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
43914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
44014cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
44147c0bd1aSBenjamin Herrenschmidt 
44247c0bd1aSBenjamin Herrenschmidt 	return 0;
44347c0bd1aSBenjamin Herrenschmidt }
44447c0bd1aSBenjamin Herrenschmidt #else
44547c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
44647c0bd1aSBenjamin Herrenschmidt {
44747c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
44847c0bd1aSBenjamin Herrenschmidt 
44914cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
45014cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
45114cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
45214cf11afSPaul Mackerras 	case 0x80000:
45314cf11afSPaul Mackerras 		printk("Machine check signal\n");
45414cf11afSPaul Mackerras 		break;
45514cf11afSPaul Mackerras 	case 0:		/* for 601 */
45614cf11afSPaul Mackerras 	case 0x40000:
45714cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
45814cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
45914cf11afSPaul Mackerras 		break;
46014cf11afSPaul Mackerras 	case 0x20000:
46114cf11afSPaul Mackerras 		printk("Data parity error signal\n");
46214cf11afSPaul Mackerras 		break;
46314cf11afSPaul Mackerras 	case 0x10000:
46414cf11afSPaul Mackerras 		printk("Address parity error signal\n");
46514cf11afSPaul Mackerras 		break;
46614cf11afSPaul Mackerras 	case 0x20000000:
46714cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
46814cf11afSPaul Mackerras 		break;
46914cf11afSPaul Mackerras 	case 0x40000000:
47014cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
47114cf11afSPaul Mackerras 		break;
47214cf11afSPaul Mackerras 	case 0x00100000:
47314cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
47414cf11afSPaul Mackerras 		break;
47514cf11afSPaul Mackerras 	default:
47614cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
47714cf11afSPaul Mackerras 	}
47875918a4bSOlof Johansson 	return 0;
47975918a4bSOlof Johansson }
48047c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
48175918a4bSOlof Johansson 
48275918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
48375918a4bSOlof Johansson {
48475918a4bSOlof Johansson 	int recover = 0;
48575918a4bSOlof Johansson 
48647c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
48747c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
48847c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
48947c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
49047c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
49147c0bd1aSBenjamin Herrenschmidt 	 */
49275918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
49375918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
49447c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
49547c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
49675918a4bSOlof Johansson 
49747c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
49875918a4bSOlof Johansson 		return;
49975918a4bSOlof Johansson 
50075918a4bSOlof Johansson 	if (user_mode(regs)) {
50175918a4bSOlof Johansson 		regs->msr |= MSR_RI;
50275918a4bSOlof Johansson 		_exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
50375918a4bSOlof Johansson 		return;
50475918a4bSOlof Johansson 	}
50575918a4bSOlof Johansson 
50675918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
50747c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
50847c0bd1aSBenjamin Herrenschmidt 	 *
50947c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
51047c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
51147c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
51247c0bd1aSBenjamin Herrenschmidt 	 */
51375918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
51475918a4bSOlof Johansson 	return;
51575918a4bSOlof Johansson #endif
51675918a4bSOlof Johansson 
51775918a4bSOlof Johansson 	if (debugger_fault_handler(regs)) {
51875918a4bSOlof Johansson 		regs->msr |= MSR_RI;
51975918a4bSOlof Johansson 		return;
52075918a4bSOlof Johansson 	}
52175918a4bSOlof Johansson 
52275918a4bSOlof Johansson 	if (check_io_access(regs))
52375918a4bSOlof Johansson 		return;
52475918a4bSOlof Johansson 
52514cf11afSPaul Mackerras 	if (debugger_fault_handler(regs))
52614cf11afSPaul Mackerras 		return;
5278dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
52814cf11afSPaul Mackerras 
52914cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
53014cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
53114cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
53214cf11afSPaul Mackerras }
53314cf11afSPaul Mackerras 
53414cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
53514cf11afSPaul Mackerras {
53614cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
53714cf11afSPaul Mackerras }
53814cf11afSPaul Mackerras 
539dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
54014cf11afSPaul Mackerras {
54114cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
54214cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
54314cf11afSPaul Mackerras 
54414cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
54514cf11afSPaul Mackerras }
54614cf11afSPaul Mackerras 
547dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
54814cf11afSPaul Mackerras {
54914cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
55014cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
55114cf11afSPaul Mackerras 		return;
55214cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
55314cf11afSPaul Mackerras 		return;
55414cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
55514cf11afSPaul Mackerras }
55614cf11afSPaul Mackerras 
55714cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
55814cf11afSPaul Mackerras {
55914cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
56014cf11afSPaul Mackerras }
56114cf11afSPaul Mackerras 
5628dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
56314cf11afSPaul Mackerras {
56414cf11afSPaul Mackerras 	regs->msr &= ~(MSR_SE | MSR_BE);  /* Turn off 'trace' bits */
56514cf11afSPaul Mackerras 
56614cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
56714cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
56814cf11afSPaul Mackerras 		return;
56914cf11afSPaul Mackerras 	if (debugger_sstep(regs))
57014cf11afSPaul Mackerras 		return;
57114cf11afSPaul Mackerras 
57214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
57314cf11afSPaul Mackerras }
57414cf11afSPaul Mackerras 
57514cf11afSPaul Mackerras /*
57614cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
57714cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
57814cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
57914cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
58014cf11afSPaul Mackerras  */
5818dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
58214cf11afSPaul Mackerras {
58314cf11afSPaul Mackerras 	if (single_stepping(regs)) {
58414cf11afSPaul Mackerras 		clear_single_step(regs);
58514cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
58614cf11afSPaul Mackerras 	}
58714cf11afSPaul Mackerras }
58814cf11afSPaul Mackerras 
5895fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
590dc1c1ca3SStephen Rothwell {
5915fad293bSKumar Gala 	int ret = 0;
592dc1c1ca3SStephen Rothwell 
593dc1c1ca3SStephen Rothwell 	/* Invalid operation */
594dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
5955fad293bSKumar Gala 		ret = FPE_FLTINV;
596dc1c1ca3SStephen Rothwell 
597dc1c1ca3SStephen Rothwell 	/* Overflow */
598dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
5995fad293bSKumar Gala 		ret = FPE_FLTOVF;
600dc1c1ca3SStephen Rothwell 
601dc1c1ca3SStephen Rothwell 	/* Underflow */
602dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
6035fad293bSKumar Gala 		ret = FPE_FLTUND;
604dc1c1ca3SStephen Rothwell 
605dc1c1ca3SStephen Rothwell 	/* Divide by zero */
606dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
6075fad293bSKumar Gala 		ret = FPE_FLTDIV;
608dc1c1ca3SStephen Rothwell 
609dc1c1ca3SStephen Rothwell 	/* Inexact result */
610dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
6115fad293bSKumar Gala 		ret = FPE_FLTRES;
6125fad293bSKumar Gala 
6135fad293bSKumar Gala 	return ret;
6145fad293bSKumar Gala }
6155fad293bSKumar Gala 
6165fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
6175fad293bSKumar Gala {
6185fad293bSKumar Gala 	int code = 0;
6195fad293bSKumar Gala 
6205fad293bSKumar Gala 	flush_fp_to_thread(current);
6215fad293bSKumar Gala 
6225fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
623dc1c1ca3SStephen Rothwell 
624dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
625dc1c1ca3SStephen Rothwell }
626dc1c1ca3SStephen Rothwell 
627dc1c1ca3SStephen Rothwell /*
628dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
62914cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
63014cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
63114cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
63214cf11afSPaul Mackerras  *
63314cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
63414cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
63514cf11afSPaul Mackerras  * bits is faster and easier.
63686417780SPaul Mackerras  *
63714cf11afSPaul Mackerras  */
63814cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
63914cf11afSPaul Mackerras {
64014cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
64114cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
64214cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
64314cf11afSPaul Mackerras 	u32 num_bytes;
64414cf11afSPaul Mackerras 	unsigned long EA;
64514cf11afSPaul Mackerras 	int pos = 0;
64614cf11afSPaul Mackerras 
64714cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
64816c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
64914cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
65014cf11afSPaul Mackerras 			return -EINVAL;
65114cf11afSPaul Mackerras 
65214cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
65314cf11afSPaul Mackerras 
65416c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
65516c57b36SKumar Gala 		case PPC_INST_LSWX:
65616c57b36SKumar Gala 		case PPC_INST_STSWX:
65714cf11afSPaul Mackerras 			EA += NB_RB;
65814cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
65914cf11afSPaul Mackerras 			break;
66016c57b36SKumar Gala 		case PPC_INST_LSWI:
66116c57b36SKumar Gala 		case PPC_INST_STSWI:
66214cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
66314cf11afSPaul Mackerras 			break;
66414cf11afSPaul Mackerras 		default:
66514cf11afSPaul Mackerras 			return -EINVAL;
66614cf11afSPaul Mackerras 	}
66714cf11afSPaul Mackerras 
66814cf11afSPaul Mackerras 	while (num_bytes != 0)
66914cf11afSPaul Mackerras 	{
67014cf11afSPaul Mackerras 		u8 val;
67114cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
67214cf11afSPaul Mackerras 
67316c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
67416c57b36SKumar Gala 			case PPC_INST_LSWX:
67516c57b36SKumar Gala 			case PPC_INST_LSWI:
67614cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
67714cf11afSPaul Mackerras 					return -EFAULT;
67814cf11afSPaul Mackerras 				/* first time updating this reg,
67914cf11afSPaul Mackerras 				 * zero it out */
68014cf11afSPaul Mackerras 				if (pos == 0)
68114cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
68214cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
68314cf11afSPaul Mackerras 				break;
68416c57b36SKumar Gala 			case PPC_INST_STSWI:
68516c57b36SKumar Gala 			case PPC_INST_STSWX:
68614cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
68714cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
68814cf11afSPaul Mackerras 					return -EFAULT;
68914cf11afSPaul Mackerras 				break;
69014cf11afSPaul Mackerras 		}
69114cf11afSPaul Mackerras 		/* move EA to next address */
69214cf11afSPaul Mackerras 		EA += 1;
69314cf11afSPaul Mackerras 		num_bytes--;
69414cf11afSPaul Mackerras 
69514cf11afSPaul Mackerras 		/* manage our position within the register */
69614cf11afSPaul Mackerras 		if (++pos == 4) {
69714cf11afSPaul Mackerras 			pos = 0;
69814cf11afSPaul Mackerras 			if (++rT == 32)
69914cf11afSPaul Mackerras 				rT = 0;
70014cf11afSPaul Mackerras 		}
70114cf11afSPaul Mackerras 	}
70214cf11afSPaul Mackerras 
70314cf11afSPaul Mackerras 	return 0;
70414cf11afSPaul Mackerras }
70514cf11afSPaul Mackerras 
706c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
707c3412dcbSWill Schmidt {
708c3412dcbSWill Schmidt 	u32 ra,rs;
709c3412dcbSWill Schmidt 	unsigned long tmp;
710c3412dcbSWill Schmidt 
711c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
712c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
713c3412dcbSWill Schmidt 
714c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
715c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
716c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
717c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
718c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
719c3412dcbSWill Schmidt 
720c3412dcbSWill Schmidt 	return 0;
721c3412dcbSWill Schmidt }
722c3412dcbSWill Schmidt 
723c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
724c1469f13SKumar Gala {
725c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
726c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
727c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
728c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
729c1469f13SKumar Gala 	u8 bit;
730c1469f13SKumar Gala 	unsigned long tmp;
731c1469f13SKumar Gala 
732c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
733c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
734c1469f13SKumar Gala 
735c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
736c1469f13SKumar Gala 
737c1469f13SKumar Gala 	return 0;
738c1469f13SKumar Gala }
739c1469f13SKumar Gala 
74014cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
74114cf11afSPaul Mackerras {
74214cf11afSPaul Mackerras 	u32 instword;
74314cf11afSPaul Mackerras 	u32 rd;
74414cf11afSPaul Mackerras 
745fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
74614cf11afSPaul Mackerras 		return -EINVAL;
74714cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
74814cf11afSPaul Mackerras 
74914cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
75014cf11afSPaul Mackerras 		return -EFAULT;
75114cf11afSPaul Mackerras 
75214cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
75316c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
754eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
75514cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
75614cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
75714cf11afSPaul Mackerras 		return 0;
75814cf11afSPaul Mackerras 	}
75914cf11afSPaul Mackerras 
76014cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
76180947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
762eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
76314cf11afSPaul Mackerras 		return 0;
76480947e7cSGeert Uytterhoeven 	}
76514cf11afSPaul Mackerras 
76614cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
76716c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
76886417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
76914cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
77014cf11afSPaul Mackerras 
771eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
77214cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
77314cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
77414cf11afSPaul Mackerras 		return 0;
77514cf11afSPaul Mackerras 	}
77614cf11afSPaul Mackerras 
77714cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
77880947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
779eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
78014cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
78180947e7cSGeert Uytterhoeven 	}
78214cf11afSPaul Mackerras 
783c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
78416c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
785eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
786c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
787c3412dcbSWill Schmidt 	}
788c3412dcbSWill Schmidt 
789c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
79016c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
791eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
792c1469f13SKumar Gala 		return emulate_isel(regs, instword);
793c1469f13SKumar Gala 	}
794c1469f13SKumar Gala 
79514cf11afSPaul Mackerras 	return -EINVAL;
79614cf11afSPaul Mackerras }
79714cf11afSPaul Mackerras 
79873c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
79914cf11afSPaul Mackerras {
80073c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
80114cf11afSPaul Mackerras }
80214cf11afSPaul Mackerras 
8038dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
80414cf11afSPaul Mackerras {
80514cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
80614cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
80714cf11afSPaul Mackerras 
808aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
80904903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
81014cf11afSPaul Mackerras 
81114cf11afSPaul Mackerras 	if (reason & REASON_FP) {
81214cf11afSPaul Mackerras 		/* IEEE FP exception */
813dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
8148dad3f92SPaul Mackerras 		return;
8158dad3f92SPaul Mackerras 	}
8168dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
81714cf11afSPaul Mackerras 		/* trap exception */
818dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
819dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
820dc1c1ca3SStephen Rothwell 			return;
82114cf11afSPaul Mackerras 		if (debugger_bpt(regs))
82214cf11afSPaul Mackerras 			return;
82373c9ceabSJeremy Fitzhardinge 
82473c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
825608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
82614cf11afSPaul Mackerras 			regs->nip += 4;
82714cf11afSPaul Mackerras 			return;
82814cf11afSPaul Mackerras 		}
8298dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
8308dad3f92SPaul Mackerras 		return;
8318dad3f92SPaul Mackerras 	}
8328dad3f92SPaul Mackerras 
833cd8a5673SPaul Mackerras 	local_irq_enable();
834cd8a5673SPaul Mackerras 
83504903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
83604903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
83704903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
83804903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
83904903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
84004903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
84104903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
84204903a30SKumar Gala 	 * pattern to occurences etc. -dgibson 31/Mar/2003 */
8435fad293bSKumar Gala 	switch (do_mathemu(regs)) {
8445fad293bSKumar Gala 	case 0:
84504903a30SKumar Gala 		emulate_single_step(regs);
84604903a30SKumar Gala 		return;
8475fad293bSKumar Gala 	case 1: {
8485fad293bSKumar Gala 			int code = 0;
8495fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
8505fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
8515fad293bSKumar Gala 			return;
85204903a30SKumar Gala 		}
8535fad293bSKumar Gala 	case -EFAULT:
8545fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8555fad293bSKumar Gala 		return;
8565fad293bSKumar Gala 	}
8575fad293bSKumar Gala 	/* fall through on any other errors */
85804903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
85904903a30SKumar Gala 
8608dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
8618dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
86214cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
86314cf11afSPaul Mackerras 		case 0:
86414cf11afSPaul Mackerras 			regs->nip += 4;
86514cf11afSPaul Mackerras 			emulate_single_step(regs);
8668dad3f92SPaul Mackerras 			return;
86714cf11afSPaul Mackerras 		case -EFAULT:
86814cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8698dad3f92SPaul Mackerras 			return;
8708dad3f92SPaul Mackerras 		}
8718dad3f92SPaul Mackerras 	}
8728dad3f92SPaul Mackerras 
87314cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
87414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
87514cf11afSPaul Mackerras 	else
87614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
87714cf11afSPaul Mackerras }
87814cf11afSPaul Mackerras 
879dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
88014cf11afSPaul Mackerras {
8814393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
88214cf11afSPaul Mackerras 
883e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
884e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
88514cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
88614cf11afSPaul Mackerras 
88714cf11afSPaul Mackerras 	if (fixed == 1) {
88814cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
88914cf11afSPaul Mackerras 		emulate_single_step(regs);
89014cf11afSPaul Mackerras 		return;
89114cf11afSPaul Mackerras 	}
89214cf11afSPaul Mackerras 
89314cf11afSPaul Mackerras 	/* Operand address was bad */
89414cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
8954393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
8964393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
8974393c4f6SBenjamin Herrenschmidt 	} else {
8984393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
8994393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
90014cf11afSPaul Mackerras 	}
9014393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
9024393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
9034393c4f6SBenjamin Herrenschmidt 	else
9044393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
90514cf11afSPaul Mackerras }
90614cf11afSPaul Mackerras 
90714cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
90814cf11afSPaul Mackerras {
90914cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
91014cf11afSPaul Mackerras 	       current, regs->gpr[1]);
91114cf11afSPaul Mackerras 	debugger(regs);
91214cf11afSPaul Mackerras 	show_regs(regs);
91314cf11afSPaul Mackerras 	panic("kernel stack overflow");
91414cf11afSPaul Mackerras }
91514cf11afSPaul Mackerras 
91614cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
91714cf11afSPaul Mackerras {
91814cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
91914cf11afSPaul Mackerras 	       regs->nip, regs->msr);
92014cf11afSPaul Mackerras 	debugger(regs);
92114cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
92214cf11afSPaul Mackerras }
92314cf11afSPaul Mackerras 
92414cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
92514cf11afSPaul Mackerras {
92614cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
92719c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
92814cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
92914cf11afSPaul Mackerras }
93014cf11afSPaul Mackerras 
931dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
932dc1c1ca3SStephen Rothwell {
933dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
934dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
935dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
936dc1c1ca3SStephen Rothwell }
937dc1c1ca3SStephen Rothwell 
938dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
939dc1c1ca3SStephen Rothwell {
940dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
941dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
942dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
943dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
944dc1c1ca3SStephen Rothwell 		return;
945dc1c1ca3SStephen Rothwell 	}
9466c4841c2SAnton Blanchard 
947dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
948dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
949dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
950dc1c1ca3SStephen Rothwell }
951dc1c1ca3SStephen Rothwell 
952ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
953ce48b210SMichael Neuling {
954ce48b210SMichael Neuling 	if (user_mode(regs)) {
955ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
956ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
957ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
958ce48b210SMichael Neuling 		return;
959ce48b210SMichael Neuling 	}
960ce48b210SMichael Neuling 
961ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
962ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
963ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
964ce48b210SMichael Neuling }
965ce48b210SMichael Neuling 
966dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
967dc1c1ca3SStephen Rothwell {
968dc1c1ca3SStephen Rothwell 	perf_irq(regs);
969dc1c1ca3SStephen Rothwell }
970dc1c1ca3SStephen Rothwell 
9718dad3f92SPaul Mackerras #ifdef CONFIG_8xx
97214cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
97314cf11afSPaul Mackerras {
97414cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
97514cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
9765dd57a13SScott Wood #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
97714cf11afSPaul Mackerras 	int errcode;
9785dd57a13SScott Wood #endif
97914cf11afSPaul Mackerras 
98014cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
98114cf11afSPaul Mackerras 
98214cf11afSPaul Mackerras 	if (!user_mode(regs)) {
98314cf11afSPaul Mackerras 		debugger(regs);
98414cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
98514cf11afSPaul Mackerras 	}
98614cf11afSPaul Mackerras 
98714cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
98814cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
98980947e7cSGeert Uytterhoeven 	if (errcode >= 0)
990eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(math, regs);
9915fad293bSKumar Gala 
9925fad293bSKumar Gala 	switch (errcode) {
9935fad293bSKumar Gala 	case 0:
9945fad293bSKumar Gala 		emulate_single_step(regs);
9955fad293bSKumar Gala 		return;
9965fad293bSKumar Gala 	case 1: {
9975fad293bSKumar Gala 			int code = 0;
9985fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
9995fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
10005fad293bSKumar Gala 			return;
10015fad293bSKumar Gala 		}
10025fad293bSKumar Gala 	case -EFAULT:
10035fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10045fad293bSKumar Gala 		return;
10055fad293bSKumar Gala 	default:
10065fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10075fad293bSKumar Gala 		return;
10085fad293bSKumar Gala 	}
10095fad293bSKumar Gala 
10105dd57a13SScott Wood #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
101114cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
101280947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1013eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(8xx, regs);
101480947e7cSGeert Uytterhoeven 
10155fad293bSKumar Gala 	switch (errcode) {
10165fad293bSKumar Gala 	case 0:
101714cf11afSPaul Mackerras 		emulate_single_step(regs);
10185fad293bSKumar Gala 		return;
10195fad293bSKumar Gala 	case 1:
10205fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10215fad293bSKumar Gala 		return;
10225fad293bSKumar Gala 	case -EFAULT:
10235fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10245fad293bSKumar Gala 		return;
10255fad293bSKumar Gala 	}
10265dd57a13SScott Wood #else
10275dd57a13SScott Wood 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10285fad293bSKumar Gala #endif
102914cf11afSPaul Mackerras }
10308dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
103114cf11afSPaul Mackerras 
103214cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
103314cf11afSPaul Mackerras 
1034f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
103514cf11afSPaul Mackerras {
1036ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1037ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1038ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1039ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1040ec097c84SRoland McGrath 	 */
1041ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1042ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1043ec097c84SRoland McGrath 
1044ec097c84SRoland McGrath 		/* Disable BT */
1045ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1046ec097c84SRoland McGrath 		/* Clear the BT event */
1047ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1048ec097c84SRoland McGrath 
1049ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1050ec097c84SRoland McGrath 		if (user_mode(regs)) {
1051ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~DBCR0_BT;
1052ec097c84SRoland McGrath 			current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1053ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1054ec097c84SRoland McGrath 			return;
1055ec097c84SRoland McGrath 		}
1056ec097c84SRoland McGrath 
1057ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1058ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1059ec097c84SRoland McGrath 			return;
1060ec097c84SRoland McGrath 		}
1061ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1062ec097c84SRoland McGrath 			return;
1063ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
106414cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1065f8279621SKumar Gala 
106614cf11afSPaul Mackerras 		/* Disable instruction completion */
106714cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
106814cf11afSPaul Mackerras 		/* Clear the instruction completion event */
106914cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1070f8279621SKumar Gala 
1071f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1072f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
107314cf11afSPaul Mackerras 			return;
107414cf11afSPaul Mackerras 		}
1075f8279621SKumar Gala 
1076f8279621SKumar Gala 		if (debugger_sstep(regs))
1077f8279621SKumar Gala 			return;
1078f8279621SKumar Gala 
1079ec097c84SRoland McGrath 		if (user_mode(regs))
1080ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~(DBCR0_IC);
1081f8279621SKumar Gala 
1082f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
1083d6a61bfcSLuis Machado 	} else if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1084d6a61bfcSLuis Machado 		regs->msr &= ~MSR_DE;
1085d6a61bfcSLuis Machado 
1086d6a61bfcSLuis Machado 		if (user_mode(regs)) {
1087d6a61bfcSLuis Machado 			current->thread.dbcr0 &= ~(DBSR_DAC1R | DBSR_DAC1W |
1088d6a61bfcSLuis Machado 								DBCR0_IDM);
1089d6a61bfcSLuis Machado 		} else {
1090d6a61bfcSLuis Machado 			/* Disable DAC interupts */
1091d6a61bfcSLuis Machado 			mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~(DBSR_DAC1R |
1092d6a61bfcSLuis Machado 						DBSR_DAC1W | DBCR0_IDM));
1093d6a61bfcSLuis Machado 
1094d6a61bfcSLuis Machado 			/* Clear the DAC event */
1095d6a61bfcSLuis Machado 			mtspr(SPRN_DBSR, (DBSR_DAC1R | DBSR_DAC1W));
1096d6a61bfcSLuis Machado 		}
1097d6a61bfcSLuis Machado 		/* Setup and send the trap to the handler */
1098d6a61bfcSLuis Machado 		do_dabr(regs, mfspr(SPRN_DAC1), debug_status);
109914cf11afSPaul Mackerras 	}
110014cf11afSPaul Mackerras }
110114cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */
110214cf11afSPaul Mackerras 
110314cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
110414cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
110514cf11afSPaul Mackerras {
110614cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
110714cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
110814cf11afSPaul Mackerras }
110914cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
111014cf11afSPaul Mackerras 
111114cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1112dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
111314cf11afSPaul Mackerras {
111414cf11afSPaul Mackerras 	int err;
111514cf11afSPaul Mackerras 
111614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
111714cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
111814cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
11198dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
112014cf11afSPaul Mackerras 	}
112114cf11afSPaul Mackerras 
1122dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1123dc1c1ca3SStephen Rothwell 
1124eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
112514cf11afSPaul Mackerras 	err = emulate_altivec(regs);
112614cf11afSPaul Mackerras 	if (err == 0) {
112714cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
112814cf11afSPaul Mackerras 		emulate_single_step(regs);
112914cf11afSPaul Mackerras 		return;
113014cf11afSPaul Mackerras 	}
113114cf11afSPaul Mackerras 
113214cf11afSPaul Mackerras 	if (err == -EFAULT) {
113314cf11afSPaul Mackerras 		/* got an error reading the instruction */
113414cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
113514cf11afSPaul Mackerras 	} else {
113614cf11afSPaul Mackerras 		/* didn't recognize the instruction */
113714cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
113814cf11afSPaul Mackerras 		if (printk_ratelimit())
113914cf11afSPaul Mackerras 			printk(KERN_ERR "Unrecognized altivec instruction "
114014cf11afSPaul Mackerras 			       "in %s at %lx\n", current->comm, regs->nip);
114114cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
114214cf11afSPaul Mackerras 	}
114314cf11afSPaul Mackerras }
114414cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
114514cf11afSPaul Mackerras 
1146ce48b210SMichael Neuling #ifdef CONFIG_VSX
1147ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1148ce48b210SMichael Neuling {
1149ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1150ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1151ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1152ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1153ce48b210SMichael Neuling 	}
1154ce48b210SMichael Neuling 
1155ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1156ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1157ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1158ce48b210SMichael Neuling }
1159ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1160ce48b210SMichael Neuling 
116114cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
1162620165f9SKumar Gala 
1163620165f9SKumar Gala void doorbell_exception(struct pt_regs *regs)
1164620165f9SKumar Gala {
1165620165f9SKumar Gala #ifdef CONFIG_SMP
1166620165f9SKumar Gala 	int cpu = smp_processor_id();
1167620165f9SKumar Gala 	int msg;
1168620165f9SKumar Gala 
1169620165f9SKumar Gala 	if (num_online_cpus() < 2)
1170620165f9SKumar Gala 		return;
1171620165f9SKumar Gala 
1172620165f9SKumar Gala 	for (msg = 0; msg < 4; msg++)
1173620165f9SKumar Gala 		if (test_and_clear_bit(msg, &dbell_smp_message[cpu]))
1174620165f9SKumar Gala 			smp_message_recv(msg);
1175620165f9SKumar Gala #else
1176620165f9SKumar Gala 	printk(KERN_WARNING "Received doorbell on non-smp system\n");
1177620165f9SKumar Gala #endif
1178620165f9SKumar Gala }
1179620165f9SKumar Gala 
118014cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
118114cf11afSPaul Mackerras 			   unsigned long error_code)
118214cf11afSPaul Mackerras {
118314cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
118414cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
118514cf11afSPaul Mackerras 	 * something smarter
118614cf11afSPaul Mackerras 	 */
118714cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
118814cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
118914cf11afSPaul Mackerras 	return;
119014cf11afSPaul Mackerras }
119114cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
119214cf11afSPaul Mackerras 
119314cf11afSPaul Mackerras #ifdef CONFIG_SPE
119414cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
119514cf11afSPaul Mackerras {
11966a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
119714cf11afSPaul Mackerras 	unsigned long spefscr;
119814cf11afSPaul Mackerras 	int fpexc_mode;
119914cf11afSPaul Mackerras 	int code = 0;
12006a800f36SLiu Yu 	int err;
12016a800f36SLiu Yu 
12026a800f36SLiu Yu 	preempt_disable();
12036a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
12046a800f36SLiu Yu 		giveup_spe(current);
12056a800f36SLiu Yu 	preempt_enable();
120614cf11afSPaul Mackerras 
120714cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
120814cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
120914cf11afSPaul Mackerras 
121014cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
121114cf11afSPaul Mackerras 		code = FPE_FLTOVF;
121214cf11afSPaul Mackerras 	}
121314cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
121414cf11afSPaul Mackerras 		code = FPE_FLTUND;
121514cf11afSPaul Mackerras 	}
121614cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
121714cf11afSPaul Mackerras 		code = FPE_FLTDIV;
121814cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
121914cf11afSPaul Mackerras 		code = FPE_FLTINV;
122014cf11afSPaul Mackerras 	}
122114cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
122214cf11afSPaul Mackerras 		code = FPE_FLTRES;
122314cf11afSPaul Mackerras 
12246a800f36SLiu Yu 	err = do_spe_mathemu(regs);
12256a800f36SLiu Yu 	if (err == 0) {
12266a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
12276a800f36SLiu Yu 		emulate_single_step(regs);
122814cf11afSPaul Mackerras 		return;
122914cf11afSPaul Mackerras 	}
12306a800f36SLiu Yu 
12316a800f36SLiu Yu 	if (err == -EFAULT) {
12326a800f36SLiu Yu 		/* got an error reading the instruction */
12336a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
12346a800f36SLiu Yu 	} else if (err == -EINVAL) {
12356a800f36SLiu Yu 		/* didn't recognize the instruction */
12366a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
12376a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
12386a800f36SLiu Yu 	} else {
12396a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
12406a800f36SLiu Yu 	}
12416a800f36SLiu Yu 
12426a800f36SLiu Yu 	return;
12436a800f36SLiu Yu }
12446a800f36SLiu Yu 
12456a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
12466a800f36SLiu Yu {
12476a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
12486a800f36SLiu Yu 	int err;
12496a800f36SLiu Yu 
12506a800f36SLiu Yu 	preempt_disable();
12516a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
12526a800f36SLiu Yu 		giveup_spe(current);
12536a800f36SLiu Yu 	preempt_enable();
12546a800f36SLiu Yu 
12556a800f36SLiu Yu 	regs->nip -= 4;
12566a800f36SLiu Yu 	err = speround_handler(regs);
12576a800f36SLiu Yu 	if (err == 0) {
12586a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
12596a800f36SLiu Yu 		emulate_single_step(regs);
12606a800f36SLiu Yu 		return;
12616a800f36SLiu Yu 	}
12626a800f36SLiu Yu 
12636a800f36SLiu Yu 	if (err == -EFAULT) {
12646a800f36SLiu Yu 		/* got an error reading the instruction */
12656a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
12666a800f36SLiu Yu 	} else if (err == -EINVAL) {
12676a800f36SLiu Yu 		/* didn't recognize the instruction */
12686a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
12696a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
12706a800f36SLiu Yu 	} else {
12716a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
12726a800f36SLiu Yu 		return;
12736a800f36SLiu Yu 	}
12746a800f36SLiu Yu }
127514cf11afSPaul Mackerras #endif
127614cf11afSPaul Mackerras 
1277dc1c1ca3SStephen Rothwell /*
1278dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1279dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1280dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1281dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1282dc1c1ca3SStephen Rothwell  */
1283dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1284dc1c1ca3SStephen Rothwell {
1285dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1286dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1287dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1288dc1c1ca3SStephen Rothwell }
1289dc1c1ca3SStephen Rothwell 
129014cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
129114cf11afSPaul Mackerras /*
129214cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
129314cf11afSPaul Mackerras  * spins until a reboot occurs
129414cf11afSPaul Mackerras  */
129514cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
129614cf11afSPaul Mackerras {
129714cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
129814cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
129914cf11afSPaul Mackerras 	return;
130014cf11afSPaul Mackerras }
130114cf11afSPaul Mackerras 
130214cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
130314cf11afSPaul Mackerras {
130414cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
130514cf11afSPaul Mackerras 	WatchdogHandler(regs);
130614cf11afSPaul Mackerras }
130714cf11afSPaul Mackerras #endif
1308dc1c1ca3SStephen Rothwell 
1309dc1c1ca3SStephen Rothwell /*
1310dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1311dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1312dc1c1ca3SStephen Rothwell  */
1313dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1314dc1c1ca3SStephen Rothwell {
1315dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1316dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1317dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1318dc1c1ca3SStephen Rothwell }
131914cf11afSPaul Mackerras 
132014cf11afSPaul Mackerras void __init trap_init(void)
132114cf11afSPaul Mackerras {
132214cf11afSPaul Mackerras }
132380947e7cSGeert Uytterhoeven 
132480947e7cSGeert Uytterhoeven 
132580947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
132680947e7cSGeert Uytterhoeven 
132780947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
132880947e7cSGeert Uytterhoeven 
132980947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
133080947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
133180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
133280947e7cSGeert Uytterhoeven #endif
133380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
133480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
133580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
133680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
133780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
133880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
133980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
134080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
134180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
134280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
134380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
134480947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
134580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
134680947e7cSGeert Uytterhoeven #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
134780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(8xx),
134880947e7cSGeert Uytterhoeven #endif
134980947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
135080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
135180947e7cSGeert Uytterhoeven #endif
135280947e7cSGeert Uytterhoeven };
135380947e7cSGeert Uytterhoeven 
135480947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
135580947e7cSGeert Uytterhoeven 
135680947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
135780947e7cSGeert Uytterhoeven {
135880947e7cSGeert Uytterhoeven 	if (printk_ratelimit())
135980947e7cSGeert Uytterhoeven 		pr_warning("%s used emulated %s instruction\n", current->comm,
136080947e7cSGeert Uytterhoeven 			   type);
136180947e7cSGeert Uytterhoeven }
136280947e7cSGeert Uytterhoeven 
136380947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
136480947e7cSGeert Uytterhoeven {
136580947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
136680947e7cSGeert Uytterhoeven 	unsigned int i;
136780947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
136880947e7cSGeert Uytterhoeven 
136980947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
137080947e7cSGeert Uytterhoeven 		return -ENODEV;
137180947e7cSGeert Uytterhoeven 
137280947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
137380947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
137480947e7cSGeert Uytterhoeven 	if (!dir)
137580947e7cSGeert Uytterhoeven 		return -ENOMEM;
137680947e7cSGeert Uytterhoeven 
137780947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
137880947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
137980947e7cSGeert Uytterhoeven 	if (!d)
138080947e7cSGeert Uytterhoeven 		goto fail;
138180947e7cSGeert Uytterhoeven 
138280947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
138380947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
138480947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
138580947e7cSGeert Uytterhoeven 		if (!d)
138680947e7cSGeert Uytterhoeven 			goto fail;
138780947e7cSGeert Uytterhoeven 	}
138880947e7cSGeert Uytterhoeven 
138980947e7cSGeert Uytterhoeven 	return 0;
139080947e7cSGeert Uytterhoeven 
139180947e7cSGeert Uytterhoeven fail:
139280947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
139380947e7cSGeert Uytterhoeven 	return -ENOMEM;
139480947e7cSGeert Uytterhoeven }
139580947e7cSGeert Uytterhoeven 
139680947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
139780947e7cSGeert Uytterhoeven 
139880947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1399