12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 214cf11afSPaul Mackerras /* 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 4fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 714cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 814cf11afSPaul Mackerras */ 914cf11afSPaul Mackerras 1014cf11afSPaul Mackerras /* 1114cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras #include <linux/errno.h> 1514cf11afSPaul Mackerras #include <linux/sched.h> 16b17b0153SIngo Molnar #include <linux/sched/debug.h> 1714cf11afSPaul Mackerras #include <linux/kernel.h> 1814cf11afSPaul Mackerras #include <linux/mm.h> 1999cd1302SRam Pai #include <linux/pkeys.h> 2014cf11afSPaul Mackerras #include <linux/stddef.h> 2114cf11afSPaul Mackerras #include <linux/unistd.h> 228dad3f92SPaul Mackerras #include <linux/ptrace.h> 2314cf11afSPaul Mackerras #include <linux/user.h> 2414cf11afSPaul Mackerras #include <linux/interrupt.h> 2514cf11afSPaul Mackerras #include <linux/init.h> 268a39b05fSPaul Gortmaker #include <linux/extable.h> 278a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 288dad3f92SPaul Mackerras #include <linux/prctl.h> 2914cf11afSPaul Mackerras #include <linux/delay.h> 3014cf11afSPaul Mackerras #include <linux/kprobes.h> 31cc532915SMichael Ellerman #include <linux/kexec.h> 325474c120SMichael Hanselmann #include <linux/backlight.h> 3373c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 341eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3576462232SChristian Dietrich #include <linux/ratelimit.h> 36ba12eedeSLi Zhong #include <linux/context_tracking.h> 375080332cSMichael Neuling #include <linux/smp.h> 3835adacd6SNicholas Piggin #include <linux/console.h> 3935adacd6SNicholas Piggin #include <linux/kmsg_dump.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4214cf11afSPaul Mackerras #include <asm/pgtable.h> 437c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 447644d581SMichael Ellerman #include <asm/debugfs.h> 4514cf11afSPaul Mackerras #include <asm/io.h> 4686417780SPaul Mackerras #include <asm/machdep.h> 4786417780SPaul Mackerras #include <asm/rtas.h> 48f7f6f4feSDavid Gibson #include <asm/pmc.h> 4914cf11afSPaul Mackerras #include <asm/reg.h> 5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5114cf11afSPaul Mackerras #include <asm/backlight.h> 5214cf11afSPaul Mackerras #endif 53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5486417780SPaul Mackerras #include <asm/firmware.h> 55dc1c1ca3SStephen Rothwell #include <asm/processor.h> 566ce6c629SMichael Neuling #include <asm/tm.h> 57dc1c1ca3SStephen Rothwell #endif 58c0ce7d08SDavid Wilder #include <asm/kexec.h> 5916c57b36SKumar Gala #include <asm/ppc-opcode.h> 60cce1f106SShaohui Xie #include <asm/rio.h> 61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 62ae3a197eSDavid Howells #include <asm/switch_to.h> 63f54db641SMichael Neuling #include <asm/tm.h> 64ae3a197eSDavid Howells #include <asm/debug.h> 6542f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 66fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 674e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 686cc89badSNaveen N. Rao #include <asm/kprobes.h> 69a99b9c5eSMurilo Opsfelder Araujo #include <asm/stacktrace.h> 70de3c83c2SMathieu Malaterre #include <asm/nmi.h> 71dc1c1ca3SStephen Rothwell 72da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) 735be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 745be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 765be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 775be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 789422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 795be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 8014cf11afSPaul Mackerras 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 869422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8814cf11afSPaul Mackerras #endif 8914cf11afSPaul Mackerras 908b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 918b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 928b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 938b3c34cfSMichael Neuling #else 948b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 958b3c34cfSMichael Neuling #endif 968b3c34cfSMichael Neuling 970f642d61SMurilo Opsfelder Araujo static const char *signame(int signr) 980f642d61SMurilo Opsfelder Araujo { 990f642d61SMurilo Opsfelder Araujo switch (signr) { 1000f642d61SMurilo Opsfelder Araujo case SIGBUS: return "bus error"; 1010f642d61SMurilo Opsfelder Araujo case SIGFPE: return "floating point exception"; 1020f642d61SMurilo Opsfelder Araujo case SIGILL: return "illegal instruction"; 1030f642d61SMurilo Opsfelder Araujo case SIGSEGV: return "segfault"; 1040f642d61SMurilo Opsfelder Araujo case SIGTRAP: return "unhandled trap"; 1050f642d61SMurilo Opsfelder Araujo } 1060f642d61SMurilo Opsfelder Araujo 1070f642d61SMurilo Opsfelder Araujo return "unknown signal"; 1080f642d61SMurilo Opsfelder Araujo } 1090f642d61SMurilo Opsfelder Araujo 11014cf11afSPaul Mackerras /* 11114cf11afSPaul Mackerras * Trap & Exception support 11214cf11afSPaul Mackerras */ 11314cf11afSPaul Mackerras 1146031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 1156031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 1166031d9d9Santon@samba.org { 1176031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1186031d9d9Santon@samba.org if (pmac_backlight) { 1196031d9d9Santon@samba.org struct backlight_properties *props; 1206031d9d9Santon@samba.org 1216031d9d9Santon@samba.org props = &pmac_backlight->props; 1226031d9d9Santon@samba.org props->brightness = props->max_brightness; 1236031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1246031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1256031d9d9Santon@samba.org } 1266031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1276031d9d9Santon@samba.org } 1286031d9d9Santon@samba.org #else 1296031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1306031d9d9Santon@samba.org #endif 1316031d9d9Santon@samba.org 1326fcd6baaSNicholas Piggin /* 1336fcd6baaSNicholas Piggin * If oops/die is expected to crash the machine, return true here. 1346fcd6baaSNicholas Piggin * 1356fcd6baaSNicholas Piggin * This should not be expected to be 100% accurate, there may be 1366fcd6baaSNicholas Piggin * notifiers registered or other unexpected conditions that may bring 1376fcd6baaSNicholas Piggin * down the kernel. Or if the current process in the kernel is holding 1386fcd6baaSNicholas Piggin * locks or has other critical state, the kernel may become effectively 1396fcd6baaSNicholas Piggin * unusable anyway. 1406fcd6baaSNicholas Piggin */ 1416fcd6baaSNicholas Piggin bool die_will_crash(void) 1426fcd6baaSNicholas Piggin { 1436fcd6baaSNicholas Piggin if (should_fadump_crash()) 1446fcd6baaSNicholas Piggin return true; 1456fcd6baaSNicholas Piggin if (kexec_should_crash(current)) 1466fcd6baaSNicholas Piggin return true; 1476fcd6baaSNicholas Piggin if (in_interrupt() || panic_on_oops || 1486fcd6baaSNicholas Piggin !current->pid || is_global_init(current)) 1496fcd6baaSNicholas Piggin return true; 1506fcd6baaSNicholas Piggin 1516fcd6baaSNicholas Piggin return false; 1526fcd6baaSNicholas Piggin } 1536fcd6baaSNicholas Piggin 154760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 155760ca4dcSAnton Blanchard static int die_owner = -1; 156760ca4dcSAnton Blanchard static unsigned int die_nest_count; 157c0ce7d08SDavid Wilder static int die_counter; 158760ca4dcSAnton Blanchard 15935adacd6SNicholas Piggin extern void panic_flush_kmsg_start(void) 16035adacd6SNicholas Piggin { 16135adacd6SNicholas Piggin /* 16235adacd6SNicholas Piggin * These are mostly taken from kernel/panic.c, but tries to do 16335adacd6SNicholas Piggin * relatively minimal work. Don't use delay functions (TB may 16435adacd6SNicholas Piggin * be broken), don't crash dump (need to set a firmware log), 16535adacd6SNicholas Piggin * don't run notifiers. We do want to get some information to 16635adacd6SNicholas Piggin * Linux console. 16735adacd6SNicholas Piggin */ 16835adacd6SNicholas Piggin console_verbose(); 16935adacd6SNicholas Piggin bust_spinlocks(1); 17035adacd6SNicholas Piggin } 17135adacd6SNicholas Piggin 17235adacd6SNicholas Piggin extern void panic_flush_kmsg_end(void) 17335adacd6SNicholas Piggin { 17435adacd6SNicholas Piggin printk_safe_flush_on_panic(); 17535adacd6SNicholas Piggin kmsg_dump(KMSG_DUMP_PANIC); 17635adacd6SNicholas Piggin bust_spinlocks(0); 17735adacd6SNicholas Piggin debug_locks_off(); 178de6da1e8SFeng Tang console_flush_on_panic(CONSOLE_FLUSH_PENDING); 17935adacd6SNicholas Piggin } 18035adacd6SNicholas Piggin 18103465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 182760ca4dcSAnton Blanchard { 183760ca4dcSAnton Blanchard int cpu; 18434c2a14fSanton@samba.org unsigned long flags; 18514cf11afSPaul Mackerras 186293e4688Santon@samba.org oops_enter(); 187293e4688Santon@samba.org 188760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 189760ca4dcSAnton Blanchard raw_local_irq_save(flags); 190760ca4dcSAnton Blanchard cpu = smp_processor_id(); 191760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 192760ca4dcSAnton Blanchard if (cpu == die_owner) 193760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 194760ca4dcSAnton Blanchard else 195760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 196760ca4dcSAnton Blanchard } 197760ca4dcSAnton Blanchard die_nest_count++; 198760ca4dcSAnton Blanchard die_owner = cpu; 19914cf11afSPaul Mackerras console_verbose(); 20014cf11afSPaul Mackerras bust_spinlocks(1); 2016031d9d9Santon@samba.org if (machine_is(powermac)) 2026031d9d9Santon@samba.org pmac_backlight_unblank(); 203760ca4dcSAnton Blanchard return flags; 20434c2a14fSanton@samba.org } 20503465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 2065474c120SMichael Hanselmann 20703465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 208760ca4dcSAnton Blanchard int signr) 209760ca4dcSAnton Blanchard { 21014cf11afSPaul Mackerras bust_spinlocks(0); 211373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 212760ca4dcSAnton Blanchard die_nest_count--; 21358154c8cSAnton Blanchard oops_exit(); 21458154c8cSAnton Blanchard printk("\n"); 2157458e8b2SNicholas Piggin if (!die_nest_count) { 216760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 2177458e8b2SNicholas Piggin die_owner = -1; 218760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 2197458e8b2SNicholas Piggin } 220760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 221cc532915SMichael Ellerman 222d40b6768SNicholas Piggin /* 223d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 224d40b6768SNicholas Piggin */ 225d40b6768SNicholas Piggin if (TRAP(regs) == 0x100) 226d40b6768SNicholas Piggin return; 227d40b6768SNicholas Piggin 228ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 229ebaeb5aeSMahesh Salgaonkar 2304388c9b3SNicholas Piggin if (kexec_should_crash(current)) 231cc532915SMichael Ellerman crash_kexec(regs); 2329b00ac06SAnton Blanchard 233760ca4dcSAnton Blanchard if (!signr) 234760ca4dcSAnton Blanchard return; 235760ca4dcSAnton Blanchard 23658154c8cSAnton Blanchard /* 23758154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 23858154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 23958154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 24058154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 24158154c8cSAnton Blanchard */ 24258154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 24358154c8cSAnton Blanchard is_global_init(current)) { 24458154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 24558154c8cSAnton Blanchard } 24658154c8cSAnton Blanchard 247cea6a4baSHorms if (panic_on_oops) 248012c437dSHorms panic("Fatal exception"); 249760ca4dcSAnton Blanchard do_exit(signr); 250760ca4dcSAnton Blanchard } 25103465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 252cea6a4baSHorms 253d7e02f7bSAneesh Kumar K.V static char *get_mmu_str(void) 254d7e02f7bSAneesh Kumar K.V { 255d7e02f7bSAneesh Kumar K.V if (early_radix_enabled()) 256d7e02f7bSAneesh Kumar K.V return " MMU=Radix"; 257d7e02f7bSAneesh Kumar K.V if (early_mmu_has_feature(MMU_FTR_HPTE_TABLE)) 258d7e02f7bSAneesh Kumar K.V return " MMU=Hash"; 259d7e02f7bSAneesh Kumar K.V return ""; 260d7e02f7bSAneesh Kumar K.V } 261d7e02f7bSAneesh Kumar K.V 26203465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 263760ca4dcSAnton Blanchard { 264760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 2652e82ca3cSMichael Ellerman 266d7e02f7bSAneesh Kumar K.V printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s %s\n", 26778227443SMichael Ellerman IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE", 268d7e02f7bSAneesh Kumar K.V PAGE_SIZE / 1024, get_mmu_str(), 26978227443SMichael Ellerman IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "", 27078227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? " SMP" : "", 27178227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "", 27278227443SMichael Ellerman debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "", 27378227443SMichael Ellerman IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "", 27478227443SMichael Ellerman ppc_md.name ? ppc_md.name : ""); 275760ca4dcSAnton Blanchard 276760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 277760ca4dcSAnton Blanchard return 1; 278760ca4dcSAnton Blanchard 279760ca4dcSAnton Blanchard print_modules(); 280760ca4dcSAnton Blanchard show_regs(regs); 28114cf11afSPaul Mackerras 28214cf11afSPaul Mackerras return 0; 28314cf11afSPaul Mackerras } 28403465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 28514cf11afSPaul Mackerras 286760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 287760ca4dcSAnton Blanchard { 2886f44b20eSNicholas Piggin unsigned long flags; 289760ca4dcSAnton Blanchard 290d40b6768SNicholas Piggin /* 291d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 292d40b6768SNicholas Piggin */ 293d40b6768SNicholas Piggin if (TRAP(regs) != 0x100) { 2946f44b20eSNicholas Piggin if (debugger(regs)) 2956f44b20eSNicholas Piggin return; 296d40b6768SNicholas Piggin } 2976f44b20eSNicholas Piggin 2986f44b20eSNicholas Piggin flags = oops_begin(regs); 299760ca4dcSAnton Blanchard if (__die(str, regs, err)) 300760ca4dcSAnton Blanchard err = 0; 301760ca4dcSAnton Blanchard oops_end(flags, regs, err); 302760ca4dcSAnton Blanchard } 30315770a13SNaveen N. Rao NOKPROBE_SYMBOL(die); 304760ca4dcSAnton Blanchard 305efc463adSEric W. Biederman void user_single_step_report(struct pt_regs *regs) 30625baa35bSOleg Nesterov { 3072e1661d2SEric W. Biederman force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip); 30825baa35bSOleg Nesterov } 30925baa35bSOleg Nesterov 310658b0f92SMurilo Opsfelder Araujo static void show_signal_msg(int signr, struct pt_regs *regs, int code, 311658b0f92SMurilo Opsfelder Araujo unsigned long addr) 31214cf11afSPaul Mackerras { 313997dd26cSMichael Ellerman static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL, 314997dd26cSMichael Ellerman DEFAULT_RATELIMIT_BURST); 315997dd26cSMichael Ellerman 316997dd26cSMichael Ellerman if (!show_unhandled_signals) 31735a52a10SMurilo Opsfelder Araujo return; 31835a52a10SMurilo Opsfelder Araujo 31935a52a10SMurilo Opsfelder Araujo if (!unhandled_signal(current, signr)) 32035a52a10SMurilo Opsfelder Araujo return; 32135a52a10SMurilo Opsfelder Araujo 322997dd26cSMichael Ellerman if (!__ratelimit(&rs)) 323997dd26cSMichael Ellerman return; 324997dd26cSMichael Ellerman 3250f642d61SMurilo Opsfelder Araujo pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x", 3260f642d61SMurilo Opsfelder Araujo current->comm, current->pid, signame(signr), signr, 327d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 3280f642d61SMurilo Opsfelder Araujo 3290f642d61SMurilo Opsfelder Araujo print_vma_addr(KERN_CONT " in ", regs->nip); 3300f642d61SMurilo Opsfelder Araujo 3310f642d61SMurilo Opsfelder Araujo pr_cont("\n"); 332a99b9c5eSMurilo Opsfelder Araujo 333a99b9c5eSMurilo Opsfelder Araujo show_user_instructions(regs); 33414cf11afSPaul Mackerras } 335658b0f92SMurilo Opsfelder Araujo 3362c44ce28SEric W. Biederman static bool exception_common(int signr, struct pt_regs *regs, int code, 3372c44ce28SEric W. Biederman unsigned long addr) 338658b0f92SMurilo Opsfelder Araujo { 339658b0f92SMurilo Opsfelder Araujo if (!user_mode(regs)) { 340658b0f92SMurilo Opsfelder Araujo die("Exception in kernel mode", regs, signr); 3412c44ce28SEric W. Biederman return false; 342658b0f92SMurilo Opsfelder Araujo } 343658b0f92SMurilo Opsfelder Araujo 344658b0f92SMurilo Opsfelder Araujo show_signal_msg(signr, regs, code, addr); 34514cf11afSPaul Mackerras 346a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 3479f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 3489f2f79e3SBenjamin Herrenschmidt 34941ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 350c5cc1f4dSThiago Jung Bauermann 351c5cc1f4dSThiago Jung Bauermann /* 352c5cc1f4dSThiago Jung Bauermann * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need 353c5cc1f4dSThiago Jung Bauermann * to capture the content, if the task gets killed. 354c5cc1f4dSThiago Jung Bauermann */ 355c5cc1f4dSThiago Jung Bauermann thread_pkey_regs_save(¤t->thread); 356c5cc1f4dSThiago Jung Bauermann 3572c44ce28SEric W. Biederman return true; 3582c44ce28SEric W. Biederman } 3592c44ce28SEric W. Biederman 3605d8fb8a5SEric W. Biederman void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key) 3612c44ce28SEric W. Biederman { 3625d8fb8a5SEric W. Biederman if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr)) 3632c44ce28SEric W. Biederman return; 3642c44ce28SEric W. Biederman 36577c70728SEric W. Biederman force_sig_pkuerr((void __user *) addr, key); 36614cf11afSPaul Mackerras } 36714cf11afSPaul Mackerras 36899cd1302SRam Pai void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 36999cd1302SRam Pai { 370c1c7c85cSEric W. Biederman if (!exception_common(signr, regs, code, addr)) 371c1c7c85cSEric W. Biederman return; 372c1c7c85cSEric W. Biederman 3732e1661d2SEric W. Biederman force_sig_fault(signr, code, (void __user *)addr); 37499cd1302SRam Pai } 37599cd1302SRam Pai 376ccd47702SNicholas Piggin /* 377ccd47702SNicholas Piggin * The interrupt architecture has a quirk in that the HV interrupts excluding 378ccd47702SNicholas Piggin * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing 379ccd47702SNicholas Piggin * that an interrupt handler must do is save off a GPR into a scratch register, 380ccd47702SNicholas Piggin * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch. 381ccd47702SNicholas Piggin * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing 382ccd47702SNicholas Piggin * that it is non-reentrant, which leads to random data corruption. 383ccd47702SNicholas Piggin * 384ccd47702SNicholas Piggin * The solution is for NMI interrupts in HV mode to check if they originated 385ccd47702SNicholas Piggin * from these critical HV interrupt regions. If so, then mark them not 386ccd47702SNicholas Piggin * recoverable. 387ccd47702SNicholas Piggin * 388ccd47702SNicholas Piggin * An alternative would be for HV NMIs to use SPRG for scratch to avoid the 389ccd47702SNicholas Piggin * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux 390ccd47702SNicholas Piggin * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so 391ccd47702SNicholas Piggin * that would work. However any other guest OS that may have the SPRG live 392ccd47702SNicholas Piggin * and MSR[RI]=1 could encounter silent corruption. 393ccd47702SNicholas Piggin * 394ccd47702SNicholas Piggin * Builds that do not support KVM could take this second option to increase 395ccd47702SNicholas Piggin * the recoverability of NMIs. 396ccd47702SNicholas Piggin */ 397ccd47702SNicholas Piggin void hv_nmi_check_nonrecoverable(struct pt_regs *regs) 398ccd47702SNicholas Piggin { 399ccd47702SNicholas Piggin #ifdef CONFIG_PPC_POWERNV 400ccd47702SNicholas Piggin unsigned long kbase = (unsigned long)_stext; 401ccd47702SNicholas Piggin unsigned long nip = regs->nip; 402ccd47702SNicholas Piggin 403ccd47702SNicholas Piggin if (!(regs->msr & MSR_RI)) 404ccd47702SNicholas Piggin return; 405ccd47702SNicholas Piggin if (!(regs->msr & MSR_HV)) 406ccd47702SNicholas Piggin return; 407ccd47702SNicholas Piggin if (regs->msr & MSR_PR) 408ccd47702SNicholas Piggin return; 409ccd47702SNicholas Piggin 410ccd47702SNicholas Piggin /* 411ccd47702SNicholas Piggin * Now test if the interrupt has hit a range that may be using 412ccd47702SNicholas Piggin * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The 413ccd47702SNicholas Piggin * problem ranges all run un-relocated. Test real and virt modes 414ccd47702SNicholas Piggin * at the same time by droping the high bit of the nip (virt mode 415ccd47702SNicholas Piggin * entry points still have the +0x4000 offset). 416ccd47702SNicholas Piggin */ 417ccd47702SNicholas Piggin nip &= ~0xc000000000000000ULL; 418ccd47702SNicholas Piggin if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600)) 419ccd47702SNicholas Piggin goto nonrecoverable; 420ccd47702SNicholas Piggin if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00)) 421ccd47702SNicholas Piggin goto nonrecoverable; 422ccd47702SNicholas Piggin if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0)) 423ccd47702SNicholas Piggin goto nonrecoverable; 424ccd47702SNicholas Piggin if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0)) 425ccd47702SNicholas Piggin goto nonrecoverable; 426bd3524feSNicholas Piggin 427ccd47702SNicholas Piggin /* Trampoline code runs un-relocated so subtract kbase. */ 428bd3524feSNicholas Piggin if (nip >= (unsigned long)(start_real_trampolines - kbase) && 429bd3524feSNicholas Piggin nip < (unsigned long)(end_real_trampolines - kbase)) 430ccd47702SNicholas Piggin goto nonrecoverable; 431bd3524feSNicholas Piggin if (nip >= (unsigned long)(start_virt_trampolines - kbase) && 432bd3524feSNicholas Piggin nip < (unsigned long)(end_virt_trampolines - kbase)) 433ccd47702SNicholas Piggin goto nonrecoverable; 434ccd47702SNicholas Piggin return; 435ccd47702SNicholas Piggin 436ccd47702SNicholas Piggin nonrecoverable: 437ccd47702SNicholas Piggin regs->msr &= ~MSR_RI; 438ccd47702SNicholas Piggin #endif 439ccd47702SNicholas Piggin } 440ccd47702SNicholas Piggin 44114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 44214cf11afSPaul Mackerras { 443cbf2ba95SNicholas Piggin unsigned long hsrr0, hsrr1; 444cbf2ba95SNicholas Piggin bool nested = in_nmi(); 445cbf2ba95SNicholas Piggin bool saved_hsrrs = false; 446cbf2ba95SNicholas Piggin 4472b4f3ac5SNicholas Piggin /* 4482b4f3ac5SNicholas Piggin * Avoid crashes in case of nested NMI exceptions. Recoverability 4492b4f3ac5SNicholas Piggin * is determined by RI and in_nmi 4502b4f3ac5SNicholas Piggin */ 4512b4f3ac5SNicholas Piggin if (!nested) 4522b4f3ac5SNicholas Piggin nmi_enter(); 4532b4f3ac5SNicholas Piggin 454cbf2ba95SNicholas Piggin /* 455cbf2ba95SNicholas Piggin * System reset can interrupt code where HSRRs are live and MSR[RI]=1. 456cbf2ba95SNicholas Piggin * The system reset interrupt itself may clobber HSRRs (e.g., to call 457cbf2ba95SNicholas Piggin * OPAL), so save them here and restore them before returning. 458cbf2ba95SNicholas Piggin * 459cbf2ba95SNicholas Piggin * Machine checks don't need to save HSRRs, as the real mode handler 460cbf2ba95SNicholas Piggin * is careful to avoid them, and the regular handler is not delivered 461cbf2ba95SNicholas Piggin * as an NMI. 462cbf2ba95SNicholas Piggin */ 463cbf2ba95SNicholas Piggin if (cpu_has_feature(CPU_FTR_HVMODE)) { 464cbf2ba95SNicholas Piggin hsrr0 = mfspr(SPRN_HSRR0); 465cbf2ba95SNicholas Piggin hsrr1 = mfspr(SPRN_HSRR1); 466cbf2ba95SNicholas Piggin saved_hsrrs = true; 467cbf2ba95SNicholas Piggin } 468cbf2ba95SNicholas Piggin 469ccd47702SNicholas Piggin hv_nmi_check_nonrecoverable(regs); 470ccd47702SNicholas Piggin 471ca41ad43SNicholas Piggin __this_cpu_inc(irq_stat.sreset_irqs); 472ca41ad43SNicholas Piggin 47314cf11afSPaul Mackerras /* See if any machine dependent calls */ 474c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 475c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 476c4f3b52cSNicholas Piggin goto out; 477c902be71SArnd Bergmann } 47814cf11afSPaul Mackerras 4794388c9b3SNicholas Piggin if (debugger(regs)) 4804388c9b3SNicholas Piggin goto out; 4814388c9b3SNicholas Piggin 482e7ca44edSGanesh Goudar kmsg_dump(KMSG_DUMP_OOPS); 4834388c9b3SNicholas Piggin /* 4844388c9b3SNicholas Piggin * A system reset is a request to dump, so we always send 4854388c9b3SNicholas Piggin * it through the crashdump code (if fadump or kdump are 4864388c9b3SNicholas Piggin * registered). 4874388c9b3SNicholas Piggin */ 4884388c9b3SNicholas Piggin crash_fadump(regs, "System Reset"); 4894388c9b3SNicholas Piggin 4904388c9b3SNicholas Piggin crash_kexec(regs); 4914388c9b3SNicholas Piggin 4924388c9b3SNicholas Piggin /* 4934388c9b3SNicholas Piggin * We aren't the primary crash CPU. We need to send it 4944388c9b3SNicholas Piggin * to a holding pattern to avoid it ending up in the panic 4954388c9b3SNicholas Piggin * code. 4964388c9b3SNicholas Piggin */ 4974388c9b3SNicholas Piggin crash_kexec_secondary(regs); 4984388c9b3SNicholas Piggin 4994388c9b3SNicholas Piggin /* 5004388c9b3SNicholas Piggin * No debugger or crash dump registered, print logs then 5014388c9b3SNicholas Piggin * panic. 5024388c9b3SNicholas Piggin */ 5034552d128SNicholas Piggin die("System Reset", regs, SIGABRT); 5044388c9b3SNicholas Piggin 5054388c9b3SNicholas Piggin mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */ 5064388c9b3SNicholas Piggin add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 5074388c9b3SNicholas Piggin nmi_panic(regs, "System Reset"); 50814cf11afSPaul Mackerras 509c4f3b52cSNicholas Piggin out: 510c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 511c4f3b52cSNicholas Piggin BUG_ON(get_paca()->in_nmi == 0); 512c4f3b52cSNicholas Piggin if (get_paca()->in_nmi > 1) 5134388c9b3SNicholas Piggin nmi_panic(regs, "Unrecoverable nested System Reset"); 514c4f3b52cSNicholas Piggin #endif 51514cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 51614cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 5174388c9b3SNicholas Piggin nmi_panic(regs, "Unrecoverable System Reset"); 51814cf11afSPaul Mackerras 519cbf2ba95SNicholas Piggin if (saved_hsrrs) { 520cbf2ba95SNicholas Piggin mtspr(SPRN_HSRR0, hsrr0); 521cbf2ba95SNicholas Piggin mtspr(SPRN_HSRR1, hsrr1); 522cbf2ba95SNicholas Piggin } 523cbf2ba95SNicholas Piggin 5242b4f3ac5SNicholas Piggin if (!nested) 5252b4f3ac5SNicholas Piggin nmi_exit(); 5262b4f3ac5SNicholas Piggin 52714cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 52814cf11afSPaul Mackerras } 5291e9b4507SMahesh Salgaonkar 53014cf11afSPaul Mackerras /* 53114cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 53214cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 53314cf11afSPaul Mackerras * instruction for which there is an entry in the exception 53414cf11afSPaul Mackerras * table. 53514cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 53614cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 53714cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 53814cf11afSPaul Mackerras * -- paulus. 53914cf11afSPaul Mackerras */ 54014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 54114cf11afSPaul Mackerras { 54268a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 54314cf11afSPaul Mackerras unsigned long msr = regs->msr; 54414cf11afSPaul Mackerras const struct exception_table_entry *entry; 54514cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 54614cf11afSPaul Mackerras 54714cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 54814cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 54914cf11afSPaul Mackerras /* 55014cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 55114cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 55214cf11afSPaul Mackerras * As the address is in the exception table 55314cf11afSPaul Mackerras * we should be able to read the instr there. 55414cf11afSPaul Mackerras * For the debug message, we look at the preceding 55514cf11afSPaul Mackerras * load or store. 55614cf11afSPaul Mackerras */ 557ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 55814cf11afSPaul Mackerras nip -= 2; 559ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 56014cf11afSPaul Mackerras --nip; 561ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 56214cf11afSPaul Mackerras unsigned int rb; 56314cf11afSPaul Mackerras 56414cf11afSPaul Mackerras --nip; 56514cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 56614cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 56714cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 56814cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 56914cf11afSPaul Mackerras regs->msr |= MSR_RI; 57061a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 57114cf11afSPaul Mackerras return 1; 57214cf11afSPaul Mackerras } 57314cf11afSPaul Mackerras } 57468a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 57514cf11afSPaul Mackerras return 0; 57614cf11afSPaul Mackerras } 57714cf11afSPaul Mackerras 578172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 57914cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 58014cf11afSPaul Mackerras is in the ESR. */ 58114cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 58214cf11afSPaul Mackerras #define REASON_FP ESR_FP 58314cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 58414cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 58514cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 58614cf11afSPaul Mackerras 58714cf11afSPaul Mackerras /* single-step stuff */ 58851ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 58951ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 5900e524e76SMatt Evans #define clear_br_trace(regs) do {} while(0) 59114cf11afSPaul Mackerras #else 59214cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 59314cf11afSPaul Mackerras exception is in the MSR. */ 59414cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 595d30a5a52SMichael Ellerman #define REASON_TM SRR1_PROGTM 596d30a5a52SMichael Ellerman #define REASON_FP SRR1_PROGFPE 597d30a5a52SMichael Ellerman #define REASON_ILLEGAL SRR1_PROGILL 598d30a5a52SMichael Ellerman #define REASON_PRIVILEGED SRR1_PROGPRIV 599d30a5a52SMichael Ellerman #define REASON_TRAP SRR1_PROGTRAP 60014cf11afSPaul Mackerras 60114cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 60214cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 6030e524e76SMatt Evans #define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE) 60414cf11afSPaul Mackerras #endif 60514cf11afSPaul Mackerras 6060d0935b3SMichael Ellerman #if defined(CONFIG_E500) 607fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 608fe04b112SScott Wood { 609fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 610a4e89ffbSMatt Weber unsigned long pvr = mfspr(SPRN_PVR); 611fe04b112SScott Wood unsigned long reason = mcsr; 612fe04b112SScott Wood int recoverable = 1; 613fe04b112SScott Wood 61482a9a480SScott Wood if (reason & MCSR_LD) { 615cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 616cce1f106SShaohui Xie if (recoverable == 1) 617cce1f106SShaohui Xie goto silent_out; 618cce1f106SShaohui Xie } 619cce1f106SShaohui Xie 620fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 621fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 622fe04b112SScott Wood 623fe04b112SScott Wood if (reason & MCSR_MCP) 624422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 625fe04b112SScott Wood 626fe04b112SScott Wood if (reason & MCSR_ICPERR) { 627422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 628fe04b112SScott Wood 629fe04b112SScott Wood /* 630fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 631fe04b112SScott Wood */ 632fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 633fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 634fe04b112SScott Wood ; 635fe04b112SScott Wood 636fe04b112SScott Wood /* 637fe04b112SScott Wood * This will generally be accompanied by an instruction 638fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 639fe04b112SScott Wood * if it wasn't due to an L1 parity error. 640fe04b112SScott Wood */ 641fe04b112SScott Wood reason &= ~MCSR_IF; 642fe04b112SScott Wood } 643fe04b112SScott Wood 644fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 645422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 64637caf9f2SKumar Gala 64737caf9f2SKumar Gala /* 64837caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 64937caf9f2SKumar Gala * may still get logged and cause a machine check. We should 65037caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 65137caf9f2SKumar Gala */ 652a4e89ffbSMatt Weber /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit 653a4e89ffbSMatt Weber * is not implemented but L1 data cache always runs in write 654a4e89ffbSMatt Weber * shadow mode. Hence on data cache parity errors HW will 655a4e89ffbSMatt Weber * automatically invalidate the L1 Data Cache. 656a4e89ffbSMatt Weber */ 657a4e89ffbSMatt Weber if (PVR_VER(pvr) != PVR_VER_E6500) { 65837caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 659fe04b112SScott Wood recoverable = 0; 660fe04b112SScott Wood } 661a4e89ffbSMatt Weber } 662fe04b112SScott Wood 663fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 664422123ccSChristophe Leroy pr_cont("Hit on multiple TLB entries\n"); 665fe04b112SScott Wood recoverable = 0; 666fe04b112SScott Wood } 667fe04b112SScott Wood 668fe04b112SScott Wood if (reason & MCSR_NMI) 669422123ccSChristophe Leroy pr_cont("Non-maskable interrupt\n"); 670fe04b112SScott Wood 671fe04b112SScott Wood if (reason & MCSR_IF) { 672422123ccSChristophe Leroy pr_cont("Instruction Fetch Error Report\n"); 673fe04b112SScott Wood recoverable = 0; 674fe04b112SScott Wood } 675fe04b112SScott Wood 676fe04b112SScott Wood if (reason & MCSR_LD) { 677422123ccSChristophe Leroy pr_cont("Load Error Report\n"); 678fe04b112SScott Wood recoverable = 0; 679fe04b112SScott Wood } 680fe04b112SScott Wood 681fe04b112SScott Wood if (reason & MCSR_ST) { 682422123ccSChristophe Leroy pr_cont("Store Error Report\n"); 683fe04b112SScott Wood recoverable = 0; 684fe04b112SScott Wood } 685fe04b112SScott Wood 686fe04b112SScott Wood if (reason & MCSR_LDG) { 687422123ccSChristophe Leroy pr_cont("Guarded Load Error Report\n"); 688fe04b112SScott Wood recoverable = 0; 689fe04b112SScott Wood } 690fe04b112SScott Wood 691fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 692422123ccSChristophe Leroy pr_cont("Simultaneous tlbsync operations\n"); 693fe04b112SScott Wood 694fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 695422123ccSChristophe Leroy pr_cont("Level 2 Cache Error\n"); 696fe04b112SScott Wood recoverable = 0; 697fe04b112SScott Wood } 698fe04b112SScott Wood 699fe04b112SScott Wood if (reason & MCSR_MAV) { 700fe04b112SScott Wood u64 addr; 701fe04b112SScott Wood 702fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 703fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 704fe04b112SScott Wood 705422123ccSChristophe Leroy pr_cont("Machine Check %s Address: %#llx\n", 706fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 707fe04b112SScott Wood } 708fe04b112SScott Wood 709cce1f106SShaohui Xie silent_out: 710fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 711fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 712fe04b112SScott Wood } 713fe04b112SScott Wood 71447c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 71547c0bd1aSBenjamin Herrenschmidt { 71642bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 71747c0bd1aSBenjamin Herrenschmidt 718cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 719cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 720cce1f106SShaohui Xie return 1; 7214e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 7224e0e3435SHongtao Jia return 1; 723cce1f106SShaohui Xie } 724cce1f106SShaohui Xie 72514cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 72614cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 72714cf11afSPaul Mackerras 72814cf11afSPaul Mackerras if (reason & MCSR_MCP) 729422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 73014cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 731422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 73214cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 733422123ccSChristophe Leroy pr_cont("Data Cache Push Parity Error\n"); 73414cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 735422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 73614cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 737422123ccSChristophe Leroy pr_cont("Bus - Instruction Address Error\n"); 73814cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 739422123ccSChristophe Leroy pr_cont("Bus - Read Address Error\n"); 74014cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 741422123ccSChristophe Leroy pr_cont("Bus - Write Address Error\n"); 74214cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 743422123ccSChristophe Leroy pr_cont("Bus - Instruction Data Error\n"); 74414cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 745422123ccSChristophe Leroy pr_cont("Bus - Read Data Bus Error\n"); 74614cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 747422123ccSChristophe Leroy pr_cont("Bus - Write Data Bus Error\n"); 74814cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 749422123ccSChristophe Leroy pr_cont("Bus - Instruction Parity Error\n"); 75014cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 751422123ccSChristophe Leroy pr_cont("Bus - Read Parity Error\n"); 75247c0bd1aSBenjamin Herrenschmidt 75347c0bd1aSBenjamin Herrenschmidt return 0; 75447c0bd1aSBenjamin Herrenschmidt } 7554490c06bSKumar Gala 7564490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 7574490c06bSKumar Gala { 7584490c06bSKumar Gala return 0; 7594490c06bSKumar Gala } 76014cf11afSPaul Mackerras #elif defined(CONFIG_E200) 76147c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 76247c0bd1aSBenjamin Herrenschmidt { 76342bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 76447c0bd1aSBenjamin Herrenschmidt 76514cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 76614cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 76714cf11afSPaul Mackerras 76814cf11afSPaul Mackerras if (reason & MCSR_MCP) 769422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 77014cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 771422123ccSChristophe Leroy pr_cont("Cache Push Parity Error\n"); 77214cf11afSPaul Mackerras if (reason & MCSR_CPERR) 773422123ccSChristophe Leroy pr_cont("Cache Parity Error\n"); 77414cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 775422123ccSChristophe Leroy pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 77614cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 777422123ccSChristophe Leroy pr_cont("Bus - Read Bus Error on instruction fetch\n"); 77814cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 779422123ccSChristophe Leroy pr_cont("Bus - Read Bus Error on data load\n"); 78014cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 781422123ccSChristophe Leroy pr_cont("Bus - Write Bus Error on buffered store or cache line push\n"); 78247c0bd1aSBenjamin Herrenschmidt 78347c0bd1aSBenjamin Herrenschmidt return 0; 78447c0bd1aSBenjamin Herrenschmidt } 7857f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32) 78647c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 78747c0bd1aSBenjamin Herrenschmidt { 78842bff234SMichael Ellerman unsigned long reason = regs->msr; 78947c0bd1aSBenjamin Herrenschmidt 79014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 79114cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 79214cf11afSPaul Mackerras switch (reason & 0x601F0000) { 79314cf11afSPaul Mackerras case 0x80000: 794422123ccSChristophe Leroy pr_cont("Machine check signal\n"); 79514cf11afSPaul Mackerras break; 79614cf11afSPaul Mackerras case 0: /* for 601 */ 79714cf11afSPaul Mackerras case 0x40000: 79814cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 799422123ccSChristophe Leroy pr_cont("Transfer error ack signal\n"); 80014cf11afSPaul Mackerras break; 80114cf11afSPaul Mackerras case 0x20000: 802422123ccSChristophe Leroy pr_cont("Data parity error signal\n"); 80314cf11afSPaul Mackerras break; 80414cf11afSPaul Mackerras case 0x10000: 805422123ccSChristophe Leroy pr_cont("Address parity error signal\n"); 80614cf11afSPaul Mackerras break; 80714cf11afSPaul Mackerras case 0x20000000: 808422123ccSChristophe Leroy pr_cont("L1 Data Cache error\n"); 80914cf11afSPaul Mackerras break; 81014cf11afSPaul Mackerras case 0x40000000: 811422123ccSChristophe Leroy pr_cont("L1 Instruction Cache error\n"); 81214cf11afSPaul Mackerras break; 81314cf11afSPaul Mackerras case 0x00100000: 814422123ccSChristophe Leroy pr_cont("L2 data cache parity error\n"); 81514cf11afSPaul Mackerras break; 81614cf11afSPaul Mackerras default: 817422123ccSChristophe Leroy pr_cont("Unknown values in msr\n"); 81814cf11afSPaul Mackerras } 81975918a4bSOlof Johansson return 0; 82075918a4bSOlof Johansson } 82147c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 82275918a4bSOlof Johansson 82375918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 82475918a4bSOlof Johansson { 82575918a4bSOlof Johansson int recover = 0; 826b96672ddSNicholas Piggin bool nested = in_nmi(); 827b96672ddSNicholas Piggin if (!nested) 828b96672ddSNicholas Piggin nmi_enter(); 82975918a4bSOlof Johansson 83069111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 83189713ed1SAnton Blanchard 832d93b0ac0SMahesh Salgaonkar add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 833d93b0ac0SMahesh Salgaonkar 83447c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 83547c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 83647c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 83747c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 83847c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 83947c0bd1aSBenjamin Herrenschmidt */ 84075918a4bSOlof Johansson if (ppc_md.machine_check_exception) 84175918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 84247c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 84347c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 84475918a4bSOlof Johansson 84547c0bd1aSBenjamin Herrenschmidt if (recover > 0) 846ba12eedeSLi Zhong goto bail; 84775918a4bSOlof Johansson 848a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 849ba12eedeSLi Zhong goto bail; 85075918a4bSOlof Johansson 85175918a4bSOlof Johansson if (check_io_access(regs)) 852ba12eedeSLi Zhong goto bail; 85375918a4bSOlof Johansson 854daf00ae7SChristophe Leroy if (!nested) 855daf00ae7SChristophe Leroy nmi_exit(); 856daf00ae7SChristophe Leroy 857daf00ae7SChristophe Leroy die("Machine check", regs, SIGBUS); 858daf00ae7SChristophe Leroy 8590bbea75cSChristophe Leroy /* Must die if the interrupt is not recoverable */ 8600bbea75cSChristophe Leroy if (!(regs->msr & MSR_RI)) 8610bbea75cSChristophe Leroy nmi_panic(regs, "Unrecoverable Machine check"); 8620bbea75cSChristophe Leroy 863daf00ae7SChristophe Leroy return; 864daf00ae7SChristophe Leroy 865ba12eedeSLi Zhong bail: 866b96672ddSNicholas Piggin if (!nested) 867b96672ddSNicholas Piggin nmi_exit(); 86814cf11afSPaul Mackerras } 86914cf11afSPaul Mackerras 87014cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 87114cf11afSPaul Mackerras { 87214cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 87314cf11afSPaul Mackerras } 87414cf11afSPaul Mackerras 8755080332cSMichael Neuling #ifdef CONFIG_VSX 8765080332cSMichael Neuling static void p9_hmi_special_emu(struct pt_regs *regs) 8775080332cSMichael Neuling { 8785080332cSMichael Neuling unsigned int ra, rb, t, i, sel, instr, rc; 8795080332cSMichael Neuling const void __user *addr; 8805080332cSMichael Neuling u8 vbuf[16], *vdst; 8815080332cSMichael Neuling unsigned long ea, msr, msr_mask; 8825080332cSMichael Neuling bool swap; 8835080332cSMichael Neuling 8845080332cSMichael Neuling if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip)) 8855080332cSMichael Neuling return; 8865080332cSMichael Neuling 8875080332cSMichael Neuling /* 8885080332cSMichael Neuling * lxvb16x opcode: 0x7c0006d8 8895080332cSMichael Neuling * lxvd2x opcode: 0x7c000698 8905080332cSMichael Neuling * lxvh8x opcode: 0x7c000658 8915080332cSMichael Neuling * lxvw4x opcode: 0x7c000618 8925080332cSMichael Neuling */ 8935080332cSMichael Neuling if ((instr & 0xfc00073e) != 0x7c000618) { 8945080332cSMichael Neuling pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx" 8955080332cSMichael Neuling " instr=%08x\n", 8965080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 8975080332cSMichael Neuling regs->nip, instr); 8985080332cSMichael Neuling return; 8995080332cSMichael Neuling } 9005080332cSMichael Neuling 9015080332cSMichael Neuling /* Grab vector registers into the task struct */ 9025080332cSMichael Neuling msr = regs->msr; /* Grab msr before we flush the bits */ 9035080332cSMichael Neuling flush_vsx_to_thread(current); 9045080332cSMichael Neuling enable_kernel_altivec(); 9055080332cSMichael Neuling 9065080332cSMichael Neuling /* 9075080332cSMichael Neuling * Is userspace running with a different endian (this is rare but 9085080332cSMichael Neuling * not impossible) 9095080332cSMichael Neuling */ 9105080332cSMichael Neuling swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE); 9115080332cSMichael Neuling 9125080332cSMichael Neuling /* Decode the instruction */ 9135080332cSMichael Neuling ra = (instr >> 16) & 0x1f; 9145080332cSMichael Neuling rb = (instr >> 11) & 0x1f; 9155080332cSMichael Neuling t = (instr >> 21) & 0x1f; 9165080332cSMichael Neuling if (instr & 1) 9175080332cSMichael Neuling vdst = (u8 *)¤t->thread.vr_state.vr[t]; 9185080332cSMichael Neuling else 9195080332cSMichael Neuling vdst = (u8 *)¤t->thread.fp_state.fpr[t][0]; 9205080332cSMichael Neuling 9215080332cSMichael Neuling /* Grab the vector address */ 9225080332cSMichael Neuling ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0); 9235080332cSMichael Neuling if (is_32bit_task()) 9245080332cSMichael Neuling ea &= 0xfffffffful; 9255080332cSMichael Neuling addr = (__force const void __user *)ea; 9265080332cSMichael Neuling 9275080332cSMichael Neuling /* Check it */ 92896d4f267SLinus Torvalds if (!access_ok(addr, 16)) { 9295080332cSMichael Neuling pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx" 9305080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9315080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9325080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 9335080332cSMichael Neuling return; 9345080332cSMichael Neuling } 9355080332cSMichael Neuling 9365080332cSMichael Neuling /* Read the vector */ 9375080332cSMichael Neuling rc = 0; 9385080332cSMichael Neuling if ((unsigned long)addr & 0xfUL) 9395080332cSMichael Neuling /* unaligned case */ 9405080332cSMichael Neuling rc = __copy_from_user_inatomic(vbuf, addr, 16); 9415080332cSMichael Neuling else 9425080332cSMichael Neuling __get_user_atomic_128_aligned(vbuf, addr, rc); 9435080332cSMichael Neuling if (rc) { 9445080332cSMichael Neuling pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx" 9455080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9465080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9475080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 9485080332cSMichael Neuling return; 9495080332cSMichael Neuling } 9505080332cSMichael Neuling 9515080332cSMichael Neuling pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx" 9525080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9535080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, regs->nip, 9545080332cSMichael Neuling instr, (unsigned long) addr); 9555080332cSMichael Neuling 9565080332cSMichael Neuling /* Grab instruction "selector" */ 9575080332cSMichael Neuling sel = (instr >> 6) & 3; 9585080332cSMichael Neuling 9595080332cSMichael Neuling /* 9605080332cSMichael Neuling * Check to make sure the facility is actually enabled. This 9615080332cSMichael Neuling * could happen if we get a false positive hit. 9625080332cSMichael Neuling * 9635080332cSMichael Neuling * lxvd2x/lxvw4x always check MSR VSX sel = 0,2 9645080332cSMichael Neuling * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3 9655080332cSMichael Neuling */ 9665080332cSMichael Neuling msr_mask = MSR_VSX; 9675080332cSMichael Neuling if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */ 9685080332cSMichael Neuling msr_mask = MSR_VEC; 9695080332cSMichael Neuling if (!(msr & msr_mask)) { 9705080332cSMichael Neuling pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx" 9715080332cSMichael Neuling " instr=%08x msr:%016lx\n", 9725080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9735080332cSMichael Neuling regs->nip, instr, msr); 9745080332cSMichael Neuling return; 9755080332cSMichael Neuling } 9765080332cSMichael Neuling 9775080332cSMichael Neuling /* Do logging here before we modify sel based on endian */ 9785080332cSMichael Neuling switch (sel) { 9795080332cSMichael Neuling case 0: /* lxvw4x */ 9805080332cSMichael Neuling PPC_WARN_EMULATED(lxvw4x, regs); 9815080332cSMichael Neuling break; 9825080332cSMichael Neuling case 1: /* lxvh8x */ 9835080332cSMichael Neuling PPC_WARN_EMULATED(lxvh8x, regs); 9845080332cSMichael Neuling break; 9855080332cSMichael Neuling case 2: /* lxvd2x */ 9865080332cSMichael Neuling PPC_WARN_EMULATED(lxvd2x, regs); 9875080332cSMichael Neuling break; 9885080332cSMichael Neuling case 3: /* lxvb16x */ 9895080332cSMichael Neuling PPC_WARN_EMULATED(lxvb16x, regs); 9905080332cSMichael Neuling break; 9915080332cSMichael Neuling } 9925080332cSMichael Neuling 9935080332cSMichael Neuling #ifdef __LITTLE_ENDIAN__ 9945080332cSMichael Neuling /* 9955080332cSMichael Neuling * An LE kernel stores the vector in the task struct as an LE 9965080332cSMichael Neuling * byte array (effectively swapping both the components and 9975080332cSMichael Neuling * the content of the components). Those instructions expect 9985080332cSMichael Neuling * the components to remain in ascending address order, so we 9995080332cSMichael Neuling * swap them back. 10005080332cSMichael Neuling * 10015080332cSMichael Neuling * If we are running a BE user space, the expectation is that 10025080332cSMichael Neuling * of a simple memcpy, so forcing the emulation to look like 10035080332cSMichael Neuling * a lxvb16x should do the trick. 10045080332cSMichael Neuling */ 10055080332cSMichael Neuling if (swap) 10065080332cSMichael Neuling sel = 3; 10075080332cSMichael Neuling 10085080332cSMichael Neuling switch (sel) { 10095080332cSMichael Neuling case 0: /* lxvw4x */ 10105080332cSMichael Neuling for (i = 0; i < 4; i++) 10115080332cSMichael Neuling ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i]; 10125080332cSMichael Neuling break; 10135080332cSMichael Neuling case 1: /* lxvh8x */ 10145080332cSMichael Neuling for (i = 0; i < 8; i++) 10155080332cSMichael Neuling ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i]; 10165080332cSMichael Neuling break; 10175080332cSMichael Neuling case 2: /* lxvd2x */ 10185080332cSMichael Neuling for (i = 0; i < 2; i++) 10195080332cSMichael Neuling ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i]; 10205080332cSMichael Neuling break; 10215080332cSMichael Neuling case 3: /* lxvb16x */ 10225080332cSMichael Neuling for (i = 0; i < 16; i++) 10235080332cSMichael Neuling vdst[i] = vbuf[15-i]; 10245080332cSMichael Neuling break; 10255080332cSMichael Neuling } 10265080332cSMichael Neuling #else /* __LITTLE_ENDIAN__ */ 10275080332cSMichael Neuling /* On a big endian kernel, a BE userspace only needs a memcpy */ 10285080332cSMichael Neuling if (!swap) 10295080332cSMichael Neuling sel = 3; 10305080332cSMichael Neuling 10315080332cSMichael Neuling /* Otherwise, we need to swap the content of the components */ 10325080332cSMichael Neuling switch (sel) { 10335080332cSMichael Neuling case 0: /* lxvw4x */ 10345080332cSMichael Neuling for (i = 0; i < 4; i++) 10355080332cSMichael Neuling ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]); 10365080332cSMichael Neuling break; 10375080332cSMichael Neuling case 1: /* lxvh8x */ 10385080332cSMichael Neuling for (i = 0; i < 8; i++) 10395080332cSMichael Neuling ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]); 10405080332cSMichael Neuling break; 10415080332cSMichael Neuling case 2: /* lxvd2x */ 10425080332cSMichael Neuling for (i = 0; i < 2; i++) 10435080332cSMichael Neuling ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]); 10445080332cSMichael Neuling break; 10455080332cSMichael Neuling case 3: /* lxvb16x */ 10465080332cSMichael Neuling memcpy(vdst, vbuf, 16); 10475080332cSMichael Neuling break; 10485080332cSMichael Neuling } 10495080332cSMichael Neuling #endif /* !__LITTLE_ENDIAN__ */ 10505080332cSMichael Neuling 10515080332cSMichael Neuling /* Go to next instruction */ 10525080332cSMichael Neuling regs->nip += 4; 10535080332cSMichael Neuling } 10545080332cSMichael Neuling #endif /* CONFIG_VSX */ 10555080332cSMichael Neuling 10560869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 10570869b6fdSMahesh Salgaonkar { 10580869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 10590869b6fdSMahesh Salgaonkar 10600869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 10610869b6fdSMahesh Salgaonkar irq_enter(); 10620869b6fdSMahesh Salgaonkar 10635080332cSMichael Neuling #ifdef CONFIG_VSX 10645080332cSMichael Neuling /* Real mode flagged P9 special emu is needed */ 10655080332cSMichael Neuling if (local_paca->hmi_p9_special_emu) { 10665080332cSMichael Neuling local_paca->hmi_p9_special_emu = 0; 10675080332cSMichael Neuling 10685080332cSMichael Neuling /* 10695080332cSMichael Neuling * We don't want to take page faults while doing the 10705080332cSMichael Neuling * emulation, we just replay the instruction if necessary. 10715080332cSMichael Neuling */ 10725080332cSMichael Neuling pagefault_disable(); 10735080332cSMichael Neuling p9_hmi_special_emu(regs); 10745080332cSMichael Neuling pagefault_enable(); 10755080332cSMichael Neuling } 10765080332cSMichael Neuling #endif /* CONFIG_VSX */ 10775080332cSMichael Neuling 10780869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 10790869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 10800869b6fdSMahesh Salgaonkar 10810869b6fdSMahesh Salgaonkar irq_exit(); 10820869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 10830869b6fdSMahesh Salgaonkar } 10840869b6fdSMahesh Salgaonkar 1085dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 108614cf11afSPaul Mackerras { 1087ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1088ba12eedeSLi Zhong 108914cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 109014cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 109114cf11afSPaul Mackerras 1092e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 1093ba12eedeSLi Zhong 1094ba12eedeSLi Zhong exception_exit(prev_state); 109514cf11afSPaul Mackerras } 109614cf11afSPaul Mackerras 1097dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 109814cf11afSPaul Mackerras { 1099ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1100ba12eedeSLi Zhong 110114cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 110214cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1103ba12eedeSLi Zhong goto bail; 110414cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 1105ba12eedeSLi Zhong goto bail; 110614cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1107ba12eedeSLi Zhong 1108ba12eedeSLi Zhong bail: 1109ba12eedeSLi Zhong exception_exit(prev_state); 111014cf11afSPaul Mackerras } 111114cf11afSPaul Mackerras 111214cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 111314cf11afSPaul Mackerras { 1114e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 111514cf11afSPaul Mackerras } 111614cf11afSPaul Mackerras 111703465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 111814cf11afSPaul Mackerras { 1119ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1120ba12eedeSLi Zhong 11212538c2d0SK.Prasad clear_single_step(regs); 11220e524e76SMatt Evans clear_br_trace(regs); 112314cf11afSPaul Mackerras 11246cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 11256cc89badSNaveen N. Rao return; 11266cc89badSNaveen N. Rao 112714cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 112814cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1129ba12eedeSLi Zhong goto bail; 113014cf11afSPaul Mackerras if (debugger_sstep(regs)) 1131ba12eedeSLi Zhong goto bail; 113214cf11afSPaul Mackerras 113314cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 1134ba12eedeSLi Zhong 1135ba12eedeSLi Zhong bail: 1136ba12eedeSLi Zhong exception_exit(prev_state); 113714cf11afSPaul Mackerras } 113803465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 113914cf11afSPaul Mackerras 114014cf11afSPaul Mackerras /* 114114cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 114214cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 114314cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 114414cf11afSPaul Mackerras * by Kumar Gala. -- paulus 114514cf11afSPaul Mackerras */ 11468dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 114714cf11afSPaul Mackerras { 11482538c2d0SK.Prasad if (single_stepping(regs)) 11492538c2d0SK.Prasad single_step_exception(regs); 115014cf11afSPaul Mackerras } 115114cf11afSPaul Mackerras 11525fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 1153dc1c1ca3SStephen Rothwell { 1154aeb1c0f6SEric W. Biederman int ret = FPE_FLTUNK; 1155dc1c1ca3SStephen Rothwell 1156dc1c1ca3SStephen Rothwell /* Invalid operation */ 1157dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 11585fad293bSKumar Gala ret = FPE_FLTINV; 1159dc1c1ca3SStephen Rothwell 1160dc1c1ca3SStephen Rothwell /* Overflow */ 1161dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 11625fad293bSKumar Gala ret = FPE_FLTOVF; 1163dc1c1ca3SStephen Rothwell 1164dc1c1ca3SStephen Rothwell /* Underflow */ 1165dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 11665fad293bSKumar Gala ret = FPE_FLTUND; 1167dc1c1ca3SStephen Rothwell 1168dc1c1ca3SStephen Rothwell /* Divide by zero */ 1169dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 11705fad293bSKumar Gala ret = FPE_FLTDIV; 1171dc1c1ca3SStephen Rothwell 1172dc1c1ca3SStephen Rothwell /* Inexact result */ 1173dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 11745fad293bSKumar Gala ret = FPE_FLTRES; 11755fad293bSKumar Gala 11765fad293bSKumar Gala return ret; 11775fad293bSKumar Gala } 11785fad293bSKumar Gala 11795fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 11805fad293bSKumar Gala { 11815fad293bSKumar Gala int code = 0; 11825fad293bSKumar Gala 11835fad293bSKumar Gala flush_fp_to_thread(current); 11845fad293bSKumar Gala 1185de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 1186dc1c1ca3SStephen Rothwell 1187dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 1188dc1c1ca3SStephen Rothwell } 1189dc1c1ca3SStephen Rothwell 1190dc1c1ca3SStephen Rothwell /* 1191dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 119214cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 119314cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 119414cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 119514cf11afSPaul Mackerras * 119614cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 119714cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 119814cf11afSPaul Mackerras * bits is faster and easier. 119986417780SPaul Mackerras * 120014cf11afSPaul Mackerras */ 120114cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 120214cf11afSPaul Mackerras { 120314cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 120414cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 120514cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 120614cf11afSPaul Mackerras u32 num_bytes; 120714cf11afSPaul Mackerras unsigned long EA; 120814cf11afSPaul Mackerras int pos = 0; 120914cf11afSPaul Mackerras 121014cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 121116c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 121214cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 121314cf11afSPaul Mackerras return -EINVAL; 121414cf11afSPaul Mackerras 121514cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 121614cf11afSPaul Mackerras 121716c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 121816c57b36SKumar Gala case PPC_INST_LSWX: 121916c57b36SKumar Gala case PPC_INST_STSWX: 122014cf11afSPaul Mackerras EA += NB_RB; 122114cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 122214cf11afSPaul Mackerras break; 122316c57b36SKumar Gala case PPC_INST_LSWI: 122416c57b36SKumar Gala case PPC_INST_STSWI: 122514cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 122614cf11afSPaul Mackerras break; 122714cf11afSPaul Mackerras default: 122814cf11afSPaul Mackerras return -EINVAL; 122914cf11afSPaul Mackerras } 123014cf11afSPaul Mackerras 123114cf11afSPaul Mackerras while (num_bytes != 0) 123214cf11afSPaul Mackerras { 123314cf11afSPaul Mackerras u8 val; 123414cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 123514cf11afSPaul Mackerras 123680aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 123780aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 123880aa0fb4SJames Yang EA &= 0xFFFFFFFF; 123980aa0fb4SJames Yang 124016c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 124116c57b36SKumar Gala case PPC_INST_LSWX: 124216c57b36SKumar Gala case PPC_INST_LSWI: 124314cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 124414cf11afSPaul Mackerras return -EFAULT; 124514cf11afSPaul Mackerras /* first time updating this reg, 124614cf11afSPaul Mackerras * zero it out */ 124714cf11afSPaul Mackerras if (pos == 0) 124814cf11afSPaul Mackerras regs->gpr[rT] = 0; 124914cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 125014cf11afSPaul Mackerras break; 125116c57b36SKumar Gala case PPC_INST_STSWI: 125216c57b36SKumar Gala case PPC_INST_STSWX: 125314cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 125414cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 125514cf11afSPaul Mackerras return -EFAULT; 125614cf11afSPaul Mackerras break; 125714cf11afSPaul Mackerras } 125814cf11afSPaul Mackerras /* move EA to next address */ 125914cf11afSPaul Mackerras EA += 1; 126014cf11afSPaul Mackerras num_bytes--; 126114cf11afSPaul Mackerras 126214cf11afSPaul Mackerras /* manage our position within the register */ 126314cf11afSPaul Mackerras if (++pos == 4) { 126414cf11afSPaul Mackerras pos = 0; 126514cf11afSPaul Mackerras if (++rT == 32) 126614cf11afSPaul Mackerras rT = 0; 126714cf11afSPaul Mackerras } 126814cf11afSPaul Mackerras } 126914cf11afSPaul Mackerras 127014cf11afSPaul Mackerras return 0; 127114cf11afSPaul Mackerras } 127214cf11afSPaul Mackerras 1273c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 1274c3412dcbSWill Schmidt { 1275c3412dcbSWill Schmidt u32 ra,rs; 1276c3412dcbSWill Schmidt unsigned long tmp; 1277c3412dcbSWill Schmidt 1278c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 1279c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 1280c3412dcbSWill Schmidt 1281c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 1282c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 1283c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 1284c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 1285c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 1286c3412dcbSWill Schmidt 1287c3412dcbSWill Schmidt return 0; 1288c3412dcbSWill Schmidt } 1289c3412dcbSWill Schmidt 1290c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 1291c1469f13SKumar Gala { 1292c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 1293c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 1294c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 1295c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 1296c1469f13SKumar Gala u8 bit; 1297c1469f13SKumar Gala unsigned long tmp; 1298c1469f13SKumar Gala 1299c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 1300c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 1301c1469f13SKumar Gala 1302c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 1303c1469f13SKumar Gala 1304c1469f13SKumar Gala return 0; 1305c1469f13SKumar Gala } 1306c1469f13SKumar Gala 13076ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 13086ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 13096ce6c629SMichael Neuling { 13106ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 13116ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 13126ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 13136ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 13146ce6c629SMichael Neuling */ 13156ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 13166ce6c629SMichael Neuling tm_enable(); 13176ce6c629SMichael Neuling tm_abort(cause); 13186ce6c629SMichael Neuling return true; 13196ce6c629SMichael Neuling } 13206ce6c629SMichael Neuling return false; 13216ce6c629SMichael Neuling } 13226ce6c629SMichael Neuling #else 13236ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 13246ce6c629SMichael Neuling { 13256ce6c629SMichael Neuling return false; 13266ce6c629SMichael Neuling } 13276ce6c629SMichael Neuling #endif 13286ce6c629SMichael Neuling 132914cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 133014cf11afSPaul Mackerras { 133114cf11afSPaul Mackerras u32 instword; 133214cf11afSPaul Mackerras u32 rd; 133314cf11afSPaul Mackerras 13344288e343SAnton Blanchard if (!user_mode(regs)) 133514cf11afSPaul Mackerras return -EINVAL; 133614cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 133714cf11afSPaul Mackerras 133814cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 133914cf11afSPaul Mackerras return -EFAULT; 134014cf11afSPaul Mackerras 134114cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 134216c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 1343eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 134414cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 134514cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 134614cf11afSPaul Mackerras return 0; 134714cf11afSPaul Mackerras } 134814cf11afSPaul Mackerras 134914cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 135080947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 1351eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 135214cf11afSPaul Mackerras return 0; 135380947e7cSGeert Uytterhoeven } 135414cf11afSPaul Mackerras 135514cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 135616c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 135786417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 135814cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 135914cf11afSPaul Mackerras 1360eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 136114cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 136214cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 136314cf11afSPaul Mackerras return 0; 136414cf11afSPaul Mackerras } 136514cf11afSPaul Mackerras 136614cf11afSPaul Mackerras /* Emulate load/store string insn. */ 136780947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 13686ce6c629SMichael Neuling if (tm_abort_check(regs, 13696ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 13706ce6c629SMichael Neuling return -EINVAL; 1371eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 137214cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 137380947e7cSGeert Uytterhoeven } 137414cf11afSPaul Mackerras 1375c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 137616c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 1377eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 1378c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 1379c3412dcbSWill Schmidt } 1380c3412dcbSWill Schmidt 1381c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 138216c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 1383eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 1384c1469f13SKumar Gala return emulate_isel(regs, instword); 1385c1469f13SKumar Gala } 1386c1469f13SKumar Gala 13879863c28aSJames Yang /* Emulate sync instruction variants */ 13889863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 13899863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 13909863c28aSJames Yang asm volatile("sync"); 13919863c28aSJames Yang return 0; 13929863c28aSJames Yang } 13939863c28aSJames Yang 1394efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1395efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 139673d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 139773d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 139873d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 139973d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 1400efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1401efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 1402efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 1403efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 1404efcac658SAlexey Kardashevskiy return 0; 1405efcac658SAlexey Kardashevskiy } 1406efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 140773d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 140873d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 140973d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 141073d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 1411efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1412efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 1413efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 141400ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 1415efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 141600ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 1417efcac658SAlexey Kardashevskiy return 0; 1418efcac658SAlexey Kardashevskiy } 1419efcac658SAlexey Kardashevskiy #endif 1420efcac658SAlexey Kardashevskiy 142114cf11afSPaul Mackerras return -EINVAL; 142214cf11afSPaul Mackerras } 142314cf11afSPaul Mackerras 142473c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 142514cf11afSPaul Mackerras { 142673c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 142714cf11afSPaul Mackerras } 142814cf11afSPaul Mackerras 14293a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 14303a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 14313a3b5aa6SKevin Hao { 14323a3b5aa6SKevin Hao int ret; 14333a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 14343a3b5aa6SKevin Hao 14353a3b5aa6SKevin Hao ret = do_mathemu(regs); 14363a3b5aa6SKevin Hao if (ret >= 0) 14373a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 14383a3b5aa6SKevin Hao 14393a3b5aa6SKevin Hao switch (ret) { 14403a3b5aa6SKevin Hao case 0: 14413a3b5aa6SKevin Hao emulate_single_step(regs); 14423a3b5aa6SKevin Hao return 0; 14433a3b5aa6SKevin Hao case 1: { 14443a3b5aa6SKevin Hao int code = 0; 1445de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 14463a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 14473a3b5aa6SKevin Hao return 0; 14483a3b5aa6SKevin Hao } 14493a3b5aa6SKevin Hao case -EFAULT: 14503a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 14513a3b5aa6SKevin Hao return 0; 14523a3b5aa6SKevin Hao } 14533a3b5aa6SKevin Hao 14543a3b5aa6SKevin Hao return -1; 14553a3b5aa6SKevin Hao } 14563a3b5aa6SKevin Hao #else 14573a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 14583a3b5aa6SKevin Hao #endif 14593a3b5aa6SKevin Hao 146003465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 146114cf11afSPaul Mackerras { 1462ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 146314cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 146414cf11afSPaul Mackerras 1465aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 146604903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 146714cf11afSPaul Mackerras 146814cf11afSPaul Mackerras if (reason & REASON_FP) { 146914cf11afSPaul Mackerras /* IEEE FP exception */ 1470dc1c1ca3SStephen Rothwell parse_fpe(regs); 1471ba12eedeSLi Zhong goto bail; 14728dad3f92SPaul Mackerras } 14738dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1474a4c3f909SBalbir Singh unsigned long bugaddr; 1475ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1476ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1477ba797b28SJason Wessel if (debugger_bpt(regs)) 1478ba12eedeSLi Zhong goto bail; 1479ba797b28SJason Wessel 14806cc89badSNaveen N. Rao if (kprobe_handler(regs)) 14816cc89badSNaveen N. Rao goto bail; 14826cc89badSNaveen N. Rao 148314cf11afSPaul Mackerras /* trap exception */ 1484dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1485dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1486ba12eedeSLi Zhong goto bail; 148773c9ceabSJeremy Fitzhardinge 1488a4c3f909SBalbir Singh bugaddr = regs->nip; 1489a4c3f909SBalbir Singh /* 1490a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1491a4c3f909SBalbir Singh */ 1492a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1493a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1494a4c3f909SBalbir Singh 149573c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1496a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 149714cf11afSPaul Mackerras regs->nip += 4; 1498ba12eedeSLi Zhong goto bail; 149914cf11afSPaul Mackerras } 15008dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1501ba12eedeSLi Zhong goto bail; 15028dad3f92SPaul Mackerras } 1503bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1504bc2a9408SMichael Neuling if (reason & REASON_TM) { 1505bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1506bc2a9408SMichael Neuling * This occurs when: 1507bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1508bc2a9408SMichael Neuling * transition in TM states. 1509bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1510bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1511bc2a9408SMichael Neuling * - A tend is illegally attempted. 1512bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1513632f0574SMichael Ellerman * 1514632f0574SMichael Ellerman * If usermode caused this, it's done something illegal and 1515bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1516bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1517bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1518bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1519bc2a9408SMichael Neuling */ 1520bc2a9408SMichael Neuling if (user_mode(regs)) { 1521bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1522ba12eedeSLi Zhong goto bail; 1523bc2a9408SMichael Neuling } else { 1524bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 152511be3958SBreno Leitao "at %lx (msr 0x%lx) tm_scratch=%llx\n", 152611be3958SBreno Leitao regs->nip, regs->msr, get_paca()->tm_scratch); 1527bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1528bc2a9408SMichael Neuling } 1529bc2a9408SMichael Neuling } 1530bc2a9408SMichael Neuling #endif 15318dad3f92SPaul Mackerras 1532b3f6a459SMichael Ellerman /* 1533b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1534b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1535b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1536b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1537b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1538b3f6a459SMichael Ellerman */ 1539b3f6a459SMichael Ellerman if (!user_mode(regs)) 1540b3f6a459SMichael Ellerman goto sigill; 1541b3f6a459SMichael Ellerman 1542a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1543a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1544cd8a5673SPaul Mackerras local_irq_enable(); 1545cd8a5673SPaul Mackerras 154604903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 154704903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 154804903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 154904903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 155004903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 155104903a30SKumar Gala * instruction or only on FP instructions, whether there is a 15524e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 15534e63f8edSBenjamin Herrenschmidt */ 15543a3b5aa6SKevin Hao if (!emulate_math(regs)) 1555ba12eedeSLi Zhong goto bail; 155604903a30SKumar Gala 15578dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 15588dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 155914cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 156014cf11afSPaul Mackerras case 0: 156114cf11afSPaul Mackerras regs->nip += 4; 156214cf11afSPaul Mackerras emulate_single_step(regs); 1563ba12eedeSLi Zhong goto bail; 156414cf11afSPaul Mackerras case -EFAULT: 156514cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1566ba12eedeSLi Zhong goto bail; 15678dad3f92SPaul Mackerras } 15688dad3f92SPaul Mackerras } 15698dad3f92SPaul Mackerras 1570b3f6a459SMichael Ellerman sigill: 157114cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 157214cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 157314cf11afSPaul Mackerras else 157414cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1575ba12eedeSLi Zhong 1576ba12eedeSLi Zhong bail: 1577ba12eedeSLi Zhong exception_exit(prev_state); 157814cf11afSPaul Mackerras } 157903465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 158014cf11afSPaul Mackerras 1581bf593907SPaul Mackerras /* 1582bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1583bf593907SPaul Mackerras * and an illegal instruction is encountered. 1584bf593907SPaul Mackerras */ 158503465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1586bf593907SPaul Mackerras { 1587bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1588bf593907SPaul Mackerras program_check_exception(regs); 1589bf593907SPaul Mackerras } 159003465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1591bf593907SPaul Mackerras 1592dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 159314cf11afSPaul Mackerras { 1594ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 15954393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 159614cf11afSPaul Mackerras 1597a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1598a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1599a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1600a3512b2dSBenjamin Herrenschmidt 16016ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 16026ce6c629SMichael Neuling goto bail; 16036ce6c629SMichael Neuling 1604e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1605e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 160614cf11afSPaul Mackerras fixed = fix_alignment(regs); 160714cf11afSPaul Mackerras 160814cf11afSPaul Mackerras if (fixed == 1) { 160914cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 161014cf11afSPaul Mackerras emulate_single_step(regs); 1611ba12eedeSLi Zhong goto bail; 161214cf11afSPaul Mackerras } 161314cf11afSPaul Mackerras 161414cf11afSPaul Mackerras /* Operand address was bad */ 161514cf11afSPaul Mackerras if (fixed == -EFAULT) { 16164393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 16174393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 16184393c4f6SBenjamin Herrenschmidt } else { 16194393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 16204393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 162114cf11afSPaul Mackerras } 16224393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 16234393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 16244393c4f6SBenjamin Herrenschmidt else 16254393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1626ba12eedeSLi Zhong 1627ba12eedeSLi Zhong bail: 1628ba12eedeSLi Zhong exception_exit(prev_state); 162914cf11afSPaul Mackerras } 163014cf11afSPaul Mackerras 163114cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 163214cf11afSPaul Mackerras { 16339bf3d3c4SChristophe Leroy pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n", 16349bf3d3c4SChristophe Leroy current->comm, task_pid_nr(current), regs->gpr[1]); 163514cf11afSPaul Mackerras debugger(regs); 163614cf11afSPaul Mackerras show_regs(regs); 163714cf11afSPaul Mackerras panic("kernel stack overflow"); 163814cf11afSPaul Mackerras } 163914cf11afSPaul Mackerras 1640*3978eb78SChristophe Leroy void stack_overflow_exception(struct pt_regs *regs) 1641*3978eb78SChristophe Leroy { 1642*3978eb78SChristophe Leroy enum ctx_state prev_state = exception_enter(); 1643*3978eb78SChristophe Leroy 1644*3978eb78SChristophe Leroy die("Kernel stack overflow", regs, SIGSEGV); 1645*3978eb78SChristophe Leroy 1646*3978eb78SChristophe Leroy exception_exit(prev_state); 1647*3978eb78SChristophe Leroy } 1648*3978eb78SChristophe Leroy 1649dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1650dc1c1ca3SStephen Rothwell { 1651ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1652ba12eedeSLi Zhong 1653dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1654dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1655dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1656ba12eedeSLi Zhong 1657ba12eedeSLi Zhong exception_exit(prev_state); 1658dc1c1ca3SStephen Rothwell } 1659dc1c1ca3SStephen Rothwell 1660dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1661dc1c1ca3SStephen Rothwell { 1662ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1663ba12eedeSLi Zhong 1664dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1665dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1666dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1667dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1668ba12eedeSLi Zhong goto bail; 1669dc1c1ca3SStephen Rothwell } 16706c4841c2SAnton Blanchard 1671dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1672dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1673dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1674ba12eedeSLi Zhong 1675ba12eedeSLi Zhong bail: 1676ba12eedeSLi Zhong exception_exit(prev_state); 1677dc1c1ca3SStephen Rothwell } 1678dc1c1ca3SStephen Rothwell 1679ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1680ce48b210SMichael Neuling { 1681ce48b210SMichael Neuling if (user_mode(regs)) { 1682ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1683ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1684ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1685ce48b210SMichael Neuling return; 1686ce48b210SMichael Neuling } 1687ce48b210SMichael Neuling 1688ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1689ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1690ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1691ce48b210SMichael Neuling } 1692ce48b210SMichael Neuling 16932517617eSMichael Neuling #ifdef CONFIG_PPC64 1694172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1695172f7aaaSCyril Bur { 16965d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 16975d176f75SCyril Bur if (user_mode(regs)) { 16985d176f75SCyril Bur current->thread.load_tm++; 16995d176f75SCyril Bur regs->msr |= MSR_TM; 17005d176f75SCyril Bur tm_enable(); 17015d176f75SCyril Bur tm_restore_sprs(¤t->thread); 17025d176f75SCyril Bur return; 17035d176f75SCyril Bur } 17045d176f75SCyril Bur #endif 1705172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1706172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1707172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1708172f7aaaSCyril Bur } 1709172f7aaaSCyril Bur 1710021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1711d0c0c9a1SMichael Neuling { 1712021424a1SMichael Ellerman static char *facility_strings[] = { 17132517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 17142517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 17152517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 17162517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 17172517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 17182517617eSMichael Neuling [FSCR_TM_LG] = "TM", 17192517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 17202517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1721794464f4SNicholas Piggin [FSCR_MSGP_LG] = "MSGP", 17229b7ff0c6SNicholas Piggin [FSCR_SCV_LG] = "SCV", 1723021424a1SMichael Ellerman }; 17242517617eSMichael Neuling char *facility = "unknown"; 1725021424a1SMichael Ellerman u64 value; 1726c952c1c4SAnshuman Khandual u32 instword, rd; 17272517617eSMichael Neuling u8 status; 17282517617eSMichael Neuling bool hv; 1729021424a1SMichael Ellerman 17302271db20SBenjamin Herrenschmidt hv = (TRAP(regs) == 0xf80); 17312517617eSMichael Neuling if (hv) 1732b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 17332517617eSMichael Neuling else 17342517617eSMichael Neuling value = mfspr(SPRN_FSCR); 17352517617eSMichael Neuling 17362517617eSMichael Neuling status = value >> 56; 1737709b973cSAnshuman Khandual if ((hv || status >= 2) && 1738709b973cSAnshuman Khandual (status < ARRAY_SIZE(facility_strings)) && 1739709b973cSAnshuman Khandual facility_strings[status]) 1740709b973cSAnshuman Khandual facility = facility_strings[status]; 1741709b973cSAnshuman Khandual 1742709b973cSAnshuman Khandual /* We should not have taken this interrupt in kernel */ 1743709b973cSAnshuman Khandual if (!user_mode(regs)) { 1744709b973cSAnshuman Khandual pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n", 1745709b973cSAnshuman Khandual facility, status, regs->nip); 1746709b973cSAnshuman Khandual die("Unexpected facility unavailable exception", regs, SIGABRT); 1747709b973cSAnshuman Khandual } 1748709b973cSAnshuman Khandual 1749709b973cSAnshuman Khandual /* We restore the interrupt state now */ 1750709b973cSAnshuman Khandual if (!arch_irq_disabled_regs(regs)) 1751709b973cSAnshuman Khandual local_irq_enable(); 1752709b973cSAnshuman Khandual 17532517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1754c952c1c4SAnshuman Khandual /* 1755c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1756c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1757c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1758c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1759c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1760c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1761c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1762c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1763c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1764c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1765c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1766c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1767c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1768c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 17692517617eSMichael Neuling */ 1770c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1771c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1772c952c1c4SAnshuman Khandual return; 1773c952c1c4SAnshuman Khandual } 1774c952c1c4SAnshuman Khandual 1775c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1776c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1777c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1778c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1779c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 17802517617eSMichael Neuling current->thread.dscr_inherit = 1; 1781b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1782b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1783c952c1c4SAnshuman Khandual } 1784c952c1c4SAnshuman Khandual 1785c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1786c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1787c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1788c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1789c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1790c952c1c4SAnshuman Khandual return; 1791c952c1c4SAnshuman Khandual } 1792c952c1c4SAnshuman Khandual regs->nip += 4; 1793c952c1c4SAnshuman Khandual emulate_single_step(regs); 1794c952c1c4SAnshuman Khandual } 17952517617eSMichael Neuling return; 1796b14b6260SMichael Ellerman } 1797b14b6260SMichael Ellerman 1798172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1799172f7aaaSCyril Bur /* 1800172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1801172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1802172f7aaaSCyril Bur * 1803172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1804172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1805172f7aaaSCyril Bur * support. 1806172f7aaaSCyril Bur * 1807172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1808172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1809172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1810172f7aaaSCyril Bur * send the process a SIGILL immediately. 1811172f7aaaSCyril Bur */ 1812172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1813172f7aaaSCyril Bur goto out; 1814172f7aaaSCyril Bur 1815172f7aaaSCyril Bur tm_unavailable(regs); 1816172f7aaaSCyril Bur return; 1817172f7aaaSCyril Bur } 1818172f7aaaSCyril Bur 181993c2ec0fSBalbir Singh pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", 182093c2ec0fSBalbir Singh hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); 1821d0c0c9a1SMichael Neuling 1822172f7aaaSCyril Bur out: 1823d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1824d0c0c9a1SMichael Neuling } 18252517617eSMichael Neuling #endif 1826d0c0c9a1SMichael Neuling 1827f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1828f54db641SMichael Neuling 1829f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1830f54db641SMichael Neuling { 1831f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1832f54db641SMichael Neuling 1833f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1834f54db641SMichael Neuling regs->nip, regs->msr); 1835f54db641SMichael Neuling 1836f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1837f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1838f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1839f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1840f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1841f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1842f54db641SMichael Neuling */ 1843d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 184496695563SBreno Leitao 184596695563SBreno Leitao /* 184696695563SBreno Leitao * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and 184796695563SBreno Leitao * then it was overwrite by the thr->fp_state by tm_reclaim_thread(). 184896695563SBreno Leitao * 184996695563SBreno Leitao * At this point, ck{fp,vr}_state contains the exact values we want to 185096695563SBreno Leitao * recheckpoint. 185196695563SBreno Leitao */ 1852f54db641SMichael Neuling 1853f54db641SMichael Neuling /* Enable FP for the task: */ 1854a7771176SCyril Bur current->thread.load_fp = 1; 1855f54db641SMichael Neuling 185696695563SBreno Leitao /* 185796695563SBreno Leitao * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers. 1858f54db641SMichael Neuling */ 1859eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1860f54db641SMichael Neuling } 1861f54db641SMichael Neuling 1862f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1863f54db641SMichael Neuling { 1864f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1865f54db641SMichael Neuling * the same way. 1866f54db641SMichael Neuling */ 1867f54db641SMichael Neuling 1868f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1869f54db641SMichael Neuling "MSR=%lx\n", 1870f54db641SMichael Neuling regs->nip, regs->msr); 1871d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1872a7771176SCyril Bur current->thread.load_vec = 1; 1873eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1874f54db641SMichael Neuling current->thread.used_vr = 1; 18753ac8ff1cSPaul Mackerras } 18763ac8ff1cSPaul Mackerras 1877f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1878f54db641SMichael Neuling { 1879f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1880f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1881f54db641SMichael Neuling * 1882f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1883f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1884f54db641SMichael Neuling */ 1885f54db641SMichael Neuling 1886f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1887f54db641SMichael Neuling "MSR=%lx\n", 1888f54db641SMichael Neuling regs->nip, regs->msr); 1889f54db641SMichael Neuling 18903ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 18913ac8ff1cSPaul Mackerras 1892f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1893d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1894f54db641SMichael Neuling 1895a7771176SCyril Bur current->thread.load_vec = 1; 1896a7771176SCyril Bur current->thread.load_fp = 1; 18973ac8ff1cSPaul Mackerras 1898eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1899f54db641SMichael Neuling } 1900f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1901f54db641SMichael Neuling 1902dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1903dc1c1ca3SStephen Rothwell { 190469111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 190589713ed1SAnton Blanchard 1906dc1c1ca3SStephen Rothwell perf_irq(regs); 1907dc1c1ca3SStephen Rothwell } 1908dc1c1ca3SStephen Rothwell 1909172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 19103bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 19113bffb652SDave Kleikamp { 19123bffb652SDave Kleikamp int changed = 0; 19133bffb652SDave Kleikamp /* 19143bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 19153bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 19163bffb652SDave Kleikamp */ 19173bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 19183bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 19193bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 192051ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 19213bffb652SDave Kleikamp #endif 192247355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, 19233bffb652SDave Kleikamp 5); 19243bffb652SDave Kleikamp changed |= 0x01; 19253bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 19263bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 192747355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, 19283bffb652SDave Kleikamp 6); 19293bffb652SDave Kleikamp changed |= 0x01; 19303bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 193151ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 19323bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 193347355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, 19343bffb652SDave Kleikamp 1); 19353bffb652SDave Kleikamp changed |= 0x01; 19363bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 193751ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 193847355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, 19393bffb652SDave Kleikamp 2); 19403bffb652SDave Kleikamp changed |= 0x01; 19413bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 194251ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 19433bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 194447355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, 19453bffb652SDave Kleikamp 3); 19463bffb652SDave Kleikamp changed |= 0x01; 19473bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 194851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 194947355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, 19503bffb652SDave Kleikamp 4); 19513bffb652SDave Kleikamp changed |= 0x01; 19523bffb652SDave Kleikamp } 19533bffb652SDave Kleikamp /* 19543bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 19553bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 19563bffb652SDave Kleikamp * back on or not. 19573bffb652SDave Kleikamp */ 195851ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 195951ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 19603bffb652SDave Kleikamp regs->msr |= MSR_DE; 19613bffb652SDave Kleikamp else 19623bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 196351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 19643bffb652SDave Kleikamp 19653bffb652SDave Kleikamp if (changed & 0x01) 196651ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 19673bffb652SDave Kleikamp } 196814cf11afSPaul Mackerras 196903465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 197014cf11afSPaul Mackerras { 197151ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 19723bffb652SDave Kleikamp 1973ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1974ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1975ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1976ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1977ec097c84SRoland McGrath */ 1978ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1979ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1980ec097c84SRoland McGrath 1981ec097c84SRoland McGrath /* Disable BT */ 1982ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1983ec097c84SRoland McGrath /* Clear the BT event */ 1984ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1985ec097c84SRoland McGrath 1986ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1987ec097c84SRoland McGrath if (user_mode(regs)) { 198851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 198951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1990ec097c84SRoland McGrath regs->msr |= MSR_DE; 1991ec097c84SRoland McGrath return; 1992ec097c84SRoland McGrath } 1993ec097c84SRoland McGrath 19946cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 19956cc89badSNaveen N. Rao return; 19966cc89badSNaveen N. Rao 1997ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1998ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1999ec097c84SRoland McGrath return; 2000ec097c84SRoland McGrath } 2001ec097c84SRoland McGrath if (debugger_sstep(regs)) 2002ec097c84SRoland McGrath return; 2003ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 200414cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 2005f8279621SKumar Gala 200614cf11afSPaul Mackerras /* Disable instruction completion */ 200714cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 200814cf11afSPaul Mackerras /* Clear the instruction completion event */ 200914cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 2010f8279621SKumar Gala 20116cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 20126cc89badSNaveen N. Rao return; 20136cc89badSNaveen N. Rao 2014f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 2015f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 201614cf11afSPaul Mackerras return; 201714cf11afSPaul Mackerras } 2018f8279621SKumar Gala 2019f8279621SKumar Gala if (debugger_sstep(regs)) 2020f8279621SKumar Gala return; 2021f8279621SKumar Gala 20223bffb652SDave Kleikamp if (user_mode(regs)) { 202351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 202451ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 202551ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 20263bffb652SDave Kleikamp regs->msr |= MSR_DE; 20273bffb652SDave Kleikamp else 20283bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 202951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 20303bffb652SDave Kleikamp } 2031f8279621SKumar Gala 2032f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 20333bffb652SDave Kleikamp } else 20343bffb652SDave Kleikamp handle_debug(regs, debug_status); 203514cf11afSPaul Mackerras } 203603465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 2037172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 203814cf11afSPaul Mackerras 203914cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 204014cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 204114cf11afSPaul Mackerras { 204214cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 204314cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 204414cf11afSPaul Mackerras } 204514cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 204614cf11afSPaul Mackerras 204714cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 2048dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 204914cf11afSPaul Mackerras { 205014cf11afSPaul Mackerras int err; 205114cf11afSPaul Mackerras 205214cf11afSPaul Mackerras if (!user_mode(regs)) { 205314cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 205414cf11afSPaul Mackerras " at %lx\n", regs->nip); 20558dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 205614cf11afSPaul Mackerras } 205714cf11afSPaul Mackerras 2058dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 2059dc1c1ca3SStephen Rothwell 2060eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 206114cf11afSPaul Mackerras err = emulate_altivec(regs); 206214cf11afSPaul Mackerras if (err == 0) { 206314cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 206414cf11afSPaul Mackerras emulate_single_step(regs); 206514cf11afSPaul Mackerras return; 206614cf11afSPaul Mackerras } 206714cf11afSPaul Mackerras 206814cf11afSPaul Mackerras if (err == -EFAULT) { 206914cf11afSPaul Mackerras /* got an error reading the instruction */ 207014cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 207114cf11afSPaul Mackerras } else { 207214cf11afSPaul Mackerras /* didn't recognize the instruction */ 207314cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 207476462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 207514cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 2076de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 207714cf11afSPaul Mackerras } 207814cf11afSPaul Mackerras } 207914cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 208014cf11afSPaul Mackerras 208114cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 208214cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 208314cf11afSPaul Mackerras unsigned long error_code) 208414cf11afSPaul Mackerras { 208514cf11afSPaul Mackerras /* We treat cache locking instructions from the user 208614cf11afSPaul Mackerras * as priv ops, in the future we could try to do 208714cf11afSPaul Mackerras * something smarter 208814cf11afSPaul Mackerras */ 208914cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 209014cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 209114cf11afSPaul Mackerras return; 209214cf11afSPaul Mackerras } 209314cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 209414cf11afSPaul Mackerras 209514cf11afSPaul Mackerras #ifdef CONFIG_SPE 209614cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 209714cf11afSPaul Mackerras { 20986a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 209914cf11afSPaul Mackerras unsigned long spefscr; 210014cf11afSPaul Mackerras int fpexc_mode; 2101aeb1c0f6SEric W. Biederman int code = FPE_FLTUNK; 21026a800f36SLiu Yu int err; 21036a800f36SLiu Yu 2104ef429124SChristophe Leroy /* We restore the interrupt state now */ 2105ef429124SChristophe Leroy if (!arch_irq_disabled_regs(regs)) 2106ef429124SChristophe Leroy local_irq_enable(); 2107ef429124SChristophe Leroy 2108685659eeSyu liu flush_spe_to_thread(current); 210914cf11afSPaul Mackerras 211014cf11afSPaul Mackerras spefscr = current->thread.spefscr; 211114cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 211214cf11afSPaul Mackerras 211314cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 211414cf11afSPaul Mackerras code = FPE_FLTOVF; 211514cf11afSPaul Mackerras } 211614cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 211714cf11afSPaul Mackerras code = FPE_FLTUND; 211814cf11afSPaul Mackerras } 211914cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 212014cf11afSPaul Mackerras code = FPE_FLTDIV; 212114cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 212214cf11afSPaul Mackerras code = FPE_FLTINV; 212314cf11afSPaul Mackerras } 212414cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 212514cf11afSPaul Mackerras code = FPE_FLTRES; 212614cf11afSPaul Mackerras 21276a800f36SLiu Yu err = do_spe_mathemu(regs); 21286a800f36SLiu Yu if (err == 0) { 21296a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 21306a800f36SLiu Yu emulate_single_step(regs); 213114cf11afSPaul Mackerras return; 213214cf11afSPaul Mackerras } 21336a800f36SLiu Yu 21346a800f36SLiu Yu if (err == -EFAULT) { 21356a800f36SLiu Yu /* got an error reading the instruction */ 21366a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 21376a800f36SLiu Yu } else if (err == -EINVAL) { 21386a800f36SLiu Yu /* didn't recognize the instruction */ 21396a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 21406a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 21416a800f36SLiu Yu } else { 21426a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 21436a800f36SLiu Yu } 21446a800f36SLiu Yu 21456a800f36SLiu Yu return; 21466a800f36SLiu Yu } 21476a800f36SLiu Yu 21486a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 21496a800f36SLiu Yu { 21506a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 21516a800f36SLiu Yu int err; 21526a800f36SLiu Yu 2153ef429124SChristophe Leroy /* We restore the interrupt state now */ 2154ef429124SChristophe Leroy if (!arch_irq_disabled_regs(regs)) 2155ef429124SChristophe Leroy local_irq_enable(); 2156ef429124SChristophe Leroy 21576a800f36SLiu Yu preempt_disable(); 21586a800f36SLiu Yu if (regs->msr & MSR_SPE) 21596a800f36SLiu Yu giveup_spe(current); 21606a800f36SLiu Yu preempt_enable(); 21616a800f36SLiu Yu 21626a800f36SLiu Yu regs->nip -= 4; 21636a800f36SLiu Yu err = speround_handler(regs); 21646a800f36SLiu Yu if (err == 0) { 21656a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 21666a800f36SLiu Yu emulate_single_step(regs); 21676a800f36SLiu Yu return; 21686a800f36SLiu Yu } 21696a800f36SLiu Yu 21706a800f36SLiu Yu if (err == -EFAULT) { 21716a800f36SLiu Yu /* got an error reading the instruction */ 21726a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 21736a800f36SLiu Yu } else if (err == -EINVAL) { 21746a800f36SLiu Yu /* didn't recognize the instruction */ 21756a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 21766a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 21776a800f36SLiu Yu } else { 2178aeb1c0f6SEric W. Biederman _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip); 21796a800f36SLiu Yu return; 21806a800f36SLiu Yu } 21816a800f36SLiu Yu } 218214cf11afSPaul Mackerras #endif 218314cf11afSPaul Mackerras 2184dc1c1ca3SStephen Rothwell /* 2185dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 2186dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 2187dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 2188dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 2189dc1c1ca3SStephen Rothwell */ 2190dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 2191dc1c1ca3SStephen Rothwell { 219251423a9cSChristophe Leroy pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n", 219351423a9cSChristophe Leroy regs->trap, regs->nip, regs->msr); 2194dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 2195dc1c1ca3SStephen Rothwell } 219615770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception); 2197dc1c1ca3SStephen Rothwell 21981e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 219914cf11afSPaul Mackerras /* 220014cf11afSPaul Mackerras * Default handler for a Watchdog exception, 220114cf11afSPaul Mackerras * spins until a reboot occurs 220214cf11afSPaul Mackerras */ 220314cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 220414cf11afSPaul Mackerras { 220514cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 220614cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 220714cf11afSPaul Mackerras return; 220814cf11afSPaul Mackerras } 220914cf11afSPaul Mackerras 221014cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 221114cf11afSPaul Mackerras { 221214cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 221314cf11afSPaul Mackerras WatchdogHandler(regs); 221414cf11afSPaul Mackerras } 221514cf11afSPaul Mackerras #endif 2216dc1c1ca3SStephen Rothwell 2217dc1c1ca3SStephen Rothwell /* 2218dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 2219dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 2220dc1c1ca3SStephen Rothwell */ 2221dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 2222dc1c1ca3SStephen Rothwell { 2223dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 2224dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 2225dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 2226dc1c1ca3SStephen Rothwell } 222715770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack); 222814cf11afSPaul Mackerras 222914cf11afSPaul Mackerras void __init trap_init(void) 223014cf11afSPaul Mackerras { 223114cf11afSPaul Mackerras } 223280947e7cSGeert Uytterhoeven 223380947e7cSGeert Uytterhoeven 223480947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 223580947e7cSGeert Uytterhoeven 223680947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 223780947e7cSGeert Uytterhoeven 223880947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 223980947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 224080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 224180947e7cSGeert Uytterhoeven #endif 224280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 224380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 224480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 224580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 224680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 224780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 224880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 224980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 225080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 225180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 2252a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 225380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 225480947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 225580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 225680947e7cSGeert Uytterhoeven #endif 225780947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 225880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 225980947e7cSGeert Uytterhoeven #endif 2260efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 2261efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 2262efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 2263f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 22645080332cSMichael Neuling WARN_EMULATED_SETUP(lxvw4x), 22655080332cSMichael Neuling WARN_EMULATED_SETUP(lxvh8x), 22665080332cSMichael Neuling WARN_EMULATED_SETUP(lxvd2x), 22675080332cSMichael Neuling WARN_EMULATED_SETUP(lxvb16x), 2268efcac658SAlexey Kardashevskiy #endif 226980947e7cSGeert Uytterhoeven }; 227080947e7cSGeert Uytterhoeven 227180947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 227280947e7cSGeert Uytterhoeven 227380947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 227480947e7cSGeert Uytterhoeven { 227576462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 227680947e7cSGeert Uytterhoeven type); 227780947e7cSGeert Uytterhoeven } 227880947e7cSGeert Uytterhoeven 227980947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 228080947e7cSGeert Uytterhoeven { 228180947e7cSGeert Uytterhoeven struct dentry *dir, *d; 228280947e7cSGeert Uytterhoeven unsigned int i; 228380947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 228480947e7cSGeert Uytterhoeven 228580947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 228680947e7cSGeert Uytterhoeven return -ENODEV; 228780947e7cSGeert Uytterhoeven 228880947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 228980947e7cSGeert Uytterhoeven powerpc_debugfs_root); 229080947e7cSGeert Uytterhoeven if (!dir) 229180947e7cSGeert Uytterhoeven return -ENOMEM; 229280947e7cSGeert Uytterhoeven 229357ad583fSRussell Currey d = debugfs_create_u32("do_warn", 0644, dir, 229480947e7cSGeert Uytterhoeven &ppc_warn_emulated); 229580947e7cSGeert Uytterhoeven if (!d) 229680947e7cSGeert Uytterhoeven goto fail; 229780947e7cSGeert Uytterhoeven 229880947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 229957ad583fSRussell Currey d = debugfs_create_u32(entries[i].name, 0644, dir, 230080947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 230180947e7cSGeert Uytterhoeven if (!d) 230280947e7cSGeert Uytterhoeven goto fail; 230380947e7cSGeert Uytterhoeven } 230480947e7cSGeert Uytterhoeven 230580947e7cSGeert Uytterhoeven return 0; 230680947e7cSGeert Uytterhoeven 230780947e7cSGeert Uytterhoeven fail: 230880947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 230980947e7cSGeert Uytterhoeven return -ENOMEM; 231080947e7cSGeert Uytterhoeven } 231180947e7cSGeert Uytterhoeven 231280947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 231380947e7cSGeert Uytterhoeven 231480947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 2315