114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 3fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 614cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 714cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 814cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 914cf11afSPaul Mackerras * 1014cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1114cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras /* 1514cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1614cf11afSPaul Mackerras */ 1714cf11afSPaul Mackerras 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 20b17b0153SIngo Molnar #include <linux/sched/debug.h> 2114cf11afSPaul Mackerras #include <linux/kernel.h> 2214cf11afSPaul Mackerras #include <linux/mm.h> 2314cf11afSPaul Mackerras #include <linux/stddef.h> 2414cf11afSPaul Mackerras #include <linux/unistd.h> 258dad3f92SPaul Mackerras #include <linux/ptrace.h> 2614cf11afSPaul Mackerras #include <linux/user.h> 2714cf11afSPaul Mackerras #include <linux/interrupt.h> 2814cf11afSPaul Mackerras #include <linux/init.h> 298a39b05fSPaul Gortmaker #include <linux/extable.h> 308a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 318dad3f92SPaul Mackerras #include <linux/prctl.h> 3214cf11afSPaul Mackerras #include <linux/delay.h> 3314cf11afSPaul Mackerras #include <linux/kprobes.h> 34cc532915SMichael Ellerman #include <linux/kexec.h> 355474c120SMichael Hanselmann #include <linux/backlight.h> 3673c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 371eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3876462232SChristian Dietrich #include <linux/ratelimit.h> 39ba12eedeSLi Zhong #include <linux/context_tracking.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4214cf11afSPaul Mackerras #include <asm/pgtable.h> 437c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 447644d581SMichael Ellerman #include <asm/debugfs.h> 4514cf11afSPaul Mackerras #include <asm/io.h> 4686417780SPaul Mackerras #include <asm/machdep.h> 4786417780SPaul Mackerras #include <asm/rtas.h> 48f7f6f4feSDavid Gibson #include <asm/pmc.h> 4914cf11afSPaul Mackerras #include <asm/reg.h> 5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5114cf11afSPaul Mackerras #include <asm/backlight.h> 5214cf11afSPaul Mackerras #endif 53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5486417780SPaul Mackerras #include <asm/firmware.h> 55dc1c1ca3SStephen Rothwell #include <asm/processor.h> 566ce6c629SMichael Neuling #include <asm/tm.h> 57dc1c1ca3SStephen Rothwell #endif 58c0ce7d08SDavid Wilder #include <asm/kexec.h> 5916c57b36SKumar Gala #include <asm/ppc-opcode.h> 60cce1f106SShaohui Xie #include <asm/rio.h> 61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 62ae3a197eSDavid Howells #include <asm/switch_to.h> 63f54db641SMichael Neuling #include <asm/tm.h> 64ae3a197eSDavid Howells #include <asm/debug.h> 6542f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 66fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 674e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 686cc89badSNaveen N. Rao #include <asm/kprobes.h> 69dc1c1ca3SStephen Rothwell 70da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) 715be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 725be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 735be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 745be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 769422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 775be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7814cf11afSPaul Mackerras 7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 849422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8614cf11afSPaul Mackerras #endif 8714cf11afSPaul Mackerras 888b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 898b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 908b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 918b3c34cfSMichael Neuling #else 928b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 938b3c34cfSMichael Neuling #endif 948b3c34cfSMichael Neuling 9514cf11afSPaul Mackerras /* 9614cf11afSPaul Mackerras * Trap & Exception support 9714cf11afSPaul Mackerras */ 9814cf11afSPaul Mackerras 996031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 1006031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 1016031d9d9Santon@samba.org { 1026031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1036031d9d9Santon@samba.org if (pmac_backlight) { 1046031d9d9Santon@samba.org struct backlight_properties *props; 1056031d9d9Santon@samba.org 1066031d9d9Santon@samba.org props = &pmac_backlight->props; 1076031d9d9Santon@samba.org props->brightness = props->max_brightness; 1086031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1096031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1106031d9d9Santon@samba.org } 1116031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1126031d9d9Santon@samba.org } 1136031d9d9Santon@samba.org #else 1146031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1156031d9d9Santon@samba.org #endif 1166031d9d9Santon@samba.org 117760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 118760ca4dcSAnton Blanchard static int die_owner = -1; 119760ca4dcSAnton Blanchard static unsigned int die_nest_count; 120c0ce7d08SDavid Wilder static int die_counter; 121760ca4dcSAnton Blanchard 12203465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 123760ca4dcSAnton Blanchard { 124760ca4dcSAnton Blanchard int cpu; 12534c2a14fSanton@samba.org unsigned long flags; 12614cf11afSPaul Mackerras 127293e4688Santon@samba.org oops_enter(); 128293e4688Santon@samba.org 129760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 130760ca4dcSAnton Blanchard raw_local_irq_save(flags); 131760ca4dcSAnton Blanchard cpu = smp_processor_id(); 132760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 133760ca4dcSAnton Blanchard if (cpu == die_owner) 134760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 135760ca4dcSAnton Blanchard else 136760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 137760ca4dcSAnton Blanchard } 138760ca4dcSAnton Blanchard die_nest_count++; 139760ca4dcSAnton Blanchard die_owner = cpu; 14014cf11afSPaul Mackerras console_verbose(); 14114cf11afSPaul Mackerras bust_spinlocks(1); 1426031d9d9Santon@samba.org if (machine_is(powermac)) 1436031d9d9Santon@samba.org pmac_backlight_unblank(); 144760ca4dcSAnton Blanchard return flags; 14534c2a14fSanton@samba.org } 14603465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 1475474c120SMichael Hanselmann 14803465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 149760ca4dcSAnton Blanchard int signr) 150760ca4dcSAnton Blanchard { 15114cf11afSPaul Mackerras bust_spinlocks(0); 152373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 153760ca4dcSAnton Blanchard die_nest_count--; 15458154c8cSAnton Blanchard oops_exit(); 15558154c8cSAnton Blanchard printk("\n"); 1567458e8b2SNicholas Piggin if (!die_nest_count) { 157760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 1587458e8b2SNicholas Piggin die_owner = -1; 159760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 1607458e8b2SNicholas Piggin } 161760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 162cc532915SMichael Ellerman 163ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 164ebaeb5aeSMahesh Salgaonkar 1659b00ac06SAnton Blanchard /* 1669b00ac06SAnton Blanchard * A system reset (0x100) is a request to dump, so we always send 1679b00ac06SAnton Blanchard * it through the crashdump code. 1689b00ac06SAnton Blanchard */ 1699b00ac06SAnton Blanchard if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) { 170cc532915SMichael Ellerman crash_kexec(regs); 1719b00ac06SAnton Blanchard 1729b00ac06SAnton Blanchard /* 1739b00ac06SAnton Blanchard * We aren't the primary crash CPU. We need to send it 1749b00ac06SAnton Blanchard * to a holding pattern to avoid it ending up in the panic 1759b00ac06SAnton Blanchard * code. 1769b00ac06SAnton Blanchard */ 177c0ce7d08SDavid Wilder crash_kexec_secondary(regs); 1789b00ac06SAnton Blanchard } 17914cf11afSPaul Mackerras 180760ca4dcSAnton Blanchard if (!signr) 181760ca4dcSAnton Blanchard return; 182760ca4dcSAnton Blanchard 18358154c8cSAnton Blanchard /* 18458154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 18558154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 18658154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 18758154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 18858154c8cSAnton Blanchard */ 18958154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 19058154c8cSAnton Blanchard is_global_init(current)) { 19158154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 19258154c8cSAnton Blanchard } 19358154c8cSAnton Blanchard 19414cf11afSPaul Mackerras if (in_interrupt()) 19514cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 196cea6a4baSHorms if (panic_on_oops) 197012c437dSHorms panic("Fatal exception"); 198760ca4dcSAnton Blanchard do_exit(signr); 199760ca4dcSAnton Blanchard } 20003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 201cea6a4baSHorms 20203465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 203760ca4dcSAnton Blanchard { 204760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 205*2e82ca3cSMichael Ellerman 206*2e82ca3cSMichael Ellerman if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN)) 207*2e82ca3cSMichael Ellerman printk("LE "); 208*2e82ca3cSMichael Ellerman else 209*2e82ca3cSMichael Ellerman printk("BE "); 210*2e82ca3cSMichael Ellerman 211760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT 21272c0d9eeSMichael Ellerman pr_cont("PREEMPT "); 213760ca4dcSAnton Blanchard #endif 214760ca4dcSAnton Blanchard #ifdef CONFIG_SMP 21572c0d9eeSMichael Ellerman pr_cont("SMP NR_CPUS=%d ", NR_CPUS); 216760ca4dcSAnton Blanchard #endif 217e7df0d88SJoonsoo Kim if (debug_pagealloc_enabled()) 21872c0d9eeSMichael Ellerman pr_cont("DEBUG_PAGEALLOC "); 219760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA 22072c0d9eeSMichael Ellerman pr_cont("NUMA "); 221760ca4dcSAnton Blanchard #endif 22272c0d9eeSMichael Ellerman pr_cont("%s\n", ppc_md.name ? ppc_md.name : ""); 223760ca4dcSAnton Blanchard 224760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 225760ca4dcSAnton Blanchard return 1; 226760ca4dcSAnton Blanchard 227760ca4dcSAnton Blanchard print_modules(); 228760ca4dcSAnton Blanchard show_regs(regs); 22914cf11afSPaul Mackerras 23014cf11afSPaul Mackerras return 0; 23114cf11afSPaul Mackerras } 23203465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 23314cf11afSPaul Mackerras 234760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 235760ca4dcSAnton Blanchard { 2366f44b20eSNicholas Piggin unsigned long flags; 237760ca4dcSAnton Blanchard 2386f44b20eSNicholas Piggin if (debugger(regs)) 2396f44b20eSNicholas Piggin return; 2406f44b20eSNicholas Piggin 2416f44b20eSNicholas Piggin flags = oops_begin(regs); 242760ca4dcSAnton Blanchard if (__die(str, regs, err)) 243760ca4dcSAnton Blanchard err = 0; 244760ca4dcSAnton Blanchard oops_end(flags, regs, err); 245760ca4dcSAnton Blanchard } 24615770a13SNaveen N. Rao NOKPROBE_SYMBOL(die); 247760ca4dcSAnton Blanchard 24825baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk, 24925baa35bSOleg Nesterov struct pt_regs *regs, siginfo_t *info) 25025baa35bSOleg Nesterov { 25125baa35bSOleg Nesterov memset(info, 0, sizeof(*info)); 25225baa35bSOleg Nesterov info->si_signo = SIGTRAP; 25325baa35bSOleg Nesterov info->si_code = TRAP_TRACE; 25425baa35bSOleg Nesterov info->si_addr = (void __user *)regs->nip; 25525baa35bSOleg Nesterov } 25625baa35bSOleg Nesterov 25714cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 25814cf11afSPaul Mackerras { 25914cf11afSPaul Mackerras siginfo_t info; 260d0c3d534SOlof Johansson const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 261d0c3d534SOlof Johansson "at %08lx nip %08lx lr %08lx code %x\n"; 262d0c3d534SOlof Johansson const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 263d0c3d534SOlof Johansson "at %016lx nip %016lx lr %016lx code %x\n"; 26414cf11afSPaul Mackerras 26514cf11afSPaul Mackerras if (!user_mode(regs)) { 266760ca4dcSAnton Blanchard die("Exception in kernel mode", regs, signr); 26714cf11afSPaul Mackerras return; 268760ca4dcSAnton Blanchard } 269760ca4dcSAnton Blanchard 270760ca4dcSAnton Blanchard if (show_unhandled_signals && unhandled_signal(current, signr)) { 27176462232SChristian Dietrich printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32, 272d0c3d534SOlof Johansson current->comm, current->pid, signr, 273d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 27414cf11afSPaul Mackerras } 27514cf11afSPaul Mackerras 276a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 2779f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 2789f2f79e3SBenjamin Herrenschmidt 27941ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 28014cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 28114cf11afSPaul Mackerras info.si_signo = signr; 28214cf11afSPaul Mackerras info.si_code = code; 28314cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 28414cf11afSPaul Mackerras force_sig_info(signr, &info, current); 28514cf11afSPaul Mackerras } 28614cf11afSPaul Mackerras 28714cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 28814cf11afSPaul Mackerras { 2892b4f3ac5SNicholas Piggin /* 2902b4f3ac5SNicholas Piggin * Avoid crashes in case of nested NMI exceptions. Recoverability 2912b4f3ac5SNicholas Piggin * is determined by RI and in_nmi 2922b4f3ac5SNicholas Piggin */ 2932b4f3ac5SNicholas Piggin bool nested = in_nmi(); 2942b4f3ac5SNicholas Piggin if (!nested) 2952b4f3ac5SNicholas Piggin nmi_enter(); 2962b4f3ac5SNicholas Piggin 297ca41ad43SNicholas Piggin __this_cpu_inc(irq_stat.sreset_irqs); 298ca41ad43SNicholas Piggin 29914cf11afSPaul Mackerras /* See if any machine dependent calls */ 300c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 301c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 302c4f3b52cSNicholas Piggin goto out; 303c902be71SArnd Bergmann } 30414cf11afSPaul Mackerras 3058dad3f92SPaul Mackerras die("System Reset", regs, SIGABRT); 30614cf11afSPaul Mackerras 307c4f3b52cSNicholas Piggin out: 308c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 309c4f3b52cSNicholas Piggin BUG_ON(get_paca()->in_nmi == 0); 310c4f3b52cSNicholas Piggin if (get_paca()->in_nmi > 1) 311c4f3b52cSNicholas Piggin panic("Unrecoverable nested System Reset"); 312c4f3b52cSNicholas Piggin #endif 31314cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 31414cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 31514cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 31614cf11afSPaul Mackerras 3172b4f3ac5SNicholas Piggin if (!nested) 3182b4f3ac5SNicholas Piggin nmi_exit(); 3192b4f3ac5SNicholas Piggin 32014cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 32114cf11afSPaul Mackerras } 3221e9b4507SMahesh Salgaonkar 32314cf11afSPaul Mackerras /* 32414cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 32514cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 32614cf11afSPaul Mackerras * instruction for which there is an entry in the exception 32714cf11afSPaul Mackerras * table. 32814cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 32914cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 33014cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 33114cf11afSPaul Mackerras * -- paulus. 33214cf11afSPaul Mackerras */ 33314cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 33414cf11afSPaul Mackerras { 33568a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 33614cf11afSPaul Mackerras unsigned long msr = regs->msr; 33714cf11afSPaul Mackerras const struct exception_table_entry *entry; 33814cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 33914cf11afSPaul Mackerras 34014cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 34114cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 34214cf11afSPaul Mackerras /* 34314cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 34414cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 34514cf11afSPaul Mackerras * As the address is in the exception table 34614cf11afSPaul Mackerras * we should be able to read the instr there. 34714cf11afSPaul Mackerras * For the debug message, we look at the preceding 34814cf11afSPaul Mackerras * load or store. 34914cf11afSPaul Mackerras */ 350ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 35114cf11afSPaul Mackerras nip -= 2; 352ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 35314cf11afSPaul Mackerras --nip; 354ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 35514cf11afSPaul Mackerras unsigned int rb; 35614cf11afSPaul Mackerras 35714cf11afSPaul Mackerras --nip; 35814cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 35914cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 36014cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 36114cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 36214cf11afSPaul Mackerras regs->msr |= MSR_RI; 36361a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 36414cf11afSPaul Mackerras return 1; 36514cf11afSPaul Mackerras } 36614cf11afSPaul Mackerras } 36768a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 36814cf11afSPaul Mackerras return 0; 36914cf11afSPaul Mackerras } 37014cf11afSPaul Mackerras 371172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 37214cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 37314cf11afSPaul Mackerras is in the ESR. */ 37414cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 37514cf11afSPaul Mackerras #define REASON_FP ESR_FP 37614cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 37714cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 37814cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 37914cf11afSPaul Mackerras 38014cf11afSPaul Mackerras /* single-step stuff */ 38151ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 38251ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 38314cf11afSPaul Mackerras 38414cf11afSPaul Mackerras #else 38514cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 38614cf11afSPaul Mackerras exception is in the MSR. */ 38714cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 388d30a5a52SMichael Ellerman #define REASON_TM SRR1_PROGTM 389d30a5a52SMichael Ellerman #define REASON_FP SRR1_PROGFPE 390d30a5a52SMichael Ellerman #define REASON_ILLEGAL SRR1_PROGILL 391d30a5a52SMichael Ellerman #define REASON_PRIVILEGED SRR1_PROGPRIV 392d30a5a52SMichael Ellerman #define REASON_TRAP SRR1_PROGTRAP 39314cf11afSPaul Mackerras 39414cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 39514cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 39614cf11afSPaul Mackerras #endif 39714cf11afSPaul Mackerras 3980d0935b3SMichael Ellerman #if defined(CONFIG_E500) 399fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 400fe04b112SScott Wood { 401fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 402fe04b112SScott Wood unsigned long reason = mcsr; 403fe04b112SScott Wood int recoverable = 1; 404fe04b112SScott Wood 40582a9a480SScott Wood if (reason & MCSR_LD) { 406cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 407cce1f106SShaohui Xie if (recoverable == 1) 408cce1f106SShaohui Xie goto silent_out; 409cce1f106SShaohui Xie } 410cce1f106SShaohui Xie 411fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 412fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 413fe04b112SScott Wood 414fe04b112SScott Wood if (reason & MCSR_MCP) 415fe04b112SScott Wood printk("Machine Check Signal\n"); 416fe04b112SScott Wood 417fe04b112SScott Wood if (reason & MCSR_ICPERR) { 418fe04b112SScott Wood printk("Instruction Cache Parity Error\n"); 419fe04b112SScott Wood 420fe04b112SScott Wood /* 421fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 422fe04b112SScott Wood */ 423fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 424fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 425fe04b112SScott Wood ; 426fe04b112SScott Wood 427fe04b112SScott Wood /* 428fe04b112SScott Wood * This will generally be accompanied by an instruction 429fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 430fe04b112SScott Wood * if it wasn't due to an L1 parity error. 431fe04b112SScott Wood */ 432fe04b112SScott Wood reason &= ~MCSR_IF; 433fe04b112SScott Wood } 434fe04b112SScott Wood 435fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 436fe04b112SScott Wood printk("Data Cache Parity Error\n"); 43737caf9f2SKumar Gala 43837caf9f2SKumar Gala /* 43937caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 44037caf9f2SKumar Gala * may still get logged and cause a machine check. We should 44137caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 44237caf9f2SKumar Gala */ 44337caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 444fe04b112SScott Wood recoverable = 0; 445fe04b112SScott Wood } 446fe04b112SScott Wood 447fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 448fe04b112SScott Wood printk("Hit on multiple TLB entries\n"); 449fe04b112SScott Wood recoverable = 0; 450fe04b112SScott Wood } 451fe04b112SScott Wood 452fe04b112SScott Wood if (reason & MCSR_NMI) 453fe04b112SScott Wood printk("Non-maskable interrupt\n"); 454fe04b112SScott Wood 455fe04b112SScott Wood if (reason & MCSR_IF) { 456fe04b112SScott Wood printk("Instruction Fetch Error Report\n"); 457fe04b112SScott Wood recoverable = 0; 458fe04b112SScott Wood } 459fe04b112SScott Wood 460fe04b112SScott Wood if (reason & MCSR_LD) { 461fe04b112SScott Wood printk("Load Error Report\n"); 462fe04b112SScott Wood recoverable = 0; 463fe04b112SScott Wood } 464fe04b112SScott Wood 465fe04b112SScott Wood if (reason & MCSR_ST) { 466fe04b112SScott Wood printk("Store Error Report\n"); 467fe04b112SScott Wood recoverable = 0; 468fe04b112SScott Wood } 469fe04b112SScott Wood 470fe04b112SScott Wood if (reason & MCSR_LDG) { 471fe04b112SScott Wood printk("Guarded Load Error Report\n"); 472fe04b112SScott Wood recoverable = 0; 473fe04b112SScott Wood } 474fe04b112SScott Wood 475fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 476fe04b112SScott Wood printk("Simultaneous tlbsync operations\n"); 477fe04b112SScott Wood 478fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 479fe04b112SScott Wood printk("Level 2 Cache Error\n"); 480fe04b112SScott Wood recoverable = 0; 481fe04b112SScott Wood } 482fe04b112SScott Wood 483fe04b112SScott Wood if (reason & MCSR_MAV) { 484fe04b112SScott Wood u64 addr; 485fe04b112SScott Wood 486fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 487fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 488fe04b112SScott Wood 489fe04b112SScott Wood printk("Machine Check %s Address: %#llx\n", 490fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 491fe04b112SScott Wood } 492fe04b112SScott Wood 493cce1f106SShaohui Xie silent_out: 494fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 495fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 496fe04b112SScott Wood } 497fe04b112SScott Wood 49847c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 49947c0bd1aSBenjamin Herrenschmidt { 50042bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 50147c0bd1aSBenjamin Herrenschmidt 502cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 503cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 504cce1f106SShaohui Xie return 1; 5054e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 5064e0e3435SHongtao Jia return 1; 507cce1f106SShaohui Xie } 508cce1f106SShaohui Xie 50914cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 51014cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 51114cf11afSPaul Mackerras 51214cf11afSPaul Mackerras if (reason & MCSR_MCP) 51314cf11afSPaul Mackerras printk("Machine Check Signal\n"); 51414cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 51514cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 51614cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 51714cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 51814cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 51914cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 52014cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 52114cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 52214cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 52314cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 52414cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 52514cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 52614cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 52714cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 52814cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 52914cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 53014cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 531c1528339SWladislav Wiebe printk("Bus - Write Data Bus Error\n"); 53214cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 53314cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 53414cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 53514cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 53647c0bd1aSBenjamin Herrenschmidt 53747c0bd1aSBenjamin Herrenschmidt return 0; 53847c0bd1aSBenjamin Herrenschmidt } 5394490c06bSKumar Gala 5404490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 5414490c06bSKumar Gala { 5424490c06bSKumar Gala return 0; 5434490c06bSKumar Gala } 54414cf11afSPaul Mackerras #elif defined(CONFIG_E200) 54547c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 54647c0bd1aSBenjamin Herrenschmidt { 54742bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 54847c0bd1aSBenjamin Herrenschmidt 54914cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 55014cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 55114cf11afSPaul Mackerras 55214cf11afSPaul Mackerras if (reason & MCSR_MCP) 55314cf11afSPaul Mackerras printk("Machine Check Signal\n"); 55414cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 55514cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 55614cf11afSPaul Mackerras if (reason & MCSR_CPERR) 55714cf11afSPaul Mackerras printk("Cache Parity Error\n"); 55814cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 55914cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 56014cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 56114cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 56214cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 56314cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 56414cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 56514cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 56647c0bd1aSBenjamin Herrenschmidt 56747c0bd1aSBenjamin Herrenschmidt return 0; 56847c0bd1aSBenjamin Herrenschmidt } 5697f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32) 57047c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 57147c0bd1aSBenjamin Herrenschmidt { 57242bff234SMichael Ellerman unsigned long reason = regs->msr; 57347c0bd1aSBenjamin Herrenschmidt 57414cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 57514cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 57614cf11afSPaul Mackerras switch (reason & 0x601F0000) { 57714cf11afSPaul Mackerras case 0x80000: 57814cf11afSPaul Mackerras printk("Machine check signal\n"); 57914cf11afSPaul Mackerras break; 58014cf11afSPaul Mackerras case 0: /* for 601 */ 58114cf11afSPaul Mackerras case 0x40000: 58214cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 58314cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 58414cf11afSPaul Mackerras break; 58514cf11afSPaul Mackerras case 0x20000: 58614cf11afSPaul Mackerras printk("Data parity error signal\n"); 58714cf11afSPaul Mackerras break; 58814cf11afSPaul Mackerras case 0x10000: 58914cf11afSPaul Mackerras printk("Address parity error signal\n"); 59014cf11afSPaul Mackerras break; 59114cf11afSPaul Mackerras case 0x20000000: 59214cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 59314cf11afSPaul Mackerras break; 59414cf11afSPaul Mackerras case 0x40000000: 59514cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 59614cf11afSPaul Mackerras break; 59714cf11afSPaul Mackerras case 0x00100000: 59814cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 59914cf11afSPaul Mackerras break; 60014cf11afSPaul Mackerras default: 60114cf11afSPaul Mackerras printk("Unknown values in msr\n"); 60214cf11afSPaul Mackerras } 60375918a4bSOlof Johansson return 0; 60475918a4bSOlof Johansson } 60547c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 60675918a4bSOlof Johansson 60775918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 60875918a4bSOlof Johansson { 609ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 61075918a4bSOlof Johansson int recover = 0; 61175918a4bSOlof Johansson 612f886f0f6SNicholas Piggin /* 64s accounts the mce in machine_check_early when in HVMODE */ 613f886f0f6SNicholas Piggin if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE)) 61469111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 61589713ed1SAnton Blanchard 616d93b0ac0SMahesh Salgaonkar add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 617d93b0ac0SMahesh Salgaonkar 61847c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 61947c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 62047c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 62147c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 62247c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 62347c0bd1aSBenjamin Herrenschmidt */ 62475918a4bSOlof Johansson if (ppc_md.machine_check_exception) 62575918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 62647c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 62747c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 62875918a4bSOlof Johansson 62947c0bd1aSBenjamin Herrenschmidt if (recover > 0) 630ba12eedeSLi Zhong goto bail; 63175918a4bSOlof Johansson 632a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 633ba12eedeSLi Zhong goto bail; 63475918a4bSOlof Johansson 63575918a4bSOlof Johansson if (check_io_access(regs)) 636ba12eedeSLi Zhong goto bail; 63775918a4bSOlof Johansson 6388dad3f92SPaul Mackerras die("Machine check", regs, SIGBUS); 63914cf11afSPaul Mackerras 64014cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 64114cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 64214cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 643ba12eedeSLi Zhong 644ba12eedeSLi Zhong bail: 645ba12eedeSLi Zhong exception_exit(prev_state); 64614cf11afSPaul Mackerras } 64714cf11afSPaul Mackerras 64814cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 64914cf11afSPaul Mackerras { 65014cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 65114cf11afSPaul Mackerras } 65214cf11afSPaul Mackerras 6530869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 6540869b6fdSMahesh Salgaonkar { 6550869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 6560869b6fdSMahesh Salgaonkar 6570869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 6580869b6fdSMahesh Salgaonkar irq_enter(); 6590869b6fdSMahesh Salgaonkar 6600869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 6610869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 6620869b6fdSMahesh Salgaonkar 6630869b6fdSMahesh Salgaonkar irq_exit(); 6640869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 6650869b6fdSMahesh Salgaonkar } 6660869b6fdSMahesh Salgaonkar 667dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 66814cf11afSPaul Mackerras { 669ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 670ba12eedeSLi Zhong 67114cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 67214cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 67314cf11afSPaul Mackerras 67414cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 675ba12eedeSLi Zhong 676ba12eedeSLi Zhong exception_exit(prev_state); 67714cf11afSPaul Mackerras } 67814cf11afSPaul Mackerras 679dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 68014cf11afSPaul Mackerras { 681ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 682ba12eedeSLi Zhong 68314cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 68414cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 685ba12eedeSLi Zhong goto bail; 68614cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 687ba12eedeSLi Zhong goto bail; 68814cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 689ba12eedeSLi Zhong 690ba12eedeSLi Zhong bail: 691ba12eedeSLi Zhong exception_exit(prev_state); 69214cf11afSPaul Mackerras } 69314cf11afSPaul Mackerras 69414cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 69514cf11afSPaul Mackerras { 69614cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 69714cf11afSPaul Mackerras } 69814cf11afSPaul Mackerras 69903465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 70014cf11afSPaul Mackerras { 701ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 702ba12eedeSLi Zhong 7032538c2d0SK.Prasad clear_single_step(regs); 70414cf11afSPaul Mackerras 7056cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 7066cc89badSNaveen N. Rao return; 7076cc89badSNaveen N. Rao 70814cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 70914cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 710ba12eedeSLi Zhong goto bail; 71114cf11afSPaul Mackerras if (debugger_sstep(regs)) 712ba12eedeSLi Zhong goto bail; 71314cf11afSPaul Mackerras 71414cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 715ba12eedeSLi Zhong 716ba12eedeSLi Zhong bail: 717ba12eedeSLi Zhong exception_exit(prev_state); 71814cf11afSPaul Mackerras } 71903465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 72014cf11afSPaul Mackerras 72114cf11afSPaul Mackerras /* 72214cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 72314cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 72414cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 72514cf11afSPaul Mackerras * by Kumar Gala. -- paulus 72614cf11afSPaul Mackerras */ 7278dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 72814cf11afSPaul Mackerras { 7292538c2d0SK.Prasad if (single_stepping(regs)) 7302538c2d0SK.Prasad single_step_exception(regs); 73114cf11afSPaul Mackerras } 73214cf11afSPaul Mackerras 7335fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 734dc1c1ca3SStephen Rothwell { 7355fad293bSKumar Gala int ret = 0; 736dc1c1ca3SStephen Rothwell 737dc1c1ca3SStephen Rothwell /* Invalid operation */ 738dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 7395fad293bSKumar Gala ret = FPE_FLTINV; 740dc1c1ca3SStephen Rothwell 741dc1c1ca3SStephen Rothwell /* Overflow */ 742dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 7435fad293bSKumar Gala ret = FPE_FLTOVF; 744dc1c1ca3SStephen Rothwell 745dc1c1ca3SStephen Rothwell /* Underflow */ 746dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 7475fad293bSKumar Gala ret = FPE_FLTUND; 748dc1c1ca3SStephen Rothwell 749dc1c1ca3SStephen Rothwell /* Divide by zero */ 750dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 7515fad293bSKumar Gala ret = FPE_FLTDIV; 752dc1c1ca3SStephen Rothwell 753dc1c1ca3SStephen Rothwell /* Inexact result */ 754dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 7555fad293bSKumar Gala ret = FPE_FLTRES; 7565fad293bSKumar Gala 7575fad293bSKumar Gala return ret; 7585fad293bSKumar Gala } 7595fad293bSKumar Gala 7605fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 7615fad293bSKumar Gala { 7625fad293bSKumar Gala int code = 0; 7635fad293bSKumar Gala 7645fad293bSKumar Gala flush_fp_to_thread(current); 7655fad293bSKumar Gala 766de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 767dc1c1ca3SStephen Rothwell 768dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 769dc1c1ca3SStephen Rothwell } 770dc1c1ca3SStephen Rothwell 771dc1c1ca3SStephen Rothwell /* 772dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 77314cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 77414cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 77514cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 77614cf11afSPaul Mackerras * 77714cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 77814cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 77914cf11afSPaul Mackerras * bits is faster and easier. 78086417780SPaul Mackerras * 78114cf11afSPaul Mackerras */ 78214cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 78314cf11afSPaul Mackerras { 78414cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 78514cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 78614cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 78714cf11afSPaul Mackerras u32 num_bytes; 78814cf11afSPaul Mackerras unsigned long EA; 78914cf11afSPaul Mackerras int pos = 0; 79014cf11afSPaul Mackerras 79114cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 79216c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 79314cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 79414cf11afSPaul Mackerras return -EINVAL; 79514cf11afSPaul Mackerras 79614cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 79714cf11afSPaul Mackerras 79816c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 79916c57b36SKumar Gala case PPC_INST_LSWX: 80016c57b36SKumar Gala case PPC_INST_STSWX: 80114cf11afSPaul Mackerras EA += NB_RB; 80214cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 80314cf11afSPaul Mackerras break; 80416c57b36SKumar Gala case PPC_INST_LSWI: 80516c57b36SKumar Gala case PPC_INST_STSWI: 80614cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 80714cf11afSPaul Mackerras break; 80814cf11afSPaul Mackerras default: 80914cf11afSPaul Mackerras return -EINVAL; 81014cf11afSPaul Mackerras } 81114cf11afSPaul Mackerras 81214cf11afSPaul Mackerras while (num_bytes != 0) 81314cf11afSPaul Mackerras { 81414cf11afSPaul Mackerras u8 val; 81514cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 81614cf11afSPaul Mackerras 81780aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 81880aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 81980aa0fb4SJames Yang EA &= 0xFFFFFFFF; 82080aa0fb4SJames Yang 82116c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 82216c57b36SKumar Gala case PPC_INST_LSWX: 82316c57b36SKumar Gala case PPC_INST_LSWI: 82414cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 82514cf11afSPaul Mackerras return -EFAULT; 82614cf11afSPaul Mackerras /* first time updating this reg, 82714cf11afSPaul Mackerras * zero it out */ 82814cf11afSPaul Mackerras if (pos == 0) 82914cf11afSPaul Mackerras regs->gpr[rT] = 0; 83014cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 83114cf11afSPaul Mackerras break; 83216c57b36SKumar Gala case PPC_INST_STSWI: 83316c57b36SKumar Gala case PPC_INST_STSWX: 83414cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 83514cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 83614cf11afSPaul Mackerras return -EFAULT; 83714cf11afSPaul Mackerras break; 83814cf11afSPaul Mackerras } 83914cf11afSPaul Mackerras /* move EA to next address */ 84014cf11afSPaul Mackerras EA += 1; 84114cf11afSPaul Mackerras num_bytes--; 84214cf11afSPaul Mackerras 84314cf11afSPaul Mackerras /* manage our position within the register */ 84414cf11afSPaul Mackerras if (++pos == 4) { 84514cf11afSPaul Mackerras pos = 0; 84614cf11afSPaul Mackerras if (++rT == 32) 84714cf11afSPaul Mackerras rT = 0; 84814cf11afSPaul Mackerras } 84914cf11afSPaul Mackerras } 85014cf11afSPaul Mackerras 85114cf11afSPaul Mackerras return 0; 85214cf11afSPaul Mackerras } 85314cf11afSPaul Mackerras 854c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 855c3412dcbSWill Schmidt { 856c3412dcbSWill Schmidt u32 ra,rs; 857c3412dcbSWill Schmidt unsigned long tmp; 858c3412dcbSWill Schmidt 859c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 860c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 861c3412dcbSWill Schmidt 862c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 863c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 864c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 865c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 866c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 867c3412dcbSWill Schmidt 868c3412dcbSWill Schmidt return 0; 869c3412dcbSWill Schmidt } 870c3412dcbSWill Schmidt 871c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 872c1469f13SKumar Gala { 873c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 874c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 875c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 876c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 877c1469f13SKumar Gala u8 bit; 878c1469f13SKumar Gala unsigned long tmp; 879c1469f13SKumar Gala 880c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 881c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 882c1469f13SKumar Gala 883c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 884c1469f13SKumar Gala 885c1469f13SKumar Gala return 0; 886c1469f13SKumar Gala } 887c1469f13SKumar Gala 8886ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 8896ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 8906ce6c629SMichael Neuling { 8916ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 8926ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 8936ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 8946ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 8956ce6c629SMichael Neuling */ 8966ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 8976ce6c629SMichael Neuling tm_enable(); 8986ce6c629SMichael Neuling tm_abort(cause); 8996ce6c629SMichael Neuling return true; 9006ce6c629SMichael Neuling } 9016ce6c629SMichael Neuling return false; 9026ce6c629SMichael Neuling } 9036ce6c629SMichael Neuling #else 9046ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 9056ce6c629SMichael Neuling { 9066ce6c629SMichael Neuling return false; 9076ce6c629SMichael Neuling } 9086ce6c629SMichael Neuling #endif 9096ce6c629SMichael Neuling 91014cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 91114cf11afSPaul Mackerras { 91214cf11afSPaul Mackerras u32 instword; 91314cf11afSPaul Mackerras u32 rd; 91414cf11afSPaul Mackerras 9154288e343SAnton Blanchard if (!user_mode(regs)) 91614cf11afSPaul Mackerras return -EINVAL; 91714cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 91814cf11afSPaul Mackerras 91914cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 92014cf11afSPaul Mackerras return -EFAULT; 92114cf11afSPaul Mackerras 92214cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 92316c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 924eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 92514cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 92614cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 92714cf11afSPaul Mackerras return 0; 92814cf11afSPaul Mackerras } 92914cf11afSPaul Mackerras 93014cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 93180947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 932eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 93314cf11afSPaul Mackerras return 0; 93480947e7cSGeert Uytterhoeven } 93514cf11afSPaul Mackerras 93614cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 93716c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 93886417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 93914cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 94014cf11afSPaul Mackerras 941eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 94214cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 94314cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 94414cf11afSPaul Mackerras return 0; 94514cf11afSPaul Mackerras } 94614cf11afSPaul Mackerras 94714cf11afSPaul Mackerras /* Emulate load/store string insn. */ 94880947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 9496ce6c629SMichael Neuling if (tm_abort_check(regs, 9506ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 9516ce6c629SMichael Neuling return -EINVAL; 952eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 95314cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 95480947e7cSGeert Uytterhoeven } 95514cf11afSPaul Mackerras 956c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 95716c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 958eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 959c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 960c3412dcbSWill Schmidt } 961c3412dcbSWill Schmidt 962c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 96316c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 964eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 965c1469f13SKumar Gala return emulate_isel(regs, instword); 966c1469f13SKumar Gala } 967c1469f13SKumar Gala 9689863c28aSJames Yang /* Emulate sync instruction variants */ 9699863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 9709863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 9719863c28aSJames Yang asm volatile("sync"); 9729863c28aSJames Yang return 0; 9739863c28aSJames Yang } 9749863c28aSJames Yang 975efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 976efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 97773d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 97873d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 97973d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 98073d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 981efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 982efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 983efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 984efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 985efcac658SAlexey Kardashevskiy return 0; 986efcac658SAlexey Kardashevskiy } 987efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 98873d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 98973d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 99073d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 99173d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 992efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 993efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 994efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 99500ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 996efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 99700ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 998efcac658SAlexey Kardashevskiy return 0; 999efcac658SAlexey Kardashevskiy } 1000efcac658SAlexey Kardashevskiy #endif 1001efcac658SAlexey Kardashevskiy 100214cf11afSPaul Mackerras return -EINVAL; 100314cf11afSPaul Mackerras } 100414cf11afSPaul Mackerras 100573c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 100614cf11afSPaul Mackerras { 100773c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 100814cf11afSPaul Mackerras } 100914cf11afSPaul Mackerras 10103a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 10113a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 10123a3b5aa6SKevin Hao { 10133a3b5aa6SKevin Hao int ret; 10143a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 10153a3b5aa6SKevin Hao 10163a3b5aa6SKevin Hao ret = do_mathemu(regs); 10173a3b5aa6SKevin Hao if (ret >= 0) 10183a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 10193a3b5aa6SKevin Hao 10203a3b5aa6SKevin Hao switch (ret) { 10213a3b5aa6SKevin Hao case 0: 10223a3b5aa6SKevin Hao emulate_single_step(regs); 10233a3b5aa6SKevin Hao return 0; 10243a3b5aa6SKevin Hao case 1: { 10253a3b5aa6SKevin Hao int code = 0; 1026de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 10273a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 10283a3b5aa6SKevin Hao return 0; 10293a3b5aa6SKevin Hao } 10303a3b5aa6SKevin Hao case -EFAULT: 10313a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 10323a3b5aa6SKevin Hao return 0; 10333a3b5aa6SKevin Hao } 10343a3b5aa6SKevin Hao 10353a3b5aa6SKevin Hao return -1; 10363a3b5aa6SKevin Hao } 10373a3b5aa6SKevin Hao #else 10383a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 10393a3b5aa6SKevin Hao #endif 10403a3b5aa6SKevin Hao 104103465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 104214cf11afSPaul Mackerras { 1043ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 104414cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 104514cf11afSPaul Mackerras 1046aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 104704903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 104814cf11afSPaul Mackerras 104914cf11afSPaul Mackerras if (reason & REASON_FP) { 105014cf11afSPaul Mackerras /* IEEE FP exception */ 1051dc1c1ca3SStephen Rothwell parse_fpe(regs); 1052ba12eedeSLi Zhong goto bail; 10538dad3f92SPaul Mackerras } 10548dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1055a4c3f909SBalbir Singh unsigned long bugaddr; 1056ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1057ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1058ba797b28SJason Wessel if (debugger_bpt(regs)) 1059ba12eedeSLi Zhong goto bail; 1060ba797b28SJason Wessel 10616cc89badSNaveen N. Rao if (kprobe_handler(regs)) 10626cc89badSNaveen N. Rao goto bail; 10636cc89badSNaveen N. Rao 106414cf11afSPaul Mackerras /* trap exception */ 1065dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1066dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1067ba12eedeSLi Zhong goto bail; 106873c9ceabSJeremy Fitzhardinge 1069a4c3f909SBalbir Singh bugaddr = regs->nip; 1070a4c3f909SBalbir Singh /* 1071a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1072a4c3f909SBalbir Singh */ 1073a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1074a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1075a4c3f909SBalbir Singh 107673c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1077a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 107814cf11afSPaul Mackerras regs->nip += 4; 1079ba12eedeSLi Zhong goto bail; 108014cf11afSPaul Mackerras } 10818dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1082ba12eedeSLi Zhong goto bail; 10838dad3f92SPaul Mackerras } 1084bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1085bc2a9408SMichael Neuling if (reason & REASON_TM) { 1086bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1087bc2a9408SMichael Neuling * This occurs when: 1088bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1089bc2a9408SMichael Neuling * transition in TM states. 1090bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1091bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1092bc2a9408SMichael Neuling * - A tend is illegally attempted. 1093bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1094bc2a9408SMichael Neuling */ 1095bc2a9408SMichael Neuling if (!user_mode(regs) && 1096bc2a9408SMichael Neuling report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) { 1097bc2a9408SMichael Neuling regs->nip += 4; 1098ba12eedeSLi Zhong goto bail; 1099bc2a9408SMichael Neuling } 1100bc2a9408SMichael Neuling /* If usermode caused this, it's done something illegal and 1101bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1102bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1103bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1104bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1105bc2a9408SMichael Neuling */ 1106bc2a9408SMichael Neuling if (user_mode(regs)) { 1107bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1108ba12eedeSLi Zhong goto bail; 1109bc2a9408SMichael Neuling } else { 1110bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 1111bc2a9408SMichael Neuling "at %lx (msr 0x%x)\n", regs->nip, reason); 1112bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1113bc2a9408SMichael Neuling } 1114bc2a9408SMichael Neuling } 1115bc2a9408SMichael Neuling #endif 11168dad3f92SPaul Mackerras 1117b3f6a459SMichael Ellerman /* 1118b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1119b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1120b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1121b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1122b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1123b3f6a459SMichael Ellerman */ 1124b3f6a459SMichael Ellerman if (!user_mode(regs)) 1125b3f6a459SMichael Ellerman goto sigill; 1126b3f6a459SMichael Ellerman 1127a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1128a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1129cd8a5673SPaul Mackerras local_irq_enable(); 1130cd8a5673SPaul Mackerras 113104903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 113204903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 113304903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 113404903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 113504903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 113604903a30SKumar Gala * instruction or only on FP instructions, whether there is a 11374e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 11384e63f8edSBenjamin Herrenschmidt */ 11393a3b5aa6SKevin Hao if (!emulate_math(regs)) 1140ba12eedeSLi Zhong goto bail; 114104903a30SKumar Gala 11428dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 11438dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 114414cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 114514cf11afSPaul Mackerras case 0: 114614cf11afSPaul Mackerras regs->nip += 4; 114714cf11afSPaul Mackerras emulate_single_step(regs); 1148ba12eedeSLi Zhong goto bail; 114914cf11afSPaul Mackerras case -EFAULT: 115014cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1151ba12eedeSLi Zhong goto bail; 11528dad3f92SPaul Mackerras } 11538dad3f92SPaul Mackerras } 11548dad3f92SPaul Mackerras 1155b3f6a459SMichael Ellerman sigill: 115614cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 115714cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 115814cf11afSPaul Mackerras else 115914cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1160ba12eedeSLi Zhong 1161ba12eedeSLi Zhong bail: 1162ba12eedeSLi Zhong exception_exit(prev_state); 116314cf11afSPaul Mackerras } 116403465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 116514cf11afSPaul Mackerras 1166bf593907SPaul Mackerras /* 1167bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1168bf593907SPaul Mackerras * and an illegal instruction is encountered. 1169bf593907SPaul Mackerras */ 117003465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1171bf593907SPaul Mackerras { 1172bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1173bf593907SPaul Mackerras program_check_exception(regs); 1174bf593907SPaul Mackerras } 117503465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1176bf593907SPaul Mackerras 1177dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 117814cf11afSPaul Mackerras { 1179ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 11804393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 118114cf11afSPaul Mackerras 1182a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1183a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1184a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1185a3512b2dSBenjamin Herrenschmidt 11866ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 11876ce6c629SMichael Neuling goto bail; 11886ce6c629SMichael Neuling 1189e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1190e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 119114cf11afSPaul Mackerras fixed = fix_alignment(regs); 119214cf11afSPaul Mackerras 119314cf11afSPaul Mackerras if (fixed == 1) { 119414cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 119514cf11afSPaul Mackerras emulate_single_step(regs); 1196ba12eedeSLi Zhong goto bail; 119714cf11afSPaul Mackerras } 119814cf11afSPaul Mackerras 119914cf11afSPaul Mackerras /* Operand address was bad */ 120014cf11afSPaul Mackerras if (fixed == -EFAULT) { 12014393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 12024393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 12034393c4f6SBenjamin Herrenschmidt } else { 12044393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 12054393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 120614cf11afSPaul Mackerras } 12074393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 12084393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 12094393c4f6SBenjamin Herrenschmidt else 12104393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1211ba12eedeSLi Zhong 1212ba12eedeSLi Zhong bail: 1213ba12eedeSLi Zhong exception_exit(prev_state); 121414cf11afSPaul Mackerras } 121514cf11afSPaul Mackerras 1216f0f558b1SPaul Mackerras void slb_miss_bad_addr(struct pt_regs *regs) 1217f0f558b1SPaul Mackerras { 1218f0f558b1SPaul Mackerras enum ctx_state prev_state = exception_enter(); 1219f0f558b1SPaul Mackerras 1220f0f558b1SPaul Mackerras if (user_mode(regs)) 1221f0f558b1SPaul Mackerras _exception(SIGSEGV, regs, SEGV_BNDERR, regs->dar); 1222f0f558b1SPaul Mackerras else 1223f0f558b1SPaul Mackerras bad_page_fault(regs, regs->dar, SIGSEGV); 1224f0f558b1SPaul Mackerras 1225f0f558b1SPaul Mackerras exception_exit(prev_state); 1226f0f558b1SPaul Mackerras } 1227f0f558b1SPaul Mackerras 122814cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 122914cf11afSPaul Mackerras { 123014cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 123114cf11afSPaul Mackerras current, regs->gpr[1]); 123214cf11afSPaul Mackerras debugger(regs); 123314cf11afSPaul Mackerras show_regs(regs); 123414cf11afSPaul Mackerras panic("kernel stack overflow"); 123514cf11afSPaul Mackerras } 123614cf11afSPaul Mackerras 123714cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 123814cf11afSPaul Mackerras { 123914cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 124014cf11afSPaul Mackerras regs->nip, regs->msr); 124114cf11afSPaul Mackerras debugger(regs); 124214cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 124314cf11afSPaul Mackerras } 124414cf11afSPaul Mackerras 1245dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1246dc1c1ca3SStephen Rothwell { 1247ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1248ba12eedeSLi Zhong 1249dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1250dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1251dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1252ba12eedeSLi Zhong 1253ba12eedeSLi Zhong exception_exit(prev_state); 1254dc1c1ca3SStephen Rothwell } 1255dc1c1ca3SStephen Rothwell 1256dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1257dc1c1ca3SStephen Rothwell { 1258ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1259ba12eedeSLi Zhong 1260dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1261dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1262dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1263dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1264ba12eedeSLi Zhong goto bail; 1265dc1c1ca3SStephen Rothwell } 12666c4841c2SAnton Blanchard 1267dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1268dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1269dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1270ba12eedeSLi Zhong 1271ba12eedeSLi Zhong bail: 1272ba12eedeSLi Zhong exception_exit(prev_state); 1273dc1c1ca3SStephen Rothwell } 1274dc1c1ca3SStephen Rothwell 1275ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1276ce48b210SMichael Neuling { 1277ce48b210SMichael Neuling if (user_mode(regs)) { 1278ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1279ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1280ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1281ce48b210SMichael Neuling return; 1282ce48b210SMichael Neuling } 1283ce48b210SMichael Neuling 1284ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1285ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1286ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1287ce48b210SMichael Neuling } 1288ce48b210SMichael Neuling 12892517617eSMichael Neuling #ifdef CONFIG_PPC64 1290172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1291172f7aaaSCyril Bur { 12925d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 12935d176f75SCyril Bur if (user_mode(regs)) { 12945d176f75SCyril Bur current->thread.load_tm++; 12955d176f75SCyril Bur regs->msr |= MSR_TM; 12965d176f75SCyril Bur tm_enable(); 12975d176f75SCyril Bur tm_restore_sprs(¤t->thread); 12985d176f75SCyril Bur return; 12995d176f75SCyril Bur } 13005d176f75SCyril Bur #endif 1301172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1302172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1303172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1304172f7aaaSCyril Bur } 1305172f7aaaSCyril Bur 1306021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1307d0c0c9a1SMichael Neuling { 1308021424a1SMichael Ellerman static char *facility_strings[] = { 13092517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 13102517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 13112517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 13122517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 13132517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 13142517617eSMichael Neuling [FSCR_TM_LG] = "TM", 13152517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 13162517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1317794464f4SNicholas Piggin [FSCR_MSGP_LG] = "MSGP", 13189b7ff0c6SNicholas Piggin [FSCR_SCV_LG] = "SCV", 1319021424a1SMichael Ellerman }; 13202517617eSMichael Neuling char *facility = "unknown"; 1321021424a1SMichael Ellerman u64 value; 1322c952c1c4SAnshuman Khandual u32 instword, rd; 13232517617eSMichael Neuling u8 status; 13242517617eSMichael Neuling bool hv; 1325021424a1SMichael Ellerman 13262517617eSMichael Neuling hv = (regs->trap == 0xf80); 13272517617eSMichael Neuling if (hv) 1328b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 13292517617eSMichael Neuling else 13302517617eSMichael Neuling value = mfspr(SPRN_FSCR); 13312517617eSMichael Neuling 13322517617eSMichael Neuling status = value >> 56; 13332517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1334c952c1c4SAnshuman Khandual /* 1335c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1336c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1337c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1338c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1339c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1340c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1341c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1342c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1343c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1344c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1345c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1346c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1347c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1348c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 13492517617eSMichael Neuling */ 1350c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1351c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1352c952c1c4SAnshuman Khandual return; 1353c952c1c4SAnshuman Khandual } 1354c952c1c4SAnshuman Khandual 1355c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1356c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1357c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1358c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1359c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 13602517617eSMichael Neuling current->thread.dscr_inherit = 1; 1361b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1362b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1363c952c1c4SAnshuman Khandual } 1364c952c1c4SAnshuman Khandual 1365c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1366c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1367c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1368c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1369c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1370c952c1c4SAnshuman Khandual return; 1371c952c1c4SAnshuman Khandual } 1372c952c1c4SAnshuman Khandual regs->nip += 4; 1373c952c1c4SAnshuman Khandual emulate_single_step(regs); 1374c952c1c4SAnshuman Khandual } 13752517617eSMichael Neuling return; 1376b14b6260SMichael Ellerman } 1377b14b6260SMichael Ellerman 1378172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1379172f7aaaSCyril Bur /* 1380172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1381172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1382172f7aaaSCyril Bur * 1383172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1384172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1385172f7aaaSCyril Bur * support. 1386172f7aaaSCyril Bur * 1387172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1388172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1389172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1390172f7aaaSCyril Bur * send the process a SIGILL immediately. 1391172f7aaaSCyril Bur */ 1392172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1393172f7aaaSCyril Bur goto out; 1394172f7aaaSCyril Bur 1395172f7aaaSCyril Bur tm_unavailable(regs); 1396172f7aaaSCyril Bur return; 1397172f7aaaSCyril Bur } 1398172f7aaaSCyril Bur 139993c2ec0fSBalbir Singh if ((hv || status >= 2) && 140093c2ec0fSBalbir Singh (status < ARRAY_SIZE(facility_strings)) && 14012517617eSMichael Neuling facility_strings[status]) 14022517617eSMichael Neuling facility = facility_strings[status]; 1403021424a1SMichael Ellerman 1404d0c0c9a1SMichael Neuling /* We restore the interrupt state now */ 1405d0c0c9a1SMichael Neuling if (!arch_irq_disabled_regs(regs)) 1406d0c0c9a1SMichael Neuling local_irq_enable(); 1407d0c0c9a1SMichael Neuling 140893c2ec0fSBalbir Singh pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", 140993c2ec0fSBalbir Singh hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); 1410d0c0c9a1SMichael Neuling 1411172f7aaaSCyril Bur out: 1412d0c0c9a1SMichael Neuling if (user_mode(regs)) { 1413d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1414d0c0c9a1SMichael Neuling return; 1415d0c0c9a1SMichael Neuling } 1416d0c0c9a1SMichael Neuling 1417021424a1SMichael Ellerman die("Unexpected facility unavailable exception", regs, SIGABRT); 1418d0c0c9a1SMichael Neuling } 14192517617eSMichael Neuling #endif 1420d0c0c9a1SMichael Neuling 1421f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1422f54db641SMichael Neuling 1423f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1424f54db641SMichael Neuling { 1425f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1426f54db641SMichael Neuling 1427f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1428f54db641SMichael Neuling regs->nip, regs->msr); 1429f54db641SMichael Neuling 1430f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1431f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1432f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1433f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1434f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1435f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1436f54db641SMichael Neuling */ 1437d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1438f54db641SMichael Neuling /* Reclaim didn't save out any FPRs to transact_fprs. */ 1439f54db641SMichael Neuling 1440f54db641SMichael Neuling /* Enable FP for the task: */ 1441f54db641SMichael Neuling regs->msr |= (MSR_FP | current->thread.fpexc_mode); 1442f54db641SMichael Neuling 1443f54db641SMichael Neuling /* This loads and recheckpoints the FP registers from 1444f54db641SMichael Neuling * thread.fpr[]. They will remain in registers after the 1445f54db641SMichael Neuling * checkpoint so we don't need to reload them after. 14463ac8ff1cSPaul Mackerras * If VMX is in use, the VRs now hold checkpointed values, 14473ac8ff1cSPaul Mackerras * so we don't want to load the VRs from the thread_struct. 1448f54db641SMichael Neuling */ 14493ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_FP); 14503ac8ff1cSPaul Mackerras 14513ac8ff1cSPaul Mackerras /* If VMX is in use, get the transactional values back */ 14523ac8ff1cSPaul Mackerras if (regs->msr & MSR_VEC) { 1453dc310669SCyril Bur msr_check_and_set(MSR_VEC); 1454dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 14553ac8ff1cSPaul Mackerras /* At this point all the VSX state is loaded, so enable it */ 14563ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 14573ac8ff1cSPaul Mackerras } 1458f54db641SMichael Neuling } 1459f54db641SMichael Neuling 1460f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1461f54db641SMichael Neuling { 1462f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1463f54db641SMichael Neuling * the same way. 1464f54db641SMichael Neuling */ 1465f54db641SMichael Neuling 1466f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1467f54db641SMichael Neuling "MSR=%lx\n", 1468f54db641SMichael Neuling regs->nip, regs->msr); 1469d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1470f54db641SMichael Neuling regs->msr |= MSR_VEC; 14713ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_VEC); 1472f54db641SMichael Neuling current->thread.used_vr = 1; 1473f54db641SMichael Neuling 14743ac8ff1cSPaul Mackerras if (regs->msr & MSR_FP) { 1475dc310669SCyril Bur msr_check_and_set(MSR_FP); 1476dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 14773ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 14783ac8ff1cSPaul Mackerras } 14793ac8ff1cSPaul Mackerras } 14803ac8ff1cSPaul Mackerras 1481f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1482f54db641SMichael Neuling { 14833ac8ff1cSPaul Mackerras unsigned long orig_msr = regs->msr; 14843ac8ff1cSPaul Mackerras 1485f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1486f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1487f54db641SMichael Neuling * 1488f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1489f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1490f54db641SMichael Neuling */ 1491f54db641SMichael Neuling 1492f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1493f54db641SMichael Neuling "MSR=%lx\n", 1494f54db641SMichael Neuling regs->nip, regs->msr); 1495f54db641SMichael Neuling 14963ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 14973ac8ff1cSPaul Mackerras 14983ac8ff1cSPaul Mackerras /* If FP and VMX are already loaded, we have all the state we need */ 14993ac8ff1cSPaul Mackerras if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) { 15003ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 15013ac8ff1cSPaul Mackerras return; 15023ac8ff1cSPaul Mackerras } 15033ac8ff1cSPaul Mackerras 1504f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1505d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1506f54db641SMichael Neuling 1507f54db641SMichael Neuling regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode | 1508f54db641SMichael Neuling MSR_VSX; 15093ac8ff1cSPaul Mackerras 15103ac8ff1cSPaul Mackerras /* This loads & recheckpoints FP and VRs; but we have 15113ac8ff1cSPaul Mackerras * to be sure not to overwrite previously-valid state. 15123ac8ff1cSPaul Mackerras */ 15133ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, regs->msr & ~orig_msr); 15143ac8ff1cSPaul Mackerras 1515dc310669SCyril Bur msr_check_and_set(orig_msr & (MSR_FP | MSR_VEC)); 1516dc310669SCyril Bur 15173ac8ff1cSPaul Mackerras if (orig_msr & MSR_FP) 1518dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 15193ac8ff1cSPaul Mackerras if (orig_msr & MSR_VEC) 1520dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 1521f54db641SMichael Neuling } 1522f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1523f54db641SMichael Neuling 1524dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1525dc1c1ca3SStephen Rothwell { 152669111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 152789713ed1SAnton Blanchard 1528dc1c1ca3SStephen Rothwell perf_irq(regs); 1529dc1c1ca3SStephen Rothwell } 1530dc1c1ca3SStephen Rothwell 1531172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 15323bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 15333bffb652SDave Kleikamp { 15343bffb652SDave Kleikamp int changed = 0; 15353bffb652SDave Kleikamp /* 15363bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 15373bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 15383bffb652SDave Kleikamp */ 15393bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 15403bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 15413bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 154251ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 15433bffb652SDave Kleikamp #endif 15443bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT, 15453bffb652SDave Kleikamp 5); 15463bffb652SDave Kleikamp changed |= 0x01; 15473bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 15483bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 15493bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT, 15503bffb652SDave Kleikamp 6); 15513bffb652SDave Kleikamp changed |= 0x01; 15523bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 155351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 15543bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 15553bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT, 15563bffb652SDave Kleikamp 1); 15573bffb652SDave Kleikamp changed |= 0x01; 15583bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 155951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 15603bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT, 15613bffb652SDave Kleikamp 2); 15623bffb652SDave Kleikamp changed |= 0x01; 15633bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 156451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 15653bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 15663bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT, 15673bffb652SDave Kleikamp 3); 15683bffb652SDave Kleikamp changed |= 0x01; 15693bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 157051ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 15713bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT, 15723bffb652SDave Kleikamp 4); 15733bffb652SDave Kleikamp changed |= 0x01; 15743bffb652SDave Kleikamp } 15753bffb652SDave Kleikamp /* 15763bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 15773bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 15783bffb652SDave Kleikamp * back on or not. 15793bffb652SDave Kleikamp */ 158051ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 158151ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 15823bffb652SDave Kleikamp regs->msr |= MSR_DE; 15833bffb652SDave Kleikamp else 15843bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 158551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 15863bffb652SDave Kleikamp 15873bffb652SDave Kleikamp if (changed & 0x01) 158851ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 15893bffb652SDave Kleikamp } 159014cf11afSPaul Mackerras 159103465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 159214cf11afSPaul Mackerras { 159351ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 15943bffb652SDave Kleikamp 1595ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1596ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1597ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1598ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1599ec097c84SRoland McGrath */ 1600ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1601ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1602ec097c84SRoland McGrath 1603ec097c84SRoland McGrath /* Disable BT */ 1604ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1605ec097c84SRoland McGrath /* Clear the BT event */ 1606ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1607ec097c84SRoland McGrath 1608ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1609ec097c84SRoland McGrath if (user_mode(regs)) { 161051ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 161151ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1612ec097c84SRoland McGrath regs->msr |= MSR_DE; 1613ec097c84SRoland McGrath return; 1614ec097c84SRoland McGrath } 1615ec097c84SRoland McGrath 16166cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 16176cc89badSNaveen N. Rao return; 16186cc89badSNaveen N. Rao 1619ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1620ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1621ec097c84SRoland McGrath return; 1622ec097c84SRoland McGrath } 1623ec097c84SRoland McGrath if (debugger_sstep(regs)) 1624ec097c84SRoland McGrath return; 1625ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 162614cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1627f8279621SKumar Gala 162814cf11afSPaul Mackerras /* Disable instruction completion */ 162914cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 163014cf11afSPaul Mackerras /* Clear the instruction completion event */ 163114cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1632f8279621SKumar Gala 16336cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 16346cc89badSNaveen N. Rao return; 16356cc89badSNaveen N. Rao 1636f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1637f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 163814cf11afSPaul Mackerras return; 163914cf11afSPaul Mackerras } 1640f8279621SKumar Gala 1641f8279621SKumar Gala if (debugger_sstep(regs)) 1642f8279621SKumar Gala return; 1643f8279621SKumar Gala 16443bffb652SDave Kleikamp if (user_mode(regs)) { 164551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 164651ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 164751ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 16483bffb652SDave Kleikamp regs->msr |= MSR_DE; 16493bffb652SDave Kleikamp else 16503bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 165151ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 16523bffb652SDave Kleikamp } 1653f8279621SKumar Gala 1654f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 16553bffb652SDave Kleikamp } else 16563bffb652SDave Kleikamp handle_debug(regs, debug_status); 165714cf11afSPaul Mackerras } 165803465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 1659172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 166014cf11afSPaul Mackerras 166114cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 166214cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 166314cf11afSPaul Mackerras { 166414cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 166514cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 166614cf11afSPaul Mackerras } 166714cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 166814cf11afSPaul Mackerras 166914cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1670dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 167114cf11afSPaul Mackerras { 167214cf11afSPaul Mackerras int err; 167314cf11afSPaul Mackerras 167414cf11afSPaul Mackerras if (!user_mode(regs)) { 167514cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 167614cf11afSPaul Mackerras " at %lx\n", regs->nip); 16778dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 167814cf11afSPaul Mackerras } 167914cf11afSPaul Mackerras 1680dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1681dc1c1ca3SStephen Rothwell 1682eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 168314cf11afSPaul Mackerras err = emulate_altivec(regs); 168414cf11afSPaul Mackerras if (err == 0) { 168514cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 168614cf11afSPaul Mackerras emulate_single_step(regs); 168714cf11afSPaul Mackerras return; 168814cf11afSPaul Mackerras } 168914cf11afSPaul Mackerras 169014cf11afSPaul Mackerras if (err == -EFAULT) { 169114cf11afSPaul Mackerras /* got an error reading the instruction */ 169214cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 169314cf11afSPaul Mackerras } else { 169414cf11afSPaul Mackerras /* didn't recognize the instruction */ 169514cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 169676462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 169714cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 1698de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 169914cf11afSPaul Mackerras } 170014cf11afSPaul Mackerras } 170114cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 170214cf11afSPaul Mackerras 170314cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 170414cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 170514cf11afSPaul Mackerras unsigned long error_code) 170614cf11afSPaul Mackerras { 170714cf11afSPaul Mackerras /* We treat cache locking instructions from the user 170814cf11afSPaul Mackerras * as priv ops, in the future we could try to do 170914cf11afSPaul Mackerras * something smarter 171014cf11afSPaul Mackerras */ 171114cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 171214cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 171314cf11afSPaul Mackerras return; 171414cf11afSPaul Mackerras } 171514cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 171614cf11afSPaul Mackerras 171714cf11afSPaul Mackerras #ifdef CONFIG_SPE 171814cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 171914cf11afSPaul Mackerras { 17206a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 172114cf11afSPaul Mackerras unsigned long spefscr; 172214cf11afSPaul Mackerras int fpexc_mode; 172314cf11afSPaul Mackerras int code = 0; 17246a800f36SLiu Yu int err; 17256a800f36SLiu Yu 1726685659eeSyu liu flush_spe_to_thread(current); 172714cf11afSPaul Mackerras 172814cf11afSPaul Mackerras spefscr = current->thread.spefscr; 172914cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 173014cf11afSPaul Mackerras 173114cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 173214cf11afSPaul Mackerras code = FPE_FLTOVF; 173314cf11afSPaul Mackerras } 173414cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 173514cf11afSPaul Mackerras code = FPE_FLTUND; 173614cf11afSPaul Mackerras } 173714cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 173814cf11afSPaul Mackerras code = FPE_FLTDIV; 173914cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 174014cf11afSPaul Mackerras code = FPE_FLTINV; 174114cf11afSPaul Mackerras } 174214cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 174314cf11afSPaul Mackerras code = FPE_FLTRES; 174414cf11afSPaul Mackerras 17456a800f36SLiu Yu err = do_spe_mathemu(regs); 17466a800f36SLiu Yu if (err == 0) { 17476a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 17486a800f36SLiu Yu emulate_single_step(regs); 174914cf11afSPaul Mackerras return; 175014cf11afSPaul Mackerras } 17516a800f36SLiu Yu 17526a800f36SLiu Yu if (err == -EFAULT) { 17536a800f36SLiu Yu /* got an error reading the instruction */ 17546a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 17556a800f36SLiu Yu } else if (err == -EINVAL) { 17566a800f36SLiu Yu /* didn't recognize the instruction */ 17576a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 17586a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 17596a800f36SLiu Yu } else { 17606a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 17616a800f36SLiu Yu } 17626a800f36SLiu Yu 17636a800f36SLiu Yu return; 17646a800f36SLiu Yu } 17656a800f36SLiu Yu 17666a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 17676a800f36SLiu Yu { 17686a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 17696a800f36SLiu Yu int err; 17706a800f36SLiu Yu 17716a800f36SLiu Yu preempt_disable(); 17726a800f36SLiu Yu if (regs->msr & MSR_SPE) 17736a800f36SLiu Yu giveup_spe(current); 17746a800f36SLiu Yu preempt_enable(); 17756a800f36SLiu Yu 17766a800f36SLiu Yu regs->nip -= 4; 17776a800f36SLiu Yu err = speround_handler(regs); 17786a800f36SLiu Yu if (err == 0) { 17796a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 17806a800f36SLiu Yu emulate_single_step(regs); 17816a800f36SLiu Yu return; 17826a800f36SLiu Yu } 17836a800f36SLiu Yu 17846a800f36SLiu Yu if (err == -EFAULT) { 17856a800f36SLiu Yu /* got an error reading the instruction */ 17866a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 17876a800f36SLiu Yu } else if (err == -EINVAL) { 17886a800f36SLiu Yu /* didn't recognize the instruction */ 17896a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 17906a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 17916a800f36SLiu Yu } else { 17926a800f36SLiu Yu _exception(SIGFPE, regs, 0, regs->nip); 17936a800f36SLiu Yu return; 17946a800f36SLiu Yu } 17956a800f36SLiu Yu } 179614cf11afSPaul Mackerras #endif 179714cf11afSPaul Mackerras 1798dc1c1ca3SStephen Rothwell /* 1799dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1800dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1801dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1802dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1803dc1c1ca3SStephen Rothwell */ 1804dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1805dc1c1ca3SStephen Rothwell { 1806dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1807dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1808dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1809dc1c1ca3SStephen Rothwell } 181015770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception); 1811dc1c1ca3SStephen Rothwell 18121e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 181314cf11afSPaul Mackerras /* 181414cf11afSPaul Mackerras * Default handler for a Watchdog exception, 181514cf11afSPaul Mackerras * spins until a reboot occurs 181614cf11afSPaul Mackerras */ 181714cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 181814cf11afSPaul Mackerras { 181914cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 182014cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 182114cf11afSPaul Mackerras return; 182214cf11afSPaul Mackerras } 182314cf11afSPaul Mackerras 182414cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 182514cf11afSPaul Mackerras { 182614cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 182714cf11afSPaul Mackerras WatchdogHandler(regs); 182814cf11afSPaul Mackerras } 182914cf11afSPaul Mackerras #endif 1830dc1c1ca3SStephen Rothwell 1831dc1c1ca3SStephen Rothwell /* 1832dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1833dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1834dc1c1ca3SStephen Rothwell */ 1835dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1836dc1c1ca3SStephen Rothwell { 1837dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1838dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1839dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1840dc1c1ca3SStephen Rothwell } 184115770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack); 184214cf11afSPaul Mackerras 184314cf11afSPaul Mackerras void __init trap_init(void) 184414cf11afSPaul Mackerras { 184514cf11afSPaul Mackerras } 184680947e7cSGeert Uytterhoeven 184780947e7cSGeert Uytterhoeven 184880947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 184980947e7cSGeert Uytterhoeven 185080947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 185180947e7cSGeert Uytterhoeven 185280947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 185380947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 185480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 185580947e7cSGeert Uytterhoeven #endif 185680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 185780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 185880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 185980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 186080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 186180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 186280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 186380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 186480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 186580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 1866a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 186780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 186880947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 186980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 187080947e7cSGeert Uytterhoeven #endif 187180947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 187280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 187380947e7cSGeert Uytterhoeven #endif 1874efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1875efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 1876efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 1877f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 1878efcac658SAlexey Kardashevskiy #endif 187980947e7cSGeert Uytterhoeven }; 188080947e7cSGeert Uytterhoeven 188180947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 188280947e7cSGeert Uytterhoeven 188380947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 188480947e7cSGeert Uytterhoeven { 188576462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 188680947e7cSGeert Uytterhoeven type); 188780947e7cSGeert Uytterhoeven } 188880947e7cSGeert Uytterhoeven 188980947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 189080947e7cSGeert Uytterhoeven { 189180947e7cSGeert Uytterhoeven struct dentry *dir, *d; 189280947e7cSGeert Uytterhoeven unsigned int i; 189380947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 189480947e7cSGeert Uytterhoeven 189580947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 189680947e7cSGeert Uytterhoeven return -ENODEV; 189780947e7cSGeert Uytterhoeven 189880947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 189980947e7cSGeert Uytterhoeven powerpc_debugfs_root); 190080947e7cSGeert Uytterhoeven if (!dir) 190180947e7cSGeert Uytterhoeven return -ENOMEM; 190280947e7cSGeert Uytterhoeven 190380947e7cSGeert Uytterhoeven d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir, 190480947e7cSGeert Uytterhoeven &ppc_warn_emulated); 190580947e7cSGeert Uytterhoeven if (!d) 190680947e7cSGeert Uytterhoeven goto fail; 190780947e7cSGeert Uytterhoeven 190880947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 190980947e7cSGeert Uytterhoeven d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir, 191080947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 191180947e7cSGeert Uytterhoeven if (!d) 191280947e7cSGeert Uytterhoeven goto fail; 191380947e7cSGeert Uytterhoeven } 191480947e7cSGeert Uytterhoeven 191580947e7cSGeert Uytterhoeven return 0; 191680947e7cSGeert Uytterhoeven 191780947e7cSGeert Uytterhoeven fail: 191880947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 191980947e7cSGeert Uytterhoeven return -ENOMEM; 192080947e7cSGeert Uytterhoeven } 192180947e7cSGeert Uytterhoeven 192280947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 192380947e7cSGeert Uytterhoeven 192480947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 1925