114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 314cf11afSPaul Mackerras * 414cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 514cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 614cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 714cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 814cf11afSPaul Mackerras * 914cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1014cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1114cf11afSPaul Mackerras */ 1214cf11afSPaul Mackerras 1314cf11afSPaul Mackerras /* 1414cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1514cf11afSPaul Mackerras */ 1614cf11afSPaul Mackerras 1714cf11afSPaul Mackerras #include <linux/errno.h> 1814cf11afSPaul Mackerras #include <linux/sched.h> 1914cf11afSPaul Mackerras #include <linux/kernel.h> 2014cf11afSPaul Mackerras #include <linux/mm.h> 2114cf11afSPaul Mackerras #include <linux/stddef.h> 2214cf11afSPaul Mackerras #include <linux/unistd.h> 238dad3f92SPaul Mackerras #include <linux/ptrace.h> 2414cf11afSPaul Mackerras #include <linux/slab.h> 2514cf11afSPaul Mackerras #include <linux/user.h> 2614cf11afSPaul Mackerras #include <linux/a.out.h> 2714cf11afSPaul Mackerras #include <linux/interrupt.h> 2814cf11afSPaul Mackerras #include <linux/init.h> 2914cf11afSPaul Mackerras #include <linux/module.h> 308dad3f92SPaul Mackerras #include <linux/prctl.h> 3114cf11afSPaul Mackerras #include <linux/delay.h> 3214cf11afSPaul Mackerras #include <linux/kprobes.h> 33cc532915SMichael Ellerman #include <linux/kexec.h> 345474c120SMichael Hanselmann #include <linux/backlight.h> 3573c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 3614cf11afSPaul Mackerras 3786417780SPaul Mackerras #include <asm/kdebug.h> 3814cf11afSPaul Mackerras #include <asm/pgtable.h> 3914cf11afSPaul Mackerras #include <asm/uaccess.h> 4014cf11afSPaul Mackerras #include <asm/system.h> 4114cf11afSPaul Mackerras #include <asm/io.h> 4286417780SPaul Mackerras #include <asm/machdep.h> 4386417780SPaul Mackerras #include <asm/rtas.h> 44f7f6f4feSDavid Gibson #include <asm/pmc.h> 45dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 4614cf11afSPaul Mackerras #include <asm/reg.h> 4786417780SPaul Mackerras #endif 4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 4914cf11afSPaul Mackerras #include <asm/backlight.h> 5014cf11afSPaul Mackerras #endif 51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5286417780SPaul Mackerras #include <asm/firmware.h> 53dc1c1ca3SStephen Rothwell #include <asm/processor.h> 54dc1c1ca3SStephen Rothwell #endif 55c0ce7d08SDavid Wilder #include <asm/kexec.h> 56dc1c1ca3SStephen Rothwell 5714cf11afSPaul Mackerras #ifdef CONFIG_DEBUGGER 5814cf11afSPaul Mackerras int (*__debugger)(struct pt_regs *regs); 5914cf11afSPaul Mackerras int (*__debugger_ipi)(struct pt_regs *regs); 6014cf11afSPaul Mackerras int (*__debugger_bpt)(struct pt_regs *regs); 6114cf11afSPaul Mackerras int (*__debugger_sstep)(struct pt_regs *regs); 6214cf11afSPaul Mackerras int (*__debugger_iabr_match)(struct pt_regs *regs); 6314cf11afSPaul Mackerras int (*__debugger_dabr_match)(struct pt_regs *regs); 6414cf11afSPaul Mackerras int (*__debugger_fault_handler)(struct pt_regs *regs); 6514cf11afSPaul Mackerras 6614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 6714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 6814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 6914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match); 7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 7314cf11afSPaul Mackerras #endif 7414cf11afSPaul Mackerras 75e041c683SAlan Stern ATOMIC_NOTIFIER_HEAD(powerpc_die_chain); 7614cf11afSPaul Mackerras 7714cf11afSPaul Mackerras int register_die_notifier(struct notifier_block *nb) 7814cf11afSPaul Mackerras { 79e041c683SAlan Stern return atomic_notifier_chain_register(&powerpc_die_chain, nb); 8014cf11afSPaul Mackerras } 81e041c683SAlan Stern EXPORT_SYMBOL(register_die_notifier); 82e041c683SAlan Stern 83e041c683SAlan Stern int unregister_die_notifier(struct notifier_block *nb) 84e041c683SAlan Stern { 85e041c683SAlan Stern return atomic_notifier_chain_unregister(&powerpc_die_chain, nb); 86e041c683SAlan Stern } 87e041c683SAlan Stern EXPORT_SYMBOL(unregister_die_notifier); 8814cf11afSPaul Mackerras 8914cf11afSPaul Mackerras /* 9014cf11afSPaul Mackerras * Trap & Exception support 9114cf11afSPaul Mackerras */ 9214cf11afSPaul Mackerras 9314cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_lock); 9414cf11afSPaul Mackerras 9514cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err) 9614cf11afSPaul Mackerras { 97c0ce7d08SDavid Wilder static int die_counter; 9814cf11afSPaul Mackerras 9914cf11afSPaul Mackerras if (debugger(regs)) 10014cf11afSPaul Mackerras return 1; 10114cf11afSPaul Mackerras 102*293e4688Santon@samba.org oops_enter(); 103*293e4688Santon@samba.org 10414cf11afSPaul Mackerras console_verbose(); 10514cf11afSPaul Mackerras spin_lock_irq(&die_lock); 10614cf11afSPaul Mackerras bust_spinlocks(1); 1078dad3f92SPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 1085474c120SMichael Hanselmann mutex_lock(&pmac_backlight_mutex); 1095474c120SMichael Hanselmann if (machine_is(powermac) && pmac_backlight) { 1105474c120SMichael Hanselmann struct backlight_properties *props; 1115474c120SMichael Hanselmann 112599a52d1SRichard Purdie props = &pmac_backlight->props; 1135474c120SMichael Hanselmann props->brightness = props->max_brightness; 1145474c120SMichael Hanselmann props->power = FB_BLANK_UNBLANK; 11528ee086dSRichard Purdie backlight_update_status(pmac_backlight); 11614cf11afSPaul Mackerras } 1175474c120SMichael Hanselmann mutex_unlock(&pmac_backlight_mutex); 11814cf11afSPaul Mackerras #endif 11914cf11afSPaul Mackerras printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 12014cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT 12114cf11afSPaul Mackerras printk("PREEMPT "); 12214cf11afSPaul Mackerras #endif 12314cf11afSPaul Mackerras #ifdef CONFIG_SMP 12414cf11afSPaul Mackerras printk("SMP NR_CPUS=%d ", NR_CPUS); 12514cf11afSPaul Mackerras #endif 12614cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC 12714cf11afSPaul Mackerras printk("DEBUG_PAGEALLOC "); 12814cf11afSPaul Mackerras #endif 12914cf11afSPaul Mackerras #ifdef CONFIG_NUMA 13014cf11afSPaul Mackerras printk("NUMA "); 13114cf11afSPaul Mackerras #endif 132e8222502SBenjamin Herrenschmidt printk("%s\n", ppc_md.name ? "" : ppc_md.name); 133e8222502SBenjamin Herrenschmidt 13414cf11afSPaul Mackerras print_modules(); 13514cf11afSPaul Mackerras show_regs(regs); 13614cf11afSPaul Mackerras bust_spinlocks(0); 137c0ce7d08SDavid Wilder spin_unlock_irq(&die_lock); 138cc532915SMichael Ellerman 139c0ce7d08SDavid Wilder if (kexec_should_crash(current) || 140c0ce7d08SDavid Wilder kexec_sr_activated(smp_processor_id())) 141cc532915SMichael Ellerman crash_kexec(regs); 142c0ce7d08SDavid Wilder crash_kexec_secondary(regs); 14314cf11afSPaul Mackerras 14414cf11afSPaul Mackerras if (in_interrupt()) 14514cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 14614cf11afSPaul Mackerras 147cea6a4baSHorms if (panic_on_oops) 148012c437dSHorms panic("Fatal exception"); 149cea6a4baSHorms 150*293e4688Santon@samba.org oops_exit(); 15114cf11afSPaul Mackerras do_exit(err); 15214cf11afSPaul Mackerras 15314cf11afSPaul Mackerras return 0; 15414cf11afSPaul Mackerras } 15514cf11afSPaul Mackerras 15614cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 15714cf11afSPaul Mackerras { 15814cf11afSPaul Mackerras siginfo_t info; 15914cf11afSPaul Mackerras 16014cf11afSPaul Mackerras if (!user_mode(regs)) { 16114cf11afSPaul Mackerras if (die("Exception in kernel mode", regs, signr)) 16214cf11afSPaul Mackerras return; 16314cf11afSPaul Mackerras } 16414cf11afSPaul Mackerras 16514cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 16614cf11afSPaul Mackerras info.si_signo = signr; 16714cf11afSPaul Mackerras info.si_code = code; 16814cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 16914cf11afSPaul Mackerras force_sig_info(signr, &info, current); 17014cf11afSPaul Mackerras 17114cf11afSPaul Mackerras /* 17214cf11afSPaul Mackerras * Init gets no signals that it doesn't have a handler for. 17314cf11afSPaul Mackerras * That's all very well, but if it has caused a synchronous 17414cf11afSPaul Mackerras * exception and we ignore the resulting signal, it will just 17514cf11afSPaul Mackerras * generate the same exception over and over again and we get 17614cf11afSPaul Mackerras * nowhere. Better to kill it and let the kernel panic. 17714cf11afSPaul Mackerras */ 17860bccbedSAkinobu Mita if (is_init(current)) { 17914cf11afSPaul Mackerras __sighandler_t handler; 18014cf11afSPaul Mackerras 18114cf11afSPaul Mackerras spin_lock_irq(¤t->sighand->siglock); 18214cf11afSPaul Mackerras handler = current->sighand->action[signr-1].sa.sa_handler; 18314cf11afSPaul Mackerras spin_unlock_irq(¤t->sighand->siglock); 18414cf11afSPaul Mackerras if (handler == SIG_DFL) { 18514cf11afSPaul Mackerras /* init has generated a synchronous exception 18614cf11afSPaul Mackerras and it doesn't have a handler for the signal */ 18714cf11afSPaul Mackerras printk(KERN_CRIT "init has generated signal %d " 18814cf11afSPaul Mackerras "but has no handler for it\n", signr); 18914cf11afSPaul Mackerras do_exit(signr); 19014cf11afSPaul Mackerras } 19114cf11afSPaul Mackerras } 19214cf11afSPaul Mackerras } 19314cf11afSPaul Mackerras 19414cf11afSPaul Mackerras #ifdef CONFIG_PPC64 19514cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 19614cf11afSPaul Mackerras { 19714cf11afSPaul Mackerras /* See if any machine dependent calls */ 198c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 199c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 200c902be71SArnd Bergmann return; 201c902be71SArnd Bergmann } 20214cf11afSPaul Mackerras 203c0ce7d08SDavid Wilder #ifdef CONFIG_KEXEC 204c0ce7d08SDavid Wilder cpu_set(smp_processor_id(), cpus_in_sr); 205c0ce7d08SDavid Wilder #endif 206c0ce7d08SDavid Wilder 2078dad3f92SPaul Mackerras die("System Reset", regs, SIGABRT); 20814cf11afSPaul Mackerras 209eac8392fSDavid Wilder /* 210eac8392fSDavid Wilder * Some CPUs when released from the debugger will execute this path. 211eac8392fSDavid Wilder * These CPUs entered the debugger via a soft-reset. If the CPU was 212eac8392fSDavid Wilder * hung before entering the debugger it will return to the hung 213eac8392fSDavid Wilder * state when exiting this function. This causes a problem in 214eac8392fSDavid Wilder * kdump since the hung CPU(s) will not respond to the IPI sent 215eac8392fSDavid Wilder * from kdump. To prevent the problem we call crash_kexec_secondary() 216eac8392fSDavid Wilder * here. If a kdump had not been initiated or we exit the debugger 217eac8392fSDavid Wilder * with the "exit and recover" command (x) crash_kexec_secondary() 218eac8392fSDavid Wilder * will return after 5ms and the CPU returns to its previous state. 219eac8392fSDavid Wilder */ 220eac8392fSDavid Wilder crash_kexec_secondary(regs); 221eac8392fSDavid Wilder 22214cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 22314cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 22414cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 22514cf11afSPaul Mackerras 22614cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 22714cf11afSPaul Mackerras } 22814cf11afSPaul Mackerras #endif 22914cf11afSPaul Mackerras 23014cf11afSPaul Mackerras /* 23114cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 23214cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 23314cf11afSPaul Mackerras * instruction for which there is an entry in the exception 23414cf11afSPaul Mackerras * table. 23514cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 23614cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 23714cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 23814cf11afSPaul Mackerras * -- paulus. 23914cf11afSPaul Mackerras */ 24014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 24114cf11afSPaul Mackerras { 24268a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 24314cf11afSPaul Mackerras unsigned long msr = regs->msr; 24414cf11afSPaul Mackerras const struct exception_table_entry *entry; 24514cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 24614cf11afSPaul Mackerras 24714cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 24814cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 24914cf11afSPaul Mackerras /* 25014cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 25114cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 25214cf11afSPaul Mackerras * As the address is in the exception table 25314cf11afSPaul Mackerras * we should be able to read the instr there. 25414cf11afSPaul Mackerras * For the debug message, we look at the preceding 25514cf11afSPaul Mackerras * load or store. 25614cf11afSPaul Mackerras */ 25714cf11afSPaul Mackerras if (*nip == 0x60000000) /* nop */ 25814cf11afSPaul Mackerras nip -= 2; 25914cf11afSPaul Mackerras else if (*nip == 0x4c00012c) /* isync */ 26014cf11afSPaul Mackerras --nip; 26114cf11afSPaul Mackerras if (*nip == 0x7c0004ac || (*nip >> 26) == 3) { 26214cf11afSPaul Mackerras /* sync or twi */ 26314cf11afSPaul Mackerras unsigned int rb; 26414cf11afSPaul Mackerras 26514cf11afSPaul Mackerras --nip; 26614cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 26714cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 26814cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 26914cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 27014cf11afSPaul Mackerras regs->msr |= MSR_RI; 27114cf11afSPaul Mackerras regs->nip = entry->fixup; 27214cf11afSPaul Mackerras return 1; 27314cf11afSPaul Mackerras } 27414cf11afSPaul Mackerras } 27568a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 27614cf11afSPaul Mackerras return 0; 27714cf11afSPaul Mackerras } 27814cf11afSPaul Mackerras 27914cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE) 28014cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 28114cf11afSPaul Mackerras is in the ESR. */ 28214cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 28314cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE 28414cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->dsisr) 28514cf11afSPaul Mackerras #else 28614cf11afSPaul Mackerras #define get_mc_reason(regs) (mfspr(SPRN_MCSR)) 28714cf11afSPaul Mackerras #endif 28814cf11afSPaul Mackerras #define REASON_FP ESR_FP 28914cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 29014cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 29114cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 29214cf11afSPaul Mackerras 29314cf11afSPaul Mackerras /* single-step stuff */ 29414cf11afSPaul Mackerras #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC) 29514cf11afSPaul Mackerras #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC) 29614cf11afSPaul Mackerras 29714cf11afSPaul Mackerras #else 29814cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 29914cf11afSPaul Mackerras exception is in the MSR. */ 30014cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 30114cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->msr) 30214cf11afSPaul Mackerras #define REASON_FP 0x100000 30314cf11afSPaul Mackerras #define REASON_ILLEGAL 0x80000 30414cf11afSPaul Mackerras #define REASON_PRIVILEGED 0x40000 30514cf11afSPaul Mackerras #define REASON_TRAP 0x20000 30614cf11afSPaul Mackerras 30714cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 30814cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 30914cf11afSPaul Mackerras #endif 31014cf11afSPaul Mackerras 31114cf11afSPaul Mackerras /* 31214cf11afSPaul Mackerras * This is "fall-back" implementation for configurations 31314cf11afSPaul Mackerras * which don't provide platform-specific machine check info 31414cf11afSPaul Mackerras */ 31514cf11afSPaul Mackerras void __attribute__ ((weak)) 31614cf11afSPaul Mackerras platform_machine_check(struct pt_regs *regs) 31714cf11afSPaul Mackerras { 31814cf11afSPaul Mackerras } 31914cf11afSPaul Mackerras 320dc1c1ca3SStephen Rothwell void machine_check_exception(struct pt_regs *regs) 32114cf11afSPaul Mackerras { 32214cf11afSPaul Mackerras int recover = 0; 3231a6a4ffeSKumar Gala unsigned long reason = get_mc_reason(regs); 32414cf11afSPaul Mackerras 32514cf11afSPaul Mackerras /* See if any machine dependent calls */ 32614cf11afSPaul Mackerras if (ppc_md.machine_check_exception) 32714cf11afSPaul Mackerras recover = ppc_md.machine_check_exception(regs); 32814cf11afSPaul Mackerras 32914cf11afSPaul Mackerras if (recover) 33014cf11afSPaul Mackerras return; 33114cf11afSPaul Mackerras 33214cf11afSPaul Mackerras if (user_mode(regs)) { 33314cf11afSPaul Mackerras regs->msr |= MSR_RI; 33414cf11afSPaul Mackerras _exception(SIGBUS, regs, BUS_ADRERR, regs->nip); 33514cf11afSPaul Mackerras return; 33614cf11afSPaul Mackerras } 33714cf11afSPaul Mackerras 33814cf11afSPaul Mackerras #if defined(CONFIG_8xx) && defined(CONFIG_PCI) 33914cf11afSPaul Mackerras /* the qspan pci read routines can cause machine checks -- Cort */ 34014cf11afSPaul Mackerras bad_page_fault(regs, regs->dar, SIGBUS); 34114cf11afSPaul Mackerras return; 34214cf11afSPaul Mackerras #endif 34314cf11afSPaul Mackerras 34414cf11afSPaul Mackerras if (debugger_fault_handler(regs)) { 34514cf11afSPaul Mackerras regs->msr |= MSR_RI; 34614cf11afSPaul Mackerras return; 34714cf11afSPaul Mackerras } 34814cf11afSPaul Mackerras 34914cf11afSPaul Mackerras if (check_io_access(regs)) 35014cf11afSPaul Mackerras return; 35114cf11afSPaul Mackerras 35214cf11afSPaul Mackerras #if defined(CONFIG_4xx) && !defined(CONFIG_440A) 35314cf11afSPaul Mackerras if (reason & ESR_IMCP) { 35414cf11afSPaul Mackerras printk("Instruction"); 35514cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 35614cf11afSPaul Mackerras } else 35714cf11afSPaul Mackerras printk("Data"); 35814cf11afSPaul Mackerras printk(" machine check in kernel mode.\n"); 35914cf11afSPaul Mackerras #elif defined(CONFIG_440A) 36014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 36114cf11afSPaul Mackerras if (reason & ESR_IMCP){ 36214cf11afSPaul Mackerras printk("Instruction Synchronous Machine Check exception\n"); 36314cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 36414cf11afSPaul Mackerras } 36514cf11afSPaul Mackerras else { 36614cf11afSPaul Mackerras u32 mcsr = mfspr(SPRN_MCSR); 36714cf11afSPaul Mackerras if (mcsr & MCSR_IB) 36814cf11afSPaul Mackerras printk("Instruction Read PLB Error\n"); 36914cf11afSPaul Mackerras if (mcsr & MCSR_DRB) 37014cf11afSPaul Mackerras printk("Data Read PLB Error\n"); 37114cf11afSPaul Mackerras if (mcsr & MCSR_DWB) 37214cf11afSPaul Mackerras printk("Data Write PLB Error\n"); 37314cf11afSPaul Mackerras if (mcsr & MCSR_TLBP) 37414cf11afSPaul Mackerras printk("TLB Parity Error\n"); 37514cf11afSPaul Mackerras if (mcsr & MCSR_ICP){ 37614cf11afSPaul Mackerras flush_instruction_cache(); 37714cf11afSPaul Mackerras printk("I-Cache Parity Error\n"); 37814cf11afSPaul Mackerras } 37914cf11afSPaul Mackerras if (mcsr & MCSR_DCSP) 38014cf11afSPaul Mackerras printk("D-Cache Search Parity Error\n"); 38114cf11afSPaul Mackerras if (mcsr & MCSR_DCFP) 38214cf11afSPaul Mackerras printk("D-Cache Flush Parity Error\n"); 38314cf11afSPaul Mackerras if (mcsr & MCSR_IMPE) 38414cf11afSPaul Mackerras printk("Machine Check exception is imprecise\n"); 38514cf11afSPaul Mackerras 38614cf11afSPaul Mackerras /* Clear MCSR */ 38714cf11afSPaul Mackerras mtspr(SPRN_MCSR, mcsr); 38814cf11afSPaul Mackerras } 38914cf11afSPaul Mackerras #elif defined (CONFIG_E500) 39014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 39114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 39214cf11afSPaul Mackerras 39314cf11afSPaul Mackerras if (reason & MCSR_MCP) 39414cf11afSPaul Mackerras printk("Machine Check Signal\n"); 39514cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 39614cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 39714cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 39814cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 39914cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 40014cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 40114cf11afSPaul Mackerras if (reason & MCSR_GL_CI) 40214cf11afSPaul Mackerras printk("Guarded Load or Cache-Inhibited stwcx.\n"); 40314cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 40414cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 40514cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 40614cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 40714cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 40814cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 40914cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 41014cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 41114cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 41214cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 41314cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 41414cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 41514cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 41614cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 41714cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 41814cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 41914cf11afSPaul Mackerras #elif defined (CONFIG_E200) 42014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 42114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 42214cf11afSPaul Mackerras 42314cf11afSPaul Mackerras if (reason & MCSR_MCP) 42414cf11afSPaul Mackerras printk("Machine Check Signal\n"); 42514cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 42614cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 42714cf11afSPaul Mackerras if (reason & MCSR_CPERR) 42814cf11afSPaul Mackerras printk("Cache Parity Error\n"); 42914cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 43014cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 43114cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 43214cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 43314cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 43414cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 43514cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 43614cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 43714cf11afSPaul Mackerras #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */ 43814cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 43914cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 44014cf11afSPaul Mackerras switch (reason & 0x601F0000) { 44114cf11afSPaul Mackerras case 0x80000: 44214cf11afSPaul Mackerras printk("Machine check signal\n"); 44314cf11afSPaul Mackerras break; 44414cf11afSPaul Mackerras case 0: /* for 601 */ 44514cf11afSPaul Mackerras case 0x40000: 44614cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 44714cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 44814cf11afSPaul Mackerras break; 44914cf11afSPaul Mackerras case 0x20000: 45014cf11afSPaul Mackerras printk("Data parity error signal\n"); 45114cf11afSPaul Mackerras break; 45214cf11afSPaul Mackerras case 0x10000: 45314cf11afSPaul Mackerras printk("Address parity error signal\n"); 45414cf11afSPaul Mackerras break; 45514cf11afSPaul Mackerras case 0x20000000: 45614cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 45714cf11afSPaul Mackerras break; 45814cf11afSPaul Mackerras case 0x40000000: 45914cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 46014cf11afSPaul Mackerras break; 46114cf11afSPaul Mackerras case 0x00100000: 46214cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 46314cf11afSPaul Mackerras break; 46414cf11afSPaul Mackerras default: 46514cf11afSPaul Mackerras printk("Unknown values in msr\n"); 46614cf11afSPaul Mackerras } 46714cf11afSPaul Mackerras #endif /* CONFIG_4xx */ 46814cf11afSPaul Mackerras 46914cf11afSPaul Mackerras /* 47014cf11afSPaul Mackerras * Optional platform-provided routine to print out 47114cf11afSPaul Mackerras * additional info, e.g. bus error registers. 47214cf11afSPaul Mackerras */ 47314cf11afSPaul Mackerras platform_machine_check(regs); 47414cf11afSPaul Mackerras 47514cf11afSPaul Mackerras if (debugger_fault_handler(regs)) 47614cf11afSPaul Mackerras return; 4778dad3f92SPaul Mackerras die("Machine check", regs, SIGBUS); 47814cf11afSPaul Mackerras 47914cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 48014cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 48114cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 48214cf11afSPaul Mackerras } 48314cf11afSPaul Mackerras 48414cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 48514cf11afSPaul Mackerras { 48614cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 48714cf11afSPaul Mackerras } 48814cf11afSPaul Mackerras 489dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 49014cf11afSPaul Mackerras { 49114cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 49214cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 49314cf11afSPaul Mackerras 49414cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 49514cf11afSPaul Mackerras } 49614cf11afSPaul Mackerras 497dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 49814cf11afSPaul Mackerras { 49914cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 50014cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 50114cf11afSPaul Mackerras return; 50214cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 50314cf11afSPaul Mackerras return; 50414cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 50514cf11afSPaul Mackerras } 50614cf11afSPaul Mackerras 50714cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 50814cf11afSPaul Mackerras { 50914cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 51014cf11afSPaul Mackerras } 51114cf11afSPaul Mackerras 5128dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs) 51314cf11afSPaul Mackerras { 51414cf11afSPaul Mackerras regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */ 51514cf11afSPaul Mackerras 51614cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 51714cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 51814cf11afSPaul Mackerras return; 51914cf11afSPaul Mackerras if (debugger_sstep(regs)) 52014cf11afSPaul Mackerras return; 52114cf11afSPaul Mackerras 52214cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 52314cf11afSPaul Mackerras } 52414cf11afSPaul Mackerras 52514cf11afSPaul Mackerras /* 52614cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 52714cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 52814cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 52914cf11afSPaul Mackerras * by Kumar Gala. -- paulus 53014cf11afSPaul Mackerras */ 5318dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 53214cf11afSPaul Mackerras { 53314cf11afSPaul Mackerras if (single_stepping(regs)) { 53414cf11afSPaul Mackerras clear_single_step(regs); 53514cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, 0); 53614cf11afSPaul Mackerras } 53714cf11afSPaul Mackerras } 53814cf11afSPaul Mackerras 5395fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 540dc1c1ca3SStephen Rothwell { 5415fad293bSKumar Gala int ret = 0; 542dc1c1ca3SStephen Rothwell 543dc1c1ca3SStephen Rothwell /* Invalid operation */ 544dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 5455fad293bSKumar Gala ret = FPE_FLTINV; 546dc1c1ca3SStephen Rothwell 547dc1c1ca3SStephen Rothwell /* Overflow */ 548dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 5495fad293bSKumar Gala ret = FPE_FLTOVF; 550dc1c1ca3SStephen Rothwell 551dc1c1ca3SStephen Rothwell /* Underflow */ 552dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 5535fad293bSKumar Gala ret = FPE_FLTUND; 554dc1c1ca3SStephen Rothwell 555dc1c1ca3SStephen Rothwell /* Divide by zero */ 556dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 5575fad293bSKumar Gala ret = FPE_FLTDIV; 558dc1c1ca3SStephen Rothwell 559dc1c1ca3SStephen Rothwell /* Inexact result */ 560dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 5615fad293bSKumar Gala ret = FPE_FLTRES; 5625fad293bSKumar Gala 5635fad293bSKumar Gala return ret; 5645fad293bSKumar Gala } 5655fad293bSKumar Gala 5665fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 5675fad293bSKumar Gala { 5685fad293bSKumar Gala int code = 0; 5695fad293bSKumar Gala 5705fad293bSKumar Gala flush_fp_to_thread(current); 5715fad293bSKumar Gala 5725fad293bSKumar Gala code = __parse_fpscr(current->thread.fpscr.val); 573dc1c1ca3SStephen Rothwell 574dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 575dc1c1ca3SStephen Rothwell } 576dc1c1ca3SStephen Rothwell 577dc1c1ca3SStephen Rothwell /* 578dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 57914cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 58014cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 58114cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 58214cf11afSPaul Mackerras * 58314cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 58414cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 58514cf11afSPaul Mackerras * bits is faster and easier. 58686417780SPaul Mackerras * 58714cf11afSPaul Mackerras */ 58814cf11afSPaul Mackerras #define INST_MFSPR_PVR 0x7c1f42a6 58914cf11afSPaul Mackerras #define INST_MFSPR_PVR_MASK 0xfc1fffff 59014cf11afSPaul Mackerras 59114cf11afSPaul Mackerras #define INST_DCBA 0x7c0005ec 59287589f08SPaul Mackerras #define INST_DCBA_MASK 0xfc0007fe 59314cf11afSPaul Mackerras 59414cf11afSPaul Mackerras #define INST_MCRXR 0x7c000400 59587589f08SPaul Mackerras #define INST_MCRXR_MASK 0xfc0007fe 59614cf11afSPaul Mackerras 59714cf11afSPaul Mackerras #define INST_STRING 0x7c00042a 59887589f08SPaul Mackerras #define INST_STRING_MASK 0xfc0007fe 59987589f08SPaul Mackerras #define INST_STRING_GEN_MASK 0xfc00067e 60014cf11afSPaul Mackerras #define INST_LSWI 0x7c0004aa 60114cf11afSPaul Mackerras #define INST_LSWX 0x7c00042a 60214cf11afSPaul Mackerras #define INST_STSWI 0x7c0005aa 60314cf11afSPaul Mackerras #define INST_STSWX 0x7c00052a 60414cf11afSPaul Mackerras 605c3412dcbSWill Schmidt #define INST_POPCNTB 0x7c0000f4 606c3412dcbSWill Schmidt #define INST_POPCNTB_MASK 0xfc0007fe 607c3412dcbSWill Schmidt 60814cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 60914cf11afSPaul Mackerras { 61014cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 61114cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 61214cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 61314cf11afSPaul Mackerras u32 num_bytes; 61414cf11afSPaul Mackerras unsigned long EA; 61514cf11afSPaul Mackerras int pos = 0; 61614cf11afSPaul Mackerras 61714cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 61814cf11afSPaul Mackerras if ((instword & INST_STRING_MASK) == INST_LSWX) 61914cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 62014cf11afSPaul Mackerras return -EINVAL; 62114cf11afSPaul Mackerras 62214cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 62314cf11afSPaul Mackerras 62414cf11afSPaul Mackerras switch (instword & INST_STRING_MASK) { 62514cf11afSPaul Mackerras case INST_LSWX: 62614cf11afSPaul Mackerras case INST_STSWX: 62714cf11afSPaul Mackerras EA += NB_RB; 62814cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 62914cf11afSPaul Mackerras break; 63014cf11afSPaul Mackerras case INST_LSWI: 63114cf11afSPaul Mackerras case INST_STSWI: 63214cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 63314cf11afSPaul Mackerras break; 63414cf11afSPaul Mackerras default: 63514cf11afSPaul Mackerras return -EINVAL; 63614cf11afSPaul Mackerras } 63714cf11afSPaul Mackerras 63814cf11afSPaul Mackerras while (num_bytes != 0) 63914cf11afSPaul Mackerras { 64014cf11afSPaul Mackerras u8 val; 64114cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 64214cf11afSPaul Mackerras 64314cf11afSPaul Mackerras switch ((instword & INST_STRING_MASK)) { 64414cf11afSPaul Mackerras case INST_LSWX: 64514cf11afSPaul Mackerras case INST_LSWI: 64614cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 64714cf11afSPaul Mackerras return -EFAULT; 64814cf11afSPaul Mackerras /* first time updating this reg, 64914cf11afSPaul Mackerras * zero it out */ 65014cf11afSPaul Mackerras if (pos == 0) 65114cf11afSPaul Mackerras regs->gpr[rT] = 0; 65214cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 65314cf11afSPaul Mackerras break; 65414cf11afSPaul Mackerras case INST_STSWI: 65514cf11afSPaul Mackerras case INST_STSWX: 65614cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 65714cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 65814cf11afSPaul Mackerras return -EFAULT; 65914cf11afSPaul Mackerras break; 66014cf11afSPaul Mackerras } 66114cf11afSPaul Mackerras /* move EA to next address */ 66214cf11afSPaul Mackerras EA += 1; 66314cf11afSPaul Mackerras num_bytes--; 66414cf11afSPaul Mackerras 66514cf11afSPaul Mackerras /* manage our position within the register */ 66614cf11afSPaul Mackerras if (++pos == 4) { 66714cf11afSPaul Mackerras pos = 0; 66814cf11afSPaul Mackerras if (++rT == 32) 66914cf11afSPaul Mackerras rT = 0; 67014cf11afSPaul Mackerras } 67114cf11afSPaul Mackerras } 67214cf11afSPaul Mackerras 67314cf11afSPaul Mackerras return 0; 67414cf11afSPaul Mackerras } 67514cf11afSPaul Mackerras 676c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 677c3412dcbSWill Schmidt { 678c3412dcbSWill Schmidt u32 ra,rs; 679c3412dcbSWill Schmidt unsigned long tmp; 680c3412dcbSWill Schmidt 681c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 682c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 683c3412dcbSWill Schmidt 684c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 685c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 686c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 687c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 688c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 689c3412dcbSWill Schmidt 690c3412dcbSWill Schmidt return 0; 691c3412dcbSWill Schmidt } 692c3412dcbSWill Schmidt 69314cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 69414cf11afSPaul Mackerras { 69514cf11afSPaul Mackerras u32 instword; 69614cf11afSPaul Mackerras u32 rd; 69714cf11afSPaul Mackerras 698fab5db97SPaul Mackerras if (!user_mode(regs) || (regs->msr & MSR_LE)) 69914cf11afSPaul Mackerras return -EINVAL; 70014cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 70114cf11afSPaul Mackerras 70214cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 70314cf11afSPaul Mackerras return -EFAULT; 70414cf11afSPaul Mackerras 70514cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 70614cf11afSPaul Mackerras if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) { 70714cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 70814cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 70914cf11afSPaul Mackerras return 0; 71014cf11afSPaul Mackerras } 71114cf11afSPaul Mackerras 71214cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 7138dad3f92SPaul Mackerras if ((instword & INST_DCBA_MASK) == INST_DCBA) 71414cf11afSPaul Mackerras return 0; 71514cf11afSPaul Mackerras 71614cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 71714cf11afSPaul Mackerras if ((instword & INST_MCRXR_MASK) == INST_MCRXR) { 71886417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 71914cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 72014cf11afSPaul Mackerras 72114cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 72214cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 72314cf11afSPaul Mackerras return 0; 72414cf11afSPaul Mackerras } 72514cf11afSPaul Mackerras 72614cf11afSPaul Mackerras /* Emulate load/store string insn. */ 72714cf11afSPaul Mackerras if ((instword & INST_STRING_GEN_MASK) == INST_STRING) 72814cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 72914cf11afSPaul Mackerras 730c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 731c3412dcbSWill Schmidt if ((instword & INST_POPCNTB_MASK) == INST_POPCNTB) { 732c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 733c3412dcbSWill Schmidt } 734c3412dcbSWill Schmidt 73514cf11afSPaul Mackerras return -EINVAL; 73614cf11afSPaul Mackerras } 73714cf11afSPaul Mackerras 73873c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 73914cf11afSPaul Mackerras { 74073c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 74114cf11afSPaul Mackerras } 74214cf11afSPaul Mackerras 7438dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs) 74414cf11afSPaul Mackerras { 74514cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 74614cf11afSPaul Mackerras extern int do_mathemu(struct pt_regs *regs); 74714cf11afSPaul Mackerras 748aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 74904903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 75014cf11afSPaul Mackerras 75114cf11afSPaul Mackerras if (reason & REASON_FP) { 75214cf11afSPaul Mackerras /* IEEE FP exception */ 753dc1c1ca3SStephen Rothwell parse_fpe(regs); 7548dad3f92SPaul Mackerras return; 7558dad3f92SPaul Mackerras } 7568dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 75714cf11afSPaul Mackerras /* trap exception */ 758dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 759dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 760dc1c1ca3SStephen Rothwell return; 76114cf11afSPaul Mackerras if (debugger_bpt(regs)) 76214cf11afSPaul Mackerras return; 76373c9ceabSJeremy Fitzhardinge 76473c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 76573c9ceabSJeremy Fitzhardinge report_bug(regs->nip) == BUG_TRAP_TYPE_WARN) { 76614cf11afSPaul Mackerras regs->nip += 4; 76714cf11afSPaul Mackerras return; 76814cf11afSPaul Mackerras } 7698dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 7708dad3f92SPaul Mackerras return; 7718dad3f92SPaul Mackerras } 7728dad3f92SPaul Mackerras 773cd8a5673SPaul Mackerras local_irq_enable(); 774cd8a5673SPaul Mackerras 77504903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION 77604903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 77704903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 77804903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 77904903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 78004903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 78104903a30SKumar Gala * instruction or only on FP instructions, whether there is a 78204903a30SKumar Gala * pattern to occurences etc. -dgibson 31/Mar/2003 */ 7835fad293bSKumar Gala switch (do_mathemu(regs)) { 7845fad293bSKumar Gala case 0: 78504903a30SKumar Gala emulate_single_step(regs); 78604903a30SKumar Gala return; 7875fad293bSKumar Gala case 1: { 7885fad293bSKumar Gala int code = 0; 7895fad293bSKumar Gala code = __parse_fpscr(current->thread.fpscr.val); 7905fad293bSKumar Gala _exception(SIGFPE, regs, code, regs->nip); 7915fad293bSKumar Gala return; 79204903a30SKumar Gala } 7935fad293bSKumar Gala case -EFAULT: 7945fad293bSKumar Gala _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 7955fad293bSKumar Gala return; 7965fad293bSKumar Gala } 7975fad293bSKumar Gala /* fall through on any other errors */ 79804903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */ 79904903a30SKumar Gala 8008dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 8018dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 80214cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 80314cf11afSPaul Mackerras case 0: 80414cf11afSPaul Mackerras regs->nip += 4; 80514cf11afSPaul Mackerras emulate_single_step(regs); 8068dad3f92SPaul Mackerras return; 80714cf11afSPaul Mackerras case -EFAULT: 80814cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 8098dad3f92SPaul Mackerras return; 8108dad3f92SPaul Mackerras } 8118dad3f92SPaul Mackerras } 8128dad3f92SPaul Mackerras 81314cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 81414cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 81514cf11afSPaul Mackerras else 81614cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 81714cf11afSPaul Mackerras } 81814cf11afSPaul Mackerras 819dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 82014cf11afSPaul Mackerras { 8214393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 82214cf11afSPaul Mackerras 823e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 824e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 82514cf11afSPaul Mackerras fixed = fix_alignment(regs); 82614cf11afSPaul Mackerras 82714cf11afSPaul Mackerras if (fixed == 1) { 82814cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 82914cf11afSPaul Mackerras emulate_single_step(regs); 83014cf11afSPaul Mackerras return; 83114cf11afSPaul Mackerras } 83214cf11afSPaul Mackerras 83314cf11afSPaul Mackerras /* Operand address was bad */ 83414cf11afSPaul Mackerras if (fixed == -EFAULT) { 8354393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 8364393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 8374393c4f6SBenjamin Herrenschmidt } else { 8384393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 8394393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 84014cf11afSPaul Mackerras } 8414393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 8424393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 8434393c4f6SBenjamin Herrenschmidt else 8444393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 84514cf11afSPaul Mackerras } 84614cf11afSPaul Mackerras 84714cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 84814cf11afSPaul Mackerras { 84914cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 85014cf11afSPaul Mackerras current, regs->gpr[1]); 85114cf11afSPaul Mackerras debugger(regs); 85214cf11afSPaul Mackerras show_regs(regs); 85314cf11afSPaul Mackerras panic("kernel stack overflow"); 85414cf11afSPaul Mackerras } 85514cf11afSPaul Mackerras 85614cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 85714cf11afSPaul Mackerras { 85814cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 85914cf11afSPaul Mackerras regs->nip, regs->msr); 86014cf11afSPaul Mackerras debugger(regs); 86114cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 86214cf11afSPaul Mackerras } 86314cf11afSPaul Mackerras 86414cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs) 86514cf11afSPaul Mackerras { 86614cf11afSPaul Mackerras printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n", 86714cf11afSPaul Mackerras current, current->pid, regs->nip, regs->link, regs->gpr[0], 86814cf11afSPaul Mackerras regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted()); 86914cf11afSPaul Mackerras } 87014cf11afSPaul Mackerras 871dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 872dc1c1ca3SStephen Rothwell { 873dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 874dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 875dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 876dc1c1ca3SStephen Rothwell } 877dc1c1ca3SStephen Rothwell 878dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 879dc1c1ca3SStephen Rothwell { 880dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 881dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 882dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 883dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 884dc1c1ca3SStephen Rothwell return; 885dc1c1ca3SStephen Rothwell } 8866c4841c2SAnton Blanchard 887dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 888dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 889dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 890dc1c1ca3SStephen Rothwell } 891dc1c1ca3SStephen Rothwell 892dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 893dc1c1ca3SStephen Rothwell { 894dc1c1ca3SStephen Rothwell perf_irq(regs); 895dc1c1ca3SStephen Rothwell } 896dc1c1ca3SStephen Rothwell 8978dad3f92SPaul Mackerras #ifdef CONFIG_8xx 89814cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs) 89914cf11afSPaul Mackerras { 90014cf11afSPaul Mackerras extern int do_mathemu(struct pt_regs *); 90114cf11afSPaul Mackerras extern int Soft_emulate_8xx(struct pt_regs *); 90214cf11afSPaul Mackerras int errcode; 90314cf11afSPaul Mackerras 90414cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 90514cf11afSPaul Mackerras 90614cf11afSPaul Mackerras if (!user_mode(regs)) { 90714cf11afSPaul Mackerras debugger(regs); 90814cf11afSPaul Mackerras die("Kernel Mode Software FPU Emulation", regs, SIGFPE); 90914cf11afSPaul Mackerras } 91014cf11afSPaul Mackerras 91114cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION 91214cf11afSPaul Mackerras errcode = do_mathemu(regs); 9135fad293bSKumar Gala 9145fad293bSKumar Gala switch (errcode) { 9155fad293bSKumar Gala case 0: 9165fad293bSKumar Gala emulate_single_step(regs); 9175fad293bSKumar Gala return; 9185fad293bSKumar Gala case 1: { 9195fad293bSKumar Gala int code = 0; 9205fad293bSKumar Gala code = __parse_fpscr(current->thread.fpscr.val); 9215fad293bSKumar Gala _exception(SIGFPE, regs, code, regs->nip); 9225fad293bSKumar Gala return; 9235fad293bSKumar Gala } 9245fad293bSKumar Gala case -EFAULT: 9255fad293bSKumar Gala _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 9265fad293bSKumar Gala return; 9275fad293bSKumar Gala default: 9285fad293bSKumar Gala _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 9295fad293bSKumar Gala return; 9305fad293bSKumar Gala } 9315fad293bSKumar Gala 93214cf11afSPaul Mackerras #else 93314cf11afSPaul Mackerras errcode = Soft_emulate_8xx(regs); 9345fad293bSKumar Gala switch (errcode) { 9355fad293bSKumar Gala case 0: 93614cf11afSPaul Mackerras emulate_single_step(regs); 9375fad293bSKumar Gala return; 9385fad293bSKumar Gala case 1: 9395fad293bSKumar Gala _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 9405fad293bSKumar Gala return; 9415fad293bSKumar Gala case -EFAULT: 9425fad293bSKumar Gala _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 9435fad293bSKumar Gala return; 9445fad293bSKumar Gala } 9455fad293bSKumar Gala #endif 94614cf11afSPaul Mackerras } 9478dad3f92SPaul Mackerras #endif /* CONFIG_8xx */ 94814cf11afSPaul Mackerras 94914cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE) 95014cf11afSPaul Mackerras 95114cf11afSPaul Mackerras void DebugException(struct pt_regs *regs, unsigned long debug_status) 95214cf11afSPaul Mackerras { 95314cf11afSPaul Mackerras if (debug_status & DBSR_IC) { /* instruction completion */ 95414cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 95514cf11afSPaul Mackerras if (user_mode(regs)) { 95614cf11afSPaul Mackerras current->thread.dbcr0 &= ~DBCR0_IC; 95714cf11afSPaul Mackerras } else { 95814cf11afSPaul Mackerras /* Disable instruction completion */ 95914cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 96014cf11afSPaul Mackerras /* Clear the instruction completion event */ 96114cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 96214cf11afSPaul Mackerras if (debugger_sstep(regs)) 96314cf11afSPaul Mackerras return; 96414cf11afSPaul Mackerras } 96514cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, 0); 96614cf11afSPaul Mackerras } 96714cf11afSPaul Mackerras } 96814cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */ 96914cf11afSPaul Mackerras 97014cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 97114cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 97214cf11afSPaul Mackerras { 97314cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 97414cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 97514cf11afSPaul Mackerras } 97614cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 97714cf11afSPaul Mackerras 97814cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 979dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 98014cf11afSPaul Mackerras { 98114cf11afSPaul Mackerras int err; 98214cf11afSPaul Mackerras 98314cf11afSPaul Mackerras if (!user_mode(regs)) { 98414cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 98514cf11afSPaul Mackerras " at %lx\n", regs->nip); 9868dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 98714cf11afSPaul Mackerras } 98814cf11afSPaul Mackerras 989dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 990dc1c1ca3SStephen Rothwell 99114cf11afSPaul Mackerras err = emulate_altivec(regs); 99214cf11afSPaul Mackerras if (err == 0) { 99314cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 99414cf11afSPaul Mackerras emulate_single_step(regs); 99514cf11afSPaul Mackerras return; 99614cf11afSPaul Mackerras } 99714cf11afSPaul Mackerras 99814cf11afSPaul Mackerras if (err == -EFAULT) { 99914cf11afSPaul Mackerras /* got an error reading the instruction */ 100014cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 100114cf11afSPaul Mackerras } else { 100214cf11afSPaul Mackerras /* didn't recognize the instruction */ 100314cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 100414cf11afSPaul Mackerras if (printk_ratelimit()) 100514cf11afSPaul Mackerras printk(KERN_ERR "Unrecognized altivec instruction " 100614cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 100714cf11afSPaul Mackerras current->thread.vscr.u[3] |= 0x10000; 100814cf11afSPaul Mackerras } 100914cf11afSPaul Mackerras } 101014cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 101114cf11afSPaul Mackerras 101214cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 101314cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 101414cf11afSPaul Mackerras unsigned long error_code) 101514cf11afSPaul Mackerras { 101614cf11afSPaul Mackerras /* We treat cache locking instructions from the user 101714cf11afSPaul Mackerras * as priv ops, in the future we could try to do 101814cf11afSPaul Mackerras * something smarter 101914cf11afSPaul Mackerras */ 102014cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 102114cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 102214cf11afSPaul Mackerras return; 102314cf11afSPaul Mackerras } 102414cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 102514cf11afSPaul Mackerras 102614cf11afSPaul Mackerras #ifdef CONFIG_SPE 102714cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 102814cf11afSPaul Mackerras { 102914cf11afSPaul Mackerras unsigned long spefscr; 103014cf11afSPaul Mackerras int fpexc_mode; 103114cf11afSPaul Mackerras int code = 0; 103214cf11afSPaul Mackerras 103314cf11afSPaul Mackerras spefscr = current->thread.spefscr; 103414cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 103514cf11afSPaul Mackerras 103614cf11afSPaul Mackerras /* Hardware does not neccessarily set sticky 103714cf11afSPaul Mackerras * underflow/overflow/invalid flags */ 103814cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 103914cf11afSPaul Mackerras code = FPE_FLTOVF; 104014cf11afSPaul Mackerras spefscr |= SPEFSCR_FOVFS; 104114cf11afSPaul Mackerras } 104214cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 104314cf11afSPaul Mackerras code = FPE_FLTUND; 104414cf11afSPaul Mackerras spefscr |= SPEFSCR_FUNFS; 104514cf11afSPaul Mackerras } 104614cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 104714cf11afSPaul Mackerras code = FPE_FLTDIV; 104814cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 104914cf11afSPaul Mackerras code = FPE_FLTINV; 105014cf11afSPaul Mackerras spefscr |= SPEFSCR_FINVS; 105114cf11afSPaul Mackerras } 105214cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 105314cf11afSPaul Mackerras code = FPE_FLTRES; 105414cf11afSPaul Mackerras 105514cf11afSPaul Mackerras current->thread.spefscr = spefscr; 105614cf11afSPaul Mackerras 105714cf11afSPaul Mackerras _exception(SIGFPE, regs, code, regs->nip); 105814cf11afSPaul Mackerras return; 105914cf11afSPaul Mackerras } 106014cf11afSPaul Mackerras #endif 106114cf11afSPaul Mackerras 1062dc1c1ca3SStephen Rothwell /* 1063dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1064dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1065dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1066dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1067dc1c1ca3SStephen Rothwell */ 1068dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1069dc1c1ca3SStephen Rothwell { 1070dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1071dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1072dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1073dc1c1ca3SStephen Rothwell } 1074dc1c1ca3SStephen Rothwell 107514cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT 107614cf11afSPaul Mackerras /* 107714cf11afSPaul Mackerras * Default handler for a Watchdog exception, 107814cf11afSPaul Mackerras * spins until a reboot occurs 107914cf11afSPaul Mackerras */ 108014cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 108114cf11afSPaul Mackerras { 108214cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 108314cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 108414cf11afSPaul Mackerras return; 108514cf11afSPaul Mackerras } 108614cf11afSPaul Mackerras 108714cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 108814cf11afSPaul Mackerras { 108914cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 109014cf11afSPaul Mackerras WatchdogHandler(regs); 109114cf11afSPaul Mackerras } 109214cf11afSPaul Mackerras #endif 1093dc1c1ca3SStephen Rothwell 1094dc1c1ca3SStephen Rothwell /* 1095dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1096dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1097dc1c1ca3SStephen Rothwell */ 1098dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1099dc1c1ca3SStephen Rothwell { 1100dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1101dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1102dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1103dc1c1ca3SStephen Rothwell } 110414cf11afSPaul Mackerras 110514cf11afSPaul Mackerras void __init trap_init(void) 110614cf11afSPaul Mackerras { 110714cf11afSPaul Mackerras } 1108