xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 2874c5fd284268364ece81a7bd936f3c8168e567)
1*2874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
214cf11afSPaul Mackerras /*
314cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
4fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
514cf11afSPaul Mackerras  *
614cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
714cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
814cf11afSPaul Mackerras  */
914cf11afSPaul Mackerras 
1014cf11afSPaul Mackerras /*
1114cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras #include <linux/errno.h>
1514cf11afSPaul Mackerras #include <linux/sched.h>
16b17b0153SIngo Molnar #include <linux/sched/debug.h>
1714cf11afSPaul Mackerras #include <linux/kernel.h>
1814cf11afSPaul Mackerras #include <linux/mm.h>
1999cd1302SRam Pai #include <linux/pkeys.h>
2014cf11afSPaul Mackerras #include <linux/stddef.h>
2114cf11afSPaul Mackerras #include <linux/unistd.h>
228dad3f92SPaul Mackerras #include <linux/ptrace.h>
2314cf11afSPaul Mackerras #include <linux/user.h>
2414cf11afSPaul Mackerras #include <linux/interrupt.h>
2514cf11afSPaul Mackerras #include <linux/init.h>
268a39b05fSPaul Gortmaker #include <linux/extable.h>
278a39b05fSPaul Gortmaker #include <linux/module.h>	/* print_modules */
288dad3f92SPaul Mackerras #include <linux/prctl.h>
2914cf11afSPaul Mackerras #include <linux/delay.h>
3014cf11afSPaul Mackerras #include <linux/kprobes.h>
31cc532915SMichael Ellerman #include <linux/kexec.h>
325474c120SMichael Hanselmann #include <linux/backlight.h>
3373c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
341eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3576462232SChristian Dietrich #include <linux/ratelimit.h>
36ba12eedeSLi Zhong #include <linux/context_tracking.h>
375080332cSMichael Neuling #include <linux/smp.h>
3835adacd6SNicholas Piggin #include <linux/console.h>
3935adacd6SNicholas Piggin #include <linux/kmsg_dump.h>
4014cf11afSPaul Mackerras 
4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4214cf11afSPaul Mackerras #include <asm/pgtable.h>
437c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
447644d581SMichael Ellerman #include <asm/debugfs.h>
4514cf11afSPaul Mackerras #include <asm/io.h>
4686417780SPaul Mackerras #include <asm/machdep.h>
4786417780SPaul Mackerras #include <asm/rtas.h>
48f7f6f4feSDavid Gibson #include <asm/pmc.h>
4914cf11afSPaul Mackerras #include <asm/reg.h>
5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5114cf11afSPaul Mackerras #include <asm/backlight.h>
5214cf11afSPaul Mackerras #endif
53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5486417780SPaul Mackerras #include <asm/firmware.h>
55dc1c1ca3SStephen Rothwell #include <asm/processor.h>
566ce6c629SMichael Neuling #include <asm/tm.h>
57dc1c1ca3SStephen Rothwell #endif
58c0ce7d08SDavid Wilder #include <asm/kexec.h>
5916c57b36SKumar Gala #include <asm/ppc-opcode.h>
60cce1f106SShaohui Xie #include <asm/rio.h>
61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
62ae3a197eSDavid Howells #include <asm/switch_to.h>
63f54db641SMichael Neuling #include <asm/tm.h>
64ae3a197eSDavid Howells #include <asm/debug.h>
6542f5b4caSDaniel Axtens #include <asm/asm-prototypes.h>
66fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h>
674e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
686cc89badSNaveen N. Rao #include <asm/kprobes.h>
69a99b9c5eSMurilo Opsfelder Araujo #include <asm/stacktrace.h>
70de3c83c2SMathieu Malaterre #include <asm/nmi.h>
71dc1c1ca3SStephen Rothwell 
72da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
735be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
745be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
755be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
765be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
775be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
789422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
795be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
8014cf11afSPaul Mackerras 
8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
8414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
869422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8814cf11afSPaul Mackerras #endif
8914cf11afSPaul Mackerras 
908b3c34cfSMichael Neuling /* Transactional Memory trap debug */
918b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
928b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
938b3c34cfSMichael Neuling #else
948b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
958b3c34cfSMichael Neuling #endif
968b3c34cfSMichael Neuling 
970f642d61SMurilo Opsfelder Araujo static const char *signame(int signr)
980f642d61SMurilo Opsfelder Araujo {
990f642d61SMurilo Opsfelder Araujo 	switch (signr) {
1000f642d61SMurilo Opsfelder Araujo 	case SIGBUS:	return "bus error";
1010f642d61SMurilo Opsfelder Araujo 	case SIGFPE:	return "floating point exception";
1020f642d61SMurilo Opsfelder Araujo 	case SIGILL:	return "illegal instruction";
1030f642d61SMurilo Opsfelder Araujo 	case SIGSEGV:	return "segfault";
1040f642d61SMurilo Opsfelder Araujo 	case SIGTRAP:	return "unhandled trap";
1050f642d61SMurilo Opsfelder Araujo 	}
1060f642d61SMurilo Opsfelder Araujo 
1070f642d61SMurilo Opsfelder Araujo 	return "unknown signal";
1080f642d61SMurilo Opsfelder Araujo }
1090f642d61SMurilo Opsfelder Araujo 
11014cf11afSPaul Mackerras /*
11114cf11afSPaul Mackerras  * Trap & Exception support
11214cf11afSPaul Mackerras  */
11314cf11afSPaul Mackerras 
1146031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
1156031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
1166031d9d9Santon@samba.org {
1176031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
1186031d9d9Santon@samba.org 	if (pmac_backlight) {
1196031d9d9Santon@samba.org 		struct backlight_properties *props;
1206031d9d9Santon@samba.org 
1216031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1226031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1236031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1246031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1256031d9d9Santon@samba.org 	}
1266031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1276031d9d9Santon@samba.org }
1286031d9d9Santon@samba.org #else
1296031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1306031d9d9Santon@samba.org #endif
1316031d9d9Santon@samba.org 
1326fcd6baaSNicholas Piggin /*
1336fcd6baaSNicholas Piggin  * If oops/die is expected to crash the machine, return true here.
1346fcd6baaSNicholas Piggin  *
1356fcd6baaSNicholas Piggin  * This should not be expected to be 100% accurate, there may be
1366fcd6baaSNicholas Piggin  * notifiers registered or other unexpected conditions that may bring
1376fcd6baaSNicholas Piggin  * down the kernel. Or if the current process in the kernel is holding
1386fcd6baaSNicholas Piggin  * locks or has other critical state, the kernel may become effectively
1396fcd6baaSNicholas Piggin  * unusable anyway.
1406fcd6baaSNicholas Piggin  */
1416fcd6baaSNicholas Piggin bool die_will_crash(void)
1426fcd6baaSNicholas Piggin {
1436fcd6baaSNicholas Piggin 	if (should_fadump_crash())
1446fcd6baaSNicholas Piggin 		return true;
1456fcd6baaSNicholas Piggin 	if (kexec_should_crash(current))
1466fcd6baaSNicholas Piggin 		return true;
1476fcd6baaSNicholas Piggin 	if (in_interrupt() || panic_on_oops ||
1486fcd6baaSNicholas Piggin 			!current->pid || is_global_init(current))
1496fcd6baaSNicholas Piggin 		return true;
1506fcd6baaSNicholas Piggin 
1516fcd6baaSNicholas Piggin 	return false;
1526fcd6baaSNicholas Piggin }
1536fcd6baaSNicholas Piggin 
154760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
155760ca4dcSAnton Blanchard static int die_owner = -1;
156760ca4dcSAnton Blanchard static unsigned int die_nest_count;
157c0ce7d08SDavid Wilder static int die_counter;
158760ca4dcSAnton Blanchard 
15935adacd6SNicholas Piggin extern void panic_flush_kmsg_start(void)
16035adacd6SNicholas Piggin {
16135adacd6SNicholas Piggin 	/*
16235adacd6SNicholas Piggin 	 * These are mostly taken from kernel/panic.c, but tries to do
16335adacd6SNicholas Piggin 	 * relatively minimal work. Don't use delay functions (TB may
16435adacd6SNicholas Piggin 	 * be broken), don't crash dump (need to set a firmware log),
16535adacd6SNicholas Piggin 	 * don't run notifiers. We do want to get some information to
16635adacd6SNicholas Piggin 	 * Linux console.
16735adacd6SNicholas Piggin 	 */
16835adacd6SNicholas Piggin 	console_verbose();
16935adacd6SNicholas Piggin 	bust_spinlocks(1);
17035adacd6SNicholas Piggin }
17135adacd6SNicholas Piggin 
17235adacd6SNicholas Piggin extern void panic_flush_kmsg_end(void)
17335adacd6SNicholas Piggin {
17435adacd6SNicholas Piggin 	printk_safe_flush_on_panic();
17535adacd6SNicholas Piggin 	kmsg_dump(KMSG_DUMP_PANIC);
17635adacd6SNicholas Piggin 	bust_spinlocks(0);
17735adacd6SNicholas Piggin 	debug_locks_off();
178de6da1e8SFeng Tang 	console_flush_on_panic(CONSOLE_FLUSH_PENDING);
17935adacd6SNicholas Piggin }
18035adacd6SNicholas Piggin 
18103465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs)
182760ca4dcSAnton Blanchard {
183760ca4dcSAnton Blanchard 	int cpu;
18434c2a14fSanton@samba.org 	unsigned long flags;
18514cf11afSPaul Mackerras 
186293e4688Santon@samba.org 	oops_enter();
187293e4688Santon@samba.org 
188760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
189760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
190760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
191760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
192760ca4dcSAnton Blanchard 		if (cpu == die_owner)
193760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
194760ca4dcSAnton Blanchard 		else
195760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
196760ca4dcSAnton Blanchard 	}
197760ca4dcSAnton Blanchard 	die_nest_count++;
198760ca4dcSAnton Blanchard 	die_owner = cpu;
19914cf11afSPaul Mackerras 	console_verbose();
20014cf11afSPaul Mackerras 	bust_spinlocks(1);
2016031d9d9Santon@samba.org 	if (machine_is(powermac))
2026031d9d9Santon@samba.org 		pmac_backlight_unblank();
203760ca4dcSAnton Blanchard 	return flags;
20434c2a14fSanton@samba.org }
20503465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin);
2065474c120SMichael Hanselmann 
20703465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs,
208760ca4dcSAnton Blanchard 			       int signr)
209760ca4dcSAnton Blanchard {
21014cf11afSPaul Mackerras 	bust_spinlocks(0);
211373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
212760ca4dcSAnton Blanchard 	die_nest_count--;
21358154c8cSAnton Blanchard 	oops_exit();
21458154c8cSAnton Blanchard 	printk("\n");
2157458e8b2SNicholas Piggin 	if (!die_nest_count) {
216760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
2177458e8b2SNicholas Piggin 		die_owner = -1;
218760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
2197458e8b2SNicholas Piggin 	}
220760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
221cc532915SMichael Ellerman 
222d40b6768SNicholas Piggin 	/*
223d40b6768SNicholas Piggin 	 * system_reset_excption handles debugger, crash dump, panic, for 0x100
224d40b6768SNicholas Piggin 	 */
225d40b6768SNicholas Piggin 	if (TRAP(regs) == 0x100)
226d40b6768SNicholas Piggin 		return;
227d40b6768SNicholas Piggin 
228ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
229ebaeb5aeSMahesh Salgaonkar 
2304388c9b3SNicholas Piggin 	if (kexec_should_crash(current))
231cc532915SMichael Ellerman 		crash_kexec(regs);
2329b00ac06SAnton Blanchard 
233760ca4dcSAnton Blanchard 	if (!signr)
234760ca4dcSAnton Blanchard 		return;
235760ca4dcSAnton Blanchard 
23658154c8cSAnton Blanchard 	/*
23758154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
23858154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
23958154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
24058154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
24158154c8cSAnton Blanchard 	 */
24258154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
24358154c8cSAnton Blanchard 	    is_global_init(current)) {
24458154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
24558154c8cSAnton Blanchard 	}
24658154c8cSAnton Blanchard 
247cea6a4baSHorms 	if (panic_on_oops)
248012c437dSHorms 		panic("Fatal exception");
249760ca4dcSAnton Blanchard 	do_exit(signr);
250760ca4dcSAnton Blanchard }
25103465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end);
252cea6a4baSHorms 
25303465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err)
254760ca4dcSAnton Blanchard {
255760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
2562e82ca3cSMichael Ellerman 
25716842516SMichael Ellerman 	printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s%s %s\n",
25878227443SMichael Ellerman 	       IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE",
25918405139SMichael Ellerman 	       PAGE_SIZE / 1024,
26016842516SMichael Ellerman 	       early_radix_enabled() ? " MMU=Radix" : "",
26116842516SMichael Ellerman 	       early_mmu_has_feature(MMU_FTR_HPTE_TABLE) ? " MMU=Hash" : "",
26278227443SMichael Ellerman 	       IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "",
26378227443SMichael Ellerman 	       IS_ENABLED(CONFIG_SMP) ? " SMP" : "",
26478227443SMichael Ellerman 	       IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "",
26578227443SMichael Ellerman 	       debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "",
26678227443SMichael Ellerman 	       IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "",
26778227443SMichael Ellerman 	       ppc_md.name ? ppc_md.name : "");
268760ca4dcSAnton Blanchard 
269760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
270760ca4dcSAnton Blanchard 		return 1;
271760ca4dcSAnton Blanchard 
272760ca4dcSAnton Blanchard 	print_modules();
273760ca4dcSAnton Blanchard 	show_regs(regs);
27414cf11afSPaul Mackerras 
27514cf11afSPaul Mackerras 	return 0;
27614cf11afSPaul Mackerras }
27703465f89SNicholas Piggin NOKPROBE_SYMBOL(__die);
27814cf11afSPaul Mackerras 
279760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
280760ca4dcSAnton Blanchard {
2816f44b20eSNicholas Piggin 	unsigned long flags;
282760ca4dcSAnton Blanchard 
283d40b6768SNicholas Piggin 	/*
284d40b6768SNicholas Piggin 	 * system_reset_excption handles debugger, crash dump, panic, for 0x100
285d40b6768SNicholas Piggin 	 */
286d40b6768SNicholas Piggin 	if (TRAP(regs) != 0x100) {
2876f44b20eSNicholas Piggin 		if (debugger(regs))
2886f44b20eSNicholas Piggin 			return;
289d40b6768SNicholas Piggin 	}
2906f44b20eSNicholas Piggin 
2916f44b20eSNicholas Piggin 	flags = oops_begin(regs);
292760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
293760ca4dcSAnton Blanchard 		err = 0;
294760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
295760ca4dcSAnton Blanchard }
29615770a13SNaveen N. Rao NOKPROBE_SYMBOL(die);
297760ca4dcSAnton Blanchard 
298efc463adSEric W. Biederman void user_single_step_report(struct pt_regs *regs)
29925baa35bSOleg Nesterov {
300efc463adSEric W. Biederman 	force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current);
30125baa35bSOleg Nesterov }
30225baa35bSOleg Nesterov 
303658b0f92SMurilo Opsfelder Araujo static void show_signal_msg(int signr, struct pt_regs *regs, int code,
304658b0f92SMurilo Opsfelder Araujo 			    unsigned long addr)
30514cf11afSPaul Mackerras {
306997dd26cSMichael Ellerman 	static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
307997dd26cSMichael Ellerman 				      DEFAULT_RATELIMIT_BURST);
308997dd26cSMichael Ellerman 
309997dd26cSMichael Ellerman 	if (!show_unhandled_signals)
31035a52a10SMurilo Opsfelder Araujo 		return;
31135a52a10SMurilo Opsfelder Araujo 
31235a52a10SMurilo Opsfelder Araujo 	if (!unhandled_signal(current, signr))
31335a52a10SMurilo Opsfelder Araujo 		return;
31435a52a10SMurilo Opsfelder Araujo 
315997dd26cSMichael Ellerman 	if (!__ratelimit(&rs))
316997dd26cSMichael Ellerman 		return;
317997dd26cSMichael Ellerman 
3180f642d61SMurilo Opsfelder Araujo 	pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x",
3190f642d61SMurilo Opsfelder Araujo 		current->comm, current->pid, signame(signr), signr,
320d0c3d534SOlof Johansson 		addr, regs->nip, regs->link, code);
3210f642d61SMurilo Opsfelder Araujo 
3220f642d61SMurilo Opsfelder Araujo 	print_vma_addr(KERN_CONT " in ", regs->nip);
3230f642d61SMurilo Opsfelder Araujo 
3240f642d61SMurilo Opsfelder Araujo 	pr_cont("\n");
325a99b9c5eSMurilo Opsfelder Araujo 
326a99b9c5eSMurilo Opsfelder Araujo 	show_user_instructions(regs);
32714cf11afSPaul Mackerras }
328658b0f92SMurilo Opsfelder Araujo 
3292c44ce28SEric W. Biederman static bool exception_common(int signr, struct pt_regs *regs, int code,
3302c44ce28SEric W. Biederman 			      unsigned long addr)
331658b0f92SMurilo Opsfelder Araujo {
332658b0f92SMurilo Opsfelder Araujo 	if (!user_mode(regs)) {
333658b0f92SMurilo Opsfelder Araujo 		die("Exception in kernel mode", regs, signr);
3342c44ce28SEric W. Biederman 		return false;
335658b0f92SMurilo Opsfelder Araujo 	}
336658b0f92SMurilo Opsfelder Araujo 
337658b0f92SMurilo Opsfelder Araujo 	show_signal_msg(signr, regs, code, addr);
33814cf11afSPaul Mackerras 
339a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
3409f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
3419f2f79e3SBenjamin Herrenschmidt 
34241ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
343c5cc1f4dSThiago Jung Bauermann 
344c5cc1f4dSThiago Jung Bauermann 	/*
345c5cc1f4dSThiago Jung Bauermann 	 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
346c5cc1f4dSThiago Jung Bauermann 	 * to capture the content, if the task gets killed.
347c5cc1f4dSThiago Jung Bauermann 	 */
348c5cc1f4dSThiago Jung Bauermann 	thread_pkey_regs_save(&current->thread);
349c5cc1f4dSThiago Jung Bauermann 
3502c44ce28SEric W. Biederman 	return true;
3512c44ce28SEric W. Biederman }
3522c44ce28SEric W. Biederman 
3535d8fb8a5SEric W. Biederman void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key)
3542c44ce28SEric W. Biederman {
3555d8fb8a5SEric W. Biederman 	if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr))
3562c44ce28SEric W. Biederman 		return;
3572c44ce28SEric W. Biederman 
35877c70728SEric W. Biederman 	force_sig_pkuerr((void __user *) addr, key);
35914cf11afSPaul Mackerras }
36014cf11afSPaul Mackerras 
36199cd1302SRam Pai void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
36299cd1302SRam Pai {
363c1c7c85cSEric W. Biederman 	if (!exception_common(signr, regs, code, addr))
364c1c7c85cSEric W. Biederman 		return;
365c1c7c85cSEric W. Biederman 
366c1c7c85cSEric W. Biederman 	force_sig_fault(signr, code, (void __user *)addr, current);
36799cd1302SRam Pai }
36899cd1302SRam Pai 
369ccd47702SNicholas Piggin /*
370ccd47702SNicholas Piggin  * The interrupt architecture has a quirk in that the HV interrupts excluding
371ccd47702SNicholas Piggin  * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing
372ccd47702SNicholas Piggin  * that an interrupt handler must do is save off a GPR into a scratch register,
373ccd47702SNicholas Piggin  * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch.
374ccd47702SNicholas Piggin  * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing
375ccd47702SNicholas Piggin  * that it is non-reentrant, which leads to random data corruption.
376ccd47702SNicholas Piggin  *
377ccd47702SNicholas Piggin  * The solution is for NMI interrupts in HV mode to check if they originated
378ccd47702SNicholas Piggin  * from these critical HV interrupt regions. If so, then mark them not
379ccd47702SNicholas Piggin  * recoverable.
380ccd47702SNicholas Piggin  *
381ccd47702SNicholas Piggin  * An alternative would be for HV NMIs to use SPRG for scratch to avoid the
382ccd47702SNicholas Piggin  * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux
383ccd47702SNicholas Piggin  * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so
384ccd47702SNicholas Piggin  * that would work. However any other guest OS that may have the SPRG live
385ccd47702SNicholas Piggin  * and MSR[RI]=1 could encounter silent corruption.
386ccd47702SNicholas Piggin  *
387ccd47702SNicholas Piggin  * Builds that do not support KVM could take this second option to increase
388ccd47702SNicholas Piggin  * the recoverability of NMIs.
389ccd47702SNicholas Piggin  */
390ccd47702SNicholas Piggin void hv_nmi_check_nonrecoverable(struct pt_regs *regs)
391ccd47702SNicholas Piggin {
392ccd47702SNicholas Piggin #ifdef CONFIG_PPC_POWERNV
393ccd47702SNicholas Piggin 	unsigned long kbase = (unsigned long)_stext;
394ccd47702SNicholas Piggin 	unsigned long nip = regs->nip;
395ccd47702SNicholas Piggin 
396ccd47702SNicholas Piggin 	if (!(regs->msr & MSR_RI))
397ccd47702SNicholas Piggin 		return;
398ccd47702SNicholas Piggin 	if (!(regs->msr & MSR_HV))
399ccd47702SNicholas Piggin 		return;
400ccd47702SNicholas Piggin 	if (regs->msr & MSR_PR)
401ccd47702SNicholas Piggin 		return;
402ccd47702SNicholas Piggin 
403ccd47702SNicholas Piggin 	/*
404ccd47702SNicholas Piggin 	 * Now test if the interrupt has hit a range that may be using
405ccd47702SNicholas Piggin 	 * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The
406ccd47702SNicholas Piggin 	 * problem ranges all run un-relocated. Test real and virt modes
407ccd47702SNicholas Piggin 	 * at the same time by droping the high bit of the nip (virt mode
408ccd47702SNicholas Piggin 	 * entry points still have the +0x4000 offset).
409ccd47702SNicholas Piggin 	 */
410ccd47702SNicholas Piggin 	nip &= ~0xc000000000000000ULL;
411ccd47702SNicholas Piggin 	if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600))
412ccd47702SNicholas Piggin 		goto nonrecoverable;
413ccd47702SNicholas Piggin 	if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00))
414ccd47702SNicholas Piggin 		goto nonrecoverable;
415ccd47702SNicholas Piggin 	if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0))
416ccd47702SNicholas Piggin 		goto nonrecoverable;
417ccd47702SNicholas Piggin 	if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0))
418ccd47702SNicholas Piggin 		goto nonrecoverable;
419bd3524feSNicholas Piggin 
420ccd47702SNicholas Piggin 	/* Trampoline code runs un-relocated so subtract kbase. */
421bd3524feSNicholas Piggin 	if (nip >= (unsigned long)(start_real_trampolines - kbase) &&
422bd3524feSNicholas Piggin 			nip < (unsigned long)(end_real_trampolines - kbase))
423ccd47702SNicholas Piggin 		goto nonrecoverable;
424bd3524feSNicholas Piggin 	if (nip >= (unsigned long)(start_virt_trampolines - kbase) &&
425bd3524feSNicholas Piggin 			nip < (unsigned long)(end_virt_trampolines - kbase))
426ccd47702SNicholas Piggin 		goto nonrecoverable;
427ccd47702SNicholas Piggin 	return;
428ccd47702SNicholas Piggin 
429ccd47702SNicholas Piggin nonrecoverable:
430ccd47702SNicholas Piggin 	regs->msr &= ~MSR_RI;
431ccd47702SNicholas Piggin #endif
432ccd47702SNicholas Piggin }
433ccd47702SNicholas Piggin 
43414cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
43514cf11afSPaul Mackerras {
436cbf2ba95SNicholas Piggin 	unsigned long hsrr0, hsrr1;
437cbf2ba95SNicholas Piggin 	bool nested = in_nmi();
438cbf2ba95SNicholas Piggin 	bool saved_hsrrs = false;
439cbf2ba95SNicholas Piggin 
4402b4f3ac5SNicholas Piggin 	/*
4412b4f3ac5SNicholas Piggin 	 * Avoid crashes in case of nested NMI exceptions. Recoverability
4422b4f3ac5SNicholas Piggin 	 * is determined by RI and in_nmi
4432b4f3ac5SNicholas Piggin 	 */
4442b4f3ac5SNicholas Piggin 	if (!nested)
4452b4f3ac5SNicholas Piggin 		nmi_enter();
4462b4f3ac5SNicholas Piggin 
447cbf2ba95SNicholas Piggin 	/*
448cbf2ba95SNicholas Piggin 	 * System reset can interrupt code where HSRRs are live and MSR[RI]=1.
449cbf2ba95SNicholas Piggin 	 * The system reset interrupt itself may clobber HSRRs (e.g., to call
450cbf2ba95SNicholas Piggin 	 * OPAL), so save them here and restore them before returning.
451cbf2ba95SNicholas Piggin 	 *
452cbf2ba95SNicholas Piggin 	 * Machine checks don't need to save HSRRs, as the real mode handler
453cbf2ba95SNicholas Piggin 	 * is careful to avoid them, and the regular handler is not delivered
454cbf2ba95SNicholas Piggin 	 * as an NMI.
455cbf2ba95SNicholas Piggin 	 */
456cbf2ba95SNicholas Piggin 	if (cpu_has_feature(CPU_FTR_HVMODE)) {
457cbf2ba95SNicholas Piggin 		hsrr0 = mfspr(SPRN_HSRR0);
458cbf2ba95SNicholas Piggin 		hsrr1 = mfspr(SPRN_HSRR1);
459cbf2ba95SNicholas Piggin 		saved_hsrrs = true;
460cbf2ba95SNicholas Piggin 	}
461cbf2ba95SNicholas Piggin 
462ccd47702SNicholas Piggin 	hv_nmi_check_nonrecoverable(regs);
463ccd47702SNicholas Piggin 
464ca41ad43SNicholas Piggin 	__this_cpu_inc(irq_stat.sreset_irqs);
465ca41ad43SNicholas Piggin 
46614cf11afSPaul Mackerras 	/* See if any machine dependent calls */
467c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
468c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
469c4f3b52cSNicholas Piggin 			goto out;
470c902be71SArnd Bergmann 	}
47114cf11afSPaul Mackerras 
4724388c9b3SNicholas Piggin 	if (debugger(regs))
4734388c9b3SNicholas Piggin 		goto out;
4744388c9b3SNicholas Piggin 
4754388c9b3SNicholas Piggin 	/*
4764388c9b3SNicholas Piggin 	 * A system reset is a request to dump, so we always send
4774388c9b3SNicholas Piggin 	 * it through the crashdump code (if fadump or kdump are
4784388c9b3SNicholas Piggin 	 * registered).
4794388c9b3SNicholas Piggin 	 */
4804388c9b3SNicholas Piggin 	crash_fadump(regs, "System Reset");
4814388c9b3SNicholas Piggin 
4824388c9b3SNicholas Piggin 	crash_kexec(regs);
4834388c9b3SNicholas Piggin 
4844388c9b3SNicholas Piggin 	/*
4854388c9b3SNicholas Piggin 	 * We aren't the primary crash CPU. We need to send it
4864388c9b3SNicholas Piggin 	 * to a holding pattern to avoid it ending up in the panic
4874388c9b3SNicholas Piggin 	 * code.
4884388c9b3SNicholas Piggin 	 */
4894388c9b3SNicholas Piggin 	crash_kexec_secondary(regs);
4904388c9b3SNicholas Piggin 
4914388c9b3SNicholas Piggin 	/*
4924388c9b3SNicholas Piggin 	 * No debugger or crash dump registered, print logs then
4934388c9b3SNicholas Piggin 	 * panic.
4944388c9b3SNicholas Piggin 	 */
4954552d128SNicholas Piggin 	die("System Reset", regs, SIGABRT);
4964388c9b3SNicholas Piggin 
4974388c9b3SNicholas Piggin 	mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
4984388c9b3SNicholas Piggin 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
4994388c9b3SNicholas Piggin 	nmi_panic(regs, "System Reset");
50014cf11afSPaul Mackerras 
501c4f3b52cSNicholas Piggin out:
502c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64
503c4f3b52cSNicholas Piggin 	BUG_ON(get_paca()->in_nmi == 0);
504c4f3b52cSNicholas Piggin 	if (get_paca()->in_nmi > 1)
5054388c9b3SNicholas Piggin 		nmi_panic(regs, "Unrecoverable nested System Reset");
506c4f3b52cSNicholas Piggin #endif
50714cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
50814cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
5094388c9b3SNicholas Piggin 		nmi_panic(regs, "Unrecoverable System Reset");
51014cf11afSPaul Mackerras 
511cbf2ba95SNicholas Piggin 	if (saved_hsrrs) {
512cbf2ba95SNicholas Piggin 		mtspr(SPRN_HSRR0, hsrr0);
513cbf2ba95SNicholas Piggin 		mtspr(SPRN_HSRR1, hsrr1);
514cbf2ba95SNicholas Piggin 	}
515cbf2ba95SNicholas Piggin 
5162b4f3ac5SNicholas Piggin 	if (!nested)
5172b4f3ac5SNicholas Piggin 		nmi_exit();
5182b4f3ac5SNicholas Piggin 
51914cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
52014cf11afSPaul Mackerras }
5211e9b4507SMahesh Salgaonkar 
52214cf11afSPaul Mackerras /*
52314cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
52414cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
52514cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
52614cf11afSPaul Mackerras  * table.
52714cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
52814cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
52914cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
53014cf11afSPaul Mackerras  *  -- paulus.
53114cf11afSPaul Mackerras  */
53214cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
53314cf11afSPaul Mackerras {
53468a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
53514cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
53614cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
53714cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
53814cf11afSPaul Mackerras 
53914cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
54014cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
54114cf11afSPaul Mackerras 		/*
54214cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
54314cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
54414cf11afSPaul Mackerras 		 * As the address is in the exception table
54514cf11afSPaul Mackerras 		 * we should be able to read the instr there.
54614cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
54714cf11afSPaul Mackerras 		 * load or store.
54814cf11afSPaul Mackerras 		 */
549ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_NOP)
55014cf11afSPaul Mackerras 			nip -= 2;
551ddc6cd0dSChristophe Leroy 		else if (*nip == PPC_INST_ISYNC)
55214cf11afSPaul Mackerras 			--nip;
553ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
55414cf11afSPaul Mackerras 			unsigned int rb;
55514cf11afSPaul Mackerras 
55614cf11afSPaul Mackerras 			--nip;
55714cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
55814cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
55914cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
56014cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
56114cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
56261a92f70SNicholas Piggin 			regs->nip = extable_fixup(entry);
56314cf11afSPaul Mackerras 			return 1;
56414cf11afSPaul Mackerras 		}
56514cf11afSPaul Mackerras 	}
56668a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
56714cf11afSPaul Mackerras 	return 0;
56814cf11afSPaul Mackerras }
56914cf11afSPaul Mackerras 
570172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
57114cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
57214cf11afSPaul Mackerras    is in the ESR. */
57314cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
57414cf11afSPaul Mackerras #define REASON_FP		ESR_FP
57514cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
57614cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
57714cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
57814cf11afSPaul Mackerras 
57914cf11afSPaul Mackerras /* single-step stuff */
58051ae8d4aSBharat Bhushan #define single_stepping(regs)	(current->thread.debug.dbcr0 & DBCR0_IC)
58151ae8d4aSBharat Bhushan #define clear_single_step(regs)	(current->thread.debug.dbcr0 &= ~DBCR0_IC)
5820e524e76SMatt Evans #define clear_br_trace(regs)	do {} while(0)
58314cf11afSPaul Mackerras #else
58414cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
58514cf11afSPaul Mackerras    exception is in the MSR. */
58614cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
587d30a5a52SMichael Ellerman #define REASON_TM		SRR1_PROGTM
588d30a5a52SMichael Ellerman #define REASON_FP		SRR1_PROGFPE
589d30a5a52SMichael Ellerman #define REASON_ILLEGAL		SRR1_PROGILL
590d30a5a52SMichael Ellerman #define REASON_PRIVILEGED	SRR1_PROGPRIV
591d30a5a52SMichael Ellerman #define REASON_TRAP		SRR1_PROGTRAP
59214cf11afSPaul Mackerras 
59314cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
59414cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
5950e524e76SMatt Evans #define clear_br_trace(regs)	((regs)->msr &= ~MSR_BE)
59614cf11afSPaul Mackerras #endif
59714cf11afSPaul Mackerras 
5980d0935b3SMichael Ellerman #if defined(CONFIG_E500)
599fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
600fe04b112SScott Wood {
601fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
602a4e89ffbSMatt Weber 	unsigned long pvr = mfspr(SPRN_PVR);
603fe04b112SScott Wood 	unsigned long reason = mcsr;
604fe04b112SScott Wood 	int recoverable = 1;
605fe04b112SScott Wood 
60682a9a480SScott Wood 	if (reason & MCSR_LD) {
607cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
608cce1f106SShaohui Xie 		if (recoverable == 1)
609cce1f106SShaohui Xie 			goto silent_out;
610cce1f106SShaohui Xie 	}
611cce1f106SShaohui Xie 
612fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
613fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
614fe04b112SScott Wood 
615fe04b112SScott Wood 	if (reason & MCSR_MCP)
616422123ccSChristophe Leroy 		pr_cont("Machine Check Signal\n");
617fe04b112SScott Wood 
618fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
619422123ccSChristophe Leroy 		pr_cont("Instruction Cache Parity Error\n");
620fe04b112SScott Wood 
621fe04b112SScott Wood 		/*
622fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
623fe04b112SScott Wood 		 */
624fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
625fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
626fe04b112SScott Wood 			;
627fe04b112SScott Wood 
628fe04b112SScott Wood 		/*
629fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
630fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
631fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
632fe04b112SScott Wood 		 */
633fe04b112SScott Wood 		reason &= ~MCSR_IF;
634fe04b112SScott Wood 	}
635fe04b112SScott Wood 
636fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
637422123ccSChristophe Leroy 		pr_cont("Data Cache Parity Error\n");
63837caf9f2SKumar Gala 
63937caf9f2SKumar Gala 		/*
64037caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
64137caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
64237caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
64337caf9f2SKumar Gala 		 */
644a4e89ffbSMatt Weber 		/* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
645a4e89ffbSMatt Weber 		 * is not implemented but L1 data cache always runs in write
646a4e89ffbSMatt Weber 		 * shadow mode. Hence on data cache parity errors HW will
647a4e89ffbSMatt Weber 		 * automatically invalidate the L1 Data Cache.
648a4e89ffbSMatt Weber 		 */
649a4e89ffbSMatt Weber 		if (PVR_VER(pvr) != PVR_VER_E6500) {
65037caf9f2SKumar Gala 			if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
651fe04b112SScott Wood 				recoverable = 0;
652fe04b112SScott Wood 		}
653a4e89ffbSMatt Weber 	}
654fe04b112SScott Wood 
655fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
656422123ccSChristophe Leroy 		pr_cont("Hit on multiple TLB entries\n");
657fe04b112SScott Wood 		recoverable = 0;
658fe04b112SScott Wood 	}
659fe04b112SScott Wood 
660fe04b112SScott Wood 	if (reason & MCSR_NMI)
661422123ccSChristophe Leroy 		pr_cont("Non-maskable interrupt\n");
662fe04b112SScott Wood 
663fe04b112SScott Wood 	if (reason & MCSR_IF) {
664422123ccSChristophe Leroy 		pr_cont("Instruction Fetch Error Report\n");
665fe04b112SScott Wood 		recoverable = 0;
666fe04b112SScott Wood 	}
667fe04b112SScott Wood 
668fe04b112SScott Wood 	if (reason & MCSR_LD) {
669422123ccSChristophe Leroy 		pr_cont("Load Error Report\n");
670fe04b112SScott Wood 		recoverable = 0;
671fe04b112SScott Wood 	}
672fe04b112SScott Wood 
673fe04b112SScott Wood 	if (reason & MCSR_ST) {
674422123ccSChristophe Leroy 		pr_cont("Store Error Report\n");
675fe04b112SScott Wood 		recoverable = 0;
676fe04b112SScott Wood 	}
677fe04b112SScott Wood 
678fe04b112SScott Wood 	if (reason & MCSR_LDG) {
679422123ccSChristophe Leroy 		pr_cont("Guarded Load Error Report\n");
680fe04b112SScott Wood 		recoverable = 0;
681fe04b112SScott Wood 	}
682fe04b112SScott Wood 
683fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
684422123ccSChristophe Leroy 		pr_cont("Simultaneous tlbsync operations\n");
685fe04b112SScott Wood 
686fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
687422123ccSChristophe Leroy 		pr_cont("Level 2 Cache Error\n");
688fe04b112SScott Wood 		recoverable = 0;
689fe04b112SScott Wood 	}
690fe04b112SScott Wood 
691fe04b112SScott Wood 	if (reason & MCSR_MAV) {
692fe04b112SScott Wood 		u64 addr;
693fe04b112SScott Wood 
694fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
695fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
696fe04b112SScott Wood 
697422123ccSChristophe Leroy 		pr_cont("Machine Check %s Address: %#llx\n",
698fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
699fe04b112SScott Wood 	}
700fe04b112SScott Wood 
701cce1f106SShaohui Xie silent_out:
702fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
703fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
704fe04b112SScott Wood }
705fe04b112SScott Wood 
70647c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
70747c0bd1aSBenjamin Herrenschmidt {
70842bff234SMichael Ellerman 	unsigned long reason = mfspr(SPRN_MCSR);
70947c0bd1aSBenjamin Herrenschmidt 
710cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
711cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
712cce1f106SShaohui Xie 			return 1;
7134e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
7144e0e3435SHongtao Jia 			return 1;
715cce1f106SShaohui Xie 	}
716cce1f106SShaohui Xie 
71714cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
71814cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
71914cf11afSPaul Mackerras 
72014cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
721422123ccSChristophe Leroy 		pr_cont("Machine Check Signal\n");
72214cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
723422123ccSChristophe Leroy 		pr_cont("Instruction Cache Parity Error\n");
72414cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
725422123ccSChristophe Leroy 		pr_cont("Data Cache Push Parity Error\n");
72614cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
727422123ccSChristophe Leroy 		pr_cont("Data Cache Parity Error\n");
72814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
729422123ccSChristophe Leroy 		pr_cont("Bus - Instruction Address Error\n");
73014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
731422123ccSChristophe Leroy 		pr_cont("Bus - Read Address Error\n");
73214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
733422123ccSChristophe Leroy 		pr_cont("Bus - Write Address Error\n");
73414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
735422123ccSChristophe Leroy 		pr_cont("Bus - Instruction Data Error\n");
73614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
737422123ccSChristophe Leroy 		pr_cont("Bus - Read Data Bus Error\n");
73814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
739422123ccSChristophe Leroy 		pr_cont("Bus - Write Data Bus Error\n");
74014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
741422123ccSChristophe Leroy 		pr_cont("Bus - Instruction Parity Error\n");
74214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
743422123ccSChristophe Leroy 		pr_cont("Bus - Read Parity Error\n");
74447c0bd1aSBenjamin Herrenschmidt 
74547c0bd1aSBenjamin Herrenschmidt 	return 0;
74647c0bd1aSBenjamin Herrenschmidt }
7474490c06bSKumar Gala 
7484490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
7494490c06bSKumar Gala {
7504490c06bSKumar Gala 	return 0;
7514490c06bSKumar Gala }
75214cf11afSPaul Mackerras #elif defined(CONFIG_E200)
75347c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
75447c0bd1aSBenjamin Herrenschmidt {
75542bff234SMichael Ellerman 	unsigned long reason = mfspr(SPRN_MCSR);
75647c0bd1aSBenjamin Herrenschmidt 
75714cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
75814cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
75914cf11afSPaul Mackerras 
76014cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
761422123ccSChristophe Leroy 		pr_cont("Machine Check Signal\n");
76214cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
763422123ccSChristophe Leroy 		pr_cont("Cache Push Parity Error\n");
76414cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
765422123ccSChristophe Leroy 		pr_cont("Cache Parity Error\n");
76614cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
767422123ccSChristophe Leroy 		pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
76814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
769422123ccSChristophe Leroy 		pr_cont("Bus - Read Bus Error on instruction fetch\n");
77014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
771422123ccSChristophe Leroy 		pr_cont("Bus - Read Bus Error on data load\n");
77214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
773422123ccSChristophe Leroy 		pr_cont("Bus - Write Bus Error on buffered store or cache line push\n");
77447c0bd1aSBenjamin Herrenschmidt 
77547c0bd1aSBenjamin Herrenschmidt 	return 0;
77647c0bd1aSBenjamin Herrenschmidt }
7777f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32)
77847c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
77947c0bd1aSBenjamin Herrenschmidt {
78042bff234SMichael Ellerman 	unsigned long reason = regs->msr;
78147c0bd1aSBenjamin Herrenschmidt 
78214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
78314cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
78414cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
78514cf11afSPaul Mackerras 	case 0x80000:
786422123ccSChristophe Leroy 		pr_cont("Machine check signal\n");
78714cf11afSPaul Mackerras 		break;
78814cf11afSPaul Mackerras 	case 0:		/* for 601 */
78914cf11afSPaul Mackerras 	case 0x40000:
79014cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
791422123ccSChristophe Leroy 		pr_cont("Transfer error ack signal\n");
79214cf11afSPaul Mackerras 		break;
79314cf11afSPaul Mackerras 	case 0x20000:
794422123ccSChristophe Leroy 		pr_cont("Data parity error signal\n");
79514cf11afSPaul Mackerras 		break;
79614cf11afSPaul Mackerras 	case 0x10000:
797422123ccSChristophe Leroy 		pr_cont("Address parity error signal\n");
79814cf11afSPaul Mackerras 		break;
79914cf11afSPaul Mackerras 	case 0x20000000:
800422123ccSChristophe Leroy 		pr_cont("L1 Data Cache error\n");
80114cf11afSPaul Mackerras 		break;
80214cf11afSPaul Mackerras 	case 0x40000000:
803422123ccSChristophe Leroy 		pr_cont("L1 Instruction Cache error\n");
80414cf11afSPaul Mackerras 		break;
80514cf11afSPaul Mackerras 	case 0x00100000:
806422123ccSChristophe Leroy 		pr_cont("L2 data cache parity error\n");
80714cf11afSPaul Mackerras 		break;
80814cf11afSPaul Mackerras 	default:
809422123ccSChristophe Leroy 		pr_cont("Unknown values in msr\n");
81014cf11afSPaul Mackerras 	}
81175918a4bSOlof Johansson 	return 0;
81275918a4bSOlof Johansson }
81347c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
81475918a4bSOlof Johansson 
81575918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
81675918a4bSOlof Johansson {
81775918a4bSOlof Johansson 	int recover = 0;
818b96672ddSNicholas Piggin 	bool nested = in_nmi();
819b96672ddSNicholas Piggin 	if (!nested)
820b96672ddSNicholas Piggin 		nmi_enter();
82175918a4bSOlof Johansson 
82269111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.mce_exceptions);
82389713ed1SAnton Blanchard 
824d93b0ac0SMahesh Salgaonkar 	add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
825d93b0ac0SMahesh Salgaonkar 
82647c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
82747c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
82847c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
82947c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
83047c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
83147c0bd1aSBenjamin Herrenschmidt 	 */
83275918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
83375918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
83447c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
83547c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
83675918a4bSOlof Johansson 
83747c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
838ba12eedeSLi Zhong 		goto bail;
83975918a4bSOlof Johansson 
840a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
841ba12eedeSLi Zhong 		goto bail;
84275918a4bSOlof Johansson 
84375918a4bSOlof Johansson 	if (check_io_access(regs))
844ba12eedeSLi Zhong 		goto bail;
84575918a4bSOlof Johansson 
846daf00ae7SChristophe Leroy 	if (!nested)
847daf00ae7SChristophe Leroy 		nmi_exit();
848daf00ae7SChristophe Leroy 
849daf00ae7SChristophe Leroy 	die("Machine check", regs, SIGBUS);
850daf00ae7SChristophe Leroy 
8510bbea75cSChristophe Leroy 	/* Must die if the interrupt is not recoverable */
8520bbea75cSChristophe Leroy 	if (!(regs->msr & MSR_RI))
8530bbea75cSChristophe Leroy 		nmi_panic(regs, "Unrecoverable Machine check");
8540bbea75cSChristophe Leroy 
855daf00ae7SChristophe Leroy 	return;
856daf00ae7SChristophe Leroy 
857ba12eedeSLi Zhong bail:
858b96672ddSNicholas Piggin 	if (!nested)
859b96672ddSNicholas Piggin 		nmi_exit();
86014cf11afSPaul Mackerras }
86114cf11afSPaul Mackerras 
86214cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
86314cf11afSPaul Mackerras {
86414cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
86514cf11afSPaul Mackerras }
86614cf11afSPaul Mackerras 
8675080332cSMichael Neuling #ifdef CONFIG_VSX
8685080332cSMichael Neuling static void p9_hmi_special_emu(struct pt_regs *regs)
8695080332cSMichael Neuling {
8705080332cSMichael Neuling 	unsigned int ra, rb, t, i, sel, instr, rc;
8715080332cSMichael Neuling 	const void __user *addr;
8725080332cSMichael Neuling 	u8 vbuf[16], *vdst;
8735080332cSMichael Neuling 	unsigned long ea, msr, msr_mask;
8745080332cSMichael Neuling 	bool swap;
8755080332cSMichael Neuling 
8765080332cSMichael Neuling 	if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
8775080332cSMichael Neuling 		return;
8785080332cSMichael Neuling 
8795080332cSMichael Neuling 	/*
8805080332cSMichael Neuling 	 * lxvb16x	opcode: 0x7c0006d8
8815080332cSMichael Neuling 	 * lxvd2x	opcode: 0x7c000698
8825080332cSMichael Neuling 	 * lxvh8x	opcode: 0x7c000658
8835080332cSMichael Neuling 	 * lxvw4x	opcode: 0x7c000618
8845080332cSMichael Neuling 	 */
8855080332cSMichael Neuling 	if ((instr & 0xfc00073e) != 0x7c000618) {
8865080332cSMichael Neuling 		pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
8875080332cSMichael Neuling 			 " instr=%08x\n",
8885080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
8895080332cSMichael Neuling 			 regs->nip, instr);
8905080332cSMichael Neuling 		return;
8915080332cSMichael Neuling 	}
8925080332cSMichael Neuling 
8935080332cSMichael Neuling 	/* Grab vector registers into the task struct */
8945080332cSMichael Neuling 	msr = regs->msr; /* Grab msr before we flush the bits */
8955080332cSMichael Neuling 	flush_vsx_to_thread(current);
8965080332cSMichael Neuling 	enable_kernel_altivec();
8975080332cSMichael Neuling 
8985080332cSMichael Neuling 	/*
8995080332cSMichael Neuling 	 * Is userspace running with a different endian (this is rare but
9005080332cSMichael Neuling 	 * not impossible)
9015080332cSMichael Neuling 	 */
9025080332cSMichael Neuling 	swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
9035080332cSMichael Neuling 
9045080332cSMichael Neuling 	/* Decode the instruction */
9055080332cSMichael Neuling 	ra = (instr >> 16) & 0x1f;
9065080332cSMichael Neuling 	rb = (instr >> 11) & 0x1f;
9075080332cSMichael Neuling 	t = (instr >> 21) & 0x1f;
9085080332cSMichael Neuling 	if (instr & 1)
9095080332cSMichael Neuling 		vdst = (u8 *)&current->thread.vr_state.vr[t];
9105080332cSMichael Neuling 	else
9115080332cSMichael Neuling 		vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
9125080332cSMichael Neuling 
9135080332cSMichael Neuling 	/* Grab the vector address */
9145080332cSMichael Neuling 	ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
9155080332cSMichael Neuling 	if (is_32bit_task())
9165080332cSMichael Neuling 		ea &= 0xfffffffful;
9175080332cSMichael Neuling 	addr = (__force const void __user *)ea;
9185080332cSMichael Neuling 
9195080332cSMichael Neuling 	/* Check it */
92096d4f267SLinus Torvalds 	if (!access_ok(addr, 16)) {
9215080332cSMichael Neuling 		pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
9225080332cSMichael Neuling 			 " instr=%08x addr=%016lx\n",
9235080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
9245080332cSMichael Neuling 			 regs->nip, instr, (unsigned long)addr);
9255080332cSMichael Neuling 		return;
9265080332cSMichael Neuling 	}
9275080332cSMichael Neuling 
9285080332cSMichael Neuling 	/* Read the vector */
9295080332cSMichael Neuling 	rc = 0;
9305080332cSMichael Neuling 	if ((unsigned long)addr & 0xfUL)
9315080332cSMichael Neuling 		/* unaligned case */
9325080332cSMichael Neuling 		rc = __copy_from_user_inatomic(vbuf, addr, 16);
9335080332cSMichael Neuling 	else
9345080332cSMichael Neuling 		__get_user_atomic_128_aligned(vbuf, addr, rc);
9355080332cSMichael Neuling 	if (rc) {
9365080332cSMichael Neuling 		pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
9375080332cSMichael Neuling 			 " instr=%08x addr=%016lx\n",
9385080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
9395080332cSMichael Neuling 			 regs->nip, instr, (unsigned long)addr);
9405080332cSMichael Neuling 		return;
9415080332cSMichael Neuling 	}
9425080332cSMichael Neuling 
9435080332cSMichael Neuling 	pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
9445080332cSMichael Neuling 		 " instr=%08x addr=%016lx\n",
9455080332cSMichael Neuling 		 smp_processor_id(), current->comm, current->pid, regs->nip,
9465080332cSMichael Neuling 		 instr, (unsigned long) addr);
9475080332cSMichael Neuling 
9485080332cSMichael Neuling 	/* Grab instruction "selector" */
9495080332cSMichael Neuling 	sel = (instr >> 6) & 3;
9505080332cSMichael Neuling 
9515080332cSMichael Neuling 	/*
9525080332cSMichael Neuling 	 * Check to make sure the facility is actually enabled. This
9535080332cSMichael Neuling 	 * could happen if we get a false positive hit.
9545080332cSMichael Neuling 	 *
9555080332cSMichael Neuling 	 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
9565080332cSMichael Neuling 	 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
9575080332cSMichael Neuling 	 */
9585080332cSMichael Neuling 	msr_mask = MSR_VSX;
9595080332cSMichael Neuling 	if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
9605080332cSMichael Neuling 		msr_mask = MSR_VEC;
9615080332cSMichael Neuling 	if (!(msr & msr_mask)) {
9625080332cSMichael Neuling 		pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
9635080332cSMichael Neuling 			 " instr=%08x msr:%016lx\n",
9645080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
9655080332cSMichael Neuling 			 regs->nip, instr, msr);
9665080332cSMichael Neuling 		return;
9675080332cSMichael Neuling 	}
9685080332cSMichael Neuling 
9695080332cSMichael Neuling 	/* Do logging here before we modify sel based on endian */
9705080332cSMichael Neuling 	switch (sel) {
9715080332cSMichael Neuling 	case 0:	/* lxvw4x */
9725080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvw4x, regs);
9735080332cSMichael Neuling 		break;
9745080332cSMichael Neuling 	case 1: /* lxvh8x */
9755080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvh8x, regs);
9765080332cSMichael Neuling 		break;
9775080332cSMichael Neuling 	case 2: /* lxvd2x */
9785080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvd2x, regs);
9795080332cSMichael Neuling 		break;
9805080332cSMichael Neuling 	case 3: /* lxvb16x */
9815080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvb16x, regs);
9825080332cSMichael Neuling 		break;
9835080332cSMichael Neuling 	}
9845080332cSMichael Neuling 
9855080332cSMichael Neuling #ifdef __LITTLE_ENDIAN__
9865080332cSMichael Neuling 	/*
9875080332cSMichael Neuling 	 * An LE kernel stores the vector in the task struct as an LE
9885080332cSMichael Neuling 	 * byte array (effectively swapping both the components and
9895080332cSMichael Neuling 	 * the content of the components). Those instructions expect
9905080332cSMichael Neuling 	 * the components to remain in ascending address order, so we
9915080332cSMichael Neuling 	 * swap them back.
9925080332cSMichael Neuling 	 *
9935080332cSMichael Neuling 	 * If we are running a BE user space, the expectation is that
9945080332cSMichael Neuling 	 * of a simple memcpy, so forcing the emulation to look like
9955080332cSMichael Neuling 	 * a lxvb16x should do the trick.
9965080332cSMichael Neuling 	 */
9975080332cSMichael Neuling 	if (swap)
9985080332cSMichael Neuling 		sel = 3;
9995080332cSMichael Neuling 
10005080332cSMichael Neuling 	switch (sel) {
10015080332cSMichael Neuling 	case 0:	/* lxvw4x */
10025080332cSMichael Neuling 		for (i = 0; i < 4; i++)
10035080332cSMichael Neuling 			((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
10045080332cSMichael Neuling 		break;
10055080332cSMichael Neuling 	case 1: /* lxvh8x */
10065080332cSMichael Neuling 		for (i = 0; i < 8; i++)
10075080332cSMichael Neuling 			((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
10085080332cSMichael Neuling 		break;
10095080332cSMichael Neuling 	case 2: /* lxvd2x */
10105080332cSMichael Neuling 		for (i = 0; i < 2; i++)
10115080332cSMichael Neuling 			((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
10125080332cSMichael Neuling 		break;
10135080332cSMichael Neuling 	case 3: /* lxvb16x */
10145080332cSMichael Neuling 		for (i = 0; i < 16; i++)
10155080332cSMichael Neuling 			vdst[i] = vbuf[15-i];
10165080332cSMichael Neuling 		break;
10175080332cSMichael Neuling 	}
10185080332cSMichael Neuling #else /* __LITTLE_ENDIAN__ */
10195080332cSMichael Neuling 	/* On a big endian kernel, a BE userspace only needs a memcpy */
10205080332cSMichael Neuling 	if (!swap)
10215080332cSMichael Neuling 		sel = 3;
10225080332cSMichael Neuling 
10235080332cSMichael Neuling 	/* Otherwise, we need to swap the content of the components */
10245080332cSMichael Neuling 	switch (sel) {
10255080332cSMichael Neuling 	case 0:	/* lxvw4x */
10265080332cSMichael Neuling 		for (i = 0; i < 4; i++)
10275080332cSMichael Neuling 			((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
10285080332cSMichael Neuling 		break;
10295080332cSMichael Neuling 	case 1: /* lxvh8x */
10305080332cSMichael Neuling 		for (i = 0; i < 8; i++)
10315080332cSMichael Neuling 			((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
10325080332cSMichael Neuling 		break;
10335080332cSMichael Neuling 	case 2: /* lxvd2x */
10345080332cSMichael Neuling 		for (i = 0; i < 2; i++)
10355080332cSMichael Neuling 			((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
10365080332cSMichael Neuling 		break;
10375080332cSMichael Neuling 	case 3: /* lxvb16x */
10385080332cSMichael Neuling 		memcpy(vdst, vbuf, 16);
10395080332cSMichael Neuling 		break;
10405080332cSMichael Neuling 	}
10415080332cSMichael Neuling #endif /* !__LITTLE_ENDIAN__ */
10425080332cSMichael Neuling 
10435080332cSMichael Neuling 	/* Go to next instruction */
10445080332cSMichael Neuling 	regs->nip += 4;
10455080332cSMichael Neuling }
10465080332cSMichael Neuling #endif /* CONFIG_VSX */
10475080332cSMichael Neuling 
10480869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs)
10490869b6fdSMahesh Salgaonkar {
10500869b6fdSMahesh Salgaonkar 	struct pt_regs *old_regs;
10510869b6fdSMahesh Salgaonkar 
10520869b6fdSMahesh Salgaonkar 	old_regs = set_irq_regs(regs);
10530869b6fdSMahesh Salgaonkar 	irq_enter();
10540869b6fdSMahesh Salgaonkar 
10555080332cSMichael Neuling #ifdef CONFIG_VSX
10565080332cSMichael Neuling 	/* Real mode flagged P9 special emu is needed */
10575080332cSMichael Neuling 	if (local_paca->hmi_p9_special_emu) {
10585080332cSMichael Neuling 		local_paca->hmi_p9_special_emu = 0;
10595080332cSMichael Neuling 
10605080332cSMichael Neuling 		/*
10615080332cSMichael Neuling 		 * We don't want to take page faults while doing the
10625080332cSMichael Neuling 		 * emulation, we just replay the instruction if necessary.
10635080332cSMichael Neuling 		 */
10645080332cSMichael Neuling 		pagefault_disable();
10655080332cSMichael Neuling 		p9_hmi_special_emu(regs);
10665080332cSMichael Neuling 		pagefault_enable();
10675080332cSMichael Neuling 	}
10685080332cSMichael Neuling #endif /* CONFIG_VSX */
10695080332cSMichael Neuling 
10700869b6fdSMahesh Salgaonkar 	if (ppc_md.handle_hmi_exception)
10710869b6fdSMahesh Salgaonkar 		ppc_md.handle_hmi_exception(regs);
10720869b6fdSMahesh Salgaonkar 
10730869b6fdSMahesh Salgaonkar 	irq_exit();
10740869b6fdSMahesh Salgaonkar 	set_irq_regs(old_regs);
10750869b6fdSMahesh Salgaonkar }
10760869b6fdSMahesh Salgaonkar 
1077dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
107814cf11afSPaul Mackerras {
1079ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1080ba12eedeSLi Zhong 
108114cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
108214cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
108314cf11afSPaul Mackerras 
1084e821fa42SEric W. Biederman 	_exception(SIGTRAP, regs, TRAP_UNK, 0);
1085ba12eedeSLi Zhong 
1086ba12eedeSLi Zhong 	exception_exit(prev_state);
108714cf11afSPaul Mackerras }
108814cf11afSPaul Mackerras 
1089dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
109014cf11afSPaul Mackerras {
1091ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1092ba12eedeSLi Zhong 
109314cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
109414cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
1095ba12eedeSLi Zhong 		goto bail;
109614cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
1097ba12eedeSLi Zhong 		goto bail;
109814cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1099ba12eedeSLi Zhong 
1100ba12eedeSLi Zhong bail:
1101ba12eedeSLi Zhong 	exception_exit(prev_state);
110214cf11afSPaul Mackerras }
110314cf11afSPaul Mackerras 
110414cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
110514cf11afSPaul Mackerras {
1106e821fa42SEric W. Biederman 	_exception(SIGTRAP, regs, TRAP_UNK, 0);
110714cf11afSPaul Mackerras }
110814cf11afSPaul Mackerras 
110903465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs)
111014cf11afSPaul Mackerras {
1111ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1112ba12eedeSLi Zhong 
11132538c2d0SK.Prasad 	clear_single_step(regs);
11140e524e76SMatt Evans 	clear_br_trace(regs);
111514cf11afSPaul Mackerras 
11166cc89badSNaveen N. Rao 	if (kprobe_post_handler(regs))
11176cc89badSNaveen N. Rao 		return;
11186cc89badSNaveen N. Rao 
111914cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
112014cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
1121ba12eedeSLi Zhong 		goto bail;
112214cf11afSPaul Mackerras 	if (debugger_sstep(regs))
1123ba12eedeSLi Zhong 		goto bail;
112414cf11afSPaul Mackerras 
112514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
1126ba12eedeSLi Zhong 
1127ba12eedeSLi Zhong bail:
1128ba12eedeSLi Zhong 	exception_exit(prev_state);
112914cf11afSPaul Mackerras }
113003465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception);
113114cf11afSPaul Mackerras 
113214cf11afSPaul Mackerras /*
113314cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
113414cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
113514cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
113614cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
113714cf11afSPaul Mackerras  */
11388dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
113914cf11afSPaul Mackerras {
11402538c2d0SK.Prasad 	if (single_stepping(regs))
11412538c2d0SK.Prasad 		single_step_exception(regs);
114214cf11afSPaul Mackerras }
114314cf11afSPaul Mackerras 
11445fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
1145dc1c1ca3SStephen Rothwell {
1146aeb1c0f6SEric W. Biederman 	int ret = FPE_FLTUNK;
1147dc1c1ca3SStephen Rothwell 
1148dc1c1ca3SStephen Rothwell 	/* Invalid operation */
1149dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
11505fad293bSKumar Gala 		ret = FPE_FLTINV;
1151dc1c1ca3SStephen Rothwell 
1152dc1c1ca3SStephen Rothwell 	/* Overflow */
1153dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
11545fad293bSKumar Gala 		ret = FPE_FLTOVF;
1155dc1c1ca3SStephen Rothwell 
1156dc1c1ca3SStephen Rothwell 	/* Underflow */
1157dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
11585fad293bSKumar Gala 		ret = FPE_FLTUND;
1159dc1c1ca3SStephen Rothwell 
1160dc1c1ca3SStephen Rothwell 	/* Divide by zero */
1161dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
11625fad293bSKumar Gala 		ret = FPE_FLTDIV;
1163dc1c1ca3SStephen Rothwell 
1164dc1c1ca3SStephen Rothwell 	/* Inexact result */
1165dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
11665fad293bSKumar Gala 		ret = FPE_FLTRES;
11675fad293bSKumar Gala 
11685fad293bSKumar Gala 	return ret;
11695fad293bSKumar Gala }
11705fad293bSKumar Gala 
11715fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
11725fad293bSKumar Gala {
11735fad293bSKumar Gala 	int code = 0;
11745fad293bSKumar Gala 
11755fad293bSKumar Gala 	flush_fp_to_thread(current);
11765fad293bSKumar Gala 
1177de79f7b9SPaul Mackerras 	code = __parse_fpscr(current->thread.fp_state.fpscr);
1178dc1c1ca3SStephen Rothwell 
1179dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
1180dc1c1ca3SStephen Rothwell }
1181dc1c1ca3SStephen Rothwell 
1182dc1c1ca3SStephen Rothwell /*
1183dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
118414cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
118514cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
118614cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
118714cf11afSPaul Mackerras  *
118814cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
118914cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
119014cf11afSPaul Mackerras  * bits is faster and easier.
119186417780SPaul Mackerras  *
119214cf11afSPaul Mackerras  */
119314cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
119414cf11afSPaul Mackerras {
119514cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
119614cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
119714cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
119814cf11afSPaul Mackerras 	u32 num_bytes;
119914cf11afSPaul Mackerras 	unsigned long EA;
120014cf11afSPaul Mackerras 	int pos = 0;
120114cf11afSPaul Mackerras 
120214cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
120316c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
120414cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
120514cf11afSPaul Mackerras 			return -EINVAL;
120614cf11afSPaul Mackerras 
120714cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
120814cf11afSPaul Mackerras 
120916c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
121016c57b36SKumar Gala 		case PPC_INST_LSWX:
121116c57b36SKumar Gala 		case PPC_INST_STSWX:
121214cf11afSPaul Mackerras 			EA += NB_RB;
121314cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
121414cf11afSPaul Mackerras 			break;
121516c57b36SKumar Gala 		case PPC_INST_LSWI:
121616c57b36SKumar Gala 		case PPC_INST_STSWI:
121714cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
121814cf11afSPaul Mackerras 			break;
121914cf11afSPaul Mackerras 		default:
122014cf11afSPaul Mackerras 			return -EINVAL;
122114cf11afSPaul Mackerras 	}
122214cf11afSPaul Mackerras 
122314cf11afSPaul Mackerras 	while (num_bytes != 0)
122414cf11afSPaul Mackerras 	{
122514cf11afSPaul Mackerras 		u8 val;
122614cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
122714cf11afSPaul Mackerras 
122880aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
122980aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
123080aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
123180aa0fb4SJames Yang 
123216c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
123316c57b36SKumar Gala 			case PPC_INST_LSWX:
123416c57b36SKumar Gala 			case PPC_INST_LSWI:
123514cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
123614cf11afSPaul Mackerras 					return -EFAULT;
123714cf11afSPaul Mackerras 				/* first time updating this reg,
123814cf11afSPaul Mackerras 				 * zero it out */
123914cf11afSPaul Mackerras 				if (pos == 0)
124014cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
124114cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
124214cf11afSPaul Mackerras 				break;
124316c57b36SKumar Gala 			case PPC_INST_STSWI:
124416c57b36SKumar Gala 			case PPC_INST_STSWX:
124514cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
124614cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
124714cf11afSPaul Mackerras 					return -EFAULT;
124814cf11afSPaul Mackerras 				break;
124914cf11afSPaul Mackerras 		}
125014cf11afSPaul Mackerras 		/* move EA to next address */
125114cf11afSPaul Mackerras 		EA += 1;
125214cf11afSPaul Mackerras 		num_bytes--;
125314cf11afSPaul Mackerras 
125414cf11afSPaul Mackerras 		/* manage our position within the register */
125514cf11afSPaul Mackerras 		if (++pos == 4) {
125614cf11afSPaul Mackerras 			pos = 0;
125714cf11afSPaul Mackerras 			if (++rT == 32)
125814cf11afSPaul Mackerras 				rT = 0;
125914cf11afSPaul Mackerras 		}
126014cf11afSPaul Mackerras 	}
126114cf11afSPaul Mackerras 
126214cf11afSPaul Mackerras 	return 0;
126314cf11afSPaul Mackerras }
126414cf11afSPaul Mackerras 
1265c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1266c3412dcbSWill Schmidt {
1267c3412dcbSWill Schmidt 	u32 ra,rs;
1268c3412dcbSWill Schmidt 	unsigned long tmp;
1269c3412dcbSWill Schmidt 
1270c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
1271c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
1272c3412dcbSWill Schmidt 
1273c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
1274c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1275c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1276c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1277c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
1278c3412dcbSWill Schmidt 
1279c3412dcbSWill Schmidt 	return 0;
1280c3412dcbSWill Schmidt }
1281c3412dcbSWill Schmidt 
1282c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
1283c1469f13SKumar Gala {
1284c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
1285c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
1286c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
1287c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
1288c1469f13SKumar Gala 	u8 bit;
1289c1469f13SKumar Gala 	unsigned long tmp;
1290c1469f13SKumar Gala 
1291c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
1292c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
1293c1469f13SKumar Gala 
1294c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1295c1469f13SKumar Gala 
1296c1469f13SKumar Gala 	return 0;
1297c1469f13SKumar Gala }
1298c1469f13SKumar Gala 
12996ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
13006ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
13016ce6c629SMichael Neuling {
13026ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
13036ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
13046ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
13056ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
13066ce6c629SMichael Neuling 	 */
13076ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
13086ce6c629SMichael Neuling 		tm_enable();
13096ce6c629SMichael Neuling 		tm_abort(cause);
13106ce6c629SMichael Neuling 		return true;
13116ce6c629SMichael Neuling 	}
13126ce6c629SMichael Neuling 	return false;
13136ce6c629SMichael Neuling }
13146ce6c629SMichael Neuling #else
13156ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
13166ce6c629SMichael Neuling {
13176ce6c629SMichael Neuling 	return false;
13186ce6c629SMichael Neuling }
13196ce6c629SMichael Neuling #endif
13206ce6c629SMichael Neuling 
132114cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
132214cf11afSPaul Mackerras {
132314cf11afSPaul Mackerras 	u32 instword;
132414cf11afSPaul Mackerras 	u32 rd;
132514cf11afSPaul Mackerras 
13264288e343SAnton Blanchard 	if (!user_mode(regs))
132714cf11afSPaul Mackerras 		return -EINVAL;
132814cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
132914cf11afSPaul Mackerras 
133014cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
133114cf11afSPaul Mackerras 		return -EFAULT;
133214cf11afSPaul Mackerras 
133314cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
133416c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
1335eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
133614cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
133714cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
133814cf11afSPaul Mackerras 		return 0;
133914cf11afSPaul Mackerras 	}
134014cf11afSPaul Mackerras 
134114cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
134280947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
1343eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
134414cf11afSPaul Mackerras 		return 0;
134580947e7cSGeert Uytterhoeven 	}
134614cf11afSPaul Mackerras 
134714cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
134816c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
134986417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
135014cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
135114cf11afSPaul Mackerras 
1352eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
135314cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
135414cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
135514cf11afSPaul Mackerras 		return 0;
135614cf11afSPaul Mackerras 	}
135714cf11afSPaul Mackerras 
135814cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
135980947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
13606ce6c629SMichael Neuling 		if (tm_abort_check(regs,
13616ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
13626ce6c629SMichael Neuling 			return -EINVAL;
1363eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
136414cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
136580947e7cSGeert Uytterhoeven 	}
136614cf11afSPaul Mackerras 
1367c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
136816c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1369eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1370c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1371c3412dcbSWill Schmidt 	}
1372c3412dcbSWill Schmidt 
1373c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
137416c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1375eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1376c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1377c1469f13SKumar Gala 	}
1378c1469f13SKumar Gala 
13799863c28aSJames Yang 	/* Emulate sync instruction variants */
13809863c28aSJames Yang 	if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
13819863c28aSJames Yang 		PPC_WARN_EMULATED(sync, regs);
13829863c28aSJames Yang 		asm volatile("sync");
13839863c28aSJames Yang 		return 0;
13849863c28aSJames Yang 	}
13859863c28aSJames Yang 
1386efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1387efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
138873d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
138973d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
139073d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
139173d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1392efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1393efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1394efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1395efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1396efcac658SAlexey Kardashevskiy 		return 0;
1397efcac658SAlexey Kardashevskiy 	}
1398efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
139973d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
140073d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
140173d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
140273d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1403efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1404efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1405efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
140600ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1407efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
140800ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1409efcac658SAlexey Kardashevskiy 		return 0;
1410efcac658SAlexey Kardashevskiy 	}
1411efcac658SAlexey Kardashevskiy #endif
1412efcac658SAlexey Kardashevskiy 
141314cf11afSPaul Mackerras 	return -EINVAL;
141414cf11afSPaul Mackerras }
141514cf11afSPaul Mackerras 
141673c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
141714cf11afSPaul Mackerras {
141873c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
141914cf11afSPaul Mackerras }
142014cf11afSPaul Mackerras 
14213a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
14223a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
14233a3b5aa6SKevin Hao {
14243a3b5aa6SKevin Hao 	int ret;
14253a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
14263a3b5aa6SKevin Hao 
14273a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
14283a3b5aa6SKevin Hao 	if (ret >= 0)
14293a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
14303a3b5aa6SKevin Hao 
14313a3b5aa6SKevin Hao 	switch (ret) {
14323a3b5aa6SKevin Hao 	case 0:
14333a3b5aa6SKevin Hao 		emulate_single_step(regs);
14343a3b5aa6SKevin Hao 		return 0;
14353a3b5aa6SKevin Hao 	case 1: {
14363a3b5aa6SKevin Hao 			int code = 0;
1437de79f7b9SPaul Mackerras 			code = __parse_fpscr(current->thread.fp_state.fpscr);
14383a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
14393a3b5aa6SKevin Hao 			return 0;
14403a3b5aa6SKevin Hao 		}
14413a3b5aa6SKevin Hao 	case -EFAULT:
14423a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
14433a3b5aa6SKevin Hao 		return 0;
14443a3b5aa6SKevin Hao 	}
14453a3b5aa6SKevin Hao 
14463a3b5aa6SKevin Hao 	return -1;
14473a3b5aa6SKevin Hao }
14483a3b5aa6SKevin Hao #else
14493a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
14503a3b5aa6SKevin Hao #endif
14513a3b5aa6SKevin Hao 
145203465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs)
145314cf11afSPaul Mackerras {
1454ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
145514cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
145614cf11afSPaul Mackerras 
1457aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
145804903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
145914cf11afSPaul Mackerras 
146014cf11afSPaul Mackerras 	if (reason & REASON_FP) {
146114cf11afSPaul Mackerras 		/* IEEE FP exception */
1462dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1463ba12eedeSLi Zhong 		goto bail;
14648dad3f92SPaul Mackerras 	}
14658dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1466a4c3f909SBalbir Singh 		unsigned long bugaddr;
1467ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1468ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1469ba797b28SJason Wessel 		if (debugger_bpt(regs))
1470ba12eedeSLi Zhong 			goto bail;
1471ba797b28SJason Wessel 
14726cc89badSNaveen N. Rao 		if (kprobe_handler(regs))
14736cc89badSNaveen N. Rao 			goto bail;
14746cc89badSNaveen N. Rao 
147514cf11afSPaul Mackerras 		/* trap exception */
1476dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1477dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1478ba12eedeSLi Zhong 			goto bail;
147973c9ceabSJeremy Fitzhardinge 
1480a4c3f909SBalbir Singh 		bugaddr = regs->nip;
1481a4c3f909SBalbir Singh 		/*
1482a4c3f909SBalbir Singh 		 * Fixup bugaddr for BUG_ON() in real mode
1483a4c3f909SBalbir Singh 		 */
1484a4c3f909SBalbir Singh 		if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1485a4c3f909SBalbir Singh 			bugaddr += PAGE_OFFSET;
1486a4c3f909SBalbir Singh 
148773c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1488a4c3f909SBalbir Singh 		    report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
148914cf11afSPaul Mackerras 			regs->nip += 4;
1490ba12eedeSLi Zhong 			goto bail;
149114cf11afSPaul Mackerras 		}
14928dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1493ba12eedeSLi Zhong 		goto bail;
14948dad3f92SPaul Mackerras 	}
1495bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1496bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1497bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1498bc2a9408SMichael Neuling 		 * This occurs when:
1499bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1500bc2a9408SMichael Neuling 		 *    transition in TM states.
1501bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1502bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1503bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1504bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1505632f0574SMichael Ellerman 		 *
1506632f0574SMichael Ellerman 		 * If usermode caused this, it's done something illegal and
1507bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1508bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1509bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1510bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1511bc2a9408SMichael Neuling 		 */
1512bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1513bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1514ba12eedeSLi Zhong 			goto bail;
1515bc2a9408SMichael Neuling 		} else {
1516bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
151711be3958SBreno Leitao 			       "at %lx (msr 0x%lx) tm_scratch=%llx\n",
151811be3958SBreno Leitao 			       regs->nip, regs->msr, get_paca()->tm_scratch);
1519bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1520bc2a9408SMichael Neuling 		}
1521bc2a9408SMichael Neuling 	}
1522bc2a9408SMichael Neuling #endif
15238dad3f92SPaul Mackerras 
1524b3f6a459SMichael Ellerman 	/*
1525b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1526b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1527b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1528b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1529b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1530b3f6a459SMichael Ellerman 	 */
1531b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1532b3f6a459SMichael Ellerman 		goto sigill;
1533b3f6a459SMichael Ellerman 
1534a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1535a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1536cd8a5673SPaul Mackerras 		local_irq_enable();
1537cd8a5673SPaul Mackerras 
153804903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
153904903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
154004903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
154104903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
154204903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
154304903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
15444e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
15454e63f8edSBenjamin Herrenschmidt 	 */
15463a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1547ba12eedeSLi Zhong 		goto bail;
154804903a30SKumar Gala 
15498dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
15508dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
155114cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
155214cf11afSPaul Mackerras 		case 0:
155314cf11afSPaul Mackerras 			regs->nip += 4;
155414cf11afSPaul Mackerras 			emulate_single_step(regs);
1555ba12eedeSLi Zhong 			goto bail;
155614cf11afSPaul Mackerras 		case -EFAULT:
155714cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1558ba12eedeSLi Zhong 			goto bail;
15598dad3f92SPaul Mackerras 		}
15608dad3f92SPaul Mackerras 	}
15618dad3f92SPaul Mackerras 
1562b3f6a459SMichael Ellerman sigill:
156314cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
156414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
156514cf11afSPaul Mackerras 	else
156614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1567ba12eedeSLi Zhong 
1568ba12eedeSLi Zhong bail:
1569ba12eedeSLi Zhong 	exception_exit(prev_state);
157014cf11afSPaul Mackerras }
157103465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception);
157214cf11afSPaul Mackerras 
1573bf593907SPaul Mackerras /*
1574bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1575bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1576bf593907SPaul Mackerras  */
157703465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs)
1578bf593907SPaul Mackerras {
1579bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1580bf593907SPaul Mackerras 	program_check_exception(regs);
1581bf593907SPaul Mackerras }
158203465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt);
1583bf593907SPaul Mackerras 
1584dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
158514cf11afSPaul Mackerras {
1586ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
15874393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
158814cf11afSPaul Mackerras 
1589a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1590a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1591a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1592a3512b2dSBenjamin Herrenschmidt 
15936ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
15946ce6c629SMichael Neuling 		goto bail;
15956ce6c629SMichael Neuling 
1596e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1597e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
159814cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
159914cf11afSPaul Mackerras 
160014cf11afSPaul Mackerras 	if (fixed == 1) {
160114cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
160214cf11afSPaul Mackerras 		emulate_single_step(regs);
1603ba12eedeSLi Zhong 		goto bail;
160414cf11afSPaul Mackerras 	}
160514cf11afSPaul Mackerras 
160614cf11afSPaul Mackerras 	/* Operand address was bad */
160714cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
16084393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
16094393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
16104393c4f6SBenjamin Herrenschmidt 	} else {
16114393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
16124393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
161314cf11afSPaul Mackerras 	}
16144393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
16154393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
16164393c4f6SBenjamin Herrenschmidt 	else
16174393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1618ba12eedeSLi Zhong 
1619ba12eedeSLi Zhong bail:
1620ba12eedeSLi Zhong 	exception_exit(prev_state);
162114cf11afSPaul Mackerras }
162214cf11afSPaul Mackerras 
162314cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
162414cf11afSPaul Mackerras {
16259bf3d3c4SChristophe Leroy 	pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n",
16269bf3d3c4SChristophe Leroy 		current->comm, task_pid_nr(current), regs->gpr[1]);
162714cf11afSPaul Mackerras 	debugger(regs);
162814cf11afSPaul Mackerras 	show_regs(regs);
162914cf11afSPaul Mackerras 	panic("kernel stack overflow");
163014cf11afSPaul Mackerras }
163114cf11afSPaul Mackerras 
1632dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1633dc1c1ca3SStephen Rothwell {
1634ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1635ba12eedeSLi Zhong 
1636dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1637dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1638dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1639ba12eedeSLi Zhong 
1640ba12eedeSLi Zhong 	exception_exit(prev_state);
1641dc1c1ca3SStephen Rothwell }
1642dc1c1ca3SStephen Rothwell 
1643dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1644dc1c1ca3SStephen Rothwell {
1645ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1646ba12eedeSLi Zhong 
1647dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1648dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1649dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1650dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1651ba12eedeSLi Zhong 		goto bail;
1652dc1c1ca3SStephen Rothwell 	}
16536c4841c2SAnton Blanchard 
1654dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1655dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1656dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1657ba12eedeSLi Zhong 
1658ba12eedeSLi Zhong bail:
1659ba12eedeSLi Zhong 	exception_exit(prev_state);
1660dc1c1ca3SStephen Rothwell }
1661dc1c1ca3SStephen Rothwell 
1662ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1663ce48b210SMichael Neuling {
1664ce48b210SMichael Neuling 	if (user_mode(regs)) {
1665ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1666ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1667ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1668ce48b210SMichael Neuling 		return;
1669ce48b210SMichael Neuling 	}
1670ce48b210SMichael Neuling 
1671ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1672ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1673ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1674ce48b210SMichael Neuling }
1675ce48b210SMichael Neuling 
16762517617eSMichael Neuling #ifdef CONFIG_PPC64
1677172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs)
1678172f7aaaSCyril Bur {
16795d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
16805d176f75SCyril Bur 	if (user_mode(regs)) {
16815d176f75SCyril Bur 		current->thread.load_tm++;
16825d176f75SCyril Bur 		regs->msr |= MSR_TM;
16835d176f75SCyril Bur 		tm_enable();
16845d176f75SCyril Bur 		tm_restore_sprs(&current->thread);
16855d176f75SCyril Bur 		return;
16865d176f75SCyril Bur 	}
16875d176f75SCyril Bur #endif
1688172f7aaaSCyril Bur 	pr_emerg("Unrecoverable TM Unavailable Exception "
1689172f7aaaSCyril Bur 			"%lx at %lx\n", regs->trap, regs->nip);
1690172f7aaaSCyril Bur 	die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1691172f7aaaSCyril Bur }
1692172f7aaaSCyril Bur 
1693021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1694d0c0c9a1SMichael Neuling {
1695021424a1SMichael Ellerman 	static char *facility_strings[] = {
16962517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
16972517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
16982517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
16992517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
17002517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
17012517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
17022517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
17032517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1704794464f4SNicholas Piggin 		[FSCR_MSGP_LG] = "MSGP",
17059b7ff0c6SNicholas Piggin 		[FSCR_SCV_LG] = "SCV",
1706021424a1SMichael Ellerman 	};
17072517617eSMichael Neuling 	char *facility = "unknown";
1708021424a1SMichael Ellerman 	u64 value;
1709c952c1c4SAnshuman Khandual 	u32 instword, rd;
17102517617eSMichael Neuling 	u8 status;
17112517617eSMichael Neuling 	bool hv;
1712021424a1SMichael Ellerman 
17132271db20SBenjamin Herrenschmidt 	hv = (TRAP(regs) == 0xf80);
17142517617eSMichael Neuling 	if (hv)
1715b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
17162517617eSMichael Neuling 	else
17172517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
17182517617eSMichael Neuling 
17192517617eSMichael Neuling 	status = value >> 56;
1720709b973cSAnshuman Khandual 	if ((hv || status >= 2) &&
1721709b973cSAnshuman Khandual 	    (status < ARRAY_SIZE(facility_strings)) &&
1722709b973cSAnshuman Khandual 	    facility_strings[status])
1723709b973cSAnshuman Khandual 		facility = facility_strings[status];
1724709b973cSAnshuman Khandual 
1725709b973cSAnshuman Khandual 	/* We should not have taken this interrupt in kernel */
1726709b973cSAnshuman Khandual 	if (!user_mode(regs)) {
1727709b973cSAnshuman Khandual 		pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1728709b973cSAnshuman Khandual 			 facility, status, regs->nip);
1729709b973cSAnshuman Khandual 		die("Unexpected facility unavailable exception", regs, SIGABRT);
1730709b973cSAnshuman Khandual 	}
1731709b973cSAnshuman Khandual 
1732709b973cSAnshuman Khandual 	/* We restore the interrupt state now */
1733709b973cSAnshuman Khandual 	if (!arch_irq_disabled_regs(regs))
1734709b973cSAnshuman Khandual 		local_irq_enable();
1735709b973cSAnshuman Khandual 
17362517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
1737c952c1c4SAnshuman Khandual 		/*
1738c952c1c4SAnshuman Khandual 		 * User is accessing the DSCR register using the problem
1739c952c1c4SAnshuman Khandual 		 * state only SPR number (0x03) either through a mfspr or
1740c952c1c4SAnshuman Khandual 		 * a mtspr instruction. If it is a write attempt through
1741c952c1c4SAnshuman Khandual 		 * a mtspr, then we set the inherit bit. This also allows
1742c952c1c4SAnshuman Khandual 		 * the user to write or read the register directly in the
1743c952c1c4SAnshuman Khandual 		 * future by setting via the FSCR DSCR bit. But in case it
1744c952c1c4SAnshuman Khandual 		 * is a read DSCR attempt through a mfspr instruction, we
1745c952c1c4SAnshuman Khandual 		 * just emulate the instruction instead. This code path will
1746c952c1c4SAnshuman Khandual 		 * always emulate all the mfspr instructions till the user
1747c952c1c4SAnshuman Khandual 		 * has attempted at least one mtspr instruction. This way it
1748c952c1c4SAnshuman Khandual 		 * preserves the same behaviour when the user is accessing
1749c952c1c4SAnshuman Khandual 		 * the DSCR through privilege level only SPR number (0x11)
1750c952c1c4SAnshuman Khandual 		 * which is emulated through illegal instruction exception.
1751c952c1c4SAnshuman Khandual 		 * We always leave HFSCR DSCR set.
17522517617eSMichael Neuling 		 */
1753c952c1c4SAnshuman Khandual 		if (get_user(instword, (u32 __user *)(regs->nip))) {
1754c952c1c4SAnshuman Khandual 			pr_err("Failed to fetch the user instruction\n");
1755c952c1c4SAnshuman Khandual 			return;
1756c952c1c4SAnshuman Khandual 		}
1757c952c1c4SAnshuman Khandual 
1758c952c1c4SAnshuman Khandual 		/* Write into DSCR (mtspr 0x03, RS) */
1759c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1760c952c1c4SAnshuman Khandual 				== PPC_INST_MTSPR_DSCR_USER) {
1761c952c1c4SAnshuman Khandual 			rd = (instword >> 21) & 0x1f;
1762c952c1c4SAnshuman Khandual 			current->thread.dscr = regs->gpr[rd];
17632517617eSMichael Neuling 			current->thread.dscr_inherit = 1;
1764b57bd2deSMichael Neuling 			current->thread.fscr |= FSCR_DSCR;
1765b57bd2deSMichael Neuling 			mtspr(SPRN_FSCR, current->thread.fscr);
1766c952c1c4SAnshuman Khandual 		}
1767c952c1c4SAnshuman Khandual 
1768c952c1c4SAnshuman Khandual 		/* Read from DSCR (mfspr RT, 0x03) */
1769c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1770c952c1c4SAnshuman Khandual 				== PPC_INST_MFSPR_DSCR_USER) {
1771c952c1c4SAnshuman Khandual 			if (emulate_instruction(regs)) {
1772c952c1c4SAnshuman Khandual 				pr_err("DSCR based mfspr emulation failed\n");
1773c952c1c4SAnshuman Khandual 				return;
1774c952c1c4SAnshuman Khandual 			}
1775c952c1c4SAnshuman Khandual 			regs->nip += 4;
1776c952c1c4SAnshuman Khandual 			emulate_single_step(regs);
1777c952c1c4SAnshuman Khandual 		}
17782517617eSMichael Neuling 		return;
1779b14b6260SMichael Ellerman 	}
1780b14b6260SMichael Ellerman 
1781172f7aaaSCyril Bur 	if (status == FSCR_TM_LG) {
1782172f7aaaSCyril Bur 		/*
1783172f7aaaSCyril Bur 		 * If we're here then the hardware is TM aware because it
1784172f7aaaSCyril Bur 		 * generated an exception with FSRM_TM set.
1785172f7aaaSCyril Bur 		 *
1786172f7aaaSCyril Bur 		 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1787172f7aaaSCyril Bur 		 * told us not to do TM, or the kernel is not built with TM
1788172f7aaaSCyril Bur 		 * support.
1789172f7aaaSCyril Bur 		 *
1790172f7aaaSCyril Bur 		 * If both of those things are true, then userspace can spam the
1791172f7aaaSCyril Bur 		 * console by triggering the printk() below just by continually
1792172f7aaaSCyril Bur 		 * doing tbegin (or any TM instruction). So in that case just
1793172f7aaaSCyril Bur 		 * send the process a SIGILL immediately.
1794172f7aaaSCyril Bur 		 */
1795172f7aaaSCyril Bur 		if (!cpu_has_feature(CPU_FTR_TM))
1796172f7aaaSCyril Bur 			goto out;
1797172f7aaaSCyril Bur 
1798172f7aaaSCyril Bur 		tm_unavailable(regs);
1799172f7aaaSCyril Bur 		return;
1800172f7aaaSCyril Bur 	}
1801172f7aaaSCyril Bur 
180293c2ec0fSBalbir Singh 	pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
180393c2ec0fSBalbir Singh 		hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
1804d0c0c9a1SMichael Neuling 
1805172f7aaaSCyril Bur out:
1806d0c0c9a1SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1807d0c0c9a1SMichael Neuling }
18082517617eSMichael Neuling #endif
1809d0c0c9a1SMichael Neuling 
1810f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1811f54db641SMichael Neuling 
1812f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1813f54db641SMichael Neuling {
1814f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1815f54db641SMichael Neuling 
1816f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1817f54db641SMichael Neuling 		 regs->nip, regs->msr);
1818f54db641SMichael Neuling 
1819f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1820f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1821f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1822f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1823f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1824f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1825f54db641SMichael Neuling 	 */
1826d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
182796695563SBreno Leitao 
182896695563SBreno Leitao 	/*
182996695563SBreno Leitao 	 * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and
183096695563SBreno Leitao 	 * then it was overwrite by the thr->fp_state by tm_reclaim_thread().
183196695563SBreno Leitao 	 *
183296695563SBreno Leitao 	 * At this point, ck{fp,vr}_state contains the exact values we want to
183396695563SBreno Leitao 	 * recheckpoint.
183496695563SBreno Leitao 	 */
1835f54db641SMichael Neuling 
1836f54db641SMichael Neuling 	/* Enable FP for the task: */
1837a7771176SCyril Bur 	current->thread.load_fp = 1;
1838f54db641SMichael Neuling 
183996695563SBreno Leitao 	/*
184096695563SBreno Leitao 	 * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers.
1841f54db641SMichael Neuling 	 */
1842eb5c3f1cSCyril Bur 	tm_recheckpoint(&current->thread);
1843f54db641SMichael Neuling }
1844f54db641SMichael Neuling 
1845f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1846f54db641SMichael Neuling {
1847f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1848f54db641SMichael Neuling 	 * the same way.
1849f54db641SMichael Neuling 	 */
1850f54db641SMichael Neuling 
1851f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1852f54db641SMichael Neuling 		 "MSR=%lx\n",
1853f54db641SMichael Neuling 		 regs->nip, regs->msr);
1854d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1855a7771176SCyril Bur 	current->thread.load_vec = 1;
1856eb5c3f1cSCyril Bur 	tm_recheckpoint(&current->thread);
1857f54db641SMichael Neuling 	current->thread.used_vr = 1;
18583ac8ff1cSPaul Mackerras }
18593ac8ff1cSPaul Mackerras 
1860f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1861f54db641SMichael Neuling {
1862f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1863f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1864f54db641SMichael Neuling 	 *
1865f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1866f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1867f54db641SMichael Neuling 	 */
1868f54db641SMichael Neuling 
1869f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1870f54db641SMichael Neuling 		 "MSR=%lx\n",
1871f54db641SMichael Neuling 		 regs->nip, regs->msr);
1872f54db641SMichael Neuling 
18733ac8ff1cSPaul Mackerras 	current->thread.used_vsr = 1;
18743ac8ff1cSPaul Mackerras 
1875f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1876d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1877f54db641SMichael Neuling 
1878a7771176SCyril Bur 	current->thread.load_vec = 1;
1879a7771176SCyril Bur 	current->thread.load_fp = 1;
18803ac8ff1cSPaul Mackerras 
1881eb5c3f1cSCyril Bur 	tm_recheckpoint(&current->thread);
1882f54db641SMichael Neuling }
1883f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1884f54db641SMichael Neuling 
1885dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1886dc1c1ca3SStephen Rothwell {
188769111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.pmu_irqs);
188889713ed1SAnton Blanchard 
1889dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1890dc1c1ca3SStephen Rothwell }
1891dc1c1ca3SStephen Rothwell 
1892172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
18933bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
18943bffb652SDave Kleikamp {
18953bffb652SDave Kleikamp 	int changed = 0;
18963bffb652SDave Kleikamp 	/*
18973bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
18983bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
18993bffb652SDave Kleikamp 	 */
19003bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
19013bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
19023bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
190351ae8d4aSBharat Bhushan 		current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
19043bffb652SDave Kleikamp #endif
190547355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
19063bffb652SDave Kleikamp 			     5);
19073bffb652SDave Kleikamp 		changed |= 0x01;
19083bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
19093bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
191047355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
19113bffb652SDave Kleikamp 			     6);
19123bffb652SDave Kleikamp 		changed |= 0x01;
19133bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
191451ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
19153bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
191647355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
19173bffb652SDave Kleikamp 			     1);
19183bffb652SDave Kleikamp 		changed |= 0x01;
19193bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
192051ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
192147355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
19223bffb652SDave Kleikamp 			     2);
19233bffb652SDave Kleikamp 		changed |= 0x01;
19243bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
192551ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
19263bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
192747355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
19283bffb652SDave Kleikamp 			     3);
19293bffb652SDave Kleikamp 		changed |= 0x01;
19303bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
193151ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
193247355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
19333bffb652SDave Kleikamp 			     4);
19343bffb652SDave Kleikamp 		changed |= 0x01;
19353bffb652SDave Kleikamp 	}
19363bffb652SDave Kleikamp 	/*
19373bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
19383bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
19393bffb652SDave Kleikamp 	 * back on or not.
19403bffb652SDave Kleikamp 	 */
194151ae8d4aSBharat Bhushan 	if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
194251ae8d4aSBharat Bhushan 			       current->thread.debug.dbcr1))
19433bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
19443bffb652SDave Kleikamp 	else
19453bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
194651ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IDM;
19473bffb652SDave Kleikamp 
19483bffb652SDave Kleikamp 	if (changed & 0x01)
194951ae8d4aSBharat Bhushan 		mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
19503bffb652SDave Kleikamp }
195114cf11afSPaul Mackerras 
195203465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status)
195314cf11afSPaul Mackerras {
195451ae8d4aSBharat Bhushan 	current->thread.debug.dbsr = debug_status;
19553bffb652SDave Kleikamp 
1956ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1957ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1958ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1959ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1960ec097c84SRoland McGrath 	 */
1961ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1962ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1963ec097c84SRoland McGrath 
1964ec097c84SRoland McGrath 		/* Disable BT */
1965ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1966ec097c84SRoland McGrath 		/* Clear the BT event */
1967ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1968ec097c84SRoland McGrath 
1969ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1970ec097c84SRoland McGrath 		if (user_mode(regs)) {
197151ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_BT;
197251ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1973ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1974ec097c84SRoland McGrath 			return;
1975ec097c84SRoland McGrath 		}
1976ec097c84SRoland McGrath 
19776cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
19786cc89badSNaveen N. Rao 			return;
19796cc89badSNaveen N. Rao 
1980ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1981ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1982ec097c84SRoland McGrath 			return;
1983ec097c84SRoland McGrath 		}
1984ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1985ec097c84SRoland McGrath 			return;
1986ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
198714cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1988f8279621SKumar Gala 
198914cf11afSPaul Mackerras 		/* Disable instruction completion */
199014cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
199114cf11afSPaul Mackerras 		/* Clear the instruction completion event */
199214cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1993f8279621SKumar Gala 
19946cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
19956cc89badSNaveen N. Rao 			return;
19966cc89badSNaveen N. Rao 
1997f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1998f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
199914cf11afSPaul Mackerras 			return;
200014cf11afSPaul Mackerras 		}
2001f8279621SKumar Gala 
2002f8279621SKumar Gala 		if (debugger_sstep(regs))
2003f8279621SKumar Gala 			return;
2004f8279621SKumar Gala 
20053bffb652SDave Kleikamp 		if (user_mode(regs)) {
200651ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_IC;
200751ae8d4aSBharat Bhushan 			if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
200851ae8d4aSBharat Bhushan 					       current->thread.debug.dbcr1))
20093bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
20103bffb652SDave Kleikamp 			else
20113bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
201251ae8d4aSBharat Bhushan 				current->thread.debug.dbcr0 &= ~DBCR0_IDM;
20133bffb652SDave Kleikamp 		}
2014f8279621SKumar Gala 
2015f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
20163bffb652SDave Kleikamp 	} else
20173bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
201814cf11afSPaul Mackerras }
201903465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException);
2020172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
202114cf11afSPaul Mackerras 
202214cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
202314cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
202414cf11afSPaul Mackerras {
202514cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
202614cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
202714cf11afSPaul Mackerras }
202814cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
202914cf11afSPaul Mackerras 
203014cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
2031dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
203214cf11afSPaul Mackerras {
203314cf11afSPaul Mackerras 	int err;
203414cf11afSPaul Mackerras 
203514cf11afSPaul Mackerras 	if (!user_mode(regs)) {
203614cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
203714cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
20388dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
203914cf11afSPaul Mackerras 	}
204014cf11afSPaul Mackerras 
2041dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
2042dc1c1ca3SStephen Rothwell 
2043eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
204414cf11afSPaul Mackerras 	err = emulate_altivec(regs);
204514cf11afSPaul Mackerras 	if (err == 0) {
204614cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
204714cf11afSPaul Mackerras 		emulate_single_step(regs);
204814cf11afSPaul Mackerras 		return;
204914cf11afSPaul Mackerras 	}
205014cf11afSPaul Mackerras 
205114cf11afSPaul Mackerras 	if (err == -EFAULT) {
205214cf11afSPaul Mackerras 		/* got an error reading the instruction */
205314cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
205414cf11afSPaul Mackerras 	} else {
205514cf11afSPaul Mackerras 		/* didn't recognize the instruction */
205614cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
205776462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
205814cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
2059de79f7b9SPaul Mackerras 		current->thread.vr_state.vscr.u[3] |= 0x10000;
206014cf11afSPaul Mackerras 	}
206114cf11afSPaul Mackerras }
206214cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
206314cf11afSPaul Mackerras 
206414cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
206514cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
206614cf11afSPaul Mackerras 			   unsigned long error_code)
206714cf11afSPaul Mackerras {
206814cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
206914cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
207014cf11afSPaul Mackerras 	 * something smarter
207114cf11afSPaul Mackerras 	 */
207214cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
207314cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
207414cf11afSPaul Mackerras 	return;
207514cf11afSPaul Mackerras }
207614cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
207714cf11afSPaul Mackerras 
207814cf11afSPaul Mackerras #ifdef CONFIG_SPE
207914cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
208014cf11afSPaul Mackerras {
20816a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
208214cf11afSPaul Mackerras 	unsigned long spefscr;
208314cf11afSPaul Mackerras 	int fpexc_mode;
2084aeb1c0f6SEric W. Biederman 	int code = FPE_FLTUNK;
20856a800f36SLiu Yu 	int err;
20866a800f36SLiu Yu 
2087ef429124SChristophe Leroy 	/* We restore the interrupt state now */
2088ef429124SChristophe Leroy 	if (!arch_irq_disabled_regs(regs))
2089ef429124SChristophe Leroy 		local_irq_enable();
2090ef429124SChristophe Leroy 
2091685659eeSyu liu 	flush_spe_to_thread(current);
209214cf11afSPaul Mackerras 
209314cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
209414cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
209514cf11afSPaul Mackerras 
209614cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
209714cf11afSPaul Mackerras 		code = FPE_FLTOVF;
209814cf11afSPaul Mackerras 	}
209914cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
210014cf11afSPaul Mackerras 		code = FPE_FLTUND;
210114cf11afSPaul Mackerras 	}
210214cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
210314cf11afSPaul Mackerras 		code = FPE_FLTDIV;
210414cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
210514cf11afSPaul Mackerras 		code = FPE_FLTINV;
210614cf11afSPaul Mackerras 	}
210714cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
210814cf11afSPaul Mackerras 		code = FPE_FLTRES;
210914cf11afSPaul Mackerras 
21106a800f36SLiu Yu 	err = do_spe_mathemu(regs);
21116a800f36SLiu Yu 	if (err == 0) {
21126a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
21136a800f36SLiu Yu 		emulate_single_step(regs);
211414cf11afSPaul Mackerras 		return;
211514cf11afSPaul Mackerras 	}
21166a800f36SLiu Yu 
21176a800f36SLiu Yu 	if (err == -EFAULT) {
21186a800f36SLiu Yu 		/* got an error reading the instruction */
21196a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
21206a800f36SLiu Yu 	} else if (err == -EINVAL) {
21216a800f36SLiu Yu 		/* didn't recognize the instruction */
21226a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
21236a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
21246a800f36SLiu Yu 	} else {
21256a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
21266a800f36SLiu Yu 	}
21276a800f36SLiu Yu 
21286a800f36SLiu Yu 	return;
21296a800f36SLiu Yu }
21306a800f36SLiu Yu 
21316a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
21326a800f36SLiu Yu {
21336a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
21346a800f36SLiu Yu 	int err;
21356a800f36SLiu Yu 
2136ef429124SChristophe Leroy 	/* We restore the interrupt state now */
2137ef429124SChristophe Leroy 	if (!arch_irq_disabled_regs(regs))
2138ef429124SChristophe Leroy 		local_irq_enable();
2139ef429124SChristophe Leroy 
21406a800f36SLiu Yu 	preempt_disable();
21416a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
21426a800f36SLiu Yu 		giveup_spe(current);
21436a800f36SLiu Yu 	preempt_enable();
21446a800f36SLiu Yu 
21456a800f36SLiu Yu 	regs->nip -= 4;
21466a800f36SLiu Yu 	err = speround_handler(regs);
21476a800f36SLiu Yu 	if (err == 0) {
21486a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
21496a800f36SLiu Yu 		emulate_single_step(regs);
21506a800f36SLiu Yu 		return;
21516a800f36SLiu Yu 	}
21526a800f36SLiu Yu 
21536a800f36SLiu Yu 	if (err == -EFAULT) {
21546a800f36SLiu Yu 		/* got an error reading the instruction */
21556a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
21566a800f36SLiu Yu 	} else if (err == -EINVAL) {
21576a800f36SLiu Yu 		/* didn't recognize the instruction */
21586a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
21596a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
21606a800f36SLiu Yu 	} else {
2161aeb1c0f6SEric W. Biederman 		_exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
21626a800f36SLiu Yu 		return;
21636a800f36SLiu Yu 	}
21646a800f36SLiu Yu }
216514cf11afSPaul Mackerras #endif
216614cf11afSPaul Mackerras 
2167dc1c1ca3SStephen Rothwell /*
2168dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
2169dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
2170dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
2171dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
2172dc1c1ca3SStephen Rothwell  */
2173dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
2174dc1c1ca3SStephen Rothwell {
217551423a9cSChristophe Leroy 	pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n",
217651423a9cSChristophe Leroy 		 regs->trap, regs->nip, regs->msr);
2177dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
2178dc1c1ca3SStephen Rothwell }
217915770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception);
2180dc1c1ca3SStephen Rothwell 
21811e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
218214cf11afSPaul Mackerras /*
218314cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
218414cf11afSPaul Mackerras  * spins until a reboot occurs
218514cf11afSPaul Mackerras  */
218614cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
218714cf11afSPaul Mackerras {
218814cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
218914cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
219014cf11afSPaul Mackerras 	return;
219114cf11afSPaul Mackerras }
219214cf11afSPaul Mackerras 
219314cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
219414cf11afSPaul Mackerras {
219514cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
219614cf11afSPaul Mackerras 	WatchdogHandler(regs);
219714cf11afSPaul Mackerras }
219814cf11afSPaul Mackerras #endif
2199dc1c1ca3SStephen Rothwell 
2200dc1c1ca3SStephen Rothwell /*
2201dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
2202dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
2203dc1c1ca3SStephen Rothwell  */
2204dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
2205dc1c1ca3SStephen Rothwell {
2206dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2207dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
2208dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
2209dc1c1ca3SStephen Rothwell }
221015770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack);
221114cf11afSPaul Mackerras 
221214cf11afSPaul Mackerras void __init trap_init(void)
221314cf11afSPaul Mackerras {
221414cf11afSPaul Mackerras }
221580947e7cSGeert Uytterhoeven 
221680947e7cSGeert Uytterhoeven 
221780947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
221880947e7cSGeert Uytterhoeven 
221980947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
222080947e7cSGeert Uytterhoeven 
222180947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
222280947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
222380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
222480947e7cSGeert Uytterhoeven #endif
222580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
222680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
222780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
222880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
222980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
223080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
223180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
223280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
223380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
223480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
2235a3821b2aSScott Wood 	WARN_EMULATED_SETUP(sync),
223680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
223780947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
223880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
223980947e7cSGeert Uytterhoeven #endif
224080947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
224180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
224280947e7cSGeert Uytterhoeven #endif
2243efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
2244efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
2245efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
2246f83319d7SAnton Blanchard 	WARN_EMULATED_SETUP(lq_stq),
22475080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvw4x),
22485080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvh8x),
22495080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvd2x),
22505080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvb16x),
2251efcac658SAlexey Kardashevskiy #endif
225280947e7cSGeert Uytterhoeven };
225380947e7cSGeert Uytterhoeven 
225480947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
225580947e7cSGeert Uytterhoeven 
225680947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
225780947e7cSGeert Uytterhoeven {
225876462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
225980947e7cSGeert Uytterhoeven 			    type);
226080947e7cSGeert Uytterhoeven }
226180947e7cSGeert Uytterhoeven 
226280947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
226380947e7cSGeert Uytterhoeven {
226480947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
226580947e7cSGeert Uytterhoeven 	unsigned int i;
226680947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
226780947e7cSGeert Uytterhoeven 
226880947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
226980947e7cSGeert Uytterhoeven 		return -ENODEV;
227080947e7cSGeert Uytterhoeven 
227180947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
227280947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
227380947e7cSGeert Uytterhoeven 	if (!dir)
227480947e7cSGeert Uytterhoeven 		return -ENOMEM;
227580947e7cSGeert Uytterhoeven 
227657ad583fSRussell Currey 	d = debugfs_create_u32("do_warn", 0644, dir,
227780947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
227880947e7cSGeert Uytterhoeven 	if (!d)
227980947e7cSGeert Uytterhoeven 		goto fail;
228080947e7cSGeert Uytterhoeven 
228180947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
228257ad583fSRussell Currey 		d = debugfs_create_u32(entries[i].name, 0644, dir,
228380947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
228480947e7cSGeert Uytterhoeven 		if (!d)
228580947e7cSGeert Uytterhoeven 			goto fail;
228680947e7cSGeert Uytterhoeven 	}
228780947e7cSGeert Uytterhoeven 
228880947e7cSGeert Uytterhoeven 	return 0;
228980947e7cSGeert Uytterhoeven 
229080947e7cSGeert Uytterhoeven fail:
229180947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
229280947e7cSGeert Uytterhoeven 	return -ENOMEM;
229380947e7cSGeert Uytterhoeven }
229480947e7cSGeert Uytterhoeven 
229580947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
229680947e7cSGeert Uytterhoeven 
229780947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
2298