xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 2517617e0de65f8f7cfe75cae745d06b1fa98586)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3776462232SChristian Dietrich #include <linux/ratelimit.h>
38ba12eedeSLi Zhong #include <linux/context_tracking.h>
3914cf11afSPaul Mackerras 
4080947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4114cf11afSPaul Mackerras #include <asm/pgtable.h>
4214cf11afSPaul Mackerras #include <asm/uaccess.h>
4314cf11afSPaul Mackerras #include <asm/io.h>
4486417780SPaul Mackerras #include <asm/machdep.h>
4586417780SPaul Mackerras #include <asm/rtas.h>
46f7f6f4feSDavid Gibson #include <asm/pmc.h>
4714cf11afSPaul Mackerras #include <asm/reg.h>
4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4914cf11afSPaul Mackerras #include <asm/backlight.h>
5014cf11afSPaul Mackerras #endif
51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5286417780SPaul Mackerras #include <asm/firmware.h>
53dc1c1ca3SStephen Rothwell #include <asm/processor.h>
546ce6c629SMichael Neuling #include <asm/tm.h>
55dc1c1ca3SStephen Rothwell #endif
56c0ce7d08SDavid Wilder #include <asm/kexec.h>
5716c57b36SKumar Gala #include <asm/ppc-opcode.h>
58cce1f106SShaohui Xie #include <asm/rio.h>
59ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
60ae3a197eSDavid Howells #include <asm/switch_to.h>
61f54db641SMichael Neuling #include <asm/tm.h>
62ae3a197eSDavid Howells #include <asm/debug.h>
63dc1c1ca3SStephen Rothwell 
647dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
655be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
665be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
695be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
709422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
715be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7214cf11afSPaul Mackerras 
7314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
789422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8014cf11afSPaul Mackerras #endif
8114cf11afSPaul Mackerras 
828b3c34cfSMichael Neuling /* Transactional Memory trap debug */
838b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
848b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
858b3c34cfSMichael Neuling #else
868b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
878b3c34cfSMichael Neuling #endif
888b3c34cfSMichael Neuling 
8914cf11afSPaul Mackerras /*
9014cf11afSPaul Mackerras  * Trap & Exception support
9114cf11afSPaul Mackerras  */
9214cf11afSPaul Mackerras 
936031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
946031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
956031d9d9Santon@samba.org {
966031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
976031d9d9Santon@samba.org 	if (pmac_backlight) {
986031d9d9Santon@samba.org 		struct backlight_properties *props;
996031d9d9Santon@samba.org 
1006031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1016031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1026031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1036031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1046031d9d9Santon@samba.org 	}
1056031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1066031d9d9Santon@samba.org }
1076031d9d9Santon@samba.org #else
1086031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1096031d9d9Santon@samba.org #endif
1106031d9d9Santon@samba.org 
111760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
112760ca4dcSAnton Blanchard static int die_owner = -1;
113760ca4dcSAnton Blanchard static unsigned int die_nest_count;
114c0ce7d08SDavid Wilder static int die_counter;
115760ca4dcSAnton Blanchard 
116760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs)
117760ca4dcSAnton Blanchard {
118760ca4dcSAnton Blanchard 	int cpu;
11934c2a14fSanton@samba.org 	unsigned long flags;
12014cf11afSPaul Mackerras 
12114cf11afSPaul Mackerras 	if (debugger(regs))
12214cf11afSPaul Mackerras 		return 1;
12314cf11afSPaul Mackerras 
124293e4688Santon@samba.org 	oops_enter();
125293e4688Santon@samba.org 
126760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
127760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
128760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
129760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
130760ca4dcSAnton Blanchard 		if (cpu == die_owner)
131760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
132760ca4dcSAnton Blanchard 		else
133760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
134760ca4dcSAnton Blanchard 	}
135760ca4dcSAnton Blanchard 	die_nest_count++;
136760ca4dcSAnton Blanchard 	die_owner = cpu;
13714cf11afSPaul Mackerras 	console_verbose();
13814cf11afSPaul Mackerras 	bust_spinlocks(1);
1396031d9d9Santon@samba.org 	if (machine_is(powermac))
1406031d9d9Santon@samba.org 		pmac_backlight_unblank();
141760ca4dcSAnton Blanchard 	return flags;
14234c2a14fSanton@samba.org }
1435474c120SMichael Hanselmann 
144760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
145760ca4dcSAnton Blanchard 			       int signr)
146760ca4dcSAnton Blanchard {
14714cf11afSPaul Mackerras 	bust_spinlocks(0);
148760ca4dcSAnton Blanchard 	die_owner = -1;
149373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
150760ca4dcSAnton Blanchard 	die_nest_count--;
15158154c8cSAnton Blanchard 	oops_exit();
15258154c8cSAnton Blanchard 	printk("\n");
153760ca4dcSAnton Blanchard 	if (!die_nest_count)
154760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
155760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
156760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
157cc532915SMichael Ellerman 
158ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
159ebaeb5aeSMahesh Salgaonkar 
1609b00ac06SAnton Blanchard 	/*
1619b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1629b00ac06SAnton Blanchard 	 * it through the crashdump code.
1639b00ac06SAnton Blanchard 	 */
1649b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
165cc532915SMichael Ellerman 		crash_kexec(regs);
1669b00ac06SAnton Blanchard 
1679b00ac06SAnton Blanchard 		/*
1689b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1699b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1709b00ac06SAnton Blanchard 		 * code.
1719b00ac06SAnton Blanchard 		 */
172c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1739b00ac06SAnton Blanchard 	}
17414cf11afSPaul Mackerras 
175760ca4dcSAnton Blanchard 	if (!signr)
176760ca4dcSAnton Blanchard 		return;
177760ca4dcSAnton Blanchard 
17858154c8cSAnton Blanchard 	/*
17958154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18058154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18158154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18258154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18358154c8cSAnton Blanchard 	 */
18458154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
18558154c8cSAnton Blanchard 	    is_global_init(current)) {
18658154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
18758154c8cSAnton Blanchard 	}
18858154c8cSAnton Blanchard 
18914cf11afSPaul Mackerras 	if (in_interrupt())
19014cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
191cea6a4baSHorms 	if (panic_on_oops)
192012c437dSHorms 		panic("Fatal exception");
193760ca4dcSAnton Blanchard 	do_exit(signr);
194760ca4dcSAnton Blanchard }
195cea6a4baSHorms 
196760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
197760ca4dcSAnton Blanchard {
198760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
199760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
200760ca4dcSAnton Blanchard 	printk("PREEMPT ");
201760ca4dcSAnton Blanchard #endif
202760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
203760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
204760ca4dcSAnton Blanchard #endif
205760ca4dcSAnton Blanchard #ifdef CONFIG_DEBUG_PAGEALLOC
206760ca4dcSAnton Blanchard 	printk("DEBUG_PAGEALLOC ");
207760ca4dcSAnton Blanchard #endif
208760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
209760ca4dcSAnton Blanchard 	printk("NUMA ");
210760ca4dcSAnton Blanchard #endif
211760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
212760ca4dcSAnton Blanchard 
213760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
214760ca4dcSAnton Blanchard 		return 1;
215760ca4dcSAnton Blanchard 
216760ca4dcSAnton Blanchard 	print_modules();
217760ca4dcSAnton Blanchard 	show_regs(regs);
21814cf11afSPaul Mackerras 
21914cf11afSPaul Mackerras 	return 0;
22014cf11afSPaul Mackerras }
22114cf11afSPaul Mackerras 
222760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
223760ca4dcSAnton Blanchard {
224760ca4dcSAnton Blanchard 	unsigned long flags = oops_begin(regs);
225760ca4dcSAnton Blanchard 
226760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
227760ca4dcSAnton Blanchard 		err = 0;
228760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
229760ca4dcSAnton Blanchard }
230760ca4dcSAnton Blanchard 
23125baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
23225baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
23325baa35bSOleg Nesterov {
23425baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
23525baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
23625baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
23725baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
23825baa35bSOleg Nesterov }
23925baa35bSOleg Nesterov 
24014cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
24114cf11afSPaul Mackerras {
24214cf11afSPaul Mackerras 	siginfo_t info;
243d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
244d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
245d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
246d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
24714cf11afSPaul Mackerras 
24814cf11afSPaul Mackerras 	if (!user_mode(regs)) {
249760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
25014cf11afSPaul Mackerras 		return;
251760ca4dcSAnton Blanchard 	}
252760ca4dcSAnton Blanchard 
253760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
25476462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
255d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
256d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
25714cf11afSPaul Mackerras 	}
25814cf11afSPaul Mackerras 
259a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2609f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2619f2f79e3SBenjamin Herrenschmidt 
26241ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
26314cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
26414cf11afSPaul Mackerras 	info.si_signo = signr;
26514cf11afSPaul Mackerras 	info.si_code = code;
26614cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
26714cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
26814cf11afSPaul Mackerras }
26914cf11afSPaul Mackerras 
27014cf11afSPaul Mackerras #ifdef CONFIG_PPC64
27114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
27214cf11afSPaul Mackerras {
27314cf11afSPaul Mackerras 	/* See if any machine dependent calls */
274c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
275c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
276c902be71SArnd Bergmann 			return;
277c902be71SArnd Bergmann 	}
27814cf11afSPaul Mackerras 
2798dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28014cf11afSPaul Mackerras 
28114cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
28214cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
28314cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
28414cf11afSPaul Mackerras 
28514cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
28614cf11afSPaul Mackerras }
28714cf11afSPaul Mackerras #endif
28814cf11afSPaul Mackerras 
28914cf11afSPaul Mackerras /*
29014cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
29114cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
29214cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
29314cf11afSPaul Mackerras  * table.
29414cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
29514cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
29614cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
29714cf11afSPaul Mackerras  *  -- paulus.
29814cf11afSPaul Mackerras  */
29914cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
30014cf11afSPaul Mackerras {
30168a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
30214cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
30314cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
30414cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
30514cf11afSPaul Mackerras 
30614cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
30714cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
30814cf11afSPaul Mackerras 		/*
30914cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
31014cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
31114cf11afSPaul Mackerras 		 * As the address is in the exception table
31214cf11afSPaul Mackerras 		 * we should be able to read the instr there.
31314cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
31414cf11afSPaul Mackerras 		 * load or store.
31514cf11afSPaul Mackerras 		 */
31614cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
31714cf11afSPaul Mackerras 			nip -= 2;
31814cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
31914cf11afSPaul Mackerras 			--nip;
32014cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
32114cf11afSPaul Mackerras 			/* sync or twi */
32214cf11afSPaul Mackerras 			unsigned int rb;
32314cf11afSPaul Mackerras 
32414cf11afSPaul Mackerras 			--nip;
32514cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
32614cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
32714cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
32814cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
32914cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
33014cf11afSPaul Mackerras 			regs->nip = entry->fixup;
33114cf11afSPaul Mackerras 			return 1;
33214cf11afSPaul Mackerras 		}
33314cf11afSPaul Mackerras 	}
33468a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
33514cf11afSPaul Mackerras 	return 0;
33614cf11afSPaul Mackerras }
33714cf11afSPaul Mackerras 
338172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
33914cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
34014cf11afSPaul Mackerras    is in the ESR. */
34114cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
34214cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
34314cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
34414cf11afSPaul Mackerras #else
345fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
34614cf11afSPaul Mackerras #endif
34714cf11afSPaul Mackerras #define REASON_FP		ESR_FP
34814cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
34914cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
35014cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
35114cf11afSPaul Mackerras 
35214cf11afSPaul Mackerras /* single-step stuff */
35314cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
35414cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
35514cf11afSPaul Mackerras 
35614cf11afSPaul Mackerras #else
35714cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
35814cf11afSPaul Mackerras    exception is in the MSR. */
35914cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
36014cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
3618b3c34cfSMichael Neuling #define REASON_TM		0x200000
36214cf11afSPaul Mackerras #define REASON_FP		0x100000
36314cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
36414cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
36514cf11afSPaul Mackerras #define REASON_TRAP		0x20000
36614cf11afSPaul Mackerras 
36714cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
36814cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
36914cf11afSPaul Mackerras #endif
37014cf11afSPaul Mackerras 
37147c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
37247c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
37314cf11afSPaul Mackerras {
3741a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
37514cf11afSPaul Mackerras 
37614cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
37714cf11afSPaul Mackerras 		printk("Instruction");
37814cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
37914cf11afSPaul Mackerras 	} else
38014cf11afSPaul Mackerras 		printk("Data");
38114cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
38247c0bd1aSBenjamin Herrenschmidt 
38347c0bd1aSBenjamin Herrenschmidt 	return 0;
38447c0bd1aSBenjamin Herrenschmidt }
38547c0bd1aSBenjamin Herrenschmidt 
38647c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
38747c0bd1aSBenjamin Herrenschmidt {
38847c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
38947c0bd1aSBenjamin Herrenschmidt 
39014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
39114cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
39214cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
39314cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
39414cf11afSPaul Mackerras 	}
39514cf11afSPaul Mackerras 	else {
39614cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
39714cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
39814cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
39914cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
40014cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
40114cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
40214cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
40314cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
40414cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
40514cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
40614cf11afSPaul Mackerras 			flush_instruction_cache();
40714cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
40814cf11afSPaul Mackerras 		}
40914cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
41014cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
41114cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
41214cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
41314cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
41414cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
41514cf11afSPaul Mackerras 
41614cf11afSPaul Mackerras 		/* Clear MCSR */
41714cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
41814cf11afSPaul Mackerras 	}
41947c0bd1aSBenjamin Herrenschmidt 	return 0;
42047c0bd1aSBenjamin Herrenschmidt }
421fc5e7097SDave Kleikamp 
422fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
423fc5e7097SDave Kleikamp {
424fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
425fc5e7097SDave Kleikamp 	u32 mcsr;
426fc5e7097SDave Kleikamp 
427fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
428fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
429fc5e7097SDave Kleikamp 		printk(KERN_ERR
430fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
431fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
432fc5e7097SDave Kleikamp 		return 0;
433fc5e7097SDave Kleikamp 	}
434fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
435fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
436fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
437fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
438fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
439fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
440fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
441fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
442fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
443fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
444fc5e7097SDave Kleikamp 		flush_instruction_cache();
445fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
446fc5e7097SDave Kleikamp 	}
447fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
448fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
449fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
450fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
451fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
452fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
453fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
454fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
455fc5e7097SDave Kleikamp 
456fc5e7097SDave Kleikamp 	/* Clear MCSR */
457fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
458fc5e7097SDave Kleikamp 
459fc5e7097SDave Kleikamp 	return 0;
460fc5e7097SDave Kleikamp }
46114cf11afSPaul Mackerras #elif defined(CONFIG_E500)
462fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
463fe04b112SScott Wood {
464fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
465fe04b112SScott Wood 	unsigned long reason = mcsr;
466fe04b112SScott Wood 	int recoverable = 1;
467fe04b112SScott Wood 
46882a9a480SScott Wood 	if (reason & MCSR_LD) {
469cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
470cce1f106SShaohui Xie 		if (recoverable == 1)
471cce1f106SShaohui Xie 			goto silent_out;
472cce1f106SShaohui Xie 	}
473cce1f106SShaohui Xie 
474fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
475fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
476fe04b112SScott Wood 
477fe04b112SScott Wood 	if (reason & MCSR_MCP)
478fe04b112SScott Wood 		printk("Machine Check Signal\n");
479fe04b112SScott Wood 
480fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
481fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
482fe04b112SScott Wood 
483fe04b112SScott Wood 		/*
484fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
485fe04b112SScott Wood 		 */
486fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
487fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
488fe04b112SScott Wood 			;
489fe04b112SScott Wood 
490fe04b112SScott Wood 		/*
491fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
492fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
493fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
494fe04b112SScott Wood 		 */
495fe04b112SScott Wood 		reason &= ~MCSR_IF;
496fe04b112SScott Wood 	}
497fe04b112SScott Wood 
498fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
499fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
50037caf9f2SKumar Gala 
50137caf9f2SKumar Gala 		/*
50237caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
50337caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
50437caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
50537caf9f2SKumar Gala 		 */
50637caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
507fe04b112SScott Wood 			recoverable = 0;
508fe04b112SScott Wood 	}
509fe04b112SScott Wood 
510fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
511fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
512fe04b112SScott Wood 		recoverable = 0;
513fe04b112SScott Wood 	}
514fe04b112SScott Wood 
515fe04b112SScott Wood 	if (reason & MCSR_NMI)
516fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
517fe04b112SScott Wood 
518fe04b112SScott Wood 	if (reason & MCSR_IF) {
519fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
520fe04b112SScott Wood 		recoverable = 0;
521fe04b112SScott Wood 	}
522fe04b112SScott Wood 
523fe04b112SScott Wood 	if (reason & MCSR_LD) {
524fe04b112SScott Wood 		printk("Load Error Report\n");
525fe04b112SScott Wood 		recoverable = 0;
526fe04b112SScott Wood 	}
527fe04b112SScott Wood 
528fe04b112SScott Wood 	if (reason & MCSR_ST) {
529fe04b112SScott Wood 		printk("Store Error Report\n");
530fe04b112SScott Wood 		recoverable = 0;
531fe04b112SScott Wood 	}
532fe04b112SScott Wood 
533fe04b112SScott Wood 	if (reason & MCSR_LDG) {
534fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
535fe04b112SScott Wood 		recoverable = 0;
536fe04b112SScott Wood 	}
537fe04b112SScott Wood 
538fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
539fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
540fe04b112SScott Wood 
541fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
542fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
543fe04b112SScott Wood 		recoverable = 0;
544fe04b112SScott Wood 	}
545fe04b112SScott Wood 
546fe04b112SScott Wood 	if (reason & MCSR_MAV) {
547fe04b112SScott Wood 		u64 addr;
548fe04b112SScott Wood 
549fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
550fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
551fe04b112SScott Wood 
552fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
553fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
554fe04b112SScott Wood 	}
555fe04b112SScott Wood 
556cce1f106SShaohui Xie silent_out:
557fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
558fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
559fe04b112SScott Wood }
560fe04b112SScott Wood 
56147c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
56247c0bd1aSBenjamin Herrenschmidt {
56347c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
56447c0bd1aSBenjamin Herrenschmidt 
565cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
566cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
567cce1f106SShaohui Xie 			return 1;
568cce1f106SShaohui Xie 	}
569cce1f106SShaohui Xie 
57014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
57114cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
57214cf11afSPaul Mackerras 
57314cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
57414cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
57514cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
57614cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
57714cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
57814cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
57914cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
58014cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
58114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
58214cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
58314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
58414cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
58514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
58614cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
58714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
58814cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
58914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
59014cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
59214cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
59414cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
59514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
59614cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
59747c0bd1aSBenjamin Herrenschmidt 
59847c0bd1aSBenjamin Herrenschmidt 	return 0;
59947c0bd1aSBenjamin Herrenschmidt }
6004490c06bSKumar Gala 
6014490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6024490c06bSKumar Gala {
6034490c06bSKumar Gala 	return 0;
6044490c06bSKumar Gala }
60514cf11afSPaul Mackerras #elif defined(CONFIG_E200)
60647c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
60747c0bd1aSBenjamin Herrenschmidt {
60847c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
60947c0bd1aSBenjamin Herrenschmidt 
61014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
61114cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
61214cf11afSPaul Mackerras 
61314cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
61414cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
61514cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
61614cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
61714cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
61814cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
61914cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
62014cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
62114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
62214cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
62314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
62414cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
62514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
62614cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
62747c0bd1aSBenjamin Herrenschmidt 
62847c0bd1aSBenjamin Herrenschmidt 	return 0;
62947c0bd1aSBenjamin Herrenschmidt }
63047c0bd1aSBenjamin Herrenschmidt #else
63147c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
63247c0bd1aSBenjamin Herrenschmidt {
63347c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
63447c0bd1aSBenjamin Herrenschmidt 
63514cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
63614cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
63714cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
63814cf11afSPaul Mackerras 	case 0x80000:
63914cf11afSPaul Mackerras 		printk("Machine check signal\n");
64014cf11afSPaul Mackerras 		break;
64114cf11afSPaul Mackerras 	case 0:		/* for 601 */
64214cf11afSPaul Mackerras 	case 0x40000:
64314cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
64414cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
64514cf11afSPaul Mackerras 		break;
64614cf11afSPaul Mackerras 	case 0x20000:
64714cf11afSPaul Mackerras 		printk("Data parity error signal\n");
64814cf11afSPaul Mackerras 		break;
64914cf11afSPaul Mackerras 	case 0x10000:
65014cf11afSPaul Mackerras 		printk("Address parity error signal\n");
65114cf11afSPaul Mackerras 		break;
65214cf11afSPaul Mackerras 	case 0x20000000:
65314cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
65414cf11afSPaul Mackerras 		break;
65514cf11afSPaul Mackerras 	case 0x40000000:
65614cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
65714cf11afSPaul Mackerras 		break;
65814cf11afSPaul Mackerras 	case 0x00100000:
65914cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
66014cf11afSPaul Mackerras 		break;
66114cf11afSPaul Mackerras 	default:
66214cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
66314cf11afSPaul Mackerras 	}
66475918a4bSOlof Johansson 	return 0;
66575918a4bSOlof Johansson }
66647c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
66775918a4bSOlof Johansson 
66875918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
66975918a4bSOlof Johansson {
670ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
67175918a4bSOlof Johansson 	int recover = 0;
67275918a4bSOlof Johansson 
67389713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
67489713ed1SAnton Blanchard 
67547c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
67647c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
67747c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
67847c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
67947c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
68047c0bd1aSBenjamin Herrenschmidt 	 */
68175918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
68275918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
68347c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
68447c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
68575918a4bSOlof Johansson 
68647c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
687ba12eedeSLi Zhong 		goto bail;
68875918a4bSOlof Johansson 
68975918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
69047c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
69147c0bd1aSBenjamin Herrenschmidt 	 *
69247c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
69347c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
69447c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
69547c0bd1aSBenjamin Herrenschmidt 	 */
69675918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
697ba12eedeSLi Zhong 	goto bail;
69875918a4bSOlof Johansson #endif
69975918a4bSOlof Johansson 
700a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
701ba12eedeSLi Zhong 		goto bail;
70275918a4bSOlof Johansson 
70375918a4bSOlof Johansson 	if (check_io_access(regs))
704ba12eedeSLi Zhong 		goto bail;
70575918a4bSOlof Johansson 
7068dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
70714cf11afSPaul Mackerras 
70814cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
70914cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
71014cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
711ba12eedeSLi Zhong 
712ba12eedeSLi Zhong bail:
713ba12eedeSLi Zhong 	exception_exit(prev_state);
71414cf11afSPaul Mackerras }
71514cf11afSPaul Mackerras 
71614cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
71714cf11afSPaul Mackerras {
71814cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
71914cf11afSPaul Mackerras }
72014cf11afSPaul Mackerras 
721dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
72214cf11afSPaul Mackerras {
723ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
724ba12eedeSLi Zhong 
72514cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
72614cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
72714cf11afSPaul Mackerras 
72814cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
729ba12eedeSLi Zhong 
730ba12eedeSLi Zhong 	exception_exit(prev_state);
73114cf11afSPaul Mackerras }
73214cf11afSPaul Mackerras 
733dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
73414cf11afSPaul Mackerras {
735ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
736ba12eedeSLi Zhong 
73714cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
73814cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
739ba12eedeSLi Zhong 		goto bail;
74014cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
741ba12eedeSLi Zhong 		goto bail;
74214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
743ba12eedeSLi Zhong 
744ba12eedeSLi Zhong bail:
745ba12eedeSLi Zhong 	exception_exit(prev_state);
74614cf11afSPaul Mackerras }
74714cf11afSPaul Mackerras 
74814cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
74914cf11afSPaul Mackerras {
75014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
75114cf11afSPaul Mackerras }
75214cf11afSPaul Mackerras 
7538dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
75414cf11afSPaul Mackerras {
755ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
756ba12eedeSLi Zhong 
7572538c2d0SK.Prasad 	clear_single_step(regs);
75814cf11afSPaul Mackerras 
75914cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
76014cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
761ba12eedeSLi Zhong 		goto bail;
76214cf11afSPaul Mackerras 	if (debugger_sstep(regs))
763ba12eedeSLi Zhong 		goto bail;
76414cf11afSPaul Mackerras 
76514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
766ba12eedeSLi Zhong 
767ba12eedeSLi Zhong bail:
768ba12eedeSLi Zhong 	exception_exit(prev_state);
76914cf11afSPaul Mackerras }
77014cf11afSPaul Mackerras 
77114cf11afSPaul Mackerras /*
77214cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
77314cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
77414cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
77514cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
77614cf11afSPaul Mackerras  */
7778dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
77814cf11afSPaul Mackerras {
7792538c2d0SK.Prasad 	if (single_stepping(regs))
7802538c2d0SK.Prasad 		single_step_exception(regs);
78114cf11afSPaul Mackerras }
78214cf11afSPaul Mackerras 
7835fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
784dc1c1ca3SStephen Rothwell {
7855fad293bSKumar Gala 	int ret = 0;
786dc1c1ca3SStephen Rothwell 
787dc1c1ca3SStephen Rothwell 	/* Invalid operation */
788dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
7895fad293bSKumar Gala 		ret = FPE_FLTINV;
790dc1c1ca3SStephen Rothwell 
791dc1c1ca3SStephen Rothwell 	/* Overflow */
792dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
7935fad293bSKumar Gala 		ret = FPE_FLTOVF;
794dc1c1ca3SStephen Rothwell 
795dc1c1ca3SStephen Rothwell 	/* Underflow */
796dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
7975fad293bSKumar Gala 		ret = FPE_FLTUND;
798dc1c1ca3SStephen Rothwell 
799dc1c1ca3SStephen Rothwell 	/* Divide by zero */
800dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8015fad293bSKumar Gala 		ret = FPE_FLTDIV;
802dc1c1ca3SStephen Rothwell 
803dc1c1ca3SStephen Rothwell 	/* Inexact result */
804dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8055fad293bSKumar Gala 		ret = FPE_FLTRES;
8065fad293bSKumar Gala 
8075fad293bSKumar Gala 	return ret;
8085fad293bSKumar Gala }
8095fad293bSKumar Gala 
8105fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8115fad293bSKumar Gala {
8125fad293bSKumar Gala 	int code = 0;
8135fad293bSKumar Gala 
8145fad293bSKumar Gala 	flush_fp_to_thread(current);
8155fad293bSKumar Gala 
8165fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
817dc1c1ca3SStephen Rothwell 
818dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
819dc1c1ca3SStephen Rothwell }
820dc1c1ca3SStephen Rothwell 
821dc1c1ca3SStephen Rothwell /*
822dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
82314cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
82414cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
82514cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
82614cf11afSPaul Mackerras  *
82714cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
82814cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
82914cf11afSPaul Mackerras  * bits is faster and easier.
83086417780SPaul Mackerras  *
83114cf11afSPaul Mackerras  */
83214cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
83314cf11afSPaul Mackerras {
83414cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
83514cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
83614cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
83714cf11afSPaul Mackerras 	u32 num_bytes;
83814cf11afSPaul Mackerras 	unsigned long EA;
83914cf11afSPaul Mackerras 	int pos = 0;
84014cf11afSPaul Mackerras 
84114cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
84216c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
84314cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
84414cf11afSPaul Mackerras 			return -EINVAL;
84514cf11afSPaul Mackerras 
84614cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
84714cf11afSPaul Mackerras 
84816c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
84916c57b36SKumar Gala 		case PPC_INST_LSWX:
85016c57b36SKumar Gala 		case PPC_INST_STSWX:
85114cf11afSPaul Mackerras 			EA += NB_RB;
85214cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
85314cf11afSPaul Mackerras 			break;
85416c57b36SKumar Gala 		case PPC_INST_LSWI:
85516c57b36SKumar Gala 		case PPC_INST_STSWI:
85614cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
85714cf11afSPaul Mackerras 			break;
85814cf11afSPaul Mackerras 		default:
85914cf11afSPaul Mackerras 			return -EINVAL;
86014cf11afSPaul Mackerras 	}
86114cf11afSPaul Mackerras 
86214cf11afSPaul Mackerras 	while (num_bytes != 0)
86314cf11afSPaul Mackerras 	{
86414cf11afSPaul Mackerras 		u8 val;
86514cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
86614cf11afSPaul Mackerras 
86780aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
86880aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
86980aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
87080aa0fb4SJames Yang 
87116c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
87216c57b36SKumar Gala 			case PPC_INST_LSWX:
87316c57b36SKumar Gala 			case PPC_INST_LSWI:
87414cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
87514cf11afSPaul Mackerras 					return -EFAULT;
87614cf11afSPaul Mackerras 				/* first time updating this reg,
87714cf11afSPaul Mackerras 				 * zero it out */
87814cf11afSPaul Mackerras 				if (pos == 0)
87914cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
88014cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
88114cf11afSPaul Mackerras 				break;
88216c57b36SKumar Gala 			case PPC_INST_STSWI:
88316c57b36SKumar Gala 			case PPC_INST_STSWX:
88414cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
88514cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
88614cf11afSPaul Mackerras 					return -EFAULT;
88714cf11afSPaul Mackerras 				break;
88814cf11afSPaul Mackerras 		}
88914cf11afSPaul Mackerras 		/* move EA to next address */
89014cf11afSPaul Mackerras 		EA += 1;
89114cf11afSPaul Mackerras 		num_bytes--;
89214cf11afSPaul Mackerras 
89314cf11afSPaul Mackerras 		/* manage our position within the register */
89414cf11afSPaul Mackerras 		if (++pos == 4) {
89514cf11afSPaul Mackerras 			pos = 0;
89614cf11afSPaul Mackerras 			if (++rT == 32)
89714cf11afSPaul Mackerras 				rT = 0;
89814cf11afSPaul Mackerras 		}
89914cf11afSPaul Mackerras 	}
90014cf11afSPaul Mackerras 
90114cf11afSPaul Mackerras 	return 0;
90214cf11afSPaul Mackerras }
90314cf11afSPaul Mackerras 
904c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
905c3412dcbSWill Schmidt {
906c3412dcbSWill Schmidt 	u32 ra,rs;
907c3412dcbSWill Schmidt 	unsigned long tmp;
908c3412dcbSWill Schmidt 
909c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
910c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
911c3412dcbSWill Schmidt 
912c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
913c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
914c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
915c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
916c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
917c3412dcbSWill Schmidt 
918c3412dcbSWill Schmidt 	return 0;
919c3412dcbSWill Schmidt }
920c3412dcbSWill Schmidt 
921c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
922c1469f13SKumar Gala {
923c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
924c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
925c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
926c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
927c1469f13SKumar Gala 	u8 bit;
928c1469f13SKumar Gala 	unsigned long tmp;
929c1469f13SKumar Gala 
930c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
931c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
932c1469f13SKumar Gala 
933c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
934c1469f13SKumar Gala 
935c1469f13SKumar Gala 	return 0;
936c1469f13SKumar Gala }
937c1469f13SKumar Gala 
9386ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
9396ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
9406ce6c629SMichael Neuling {
9416ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
9426ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
9436ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
9446ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
9456ce6c629SMichael Neuling 	 */
9466ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
9476ce6c629SMichael Neuling 		tm_enable();
9486ce6c629SMichael Neuling 		tm_abort(cause);
9496ce6c629SMichael Neuling 		return true;
9506ce6c629SMichael Neuling 	}
9516ce6c629SMichael Neuling 	return false;
9526ce6c629SMichael Neuling }
9536ce6c629SMichael Neuling #else
9546ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
9556ce6c629SMichael Neuling {
9566ce6c629SMichael Neuling 	return false;
9576ce6c629SMichael Neuling }
9586ce6c629SMichael Neuling #endif
9596ce6c629SMichael Neuling 
96014cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
96114cf11afSPaul Mackerras {
96214cf11afSPaul Mackerras 	u32 instword;
96314cf11afSPaul Mackerras 	u32 rd;
96414cf11afSPaul Mackerras 
965fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
96614cf11afSPaul Mackerras 		return -EINVAL;
96714cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
96814cf11afSPaul Mackerras 
96914cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
97014cf11afSPaul Mackerras 		return -EFAULT;
97114cf11afSPaul Mackerras 
97214cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
97316c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
974eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
97514cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
97614cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
97714cf11afSPaul Mackerras 		return 0;
97814cf11afSPaul Mackerras 	}
97914cf11afSPaul Mackerras 
98014cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
98180947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
982eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
98314cf11afSPaul Mackerras 		return 0;
98480947e7cSGeert Uytterhoeven 	}
98514cf11afSPaul Mackerras 
98614cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
98716c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
98886417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
98914cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
99014cf11afSPaul Mackerras 
991eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
99214cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
99314cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
99414cf11afSPaul Mackerras 		return 0;
99514cf11afSPaul Mackerras 	}
99614cf11afSPaul Mackerras 
99714cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
99880947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
9996ce6c629SMichael Neuling 		if (tm_abort_check(regs,
10006ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
10016ce6c629SMichael Neuling 			return -EINVAL;
1002eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
100314cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
100480947e7cSGeert Uytterhoeven 	}
100514cf11afSPaul Mackerras 
1006c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
100716c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1008eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1009c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1010c3412dcbSWill Schmidt 	}
1011c3412dcbSWill Schmidt 
1012c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
101316c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1014eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1015c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1016c1469f13SKumar Gala 	}
1017c1469f13SKumar Gala 
1018efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1019efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
102073d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
102173d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
102273d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
102373d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1024efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1025efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1026efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1027efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1028efcac658SAlexey Kardashevskiy 		return 0;
1029efcac658SAlexey Kardashevskiy 	}
1030efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
103173d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
103273d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
103373d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
103473d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1035efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1036efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1037efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
103800ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1039efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
104000ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1041efcac658SAlexey Kardashevskiy 		return 0;
1042efcac658SAlexey Kardashevskiy 	}
1043efcac658SAlexey Kardashevskiy #endif
1044efcac658SAlexey Kardashevskiy 
104514cf11afSPaul Mackerras 	return -EINVAL;
104614cf11afSPaul Mackerras }
104714cf11afSPaul Mackerras 
104873c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
104914cf11afSPaul Mackerras {
105073c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
105114cf11afSPaul Mackerras }
105214cf11afSPaul Mackerras 
10538dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
105414cf11afSPaul Mackerras {
1055ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
105614cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
105714cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
105814cf11afSPaul Mackerras 
1059aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
106004903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
106114cf11afSPaul Mackerras 
106214cf11afSPaul Mackerras 	if (reason & REASON_FP) {
106314cf11afSPaul Mackerras 		/* IEEE FP exception */
1064dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1065ba12eedeSLi Zhong 		goto bail;
10668dad3f92SPaul Mackerras 	}
10678dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1068ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1069ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1070ba797b28SJason Wessel 		if (debugger_bpt(regs))
1071ba12eedeSLi Zhong 			goto bail;
1072ba797b28SJason Wessel 
107314cf11afSPaul Mackerras 		/* trap exception */
1074dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1075dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1076ba12eedeSLi Zhong 			goto bail;
107773c9ceabSJeremy Fitzhardinge 
107873c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1079608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
108014cf11afSPaul Mackerras 			regs->nip += 4;
1081ba12eedeSLi Zhong 			goto bail;
108214cf11afSPaul Mackerras 		}
10838dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1084ba12eedeSLi Zhong 		goto bail;
10858dad3f92SPaul Mackerras 	}
1086bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1087bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1088bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1089bc2a9408SMichael Neuling 		 * This occurs when:
1090bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1091bc2a9408SMichael Neuling 		 *    transition in TM states.
1092bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1093bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1094bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1095bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1096bc2a9408SMichael Neuling 		 */
1097bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1098bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1099bc2a9408SMichael Neuling 			regs->nip += 4;
1100ba12eedeSLi Zhong 			goto bail;
1101bc2a9408SMichael Neuling 		}
1102bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1103bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1104bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1105bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1106bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1107bc2a9408SMichael Neuling 		 */
1108bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1109bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1110ba12eedeSLi Zhong 			goto bail;
1111bc2a9408SMichael Neuling 		} else {
1112bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1113bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1114bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1115bc2a9408SMichael Neuling 		}
1116bc2a9408SMichael Neuling 	}
1117bc2a9408SMichael Neuling #endif
11188dad3f92SPaul Mackerras 
1119a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1120a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1121cd8a5673SPaul Mackerras 		local_irq_enable();
1122cd8a5673SPaul Mackerras 
112304903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
112404903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
112504903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
112604903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
112704903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
112804903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
112904903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
11304e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
11314e63f8edSBenjamin Herrenschmidt 	 */
11324e63f8edSBenjamin Herrenschmidt 
11334e63f8edSBenjamin Herrenschmidt 	/*
11344e63f8edSBenjamin Herrenschmidt 	 * If we support a HW FPU, we need to ensure the FP state
11354e63f8edSBenjamin Herrenschmidt 	 * if flushed into the thread_struct before attempting
11364e63f8edSBenjamin Herrenschmidt 	 * emulation
11374e63f8edSBenjamin Herrenschmidt 	 */
11384e63f8edSBenjamin Herrenschmidt #ifdef CONFIG_PPC_FPU
11394e63f8edSBenjamin Herrenschmidt 	flush_fp_to_thread(current);
11404e63f8edSBenjamin Herrenschmidt #endif
11415fad293bSKumar Gala 	switch (do_mathemu(regs)) {
11425fad293bSKumar Gala 	case 0:
114304903a30SKumar Gala 		emulate_single_step(regs);
1144ba12eedeSLi Zhong 		goto bail;
11455fad293bSKumar Gala 	case 1: {
11465fad293bSKumar Gala 			int code = 0;
11475fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
11485fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
1149ba12eedeSLi Zhong 			goto bail;
115004903a30SKumar Gala 		}
11515fad293bSKumar Gala 	case -EFAULT:
11525fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1153ba12eedeSLi Zhong 		goto bail;
11545fad293bSKumar Gala 	}
11555fad293bSKumar Gala 	/* fall through on any other errors */
115604903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
115704903a30SKumar Gala 
11588dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
11598dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
116014cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
116114cf11afSPaul Mackerras 		case 0:
116214cf11afSPaul Mackerras 			regs->nip += 4;
116314cf11afSPaul Mackerras 			emulate_single_step(regs);
1164ba12eedeSLi Zhong 			goto bail;
116514cf11afSPaul Mackerras 		case -EFAULT:
116614cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1167ba12eedeSLi Zhong 			goto bail;
11688dad3f92SPaul Mackerras 		}
11698dad3f92SPaul Mackerras 	}
11708dad3f92SPaul Mackerras 
117114cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
117214cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
117314cf11afSPaul Mackerras 	else
117414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1175ba12eedeSLi Zhong 
1176ba12eedeSLi Zhong bail:
1177ba12eedeSLi Zhong 	exception_exit(prev_state);
117814cf11afSPaul Mackerras }
117914cf11afSPaul Mackerras 
1180bf593907SPaul Mackerras /*
1181bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1182bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1183bf593907SPaul Mackerras  */
1184bf593907SPaul Mackerras void __kprobes emulation_assist_interrupt(struct pt_regs *regs)
1185bf593907SPaul Mackerras {
1186bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1187bf593907SPaul Mackerras 	program_check_exception(regs);
1188bf593907SPaul Mackerras }
1189bf593907SPaul Mackerras 
1190dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
119114cf11afSPaul Mackerras {
1192ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
11934393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
119414cf11afSPaul Mackerras 
1195a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1196a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1197a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1198a3512b2dSBenjamin Herrenschmidt 
11996ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
12006ce6c629SMichael Neuling 		goto bail;
12016ce6c629SMichael Neuling 
1202e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1203e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
120414cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
120514cf11afSPaul Mackerras 
120614cf11afSPaul Mackerras 	if (fixed == 1) {
120714cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
120814cf11afSPaul Mackerras 		emulate_single_step(regs);
1209ba12eedeSLi Zhong 		goto bail;
121014cf11afSPaul Mackerras 	}
121114cf11afSPaul Mackerras 
121214cf11afSPaul Mackerras 	/* Operand address was bad */
121314cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
12144393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
12154393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
12164393c4f6SBenjamin Herrenschmidt 	} else {
12174393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
12184393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
121914cf11afSPaul Mackerras 	}
12204393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
12214393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
12224393c4f6SBenjamin Herrenschmidt 	else
12234393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1224ba12eedeSLi Zhong 
1225ba12eedeSLi Zhong bail:
1226ba12eedeSLi Zhong 	exception_exit(prev_state);
122714cf11afSPaul Mackerras }
122814cf11afSPaul Mackerras 
122914cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
123014cf11afSPaul Mackerras {
123114cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
123214cf11afSPaul Mackerras 	       current, regs->gpr[1]);
123314cf11afSPaul Mackerras 	debugger(regs);
123414cf11afSPaul Mackerras 	show_regs(regs);
123514cf11afSPaul Mackerras 	panic("kernel stack overflow");
123614cf11afSPaul Mackerras }
123714cf11afSPaul Mackerras 
123814cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
123914cf11afSPaul Mackerras {
124014cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
124114cf11afSPaul Mackerras 	       regs->nip, regs->msr);
124214cf11afSPaul Mackerras 	debugger(regs);
124314cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
124414cf11afSPaul Mackerras }
124514cf11afSPaul Mackerras 
124614cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
124714cf11afSPaul Mackerras {
124814cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
124919c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
125014cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
125114cf11afSPaul Mackerras }
125214cf11afSPaul Mackerras 
1253dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1254dc1c1ca3SStephen Rothwell {
1255ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1256ba12eedeSLi Zhong 
1257dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1258dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1259dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1260ba12eedeSLi Zhong 
1261ba12eedeSLi Zhong 	exception_exit(prev_state);
1262dc1c1ca3SStephen Rothwell }
1263dc1c1ca3SStephen Rothwell 
1264dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1265dc1c1ca3SStephen Rothwell {
1266ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1267ba12eedeSLi Zhong 
1268dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1269dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1270dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1271dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1272ba12eedeSLi Zhong 		goto bail;
1273dc1c1ca3SStephen Rothwell 	}
12746c4841c2SAnton Blanchard 
1275dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1276dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1277dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1278ba12eedeSLi Zhong 
1279ba12eedeSLi Zhong bail:
1280ba12eedeSLi Zhong 	exception_exit(prev_state);
1281dc1c1ca3SStephen Rothwell }
1282dc1c1ca3SStephen Rothwell 
1283ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1284ce48b210SMichael Neuling {
1285ce48b210SMichael Neuling 	if (user_mode(regs)) {
1286ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1287ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1288ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1289ce48b210SMichael Neuling 		return;
1290ce48b210SMichael Neuling 	}
1291ce48b210SMichael Neuling 
1292ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1293ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1294ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1295ce48b210SMichael Neuling }
1296ce48b210SMichael Neuling 
1297*2517617eSMichael Neuling #ifdef CONFIG_PPC64
1298021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1299d0c0c9a1SMichael Neuling {
1300021424a1SMichael Ellerman 	static char *facility_strings[] = {
1301*2517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
1302*2517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
1303*2517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
1304*2517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
1305*2517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
1306*2517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
1307*2517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
1308*2517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1309021424a1SMichael Ellerman 	};
1310*2517617eSMichael Neuling 	char *facility = "unknown";
1311021424a1SMichael Ellerman 	u64 value;
1312*2517617eSMichael Neuling 	u8 status;
1313*2517617eSMichael Neuling 	bool hv;
1314021424a1SMichael Ellerman 
1315*2517617eSMichael Neuling 	hv = (regs->trap == 0xf80);
1316*2517617eSMichael Neuling 	if (hv)
1317b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
1318*2517617eSMichael Neuling 	else
1319*2517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
1320*2517617eSMichael Neuling 
1321*2517617eSMichael Neuling 	status = value >> 56;
1322*2517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
1323*2517617eSMichael Neuling 		/* User is acessing the DSCR.  Set the inherit bit and allow
1324*2517617eSMichael Neuling 		 * the user to set it directly in future by setting via the
1325*2517617eSMichael Neuling 		 * H/FSCR DSCR bit.
1326*2517617eSMichael Neuling 		 */
1327*2517617eSMichael Neuling 		current->thread.dscr_inherit = 1;
1328*2517617eSMichael Neuling 		if (hv)
1329*2517617eSMichael Neuling 			mtspr(SPRN_HFSCR, value | HFSCR_DSCR);
1330*2517617eSMichael Neuling 		else
1331*2517617eSMichael Neuling 			mtspr(SPRN_FSCR,  value | FSCR_DSCR);
1332*2517617eSMichael Neuling 		return;
1333b14b6260SMichael Ellerman 	}
1334b14b6260SMichael Ellerman 
1335*2517617eSMichael Neuling 	if ((status < ARRAY_SIZE(facility_strings)) &&
1336*2517617eSMichael Neuling 	    facility_strings[status])
1337*2517617eSMichael Neuling 		facility = facility_strings[status];
1338021424a1SMichael Ellerman 
1339d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1340d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1341d0c0c9a1SMichael Neuling 		local_irq_enable();
1342d0c0c9a1SMichael Neuling 
1343b14b6260SMichael Ellerman 	pr_err("%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n",
1344*2517617eSMichael Neuling 	       hv ? "Hypervisor " : "", facility, regs->nip, regs->msr);
1345d0c0c9a1SMichael Neuling 
1346d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1347d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1348d0c0c9a1SMichael Neuling 		return;
1349d0c0c9a1SMichael Neuling 	}
1350d0c0c9a1SMichael Neuling 
1351021424a1SMichael Ellerman 	die("Unexpected facility unavailable exception", regs, SIGABRT);
1352d0c0c9a1SMichael Neuling }
1353*2517617eSMichael Neuling #endif
1354d0c0c9a1SMichael Neuling 
1355f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1356f54db641SMichael Neuling 
1357f54db641SMichael Neuling extern void do_load_up_fpu(struct pt_regs *regs);
1358f54db641SMichael Neuling 
1359f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1360f54db641SMichael Neuling {
1361f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1362f54db641SMichael Neuling 
1363f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1364f54db641SMichael Neuling 		 regs->nip, regs->msr);
1365f54db641SMichael Neuling 	tm_enable();
1366f54db641SMichael Neuling 
1367f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1368f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1369f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1370f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1371f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1372f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1373f54db641SMichael Neuling 	 */
1374f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1375f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1376f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1377f54db641SMichael Neuling 
1378f54db641SMichael Neuling 	/* Enable FP for the task: */
1379f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1380f54db641SMichael Neuling 
1381f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1382f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1383f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
1384f54db641SMichael Neuling 	 */
1385f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1386f54db641SMichael Neuling }
1387f54db641SMichael Neuling 
1388f54db641SMichael Neuling #ifdef CONFIG_ALTIVEC
1389f54db641SMichael Neuling extern void do_load_up_altivec(struct pt_regs *regs);
1390f54db641SMichael Neuling 
1391f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1392f54db641SMichael Neuling {
1393f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1394f54db641SMichael Neuling 	 * the same way.
1395f54db641SMichael Neuling 	 */
1396f54db641SMichael Neuling 
1397f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1398f54db641SMichael Neuling 		 "MSR=%lx\n",
1399f54db641SMichael Neuling 		 regs->nip, regs->msr);
1400f54db641SMichael Neuling 	tm_enable();
1401f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1402f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1403f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
1404f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1405f54db641SMichael Neuling 	current->thread.used_vr = 1;
1406f54db641SMichael Neuling }
1407f54db641SMichael Neuling #endif
1408f54db641SMichael Neuling 
1409f54db641SMichael Neuling #ifdef CONFIG_VSX
1410f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1411f54db641SMichael Neuling {
1412f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1413f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1414f54db641SMichael Neuling 	 *
1415f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1416f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1417f54db641SMichael Neuling 	 */
1418f54db641SMichael Neuling 
1419f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1420f54db641SMichael Neuling 		 "MSR=%lx\n",
1421f54db641SMichael Neuling 		 regs->nip, regs->msr);
1422f54db641SMichael Neuling 
1423f54db641SMichael Neuling 	tm_enable();
1424f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1425f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1426f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1427f54db641SMichael Neuling 
1428f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1429f54db641SMichael Neuling 		MSR_VSX;
1430f54db641SMichael Neuling 	/* This loads & recheckpoints FP and VRs. */
1431f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1432f54db641SMichael Neuling 	current->thread.used_vsr = 1;
1433f54db641SMichael Neuling }
1434f54db641SMichael Neuling #endif
1435f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1436f54db641SMichael Neuling 
1437dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1438dc1c1ca3SStephen Rothwell {
143989713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
144089713ed1SAnton Blanchard 
1441dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1442dc1c1ca3SStephen Rothwell }
1443dc1c1ca3SStephen Rothwell 
14448dad3f92SPaul Mackerras #ifdef CONFIG_8xx
144514cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
144614cf11afSPaul Mackerras {
144714cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
1448968219faSBenjamin Herrenschmidt #if defined(CONFIG_MATH_EMULATION)
144914cf11afSPaul Mackerras 	int errcode;
14505dd57a13SScott Wood #endif
145114cf11afSPaul Mackerras 
145214cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
145314cf11afSPaul Mackerras 
145414cf11afSPaul Mackerras 	if (!user_mode(regs)) {
145514cf11afSPaul Mackerras 		debugger(regs);
145614cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
145714cf11afSPaul Mackerras 	}
145814cf11afSPaul Mackerras 
145914cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
146014cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
146180947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1462eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(math, regs);
14635fad293bSKumar Gala 
14645fad293bSKumar Gala 	switch (errcode) {
14655fad293bSKumar Gala 	case 0:
14665fad293bSKumar Gala 		emulate_single_step(regs);
14675fad293bSKumar Gala 		return;
14685fad293bSKumar Gala 	case 1: {
14695fad293bSKumar Gala 			int code = 0;
14705fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
14715fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
14725fad293bSKumar Gala 			return;
14735fad293bSKumar Gala 		}
14745fad293bSKumar Gala 	case -EFAULT:
14755fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
14765fad293bSKumar Gala 		return;
14775fad293bSKumar Gala 	default:
14785fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
14795fad293bSKumar Gala 		return;
14805fad293bSKumar Gala 	}
14815dd57a13SScott Wood #else
14825dd57a13SScott Wood 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
14835fad293bSKumar Gala #endif
148414cf11afSPaul Mackerras }
14858dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
148614cf11afSPaul Mackerras 
1487172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
14883bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
14893bffb652SDave Kleikamp {
14903bffb652SDave Kleikamp 	int changed = 0;
14913bffb652SDave Kleikamp 	/*
14923bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
14933bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
14943bffb652SDave Kleikamp 	 */
14953bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
14963bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
14973bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
14983bffb652SDave Kleikamp 		current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
14993bffb652SDave Kleikamp #endif
15003bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
15013bffb652SDave Kleikamp 			     5);
15023bffb652SDave Kleikamp 		changed |= 0x01;
15033bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
15043bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
15053bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
15063bffb652SDave Kleikamp 			     6);
15073bffb652SDave Kleikamp 		changed |= 0x01;
15083bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
15093bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC1;
15103bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
15113bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
15123bffb652SDave Kleikamp 			     1);
15133bffb652SDave Kleikamp 		changed |= 0x01;
15143bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
15153bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC2;
15163bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
15173bffb652SDave Kleikamp 			     2);
15183bffb652SDave Kleikamp 		changed |= 0x01;
15193bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
15203bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC3;
15213bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
15223bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
15233bffb652SDave Kleikamp 			     3);
15243bffb652SDave Kleikamp 		changed |= 0x01;
15253bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
15263bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC4;
15273bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
15283bffb652SDave Kleikamp 			     4);
15293bffb652SDave Kleikamp 		changed |= 0x01;
15303bffb652SDave Kleikamp 	}
15313bffb652SDave Kleikamp 	/*
15323bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
15333bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
15343bffb652SDave Kleikamp 	 * back on or not.
15353bffb652SDave Kleikamp 	 */
15363bffb652SDave Kleikamp 	if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
15373bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
15383bffb652SDave Kleikamp 	else
15393bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
15403bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IDM;
15413bffb652SDave Kleikamp 
15423bffb652SDave Kleikamp 	if (changed & 0x01)
15433bffb652SDave Kleikamp 		mtspr(SPRN_DBCR0, current->thread.dbcr0);
15443bffb652SDave Kleikamp }
154514cf11afSPaul Mackerras 
1546f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
154714cf11afSPaul Mackerras {
15483bffb652SDave Kleikamp 	current->thread.dbsr = debug_status;
15493bffb652SDave Kleikamp 
1550ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1551ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1552ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1553ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1554ec097c84SRoland McGrath 	 */
1555ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1556ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1557ec097c84SRoland McGrath 
1558ec097c84SRoland McGrath 		/* Disable BT */
1559ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1560ec097c84SRoland McGrath 		/* Clear the BT event */
1561ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1562ec097c84SRoland McGrath 
1563ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1564ec097c84SRoland McGrath 		if (user_mode(regs)) {
1565ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~DBCR0_BT;
1566ec097c84SRoland McGrath 			current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1567ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1568ec097c84SRoland McGrath 			return;
1569ec097c84SRoland McGrath 		}
1570ec097c84SRoland McGrath 
1571ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1572ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1573ec097c84SRoland McGrath 			return;
1574ec097c84SRoland McGrath 		}
1575ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1576ec097c84SRoland McGrath 			return;
1577ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
157814cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1579f8279621SKumar Gala 
158014cf11afSPaul Mackerras 		/* Disable instruction completion */
158114cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
158214cf11afSPaul Mackerras 		/* Clear the instruction completion event */
158314cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1584f8279621SKumar Gala 
1585f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1586f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
158714cf11afSPaul Mackerras 			return;
158814cf11afSPaul Mackerras 		}
1589f8279621SKumar Gala 
1590f8279621SKumar Gala 		if (debugger_sstep(regs))
1591f8279621SKumar Gala 			return;
1592f8279621SKumar Gala 
15933bffb652SDave Kleikamp 		if (user_mode(regs)) {
15943bffb652SDave Kleikamp 			current->thread.dbcr0 &= ~DBCR0_IC;
15953bffb652SDave Kleikamp 			if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
15963bffb652SDave Kleikamp 					       current->thread.dbcr1))
15973bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
15983bffb652SDave Kleikamp 			else
15993bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
16003bffb652SDave Kleikamp 				current->thread.dbcr0 &= ~DBCR0_IDM;
16013bffb652SDave Kleikamp 		}
1602f8279621SKumar Gala 
1603f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
16043bffb652SDave Kleikamp 	} else
16053bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
160614cf11afSPaul Mackerras }
1607172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
160814cf11afSPaul Mackerras 
160914cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
161014cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
161114cf11afSPaul Mackerras {
161214cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
161314cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
161414cf11afSPaul Mackerras }
161514cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
161614cf11afSPaul Mackerras 
161714cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1618dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
161914cf11afSPaul Mackerras {
162014cf11afSPaul Mackerras 	int err;
162114cf11afSPaul Mackerras 
162214cf11afSPaul Mackerras 	if (!user_mode(regs)) {
162314cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
162414cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
16258dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
162614cf11afSPaul Mackerras 	}
162714cf11afSPaul Mackerras 
1628dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1629dc1c1ca3SStephen Rothwell 
1630eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
163114cf11afSPaul Mackerras 	err = emulate_altivec(regs);
163214cf11afSPaul Mackerras 	if (err == 0) {
163314cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
163414cf11afSPaul Mackerras 		emulate_single_step(regs);
163514cf11afSPaul Mackerras 		return;
163614cf11afSPaul Mackerras 	}
163714cf11afSPaul Mackerras 
163814cf11afSPaul Mackerras 	if (err == -EFAULT) {
163914cf11afSPaul Mackerras 		/* got an error reading the instruction */
164014cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
164114cf11afSPaul Mackerras 	} else {
164214cf11afSPaul Mackerras 		/* didn't recognize the instruction */
164314cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
164476462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
164514cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
164614cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
164714cf11afSPaul Mackerras 	}
164814cf11afSPaul Mackerras }
164914cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
165014cf11afSPaul Mackerras 
1651ce48b210SMichael Neuling #ifdef CONFIG_VSX
1652ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1653ce48b210SMichael Neuling {
1654ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1655ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1656ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1657ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1658ce48b210SMichael Neuling 	}
1659ce48b210SMichael Neuling 
1660ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1661ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1662ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1663ce48b210SMichael Neuling }
1664ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1665ce48b210SMichael Neuling 
166614cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
166714cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
166814cf11afSPaul Mackerras 			   unsigned long error_code)
166914cf11afSPaul Mackerras {
167014cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
167114cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
167214cf11afSPaul Mackerras 	 * something smarter
167314cf11afSPaul Mackerras 	 */
167414cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
167514cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
167614cf11afSPaul Mackerras 	return;
167714cf11afSPaul Mackerras }
167814cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
167914cf11afSPaul Mackerras 
168014cf11afSPaul Mackerras #ifdef CONFIG_SPE
168114cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
168214cf11afSPaul Mackerras {
16836a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
168414cf11afSPaul Mackerras 	unsigned long spefscr;
168514cf11afSPaul Mackerras 	int fpexc_mode;
168614cf11afSPaul Mackerras 	int code = 0;
16876a800f36SLiu Yu 	int err;
16886a800f36SLiu Yu 
1689685659eeSyu liu 	flush_spe_to_thread(current);
169014cf11afSPaul Mackerras 
169114cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
169214cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
169314cf11afSPaul Mackerras 
169414cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
169514cf11afSPaul Mackerras 		code = FPE_FLTOVF;
169614cf11afSPaul Mackerras 	}
169714cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
169814cf11afSPaul Mackerras 		code = FPE_FLTUND;
169914cf11afSPaul Mackerras 	}
170014cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
170114cf11afSPaul Mackerras 		code = FPE_FLTDIV;
170214cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
170314cf11afSPaul Mackerras 		code = FPE_FLTINV;
170414cf11afSPaul Mackerras 	}
170514cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
170614cf11afSPaul Mackerras 		code = FPE_FLTRES;
170714cf11afSPaul Mackerras 
17086a800f36SLiu Yu 	err = do_spe_mathemu(regs);
17096a800f36SLiu Yu 	if (err == 0) {
17106a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17116a800f36SLiu Yu 		emulate_single_step(regs);
171214cf11afSPaul Mackerras 		return;
171314cf11afSPaul Mackerras 	}
17146a800f36SLiu Yu 
17156a800f36SLiu Yu 	if (err == -EFAULT) {
17166a800f36SLiu Yu 		/* got an error reading the instruction */
17176a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17186a800f36SLiu Yu 	} else if (err == -EINVAL) {
17196a800f36SLiu Yu 		/* didn't recognize the instruction */
17206a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17216a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17226a800f36SLiu Yu 	} else {
17236a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
17246a800f36SLiu Yu 	}
17256a800f36SLiu Yu 
17266a800f36SLiu Yu 	return;
17276a800f36SLiu Yu }
17286a800f36SLiu Yu 
17296a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
17306a800f36SLiu Yu {
17316a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
17326a800f36SLiu Yu 	int err;
17336a800f36SLiu Yu 
17346a800f36SLiu Yu 	preempt_disable();
17356a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
17366a800f36SLiu Yu 		giveup_spe(current);
17376a800f36SLiu Yu 	preempt_enable();
17386a800f36SLiu Yu 
17396a800f36SLiu Yu 	regs->nip -= 4;
17406a800f36SLiu Yu 	err = speround_handler(regs);
17416a800f36SLiu Yu 	if (err == 0) {
17426a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17436a800f36SLiu Yu 		emulate_single_step(regs);
17446a800f36SLiu Yu 		return;
17456a800f36SLiu Yu 	}
17466a800f36SLiu Yu 
17476a800f36SLiu Yu 	if (err == -EFAULT) {
17486a800f36SLiu Yu 		/* got an error reading the instruction */
17496a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17506a800f36SLiu Yu 	} else if (err == -EINVAL) {
17516a800f36SLiu Yu 		/* didn't recognize the instruction */
17526a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17536a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17546a800f36SLiu Yu 	} else {
17556a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
17566a800f36SLiu Yu 		return;
17576a800f36SLiu Yu 	}
17586a800f36SLiu Yu }
175914cf11afSPaul Mackerras #endif
176014cf11afSPaul Mackerras 
1761dc1c1ca3SStephen Rothwell /*
1762dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1763dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1764dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1765dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1766dc1c1ca3SStephen Rothwell  */
1767dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1768dc1c1ca3SStephen Rothwell {
1769dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1770dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1771dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1772dc1c1ca3SStephen Rothwell }
1773dc1c1ca3SStephen Rothwell 
17741e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
177514cf11afSPaul Mackerras /*
177614cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
177714cf11afSPaul Mackerras  * spins until a reboot occurs
177814cf11afSPaul Mackerras  */
177914cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
178014cf11afSPaul Mackerras {
178114cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
178214cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
178314cf11afSPaul Mackerras 	return;
178414cf11afSPaul Mackerras }
178514cf11afSPaul Mackerras 
178614cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
178714cf11afSPaul Mackerras {
178814cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
178914cf11afSPaul Mackerras 	WatchdogHandler(regs);
179014cf11afSPaul Mackerras }
179114cf11afSPaul Mackerras #endif
1792dc1c1ca3SStephen Rothwell 
1793dc1c1ca3SStephen Rothwell /*
1794dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1795dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1796dc1c1ca3SStephen Rothwell  */
1797dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1798dc1c1ca3SStephen Rothwell {
1799dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1800dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1801dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1802dc1c1ca3SStephen Rothwell }
180314cf11afSPaul Mackerras 
180414cf11afSPaul Mackerras void __init trap_init(void)
180514cf11afSPaul Mackerras {
180614cf11afSPaul Mackerras }
180780947e7cSGeert Uytterhoeven 
180880947e7cSGeert Uytterhoeven 
180980947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
181080947e7cSGeert Uytterhoeven 
181180947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
181280947e7cSGeert Uytterhoeven 
181380947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
181480947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
181580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
181680947e7cSGeert Uytterhoeven #endif
181780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
181880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
181980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
182080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
182180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
182280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
182380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
182480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
182580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
182680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
182780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
182880947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
182980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
183080947e7cSGeert Uytterhoeven #endif
183180947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
183280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
183380947e7cSGeert Uytterhoeven #endif
1834efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1835efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1836efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1837efcac658SAlexey Kardashevskiy #endif
183880947e7cSGeert Uytterhoeven };
183980947e7cSGeert Uytterhoeven 
184080947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
184180947e7cSGeert Uytterhoeven 
184280947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
184380947e7cSGeert Uytterhoeven {
184476462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
184580947e7cSGeert Uytterhoeven 			    type);
184680947e7cSGeert Uytterhoeven }
184780947e7cSGeert Uytterhoeven 
184880947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
184980947e7cSGeert Uytterhoeven {
185080947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
185180947e7cSGeert Uytterhoeven 	unsigned int i;
185280947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
185380947e7cSGeert Uytterhoeven 
185480947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
185580947e7cSGeert Uytterhoeven 		return -ENODEV;
185680947e7cSGeert Uytterhoeven 
185780947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
185880947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
185980947e7cSGeert Uytterhoeven 	if (!dir)
186080947e7cSGeert Uytterhoeven 		return -ENOMEM;
186180947e7cSGeert Uytterhoeven 
186280947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
186380947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
186480947e7cSGeert Uytterhoeven 	if (!d)
186580947e7cSGeert Uytterhoeven 		goto fail;
186680947e7cSGeert Uytterhoeven 
186780947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
186880947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
186980947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
187080947e7cSGeert Uytterhoeven 		if (!d)
187180947e7cSGeert Uytterhoeven 			goto fail;
187280947e7cSGeert Uytterhoeven 	}
187380947e7cSGeert Uytterhoeven 
187480947e7cSGeert Uytterhoeven 	return 0;
187580947e7cSGeert Uytterhoeven 
187680947e7cSGeert Uytterhoeven fail:
187780947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
187880947e7cSGeert Uytterhoeven 	return -ENOMEM;
187980947e7cSGeert Uytterhoeven }
188080947e7cSGeert Uytterhoeven 
188180947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
188280947e7cSGeert Uytterhoeven 
188380947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1884