xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 1e9b4507ed98457edb8a892934282b8f63e17246)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3776462232SChristian Dietrich #include <linux/ratelimit.h>
38ba12eedeSLi Zhong #include <linux/context_tracking.h>
3914cf11afSPaul Mackerras 
4080947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4114cf11afSPaul Mackerras #include <asm/pgtable.h>
4214cf11afSPaul Mackerras #include <asm/uaccess.h>
4314cf11afSPaul Mackerras #include <asm/io.h>
4486417780SPaul Mackerras #include <asm/machdep.h>
4586417780SPaul Mackerras #include <asm/rtas.h>
46f7f6f4feSDavid Gibson #include <asm/pmc.h>
4714cf11afSPaul Mackerras #include <asm/reg.h>
4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4914cf11afSPaul Mackerras #include <asm/backlight.h>
5014cf11afSPaul Mackerras #endif
51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5286417780SPaul Mackerras #include <asm/firmware.h>
53dc1c1ca3SStephen Rothwell #include <asm/processor.h>
546ce6c629SMichael Neuling #include <asm/tm.h>
55dc1c1ca3SStephen Rothwell #endif
56c0ce7d08SDavid Wilder #include <asm/kexec.h>
5716c57b36SKumar Gala #include <asm/ppc-opcode.h>
58cce1f106SShaohui Xie #include <asm/rio.h>
59ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
60ae3a197eSDavid Howells #include <asm/switch_to.h>
61f54db641SMichael Neuling #include <asm/tm.h>
62ae3a197eSDavid Howells #include <asm/debug.h>
634e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
64dc1c1ca3SStephen Rothwell 
657dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
665be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
695be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
705be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
719422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
725be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7314cf11afSPaul Mackerras 
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
799422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8114cf11afSPaul Mackerras #endif
8214cf11afSPaul Mackerras 
838b3c34cfSMichael Neuling /* Transactional Memory trap debug */
848b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
858b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
868b3c34cfSMichael Neuling #else
878b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
888b3c34cfSMichael Neuling #endif
898b3c34cfSMichael Neuling 
9014cf11afSPaul Mackerras /*
9114cf11afSPaul Mackerras  * Trap & Exception support
9214cf11afSPaul Mackerras  */
9314cf11afSPaul Mackerras 
946031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
956031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
966031d9d9Santon@samba.org {
976031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
986031d9d9Santon@samba.org 	if (pmac_backlight) {
996031d9d9Santon@samba.org 		struct backlight_properties *props;
1006031d9d9Santon@samba.org 
1016031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1026031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1036031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1046031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1056031d9d9Santon@samba.org 	}
1066031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1076031d9d9Santon@samba.org }
1086031d9d9Santon@samba.org #else
1096031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1106031d9d9Santon@samba.org #endif
1116031d9d9Santon@samba.org 
112760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
113760ca4dcSAnton Blanchard static int die_owner = -1;
114760ca4dcSAnton Blanchard static unsigned int die_nest_count;
115c0ce7d08SDavid Wilder static int die_counter;
116760ca4dcSAnton Blanchard 
117760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs)
118760ca4dcSAnton Blanchard {
119760ca4dcSAnton Blanchard 	int cpu;
12034c2a14fSanton@samba.org 	unsigned long flags;
12114cf11afSPaul Mackerras 
12214cf11afSPaul Mackerras 	if (debugger(regs))
12314cf11afSPaul Mackerras 		return 1;
12414cf11afSPaul Mackerras 
125293e4688Santon@samba.org 	oops_enter();
126293e4688Santon@samba.org 
127760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
128760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
129760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
130760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
131760ca4dcSAnton Blanchard 		if (cpu == die_owner)
132760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
133760ca4dcSAnton Blanchard 		else
134760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
135760ca4dcSAnton Blanchard 	}
136760ca4dcSAnton Blanchard 	die_nest_count++;
137760ca4dcSAnton Blanchard 	die_owner = cpu;
13814cf11afSPaul Mackerras 	console_verbose();
13914cf11afSPaul Mackerras 	bust_spinlocks(1);
1406031d9d9Santon@samba.org 	if (machine_is(powermac))
1416031d9d9Santon@samba.org 		pmac_backlight_unblank();
142760ca4dcSAnton Blanchard 	return flags;
14334c2a14fSanton@samba.org }
1445474c120SMichael Hanselmann 
145760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
146760ca4dcSAnton Blanchard 			       int signr)
147760ca4dcSAnton Blanchard {
14814cf11afSPaul Mackerras 	bust_spinlocks(0);
149760ca4dcSAnton Blanchard 	die_owner = -1;
150373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
151760ca4dcSAnton Blanchard 	die_nest_count--;
15258154c8cSAnton Blanchard 	oops_exit();
15358154c8cSAnton Blanchard 	printk("\n");
154760ca4dcSAnton Blanchard 	if (!die_nest_count)
155760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
156760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
157760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
158cc532915SMichael Ellerman 
159ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
160ebaeb5aeSMahesh Salgaonkar 
1619b00ac06SAnton Blanchard 	/*
1629b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1639b00ac06SAnton Blanchard 	 * it through the crashdump code.
1649b00ac06SAnton Blanchard 	 */
1659b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
166cc532915SMichael Ellerman 		crash_kexec(regs);
1679b00ac06SAnton Blanchard 
1689b00ac06SAnton Blanchard 		/*
1699b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1709b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1719b00ac06SAnton Blanchard 		 * code.
1729b00ac06SAnton Blanchard 		 */
173c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1749b00ac06SAnton Blanchard 	}
17514cf11afSPaul Mackerras 
176760ca4dcSAnton Blanchard 	if (!signr)
177760ca4dcSAnton Blanchard 		return;
178760ca4dcSAnton Blanchard 
17958154c8cSAnton Blanchard 	/*
18058154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18158154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18258154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18358154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18458154c8cSAnton Blanchard 	 */
18558154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
18658154c8cSAnton Blanchard 	    is_global_init(current)) {
18758154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
18858154c8cSAnton Blanchard 	}
18958154c8cSAnton Blanchard 
19014cf11afSPaul Mackerras 	if (in_interrupt())
19114cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
192cea6a4baSHorms 	if (panic_on_oops)
193012c437dSHorms 		panic("Fatal exception");
194760ca4dcSAnton Blanchard 	do_exit(signr);
195760ca4dcSAnton Blanchard }
196cea6a4baSHorms 
197760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
198760ca4dcSAnton Blanchard {
199760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
200760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
201760ca4dcSAnton Blanchard 	printk("PREEMPT ");
202760ca4dcSAnton Blanchard #endif
203760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
204760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
205760ca4dcSAnton Blanchard #endif
206760ca4dcSAnton Blanchard #ifdef CONFIG_DEBUG_PAGEALLOC
207760ca4dcSAnton Blanchard 	printk("DEBUG_PAGEALLOC ");
208760ca4dcSAnton Blanchard #endif
209760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
210760ca4dcSAnton Blanchard 	printk("NUMA ");
211760ca4dcSAnton Blanchard #endif
212760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
213760ca4dcSAnton Blanchard 
214760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
215760ca4dcSAnton Blanchard 		return 1;
216760ca4dcSAnton Blanchard 
217760ca4dcSAnton Blanchard 	print_modules();
218760ca4dcSAnton Blanchard 	show_regs(regs);
21914cf11afSPaul Mackerras 
22014cf11afSPaul Mackerras 	return 0;
22114cf11afSPaul Mackerras }
22214cf11afSPaul Mackerras 
223760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
224760ca4dcSAnton Blanchard {
225760ca4dcSAnton Blanchard 	unsigned long flags = oops_begin(regs);
226760ca4dcSAnton Blanchard 
227760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
228760ca4dcSAnton Blanchard 		err = 0;
229760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
230760ca4dcSAnton Blanchard }
231760ca4dcSAnton Blanchard 
23225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
23325baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
23425baa35bSOleg Nesterov {
23525baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
23625baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
23725baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
23825baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
23925baa35bSOleg Nesterov }
24025baa35bSOleg Nesterov 
24114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
24214cf11afSPaul Mackerras {
24314cf11afSPaul Mackerras 	siginfo_t info;
244d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
245d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
246d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
247d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
24814cf11afSPaul Mackerras 
24914cf11afSPaul Mackerras 	if (!user_mode(regs)) {
250760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
25114cf11afSPaul Mackerras 		return;
252760ca4dcSAnton Blanchard 	}
253760ca4dcSAnton Blanchard 
254760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
25576462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
256d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
257d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
25814cf11afSPaul Mackerras 	}
25914cf11afSPaul Mackerras 
260a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2619f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2629f2f79e3SBenjamin Herrenschmidt 
26341ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
26414cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
26514cf11afSPaul Mackerras 	info.si_signo = signr;
26614cf11afSPaul Mackerras 	info.si_code = code;
26714cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
26814cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
26914cf11afSPaul Mackerras }
27014cf11afSPaul Mackerras 
27114cf11afSPaul Mackerras #ifdef CONFIG_PPC64
27214cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
27314cf11afSPaul Mackerras {
27414cf11afSPaul Mackerras 	/* See if any machine dependent calls */
275c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
276c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
277c902be71SArnd Bergmann 			return;
278c902be71SArnd Bergmann 	}
27914cf11afSPaul Mackerras 
2808dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28114cf11afSPaul Mackerras 
28214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
28314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
28414cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
28514cf11afSPaul Mackerras 
28614cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
28714cf11afSPaul Mackerras }
288*1e9b4507SMahesh Salgaonkar 
289*1e9b4507SMahesh Salgaonkar /*
290*1e9b4507SMahesh Salgaonkar  * This function is called in real mode. Strictly no printk's please.
291*1e9b4507SMahesh Salgaonkar  *
292*1e9b4507SMahesh Salgaonkar  * regs->nip and regs->msr contains srr0 and ssr1.
293*1e9b4507SMahesh Salgaonkar  */
294*1e9b4507SMahesh Salgaonkar long machine_check_early(struct pt_regs *regs)
295*1e9b4507SMahesh Salgaonkar {
296*1e9b4507SMahesh Salgaonkar 	/* TODO: handle/decode machine check reason */
297*1e9b4507SMahesh Salgaonkar 	return 0;
298*1e9b4507SMahesh Salgaonkar }
299*1e9b4507SMahesh Salgaonkar 
30014cf11afSPaul Mackerras #endif
30114cf11afSPaul Mackerras 
30214cf11afSPaul Mackerras /*
30314cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
30414cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
30514cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
30614cf11afSPaul Mackerras  * table.
30714cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
30814cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
30914cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
31014cf11afSPaul Mackerras  *  -- paulus.
31114cf11afSPaul Mackerras  */
31214cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
31314cf11afSPaul Mackerras {
31468a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
31514cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
31614cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
31714cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
31814cf11afSPaul Mackerras 
31914cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
32014cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
32114cf11afSPaul Mackerras 		/*
32214cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
32314cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
32414cf11afSPaul Mackerras 		 * As the address is in the exception table
32514cf11afSPaul Mackerras 		 * we should be able to read the instr there.
32614cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
32714cf11afSPaul Mackerras 		 * load or store.
32814cf11afSPaul Mackerras 		 */
32914cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
33014cf11afSPaul Mackerras 			nip -= 2;
33114cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
33214cf11afSPaul Mackerras 			--nip;
33314cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
33414cf11afSPaul Mackerras 			/* sync or twi */
33514cf11afSPaul Mackerras 			unsigned int rb;
33614cf11afSPaul Mackerras 
33714cf11afSPaul Mackerras 			--nip;
33814cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
33914cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
34014cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
34114cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
34214cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
34314cf11afSPaul Mackerras 			regs->nip = entry->fixup;
34414cf11afSPaul Mackerras 			return 1;
34514cf11afSPaul Mackerras 		}
34614cf11afSPaul Mackerras 	}
34768a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
34814cf11afSPaul Mackerras 	return 0;
34914cf11afSPaul Mackerras }
35014cf11afSPaul Mackerras 
351172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
35214cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
35314cf11afSPaul Mackerras    is in the ESR. */
35414cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
35514cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
35614cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
35714cf11afSPaul Mackerras #else
358fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
35914cf11afSPaul Mackerras #endif
36014cf11afSPaul Mackerras #define REASON_FP		ESR_FP
36114cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
36214cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
36314cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
36414cf11afSPaul Mackerras 
36514cf11afSPaul Mackerras /* single-step stuff */
36651ae8d4aSBharat Bhushan #define single_stepping(regs)	(current->thread.debug.dbcr0 & DBCR0_IC)
36751ae8d4aSBharat Bhushan #define clear_single_step(regs)	(current->thread.debug.dbcr0 &= ~DBCR0_IC)
36814cf11afSPaul Mackerras 
36914cf11afSPaul Mackerras #else
37014cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
37114cf11afSPaul Mackerras    exception is in the MSR. */
37214cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
37314cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
3748b3c34cfSMichael Neuling #define REASON_TM		0x200000
37514cf11afSPaul Mackerras #define REASON_FP		0x100000
37614cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
37714cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
37814cf11afSPaul Mackerras #define REASON_TRAP		0x20000
37914cf11afSPaul Mackerras 
38014cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
38114cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
38214cf11afSPaul Mackerras #endif
38314cf11afSPaul Mackerras 
38447c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
38547c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
38614cf11afSPaul Mackerras {
3871a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
38814cf11afSPaul Mackerras 
38914cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
39014cf11afSPaul Mackerras 		printk("Instruction");
39114cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
39214cf11afSPaul Mackerras 	} else
39314cf11afSPaul Mackerras 		printk("Data");
39414cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
39547c0bd1aSBenjamin Herrenschmidt 
39647c0bd1aSBenjamin Herrenschmidt 	return 0;
39747c0bd1aSBenjamin Herrenschmidt }
39847c0bd1aSBenjamin Herrenschmidt 
39947c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
40047c0bd1aSBenjamin Herrenschmidt {
40147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
40247c0bd1aSBenjamin Herrenschmidt 
40314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
40414cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
40514cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
40614cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
40714cf11afSPaul Mackerras 	}
40814cf11afSPaul Mackerras 	else {
40914cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
41014cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
41114cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
41214cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
41314cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
41414cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
41514cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
41614cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
41714cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
41814cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
41914cf11afSPaul Mackerras 			flush_instruction_cache();
42014cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
42114cf11afSPaul Mackerras 		}
42214cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
42314cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
42414cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
42514cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
42614cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
42714cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
42814cf11afSPaul Mackerras 
42914cf11afSPaul Mackerras 		/* Clear MCSR */
43014cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
43114cf11afSPaul Mackerras 	}
43247c0bd1aSBenjamin Herrenschmidt 	return 0;
43347c0bd1aSBenjamin Herrenschmidt }
434fc5e7097SDave Kleikamp 
435fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
436fc5e7097SDave Kleikamp {
437fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
438fc5e7097SDave Kleikamp 	u32 mcsr;
439fc5e7097SDave Kleikamp 
440fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
441fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
442fc5e7097SDave Kleikamp 		printk(KERN_ERR
443fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
444fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
445fc5e7097SDave Kleikamp 		return 0;
446fc5e7097SDave Kleikamp 	}
447fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
448fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
449fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
450fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
451fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
452fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
453fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
454fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
455fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
456fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
457fc5e7097SDave Kleikamp 		flush_instruction_cache();
458fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
459fc5e7097SDave Kleikamp 	}
460fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
461fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
462fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
463fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
464fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
465fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
466fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
467fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
468fc5e7097SDave Kleikamp 
469fc5e7097SDave Kleikamp 	/* Clear MCSR */
470fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
471fc5e7097SDave Kleikamp 
472fc5e7097SDave Kleikamp 	return 0;
473fc5e7097SDave Kleikamp }
47414cf11afSPaul Mackerras #elif defined(CONFIG_E500)
475fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
476fe04b112SScott Wood {
477fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
478fe04b112SScott Wood 	unsigned long reason = mcsr;
479fe04b112SScott Wood 	int recoverable = 1;
480fe04b112SScott Wood 
48182a9a480SScott Wood 	if (reason & MCSR_LD) {
482cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
483cce1f106SShaohui Xie 		if (recoverable == 1)
484cce1f106SShaohui Xie 			goto silent_out;
485cce1f106SShaohui Xie 	}
486cce1f106SShaohui Xie 
487fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
488fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
489fe04b112SScott Wood 
490fe04b112SScott Wood 	if (reason & MCSR_MCP)
491fe04b112SScott Wood 		printk("Machine Check Signal\n");
492fe04b112SScott Wood 
493fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
494fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
495fe04b112SScott Wood 
496fe04b112SScott Wood 		/*
497fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
498fe04b112SScott Wood 		 */
499fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
500fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
501fe04b112SScott Wood 			;
502fe04b112SScott Wood 
503fe04b112SScott Wood 		/*
504fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
505fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
506fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
507fe04b112SScott Wood 		 */
508fe04b112SScott Wood 		reason &= ~MCSR_IF;
509fe04b112SScott Wood 	}
510fe04b112SScott Wood 
511fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
512fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
51337caf9f2SKumar Gala 
51437caf9f2SKumar Gala 		/*
51537caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
51637caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
51737caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
51837caf9f2SKumar Gala 		 */
51937caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
520fe04b112SScott Wood 			recoverable = 0;
521fe04b112SScott Wood 	}
522fe04b112SScott Wood 
523fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
524fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
525fe04b112SScott Wood 		recoverable = 0;
526fe04b112SScott Wood 	}
527fe04b112SScott Wood 
528fe04b112SScott Wood 	if (reason & MCSR_NMI)
529fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
530fe04b112SScott Wood 
531fe04b112SScott Wood 	if (reason & MCSR_IF) {
532fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
533fe04b112SScott Wood 		recoverable = 0;
534fe04b112SScott Wood 	}
535fe04b112SScott Wood 
536fe04b112SScott Wood 	if (reason & MCSR_LD) {
537fe04b112SScott Wood 		printk("Load Error Report\n");
538fe04b112SScott Wood 		recoverable = 0;
539fe04b112SScott Wood 	}
540fe04b112SScott Wood 
541fe04b112SScott Wood 	if (reason & MCSR_ST) {
542fe04b112SScott Wood 		printk("Store Error Report\n");
543fe04b112SScott Wood 		recoverable = 0;
544fe04b112SScott Wood 	}
545fe04b112SScott Wood 
546fe04b112SScott Wood 	if (reason & MCSR_LDG) {
547fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
548fe04b112SScott Wood 		recoverable = 0;
549fe04b112SScott Wood 	}
550fe04b112SScott Wood 
551fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
552fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
553fe04b112SScott Wood 
554fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
555fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
556fe04b112SScott Wood 		recoverable = 0;
557fe04b112SScott Wood 	}
558fe04b112SScott Wood 
559fe04b112SScott Wood 	if (reason & MCSR_MAV) {
560fe04b112SScott Wood 		u64 addr;
561fe04b112SScott Wood 
562fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
563fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
564fe04b112SScott Wood 
565fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
566fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
567fe04b112SScott Wood 	}
568fe04b112SScott Wood 
569cce1f106SShaohui Xie silent_out:
570fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
571fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
572fe04b112SScott Wood }
573fe04b112SScott Wood 
57447c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
57547c0bd1aSBenjamin Herrenschmidt {
57647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
57747c0bd1aSBenjamin Herrenschmidt 
578cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
579cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
580cce1f106SShaohui Xie 			return 1;
5814e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
5824e0e3435SHongtao Jia 			return 1;
583cce1f106SShaohui Xie 	}
584cce1f106SShaohui Xie 
58514cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
58614cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
58714cf11afSPaul Mackerras 
58814cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
58914cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
59014cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
59114cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
59214cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
59314cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
59414cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
59514cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
59614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
59714cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
59814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
59914cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
60014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
60114cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
60214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
60314cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
60414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
60514cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
60614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
60714cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
60814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
60914cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
61014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
61114cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
61247c0bd1aSBenjamin Herrenschmidt 
61347c0bd1aSBenjamin Herrenschmidt 	return 0;
61447c0bd1aSBenjamin Herrenschmidt }
6154490c06bSKumar Gala 
6164490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6174490c06bSKumar Gala {
6184490c06bSKumar Gala 	return 0;
6194490c06bSKumar Gala }
62014cf11afSPaul Mackerras #elif defined(CONFIG_E200)
62147c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
62247c0bd1aSBenjamin Herrenschmidt {
62347c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
62447c0bd1aSBenjamin Herrenschmidt 
62514cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
62614cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
62714cf11afSPaul Mackerras 
62814cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
62914cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
63014cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
63114cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
63214cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
63314cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
63414cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
63514cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
63614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
63714cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
63814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
63914cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
64014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
64114cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
64247c0bd1aSBenjamin Herrenschmidt 
64347c0bd1aSBenjamin Herrenschmidt 	return 0;
64447c0bd1aSBenjamin Herrenschmidt }
64547c0bd1aSBenjamin Herrenschmidt #else
64647c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
64747c0bd1aSBenjamin Herrenschmidt {
64847c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
64947c0bd1aSBenjamin Herrenschmidt 
65014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
65114cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
65214cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
65314cf11afSPaul Mackerras 	case 0x80000:
65414cf11afSPaul Mackerras 		printk("Machine check signal\n");
65514cf11afSPaul Mackerras 		break;
65614cf11afSPaul Mackerras 	case 0:		/* for 601 */
65714cf11afSPaul Mackerras 	case 0x40000:
65814cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
65914cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
66014cf11afSPaul Mackerras 		break;
66114cf11afSPaul Mackerras 	case 0x20000:
66214cf11afSPaul Mackerras 		printk("Data parity error signal\n");
66314cf11afSPaul Mackerras 		break;
66414cf11afSPaul Mackerras 	case 0x10000:
66514cf11afSPaul Mackerras 		printk("Address parity error signal\n");
66614cf11afSPaul Mackerras 		break;
66714cf11afSPaul Mackerras 	case 0x20000000:
66814cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
66914cf11afSPaul Mackerras 		break;
67014cf11afSPaul Mackerras 	case 0x40000000:
67114cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
67214cf11afSPaul Mackerras 		break;
67314cf11afSPaul Mackerras 	case 0x00100000:
67414cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
67514cf11afSPaul Mackerras 		break;
67614cf11afSPaul Mackerras 	default:
67714cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
67814cf11afSPaul Mackerras 	}
67975918a4bSOlof Johansson 	return 0;
68075918a4bSOlof Johansson }
68147c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
68275918a4bSOlof Johansson 
68375918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
68475918a4bSOlof Johansson {
685ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
68675918a4bSOlof Johansson 	int recover = 0;
68775918a4bSOlof Johansson 
68889713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
68989713ed1SAnton Blanchard 
69047c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
69147c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
69247c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
69347c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
69447c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
69547c0bd1aSBenjamin Herrenschmidt 	 */
69675918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
69775918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
69847c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
69947c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
70075918a4bSOlof Johansson 
70147c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
702ba12eedeSLi Zhong 		goto bail;
70375918a4bSOlof Johansson 
70475918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
70547c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
70647c0bd1aSBenjamin Herrenschmidt 	 *
70747c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
70847c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
70947c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
71047c0bd1aSBenjamin Herrenschmidt 	 */
71175918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
712ba12eedeSLi Zhong 	goto bail;
71375918a4bSOlof Johansson #endif
71475918a4bSOlof Johansson 
715a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
716ba12eedeSLi Zhong 		goto bail;
71775918a4bSOlof Johansson 
71875918a4bSOlof Johansson 	if (check_io_access(regs))
719ba12eedeSLi Zhong 		goto bail;
72075918a4bSOlof Johansson 
7218dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
72214cf11afSPaul Mackerras 
72314cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
72414cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
72514cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
726ba12eedeSLi Zhong 
727ba12eedeSLi Zhong bail:
728ba12eedeSLi Zhong 	exception_exit(prev_state);
72914cf11afSPaul Mackerras }
73014cf11afSPaul Mackerras 
73114cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
73214cf11afSPaul Mackerras {
73314cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
73414cf11afSPaul Mackerras }
73514cf11afSPaul Mackerras 
736dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
73714cf11afSPaul Mackerras {
738ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
739ba12eedeSLi Zhong 
74014cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
74114cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
74214cf11afSPaul Mackerras 
74314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
744ba12eedeSLi Zhong 
745ba12eedeSLi Zhong 	exception_exit(prev_state);
74614cf11afSPaul Mackerras }
74714cf11afSPaul Mackerras 
748dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
74914cf11afSPaul Mackerras {
750ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
751ba12eedeSLi Zhong 
75214cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
75314cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
754ba12eedeSLi Zhong 		goto bail;
75514cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
756ba12eedeSLi Zhong 		goto bail;
75714cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
758ba12eedeSLi Zhong 
759ba12eedeSLi Zhong bail:
760ba12eedeSLi Zhong 	exception_exit(prev_state);
76114cf11afSPaul Mackerras }
76214cf11afSPaul Mackerras 
76314cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
76414cf11afSPaul Mackerras {
76514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
76614cf11afSPaul Mackerras }
76714cf11afSPaul Mackerras 
7688dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
76914cf11afSPaul Mackerras {
770ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
771ba12eedeSLi Zhong 
7722538c2d0SK.Prasad 	clear_single_step(regs);
77314cf11afSPaul Mackerras 
77414cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
77514cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
776ba12eedeSLi Zhong 		goto bail;
77714cf11afSPaul Mackerras 	if (debugger_sstep(regs))
778ba12eedeSLi Zhong 		goto bail;
77914cf11afSPaul Mackerras 
78014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
781ba12eedeSLi Zhong 
782ba12eedeSLi Zhong bail:
783ba12eedeSLi Zhong 	exception_exit(prev_state);
78414cf11afSPaul Mackerras }
78514cf11afSPaul Mackerras 
78614cf11afSPaul Mackerras /*
78714cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
78814cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
78914cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
79014cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
79114cf11afSPaul Mackerras  */
7928dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
79314cf11afSPaul Mackerras {
7942538c2d0SK.Prasad 	if (single_stepping(regs))
7952538c2d0SK.Prasad 		single_step_exception(regs);
79614cf11afSPaul Mackerras }
79714cf11afSPaul Mackerras 
7985fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
799dc1c1ca3SStephen Rothwell {
8005fad293bSKumar Gala 	int ret = 0;
801dc1c1ca3SStephen Rothwell 
802dc1c1ca3SStephen Rothwell 	/* Invalid operation */
803dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
8045fad293bSKumar Gala 		ret = FPE_FLTINV;
805dc1c1ca3SStephen Rothwell 
806dc1c1ca3SStephen Rothwell 	/* Overflow */
807dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
8085fad293bSKumar Gala 		ret = FPE_FLTOVF;
809dc1c1ca3SStephen Rothwell 
810dc1c1ca3SStephen Rothwell 	/* Underflow */
811dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
8125fad293bSKumar Gala 		ret = FPE_FLTUND;
813dc1c1ca3SStephen Rothwell 
814dc1c1ca3SStephen Rothwell 	/* Divide by zero */
815dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8165fad293bSKumar Gala 		ret = FPE_FLTDIV;
817dc1c1ca3SStephen Rothwell 
818dc1c1ca3SStephen Rothwell 	/* Inexact result */
819dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8205fad293bSKumar Gala 		ret = FPE_FLTRES;
8215fad293bSKumar Gala 
8225fad293bSKumar Gala 	return ret;
8235fad293bSKumar Gala }
8245fad293bSKumar Gala 
8255fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8265fad293bSKumar Gala {
8275fad293bSKumar Gala 	int code = 0;
8285fad293bSKumar Gala 
8295fad293bSKumar Gala 	flush_fp_to_thread(current);
8305fad293bSKumar Gala 
831de79f7b9SPaul Mackerras 	code = __parse_fpscr(current->thread.fp_state.fpscr);
832dc1c1ca3SStephen Rothwell 
833dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
834dc1c1ca3SStephen Rothwell }
835dc1c1ca3SStephen Rothwell 
836dc1c1ca3SStephen Rothwell /*
837dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
83814cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
83914cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
84014cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
84114cf11afSPaul Mackerras  *
84214cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
84314cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
84414cf11afSPaul Mackerras  * bits is faster and easier.
84586417780SPaul Mackerras  *
84614cf11afSPaul Mackerras  */
84714cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
84814cf11afSPaul Mackerras {
84914cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
85014cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
85114cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
85214cf11afSPaul Mackerras 	u32 num_bytes;
85314cf11afSPaul Mackerras 	unsigned long EA;
85414cf11afSPaul Mackerras 	int pos = 0;
85514cf11afSPaul Mackerras 
85614cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
85716c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
85814cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
85914cf11afSPaul Mackerras 			return -EINVAL;
86014cf11afSPaul Mackerras 
86114cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
86214cf11afSPaul Mackerras 
86316c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
86416c57b36SKumar Gala 		case PPC_INST_LSWX:
86516c57b36SKumar Gala 		case PPC_INST_STSWX:
86614cf11afSPaul Mackerras 			EA += NB_RB;
86714cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
86814cf11afSPaul Mackerras 			break;
86916c57b36SKumar Gala 		case PPC_INST_LSWI:
87016c57b36SKumar Gala 		case PPC_INST_STSWI:
87114cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
87214cf11afSPaul Mackerras 			break;
87314cf11afSPaul Mackerras 		default:
87414cf11afSPaul Mackerras 			return -EINVAL;
87514cf11afSPaul Mackerras 	}
87614cf11afSPaul Mackerras 
87714cf11afSPaul Mackerras 	while (num_bytes != 0)
87814cf11afSPaul Mackerras 	{
87914cf11afSPaul Mackerras 		u8 val;
88014cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
88114cf11afSPaul Mackerras 
88280aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
88380aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
88480aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
88580aa0fb4SJames Yang 
88616c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
88716c57b36SKumar Gala 			case PPC_INST_LSWX:
88816c57b36SKumar Gala 			case PPC_INST_LSWI:
88914cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
89014cf11afSPaul Mackerras 					return -EFAULT;
89114cf11afSPaul Mackerras 				/* first time updating this reg,
89214cf11afSPaul Mackerras 				 * zero it out */
89314cf11afSPaul Mackerras 				if (pos == 0)
89414cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
89514cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
89614cf11afSPaul Mackerras 				break;
89716c57b36SKumar Gala 			case PPC_INST_STSWI:
89816c57b36SKumar Gala 			case PPC_INST_STSWX:
89914cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
90014cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
90114cf11afSPaul Mackerras 					return -EFAULT;
90214cf11afSPaul Mackerras 				break;
90314cf11afSPaul Mackerras 		}
90414cf11afSPaul Mackerras 		/* move EA to next address */
90514cf11afSPaul Mackerras 		EA += 1;
90614cf11afSPaul Mackerras 		num_bytes--;
90714cf11afSPaul Mackerras 
90814cf11afSPaul Mackerras 		/* manage our position within the register */
90914cf11afSPaul Mackerras 		if (++pos == 4) {
91014cf11afSPaul Mackerras 			pos = 0;
91114cf11afSPaul Mackerras 			if (++rT == 32)
91214cf11afSPaul Mackerras 				rT = 0;
91314cf11afSPaul Mackerras 		}
91414cf11afSPaul Mackerras 	}
91514cf11afSPaul Mackerras 
91614cf11afSPaul Mackerras 	return 0;
91714cf11afSPaul Mackerras }
91814cf11afSPaul Mackerras 
919c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
920c3412dcbSWill Schmidt {
921c3412dcbSWill Schmidt 	u32 ra,rs;
922c3412dcbSWill Schmidt 	unsigned long tmp;
923c3412dcbSWill Schmidt 
924c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
925c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
926c3412dcbSWill Schmidt 
927c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
928c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
929c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
930c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
931c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
932c3412dcbSWill Schmidt 
933c3412dcbSWill Schmidt 	return 0;
934c3412dcbSWill Schmidt }
935c3412dcbSWill Schmidt 
936c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
937c1469f13SKumar Gala {
938c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
939c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
940c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
941c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
942c1469f13SKumar Gala 	u8 bit;
943c1469f13SKumar Gala 	unsigned long tmp;
944c1469f13SKumar Gala 
945c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
946c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
947c1469f13SKumar Gala 
948c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
949c1469f13SKumar Gala 
950c1469f13SKumar Gala 	return 0;
951c1469f13SKumar Gala }
952c1469f13SKumar Gala 
9536ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
9546ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
9556ce6c629SMichael Neuling {
9566ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
9576ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
9586ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
9596ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
9606ce6c629SMichael Neuling 	 */
9616ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
9626ce6c629SMichael Neuling 		tm_enable();
9636ce6c629SMichael Neuling 		tm_abort(cause);
9646ce6c629SMichael Neuling 		return true;
9656ce6c629SMichael Neuling 	}
9666ce6c629SMichael Neuling 	return false;
9676ce6c629SMichael Neuling }
9686ce6c629SMichael Neuling #else
9696ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
9706ce6c629SMichael Neuling {
9716ce6c629SMichael Neuling 	return false;
9726ce6c629SMichael Neuling }
9736ce6c629SMichael Neuling #endif
9746ce6c629SMichael Neuling 
97514cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
97614cf11afSPaul Mackerras {
97714cf11afSPaul Mackerras 	u32 instword;
97814cf11afSPaul Mackerras 	u32 rd;
97914cf11afSPaul Mackerras 
9804288e343SAnton Blanchard 	if (!user_mode(regs))
98114cf11afSPaul Mackerras 		return -EINVAL;
98214cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
98314cf11afSPaul Mackerras 
98414cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
98514cf11afSPaul Mackerras 		return -EFAULT;
98614cf11afSPaul Mackerras 
98714cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
98816c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
989eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
99014cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
99114cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
99214cf11afSPaul Mackerras 		return 0;
99314cf11afSPaul Mackerras 	}
99414cf11afSPaul Mackerras 
99514cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
99680947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
997eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
99814cf11afSPaul Mackerras 		return 0;
99980947e7cSGeert Uytterhoeven 	}
100014cf11afSPaul Mackerras 
100114cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
100216c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
100386417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
100414cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
100514cf11afSPaul Mackerras 
1006eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
100714cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
100814cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
100914cf11afSPaul Mackerras 		return 0;
101014cf11afSPaul Mackerras 	}
101114cf11afSPaul Mackerras 
101214cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
101380947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
10146ce6c629SMichael Neuling 		if (tm_abort_check(regs,
10156ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
10166ce6c629SMichael Neuling 			return -EINVAL;
1017eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
101814cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
101980947e7cSGeert Uytterhoeven 	}
102014cf11afSPaul Mackerras 
1021c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
102216c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1023eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1024c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1025c3412dcbSWill Schmidt 	}
1026c3412dcbSWill Schmidt 
1027c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
102816c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1029eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1030c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1031c1469f13SKumar Gala 	}
1032c1469f13SKumar Gala 
10339863c28aSJames Yang 	/* Emulate sync instruction variants */
10349863c28aSJames Yang 	if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
10359863c28aSJames Yang 		PPC_WARN_EMULATED(sync, regs);
10369863c28aSJames Yang 		asm volatile("sync");
10379863c28aSJames Yang 		return 0;
10389863c28aSJames Yang 	}
10399863c28aSJames Yang 
1040efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1041efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
104273d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
104373d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
104473d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
104573d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1046efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1047efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1048efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1049efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1050efcac658SAlexey Kardashevskiy 		return 0;
1051efcac658SAlexey Kardashevskiy 	}
1052efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
105373d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
105473d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
105573d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
105673d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1057efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1058efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1059efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
106000ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1061efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
106200ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1063efcac658SAlexey Kardashevskiy 		return 0;
1064efcac658SAlexey Kardashevskiy 	}
1065efcac658SAlexey Kardashevskiy #endif
1066efcac658SAlexey Kardashevskiy 
106714cf11afSPaul Mackerras 	return -EINVAL;
106814cf11afSPaul Mackerras }
106914cf11afSPaul Mackerras 
107073c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
107114cf11afSPaul Mackerras {
107273c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
107314cf11afSPaul Mackerras }
107414cf11afSPaul Mackerras 
10753a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
10763a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
10773a3b5aa6SKevin Hao {
10783a3b5aa6SKevin Hao 	int ret;
10793a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
10803a3b5aa6SKevin Hao 
10813a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
10823a3b5aa6SKevin Hao 	if (ret >= 0)
10833a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
10843a3b5aa6SKevin Hao 
10853a3b5aa6SKevin Hao 	switch (ret) {
10863a3b5aa6SKevin Hao 	case 0:
10873a3b5aa6SKevin Hao 		emulate_single_step(regs);
10883a3b5aa6SKevin Hao 		return 0;
10893a3b5aa6SKevin Hao 	case 1: {
10903a3b5aa6SKevin Hao 			int code = 0;
1091de79f7b9SPaul Mackerras 			code = __parse_fpscr(current->thread.fp_state.fpscr);
10923a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
10933a3b5aa6SKevin Hao 			return 0;
10943a3b5aa6SKevin Hao 		}
10953a3b5aa6SKevin Hao 	case -EFAULT:
10963a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10973a3b5aa6SKevin Hao 		return 0;
10983a3b5aa6SKevin Hao 	}
10993a3b5aa6SKevin Hao 
11003a3b5aa6SKevin Hao 	return -1;
11013a3b5aa6SKevin Hao }
11023a3b5aa6SKevin Hao #else
11033a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
11043a3b5aa6SKevin Hao #endif
11053a3b5aa6SKevin Hao 
11068dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
110714cf11afSPaul Mackerras {
1108ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
110914cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
111014cf11afSPaul Mackerras 
1111aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
111204903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
111314cf11afSPaul Mackerras 
111414cf11afSPaul Mackerras 	if (reason & REASON_FP) {
111514cf11afSPaul Mackerras 		/* IEEE FP exception */
1116dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1117ba12eedeSLi Zhong 		goto bail;
11188dad3f92SPaul Mackerras 	}
11198dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1120ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1121ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1122ba797b28SJason Wessel 		if (debugger_bpt(regs))
1123ba12eedeSLi Zhong 			goto bail;
1124ba797b28SJason Wessel 
112514cf11afSPaul Mackerras 		/* trap exception */
1126dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1127dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1128ba12eedeSLi Zhong 			goto bail;
112973c9ceabSJeremy Fitzhardinge 
113073c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1131608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
113214cf11afSPaul Mackerras 			regs->nip += 4;
1133ba12eedeSLi Zhong 			goto bail;
113414cf11afSPaul Mackerras 		}
11358dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1136ba12eedeSLi Zhong 		goto bail;
11378dad3f92SPaul Mackerras 	}
1138bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1139bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1140bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1141bc2a9408SMichael Neuling 		 * This occurs when:
1142bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1143bc2a9408SMichael Neuling 		 *    transition in TM states.
1144bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1145bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1146bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1147bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1148bc2a9408SMichael Neuling 		 */
1149bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1150bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1151bc2a9408SMichael Neuling 			regs->nip += 4;
1152ba12eedeSLi Zhong 			goto bail;
1153bc2a9408SMichael Neuling 		}
1154bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1155bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1156bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1157bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1158bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1159bc2a9408SMichael Neuling 		 */
1160bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1161bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1162ba12eedeSLi Zhong 			goto bail;
1163bc2a9408SMichael Neuling 		} else {
1164bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1165bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1166bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1167bc2a9408SMichael Neuling 		}
1168bc2a9408SMichael Neuling 	}
1169bc2a9408SMichael Neuling #endif
11708dad3f92SPaul Mackerras 
1171b3f6a459SMichael Ellerman 	/*
1172b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1173b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1174b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1175b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1176b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1177b3f6a459SMichael Ellerman 	 */
1178b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1179b3f6a459SMichael Ellerman 		goto sigill;
1180b3f6a459SMichael Ellerman 
1181a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1182a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1183cd8a5673SPaul Mackerras 		local_irq_enable();
1184cd8a5673SPaul Mackerras 
118504903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
118604903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
118704903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
118804903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
118904903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
119004903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
11914e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
11924e63f8edSBenjamin Herrenschmidt 	 */
11933a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1194ba12eedeSLi Zhong 		goto bail;
119504903a30SKumar Gala 
11968dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
11978dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
119814cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
119914cf11afSPaul Mackerras 		case 0:
120014cf11afSPaul Mackerras 			regs->nip += 4;
120114cf11afSPaul Mackerras 			emulate_single_step(regs);
1202ba12eedeSLi Zhong 			goto bail;
120314cf11afSPaul Mackerras 		case -EFAULT:
120414cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1205ba12eedeSLi Zhong 			goto bail;
12068dad3f92SPaul Mackerras 		}
12078dad3f92SPaul Mackerras 	}
12088dad3f92SPaul Mackerras 
1209b3f6a459SMichael Ellerman sigill:
121014cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
121114cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
121214cf11afSPaul Mackerras 	else
121314cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1214ba12eedeSLi Zhong 
1215ba12eedeSLi Zhong bail:
1216ba12eedeSLi Zhong 	exception_exit(prev_state);
121714cf11afSPaul Mackerras }
121814cf11afSPaul Mackerras 
1219bf593907SPaul Mackerras /*
1220bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1221bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1222bf593907SPaul Mackerras  */
1223bf593907SPaul Mackerras void __kprobes emulation_assist_interrupt(struct pt_regs *regs)
1224bf593907SPaul Mackerras {
1225bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1226bf593907SPaul Mackerras 	program_check_exception(regs);
1227bf593907SPaul Mackerras }
1228bf593907SPaul Mackerras 
1229dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
123014cf11afSPaul Mackerras {
1231ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
12324393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
123314cf11afSPaul Mackerras 
1234a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1235a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1236a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1237a3512b2dSBenjamin Herrenschmidt 
12386ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
12396ce6c629SMichael Neuling 		goto bail;
12406ce6c629SMichael Neuling 
1241e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1242e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
124314cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
124414cf11afSPaul Mackerras 
124514cf11afSPaul Mackerras 	if (fixed == 1) {
124614cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
124714cf11afSPaul Mackerras 		emulate_single_step(regs);
1248ba12eedeSLi Zhong 		goto bail;
124914cf11afSPaul Mackerras 	}
125014cf11afSPaul Mackerras 
125114cf11afSPaul Mackerras 	/* Operand address was bad */
125214cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
12534393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
12544393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
12554393c4f6SBenjamin Herrenschmidt 	} else {
12564393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
12574393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
125814cf11afSPaul Mackerras 	}
12594393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
12604393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
12614393c4f6SBenjamin Herrenschmidt 	else
12624393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1263ba12eedeSLi Zhong 
1264ba12eedeSLi Zhong bail:
1265ba12eedeSLi Zhong 	exception_exit(prev_state);
126614cf11afSPaul Mackerras }
126714cf11afSPaul Mackerras 
126814cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
126914cf11afSPaul Mackerras {
127014cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
127114cf11afSPaul Mackerras 	       current, regs->gpr[1]);
127214cf11afSPaul Mackerras 	debugger(regs);
127314cf11afSPaul Mackerras 	show_regs(regs);
127414cf11afSPaul Mackerras 	panic("kernel stack overflow");
127514cf11afSPaul Mackerras }
127614cf11afSPaul Mackerras 
127714cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
127814cf11afSPaul Mackerras {
127914cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
128014cf11afSPaul Mackerras 	       regs->nip, regs->msr);
128114cf11afSPaul Mackerras 	debugger(regs);
128214cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
128314cf11afSPaul Mackerras }
128414cf11afSPaul Mackerras 
128514cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
128614cf11afSPaul Mackerras {
128714cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
128819c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
128914cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
129014cf11afSPaul Mackerras }
129114cf11afSPaul Mackerras 
1292dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1293dc1c1ca3SStephen Rothwell {
1294ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1295ba12eedeSLi Zhong 
1296dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1297dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1298dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1299ba12eedeSLi Zhong 
1300ba12eedeSLi Zhong 	exception_exit(prev_state);
1301dc1c1ca3SStephen Rothwell }
1302dc1c1ca3SStephen Rothwell 
1303dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1304dc1c1ca3SStephen Rothwell {
1305ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1306ba12eedeSLi Zhong 
1307dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1308dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1309dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1310dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1311ba12eedeSLi Zhong 		goto bail;
1312dc1c1ca3SStephen Rothwell 	}
13136c4841c2SAnton Blanchard 
1314dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1315dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1316dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1317ba12eedeSLi Zhong 
1318ba12eedeSLi Zhong bail:
1319ba12eedeSLi Zhong 	exception_exit(prev_state);
1320dc1c1ca3SStephen Rothwell }
1321dc1c1ca3SStephen Rothwell 
1322ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1323ce48b210SMichael Neuling {
1324ce48b210SMichael Neuling 	if (user_mode(regs)) {
1325ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1326ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1327ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1328ce48b210SMichael Neuling 		return;
1329ce48b210SMichael Neuling 	}
1330ce48b210SMichael Neuling 
1331ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1332ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1333ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1334ce48b210SMichael Neuling }
1335ce48b210SMichael Neuling 
13362517617eSMichael Neuling #ifdef CONFIG_PPC64
1337021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1338d0c0c9a1SMichael Neuling {
1339021424a1SMichael Ellerman 	static char *facility_strings[] = {
13402517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
13412517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
13422517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
13432517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
13442517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
13452517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
13462517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
13472517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1348021424a1SMichael Ellerman 	};
13492517617eSMichael Neuling 	char *facility = "unknown";
1350021424a1SMichael Ellerman 	u64 value;
13512517617eSMichael Neuling 	u8 status;
13522517617eSMichael Neuling 	bool hv;
1353021424a1SMichael Ellerman 
13542517617eSMichael Neuling 	hv = (regs->trap == 0xf80);
13552517617eSMichael Neuling 	if (hv)
1356b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
13572517617eSMichael Neuling 	else
13582517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
13592517617eSMichael Neuling 
13602517617eSMichael Neuling 	status = value >> 56;
13612517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
13622517617eSMichael Neuling 		/* User is acessing the DSCR.  Set the inherit bit and allow
13632517617eSMichael Neuling 		 * the user to set it directly in future by setting via the
1364bc683a7eSMichael Neuling 		 * FSCR DSCR bit.  We always leave HFSCR DSCR set.
13652517617eSMichael Neuling 		 */
13662517617eSMichael Neuling 		current->thread.dscr_inherit = 1;
13672517617eSMichael Neuling 		mtspr(SPRN_FSCR, value | FSCR_DSCR);
13682517617eSMichael Neuling 		return;
1369b14b6260SMichael Ellerman 	}
1370b14b6260SMichael Ellerman 
13712517617eSMichael Neuling 	if ((status < ARRAY_SIZE(facility_strings)) &&
13722517617eSMichael Neuling 	    facility_strings[status])
13732517617eSMichael Neuling 		facility = facility_strings[status];
1374021424a1SMichael Ellerman 
1375d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1376d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1377d0c0c9a1SMichael Neuling 		local_irq_enable();
1378d0c0c9a1SMichael Neuling 
1379b14b6260SMichael Ellerman 	pr_err("%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n",
13802517617eSMichael Neuling 	       hv ? "Hypervisor " : "", facility, regs->nip, regs->msr);
1381d0c0c9a1SMichael Neuling 
1382d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1383d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1384d0c0c9a1SMichael Neuling 		return;
1385d0c0c9a1SMichael Neuling 	}
1386d0c0c9a1SMichael Neuling 
1387021424a1SMichael Ellerman 	die("Unexpected facility unavailable exception", regs, SIGABRT);
1388d0c0c9a1SMichael Neuling }
13892517617eSMichael Neuling #endif
1390d0c0c9a1SMichael Neuling 
1391f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1392f54db641SMichael Neuling 
1393f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1394f54db641SMichael Neuling {
1395f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1396f54db641SMichael Neuling 
1397f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1398f54db641SMichael Neuling 		 regs->nip, regs->msr);
1399f54db641SMichael Neuling 	tm_enable();
1400f54db641SMichael Neuling 
1401f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1402f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1403f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1404f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1405f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1406f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1407f54db641SMichael Neuling 	 */
1408f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1409f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1410f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1411f54db641SMichael Neuling 
1412f54db641SMichael Neuling 	/* Enable FP for the task: */
1413f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1414f54db641SMichael Neuling 
1415f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1416f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1417f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
1418f54db641SMichael Neuling 	 */
1419f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1420f54db641SMichael Neuling }
1421f54db641SMichael Neuling 
1422f54db641SMichael Neuling #ifdef CONFIG_ALTIVEC
1423f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1424f54db641SMichael Neuling {
1425f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1426f54db641SMichael Neuling 	 * the same way.
1427f54db641SMichael Neuling 	 */
1428f54db641SMichael Neuling 
1429f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1430f54db641SMichael Neuling 		 "MSR=%lx\n",
1431f54db641SMichael Neuling 		 regs->nip, regs->msr);
1432f54db641SMichael Neuling 	tm_enable();
1433f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1434f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1435f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
1436f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1437f54db641SMichael Neuling 	current->thread.used_vr = 1;
1438f54db641SMichael Neuling }
1439f54db641SMichael Neuling #endif
1440f54db641SMichael Neuling 
1441f54db641SMichael Neuling #ifdef CONFIG_VSX
1442f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1443f54db641SMichael Neuling {
1444f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1445f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1446f54db641SMichael Neuling 	 *
1447f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1448f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1449f54db641SMichael Neuling 	 */
1450f54db641SMichael Neuling 
1451f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1452f54db641SMichael Neuling 		 "MSR=%lx\n",
1453f54db641SMichael Neuling 		 regs->nip, regs->msr);
1454f54db641SMichael Neuling 
1455f54db641SMichael Neuling 	tm_enable();
1456f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1457f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1458f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1459f54db641SMichael Neuling 
1460f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1461f54db641SMichael Neuling 		MSR_VSX;
1462f54db641SMichael Neuling 	/* This loads & recheckpoints FP and VRs. */
1463f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1464f54db641SMichael Neuling 	current->thread.used_vsr = 1;
1465f54db641SMichael Neuling }
1466f54db641SMichael Neuling #endif
1467f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1468f54db641SMichael Neuling 
1469dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1470dc1c1ca3SStephen Rothwell {
147189713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
147289713ed1SAnton Blanchard 
1473dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1474dc1c1ca3SStephen Rothwell }
1475dc1c1ca3SStephen Rothwell 
14768dad3f92SPaul Mackerras #ifdef CONFIG_8xx
147714cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
147814cf11afSPaul Mackerras {
147914cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
148014cf11afSPaul Mackerras 
148114cf11afSPaul Mackerras 	if (!user_mode(regs)) {
148214cf11afSPaul Mackerras 		debugger(regs);
14831eb2819dSLEROY Christophe 		die("Kernel Mode Unimplemented Instruction or SW FPU Emulation",
14841eb2819dSLEROY Christophe 			regs, SIGFPE);
148514cf11afSPaul Mackerras 	}
148614cf11afSPaul Mackerras 
14873a3b5aa6SKevin Hao 	if (!emulate_math(regs))
14883a3b5aa6SKevin Hao 		return;
14895fad293bSKumar Gala 
14905fad293bSKumar Gala 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
149114cf11afSPaul Mackerras }
14928dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
149314cf11afSPaul Mackerras 
1494172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
14953bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
14963bffb652SDave Kleikamp {
14973bffb652SDave Kleikamp 	int changed = 0;
14983bffb652SDave Kleikamp 	/*
14993bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
15003bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
15013bffb652SDave Kleikamp 	 */
15023bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
15033bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
15043bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
150551ae8d4aSBharat Bhushan 		current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
15063bffb652SDave Kleikamp #endif
15073bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
15083bffb652SDave Kleikamp 			     5);
15093bffb652SDave Kleikamp 		changed |= 0x01;
15103bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
15113bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
15123bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
15133bffb652SDave Kleikamp 			     6);
15143bffb652SDave Kleikamp 		changed |= 0x01;
15153bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
151651ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
15173bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
15183bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
15193bffb652SDave Kleikamp 			     1);
15203bffb652SDave Kleikamp 		changed |= 0x01;
15213bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
152251ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
15233bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
15243bffb652SDave Kleikamp 			     2);
15253bffb652SDave Kleikamp 		changed |= 0x01;
15263bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
152751ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
15283bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
15293bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
15303bffb652SDave Kleikamp 			     3);
15313bffb652SDave Kleikamp 		changed |= 0x01;
15323bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
153351ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
15343bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
15353bffb652SDave Kleikamp 			     4);
15363bffb652SDave Kleikamp 		changed |= 0x01;
15373bffb652SDave Kleikamp 	}
15383bffb652SDave Kleikamp 	/*
15393bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
15403bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
15413bffb652SDave Kleikamp 	 * back on or not.
15423bffb652SDave Kleikamp 	 */
154351ae8d4aSBharat Bhushan 	if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
154451ae8d4aSBharat Bhushan 			       current->thread.debug.dbcr1))
15453bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
15463bffb652SDave Kleikamp 	else
15473bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
154851ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IDM;
15493bffb652SDave Kleikamp 
15503bffb652SDave Kleikamp 	if (changed & 0x01)
155151ae8d4aSBharat Bhushan 		mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
15523bffb652SDave Kleikamp }
155314cf11afSPaul Mackerras 
1554f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
155514cf11afSPaul Mackerras {
155651ae8d4aSBharat Bhushan 	current->thread.debug.dbsr = debug_status;
15573bffb652SDave Kleikamp 
1558ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1559ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1560ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1561ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1562ec097c84SRoland McGrath 	 */
1563ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1564ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1565ec097c84SRoland McGrath 
1566ec097c84SRoland McGrath 		/* Disable BT */
1567ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1568ec097c84SRoland McGrath 		/* Clear the BT event */
1569ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1570ec097c84SRoland McGrath 
1571ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1572ec097c84SRoland McGrath 		if (user_mode(regs)) {
157351ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_BT;
157451ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1575ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1576ec097c84SRoland McGrath 			return;
1577ec097c84SRoland McGrath 		}
1578ec097c84SRoland McGrath 
1579ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1580ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1581ec097c84SRoland McGrath 			return;
1582ec097c84SRoland McGrath 		}
1583ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1584ec097c84SRoland McGrath 			return;
1585ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
158614cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1587f8279621SKumar Gala 
158814cf11afSPaul Mackerras 		/* Disable instruction completion */
158914cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
159014cf11afSPaul Mackerras 		/* Clear the instruction completion event */
159114cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1592f8279621SKumar Gala 
1593f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1594f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
159514cf11afSPaul Mackerras 			return;
159614cf11afSPaul Mackerras 		}
1597f8279621SKumar Gala 
1598f8279621SKumar Gala 		if (debugger_sstep(regs))
1599f8279621SKumar Gala 			return;
1600f8279621SKumar Gala 
16013bffb652SDave Kleikamp 		if (user_mode(regs)) {
160251ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_IC;
160351ae8d4aSBharat Bhushan 			if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
160451ae8d4aSBharat Bhushan 					       current->thread.debug.dbcr1))
16053bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
16063bffb652SDave Kleikamp 			else
16073bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
160851ae8d4aSBharat Bhushan 				current->thread.debug.dbcr0 &= ~DBCR0_IDM;
16093bffb652SDave Kleikamp 		}
1610f8279621SKumar Gala 
1611f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
16123bffb652SDave Kleikamp 	} else
16133bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
161414cf11afSPaul Mackerras }
1615172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
161614cf11afSPaul Mackerras 
161714cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
161814cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
161914cf11afSPaul Mackerras {
162014cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
162114cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
162214cf11afSPaul Mackerras }
162314cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
162414cf11afSPaul Mackerras 
162514cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1626dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
162714cf11afSPaul Mackerras {
162814cf11afSPaul Mackerras 	int err;
162914cf11afSPaul Mackerras 
163014cf11afSPaul Mackerras 	if (!user_mode(regs)) {
163114cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
163214cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
16338dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
163414cf11afSPaul Mackerras 	}
163514cf11afSPaul Mackerras 
1636dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1637dc1c1ca3SStephen Rothwell 
1638eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
163914cf11afSPaul Mackerras 	err = emulate_altivec(regs);
164014cf11afSPaul Mackerras 	if (err == 0) {
164114cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
164214cf11afSPaul Mackerras 		emulate_single_step(regs);
164314cf11afSPaul Mackerras 		return;
164414cf11afSPaul Mackerras 	}
164514cf11afSPaul Mackerras 
164614cf11afSPaul Mackerras 	if (err == -EFAULT) {
164714cf11afSPaul Mackerras 		/* got an error reading the instruction */
164814cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
164914cf11afSPaul Mackerras 	} else {
165014cf11afSPaul Mackerras 		/* didn't recognize the instruction */
165114cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
165276462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
165314cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
1654de79f7b9SPaul Mackerras 		current->thread.vr_state.vscr.u[3] |= 0x10000;
165514cf11afSPaul Mackerras 	}
165614cf11afSPaul Mackerras }
165714cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
165814cf11afSPaul Mackerras 
1659ce48b210SMichael Neuling #ifdef CONFIG_VSX
1660ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1661ce48b210SMichael Neuling {
1662ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1663ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1664ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1665ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1666ce48b210SMichael Neuling 	}
1667ce48b210SMichael Neuling 
1668ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1669ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1670ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1671ce48b210SMichael Neuling }
1672ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1673ce48b210SMichael Neuling 
167414cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
167514cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
167614cf11afSPaul Mackerras 			   unsigned long error_code)
167714cf11afSPaul Mackerras {
167814cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
167914cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
168014cf11afSPaul Mackerras 	 * something smarter
168114cf11afSPaul Mackerras 	 */
168214cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
168314cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
168414cf11afSPaul Mackerras 	return;
168514cf11afSPaul Mackerras }
168614cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
168714cf11afSPaul Mackerras 
168814cf11afSPaul Mackerras #ifdef CONFIG_SPE
168914cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
169014cf11afSPaul Mackerras {
16916a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
169214cf11afSPaul Mackerras 	unsigned long spefscr;
169314cf11afSPaul Mackerras 	int fpexc_mode;
169414cf11afSPaul Mackerras 	int code = 0;
16956a800f36SLiu Yu 	int err;
16966a800f36SLiu Yu 
1697685659eeSyu liu 	flush_spe_to_thread(current);
169814cf11afSPaul Mackerras 
169914cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
170014cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
170114cf11afSPaul Mackerras 
170214cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
170314cf11afSPaul Mackerras 		code = FPE_FLTOVF;
170414cf11afSPaul Mackerras 	}
170514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
170614cf11afSPaul Mackerras 		code = FPE_FLTUND;
170714cf11afSPaul Mackerras 	}
170814cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
170914cf11afSPaul Mackerras 		code = FPE_FLTDIV;
171014cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
171114cf11afSPaul Mackerras 		code = FPE_FLTINV;
171214cf11afSPaul Mackerras 	}
171314cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
171414cf11afSPaul Mackerras 		code = FPE_FLTRES;
171514cf11afSPaul Mackerras 
17166a800f36SLiu Yu 	err = do_spe_mathemu(regs);
17176a800f36SLiu Yu 	if (err == 0) {
17186a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17196a800f36SLiu Yu 		emulate_single_step(regs);
172014cf11afSPaul Mackerras 		return;
172114cf11afSPaul Mackerras 	}
17226a800f36SLiu Yu 
17236a800f36SLiu Yu 	if (err == -EFAULT) {
17246a800f36SLiu Yu 		/* got an error reading the instruction */
17256a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17266a800f36SLiu Yu 	} else if (err == -EINVAL) {
17276a800f36SLiu Yu 		/* didn't recognize the instruction */
17286a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17296a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17306a800f36SLiu Yu 	} else {
17316a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
17326a800f36SLiu Yu 	}
17336a800f36SLiu Yu 
17346a800f36SLiu Yu 	return;
17356a800f36SLiu Yu }
17366a800f36SLiu Yu 
17376a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
17386a800f36SLiu Yu {
17396a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
17406a800f36SLiu Yu 	int err;
17416a800f36SLiu Yu 
17426a800f36SLiu Yu 	preempt_disable();
17436a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
17446a800f36SLiu Yu 		giveup_spe(current);
17456a800f36SLiu Yu 	preempt_enable();
17466a800f36SLiu Yu 
17476a800f36SLiu Yu 	regs->nip -= 4;
17486a800f36SLiu Yu 	err = speround_handler(regs);
17496a800f36SLiu Yu 	if (err == 0) {
17506a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17516a800f36SLiu Yu 		emulate_single_step(regs);
17526a800f36SLiu Yu 		return;
17536a800f36SLiu Yu 	}
17546a800f36SLiu Yu 
17556a800f36SLiu Yu 	if (err == -EFAULT) {
17566a800f36SLiu Yu 		/* got an error reading the instruction */
17576a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17586a800f36SLiu Yu 	} else if (err == -EINVAL) {
17596a800f36SLiu Yu 		/* didn't recognize the instruction */
17606a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17616a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17626a800f36SLiu Yu 	} else {
17636a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
17646a800f36SLiu Yu 		return;
17656a800f36SLiu Yu 	}
17666a800f36SLiu Yu }
176714cf11afSPaul Mackerras #endif
176814cf11afSPaul Mackerras 
1769dc1c1ca3SStephen Rothwell /*
1770dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1771dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1772dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1773dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1774dc1c1ca3SStephen Rothwell  */
1775dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1776dc1c1ca3SStephen Rothwell {
1777dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1778dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1779dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1780dc1c1ca3SStephen Rothwell }
1781dc1c1ca3SStephen Rothwell 
17821e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
178314cf11afSPaul Mackerras /*
178414cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
178514cf11afSPaul Mackerras  * spins until a reboot occurs
178614cf11afSPaul Mackerras  */
178714cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
178814cf11afSPaul Mackerras {
178914cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
179014cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
179114cf11afSPaul Mackerras 	return;
179214cf11afSPaul Mackerras }
179314cf11afSPaul Mackerras 
179414cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
179514cf11afSPaul Mackerras {
179614cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
179714cf11afSPaul Mackerras 	WatchdogHandler(regs);
179814cf11afSPaul Mackerras }
179914cf11afSPaul Mackerras #endif
1800dc1c1ca3SStephen Rothwell 
1801dc1c1ca3SStephen Rothwell /*
1802dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1803dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1804dc1c1ca3SStephen Rothwell  */
1805dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1806dc1c1ca3SStephen Rothwell {
1807dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1808dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1809dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1810dc1c1ca3SStephen Rothwell }
181114cf11afSPaul Mackerras 
181214cf11afSPaul Mackerras void __init trap_init(void)
181314cf11afSPaul Mackerras {
181414cf11afSPaul Mackerras }
181580947e7cSGeert Uytterhoeven 
181680947e7cSGeert Uytterhoeven 
181780947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
181880947e7cSGeert Uytterhoeven 
181980947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
182080947e7cSGeert Uytterhoeven 
182180947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
182280947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
182380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
182480947e7cSGeert Uytterhoeven #endif
182580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
182680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
182780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
182880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
182980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
183080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
183180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
183280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
183380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
183480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
1835a3821b2aSScott Wood 	WARN_EMULATED_SETUP(sync),
183680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
183780947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
183880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
183980947e7cSGeert Uytterhoeven #endif
184080947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
184180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
184280947e7cSGeert Uytterhoeven #endif
1843efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1844efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1845efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1846efcac658SAlexey Kardashevskiy #endif
184780947e7cSGeert Uytterhoeven };
184880947e7cSGeert Uytterhoeven 
184980947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
185080947e7cSGeert Uytterhoeven 
185180947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
185280947e7cSGeert Uytterhoeven {
185376462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
185480947e7cSGeert Uytterhoeven 			    type);
185580947e7cSGeert Uytterhoeven }
185680947e7cSGeert Uytterhoeven 
185780947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
185880947e7cSGeert Uytterhoeven {
185980947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
186080947e7cSGeert Uytterhoeven 	unsigned int i;
186180947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
186280947e7cSGeert Uytterhoeven 
186380947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
186480947e7cSGeert Uytterhoeven 		return -ENODEV;
186580947e7cSGeert Uytterhoeven 
186680947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
186780947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
186880947e7cSGeert Uytterhoeven 	if (!dir)
186980947e7cSGeert Uytterhoeven 		return -ENOMEM;
187080947e7cSGeert Uytterhoeven 
187180947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
187280947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
187380947e7cSGeert Uytterhoeven 	if (!d)
187480947e7cSGeert Uytterhoeven 		goto fail;
187580947e7cSGeert Uytterhoeven 
187680947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
187780947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
187880947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
187980947e7cSGeert Uytterhoeven 		if (!d)
188080947e7cSGeert Uytterhoeven 			goto fail;
188180947e7cSGeert Uytterhoeven 	}
188280947e7cSGeert Uytterhoeven 
188380947e7cSGeert Uytterhoeven 	return 0;
188480947e7cSGeert Uytterhoeven 
188580947e7cSGeert Uytterhoeven fail:
188680947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
188780947e7cSGeert Uytterhoeven 	return -ENOMEM;
188880947e7cSGeert Uytterhoeven }
188980947e7cSGeert Uytterhoeven 
189080947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
189180947e7cSGeert Uytterhoeven 
189280947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1893