xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 1a6a4ffef6a405f60b51856725074532c9696ac2)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
314cf11afSPaul Mackerras  *
414cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
514cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
614cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
714cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
814cf11afSPaul Mackerras  *
914cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1014cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1114cf11afSPaul Mackerras  */
1214cf11afSPaul Mackerras 
1314cf11afSPaul Mackerras /*
1414cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1514cf11afSPaul Mackerras  */
1614cf11afSPaul Mackerras 
1714cf11afSPaul Mackerras #include <linux/config.h>
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/slab.h>
2614cf11afSPaul Mackerras #include <linux/user.h>
2714cf11afSPaul Mackerras #include <linux/a.out.h>
2814cf11afSPaul Mackerras #include <linux/interrupt.h>
2914cf11afSPaul Mackerras #include <linux/init.h>
3014cf11afSPaul Mackerras #include <linux/module.h>
318dad3f92SPaul Mackerras #include <linux/prctl.h>
3214cf11afSPaul Mackerras #include <linux/delay.h>
3314cf11afSPaul Mackerras #include <linux/kprobes.h>
34cc532915SMichael Ellerman #include <linux/kexec.h>
3514cf11afSPaul Mackerras 
3686417780SPaul Mackerras #include <asm/kdebug.h>
3714cf11afSPaul Mackerras #include <asm/pgtable.h>
3814cf11afSPaul Mackerras #include <asm/uaccess.h>
3914cf11afSPaul Mackerras #include <asm/system.h>
4014cf11afSPaul Mackerras #include <asm/io.h>
4186417780SPaul Mackerras #include <asm/machdep.h>
4286417780SPaul Mackerras #include <asm/rtas.h>
43f7f6f4feSDavid Gibson #include <asm/pmc.h>
44dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4514cf11afSPaul Mackerras #include <asm/reg.h>
4686417780SPaul Mackerras #endif
4714cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4814cf11afSPaul Mackerras #include <asm/backlight.h>
4914cf11afSPaul Mackerras #endif
50dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5186417780SPaul Mackerras #include <asm/firmware.h>
52dc1c1ca3SStephen Rothwell #include <asm/processor.h>
53dc1c1ca3SStephen Rothwell #endif
54dc1c1ca3SStephen Rothwell 
5586417780SPaul Mackerras #ifdef CONFIG_PPC64	/* XXX */
5686417780SPaul Mackerras #define _IO_BASE	pci_io_base
5786417780SPaul Mackerras #endif
5886417780SPaul Mackerras 
5914cf11afSPaul Mackerras #ifdef CONFIG_DEBUGGER
6014cf11afSPaul Mackerras int (*__debugger)(struct pt_regs *regs);
6114cf11afSPaul Mackerras int (*__debugger_ipi)(struct pt_regs *regs);
6214cf11afSPaul Mackerras int (*__debugger_bpt)(struct pt_regs *regs);
6314cf11afSPaul Mackerras int (*__debugger_sstep)(struct pt_regs *regs);
6414cf11afSPaul Mackerras int (*__debugger_iabr_match)(struct pt_regs *regs);
6514cf11afSPaul Mackerras int (*__debugger_dabr_match)(struct pt_regs *regs);
6614cf11afSPaul Mackerras int (*__debugger_fault_handler)(struct pt_regs *regs);
6714cf11afSPaul Mackerras 
6814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
6914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7514cf11afSPaul Mackerras #endif
7614cf11afSPaul Mackerras 
77e041c683SAlan Stern ATOMIC_NOTIFIER_HEAD(powerpc_die_chain);
7814cf11afSPaul Mackerras 
7914cf11afSPaul Mackerras int register_die_notifier(struct notifier_block *nb)
8014cf11afSPaul Mackerras {
81e041c683SAlan Stern 	return atomic_notifier_chain_register(&powerpc_die_chain, nb);
8214cf11afSPaul Mackerras }
83e041c683SAlan Stern EXPORT_SYMBOL(register_die_notifier);
84e041c683SAlan Stern 
85e041c683SAlan Stern int unregister_die_notifier(struct notifier_block *nb)
86e041c683SAlan Stern {
87e041c683SAlan Stern 	return atomic_notifier_chain_unregister(&powerpc_die_chain, nb);
88e041c683SAlan Stern }
89e041c683SAlan Stern EXPORT_SYMBOL(unregister_die_notifier);
9014cf11afSPaul Mackerras 
9114cf11afSPaul Mackerras /*
9214cf11afSPaul Mackerras  * Trap & Exception support
9314cf11afSPaul Mackerras  */
9414cf11afSPaul Mackerras 
9514cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_lock);
9614cf11afSPaul Mackerras 
9714cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
9814cf11afSPaul Mackerras {
99cc532915SMichael Ellerman 	static int die_counter, crash_dump_start = 0;
10014cf11afSPaul Mackerras 
10114cf11afSPaul Mackerras 	if (debugger(regs))
10214cf11afSPaul Mackerras 		return 1;
10314cf11afSPaul Mackerras 
10414cf11afSPaul Mackerras 	console_verbose();
10514cf11afSPaul Mackerras 	spin_lock_irq(&die_lock);
10614cf11afSPaul Mackerras 	bust_spinlocks(1);
1078dad3f92SPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
108e8222502SBenjamin Herrenschmidt 	if (machine_is(powermac)) {
10914cf11afSPaul Mackerras 		set_backlight_enable(1);
11014cf11afSPaul Mackerras 		set_backlight_level(BACKLIGHT_MAX);
11114cf11afSPaul Mackerras 	}
11214cf11afSPaul Mackerras #endif
11314cf11afSPaul Mackerras 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
11414cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
11514cf11afSPaul Mackerras 	printk("PREEMPT ");
11614cf11afSPaul Mackerras #endif
11714cf11afSPaul Mackerras #ifdef CONFIG_SMP
11814cf11afSPaul Mackerras 	printk("SMP NR_CPUS=%d ", NR_CPUS);
11914cf11afSPaul Mackerras #endif
12014cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
12114cf11afSPaul Mackerras 	printk("DEBUG_PAGEALLOC ");
12214cf11afSPaul Mackerras #endif
12314cf11afSPaul Mackerras #ifdef CONFIG_NUMA
12414cf11afSPaul Mackerras 	printk("NUMA ");
12514cf11afSPaul Mackerras #endif
126e8222502SBenjamin Herrenschmidt 	printk("%s\n", ppc_md.name ? "" : ppc_md.name);
127e8222502SBenjamin Herrenschmidt 
12814cf11afSPaul Mackerras 	print_modules();
12914cf11afSPaul Mackerras 	show_regs(regs);
13014cf11afSPaul Mackerras 	bust_spinlocks(0);
131cc532915SMichael Ellerman 
132cc532915SMichael Ellerman 	if (!crash_dump_start && kexec_should_crash(current)) {
133cc532915SMichael Ellerman 		crash_dump_start = 1;
13414cf11afSPaul Mackerras 		spin_unlock_irq(&die_lock);
135cc532915SMichael Ellerman 		crash_kexec(regs);
136cc532915SMichael Ellerman 		/* NOTREACHED */
137cc532915SMichael Ellerman 	}
138cc532915SMichael Ellerman 	spin_unlock_irq(&die_lock);
139cc532915SMichael Ellerman 	if (crash_dump_start)
140cc532915SMichael Ellerman 		/*
141cc532915SMichael Ellerman 		 * Only for soft-reset: Other CPUs will be responded to an IPI
142cc532915SMichael Ellerman 		 * sent by first kexec CPU.
143cc532915SMichael Ellerman 		 */
144cc532915SMichael Ellerman 		for(;;)
145cc532915SMichael Ellerman 			;
14614cf11afSPaul Mackerras 
14714cf11afSPaul Mackerras 	if (in_interrupt())
14814cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
14914cf11afSPaul Mackerras 
15014cf11afSPaul Mackerras 	if (panic_on_oops) {
151dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
152dc1c1ca3SStephen Rothwell 		printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
153dc1c1ca3SStephen Rothwell 		ssleep(5);
154dc1c1ca3SStephen Rothwell #endif
15514cf11afSPaul Mackerras 		panic("Fatal exception");
15614cf11afSPaul Mackerras 	}
15714cf11afSPaul Mackerras 	do_exit(err);
15814cf11afSPaul Mackerras 
15914cf11afSPaul Mackerras 	return 0;
16014cf11afSPaul Mackerras }
16114cf11afSPaul Mackerras 
16214cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
16314cf11afSPaul Mackerras {
16414cf11afSPaul Mackerras 	siginfo_t info;
16514cf11afSPaul Mackerras 
16614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
16714cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
16814cf11afSPaul Mackerras 			return;
16914cf11afSPaul Mackerras 	}
17014cf11afSPaul Mackerras 
17114cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
17214cf11afSPaul Mackerras 	info.si_signo = signr;
17314cf11afSPaul Mackerras 	info.si_code = code;
17414cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
17514cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
17614cf11afSPaul Mackerras 
17714cf11afSPaul Mackerras 	/*
17814cf11afSPaul Mackerras 	 * Init gets no signals that it doesn't have a handler for.
17914cf11afSPaul Mackerras 	 * That's all very well, but if it has caused a synchronous
18014cf11afSPaul Mackerras 	 * exception and we ignore the resulting signal, it will just
18114cf11afSPaul Mackerras 	 * generate the same exception over and over again and we get
18214cf11afSPaul Mackerras 	 * nowhere.  Better to kill it and let the kernel panic.
18314cf11afSPaul Mackerras 	 */
18414cf11afSPaul Mackerras 	if (current->pid == 1) {
18514cf11afSPaul Mackerras 		__sighandler_t handler;
18614cf11afSPaul Mackerras 
18714cf11afSPaul Mackerras 		spin_lock_irq(&current->sighand->siglock);
18814cf11afSPaul Mackerras 		handler = current->sighand->action[signr-1].sa.sa_handler;
18914cf11afSPaul Mackerras 		spin_unlock_irq(&current->sighand->siglock);
19014cf11afSPaul Mackerras 		if (handler == SIG_DFL) {
19114cf11afSPaul Mackerras 			/* init has generated a synchronous exception
19214cf11afSPaul Mackerras 			   and it doesn't have a handler for the signal */
19314cf11afSPaul Mackerras 			printk(KERN_CRIT "init has generated signal %d "
19414cf11afSPaul Mackerras 			       "but has no handler for it\n", signr);
19514cf11afSPaul Mackerras 			do_exit(signr);
19614cf11afSPaul Mackerras 		}
19714cf11afSPaul Mackerras 	}
19814cf11afSPaul Mackerras }
19914cf11afSPaul Mackerras 
20014cf11afSPaul Mackerras #ifdef CONFIG_PPC64
20114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
20214cf11afSPaul Mackerras {
20314cf11afSPaul Mackerras 	/* See if any machine dependent calls */
204c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
205c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
206c902be71SArnd Bergmann 			return;
207c902be71SArnd Bergmann 	}
20814cf11afSPaul Mackerras 
2098dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
21014cf11afSPaul Mackerras 
21114cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
21214cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
21314cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
21414cf11afSPaul Mackerras 
21514cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
21614cf11afSPaul Mackerras }
21714cf11afSPaul Mackerras #endif
21814cf11afSPaul Mackerras 
21914cf11afSPaul Mackerras /*
22014cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
22114cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
22214cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
22314cf11afSPaul Mackerras  * table.
22414cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
22514cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
22614cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
22714cf11afSPaul Mackerras  *  -- paulus.
22814cf11afSPaul Mackerras  */
22914cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
23014cf11afSPaul Mackerras {
231*1a6a4ffeSKumar Gala #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
23214cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
23314cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
23414cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
23514cf11afSPaul Mackerras 
23614cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
23714cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
23814cf11afSPaul Mackerras 		/*
23914cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
24014cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
24114cf11afSPaul Mackerras 		 * As the address is in the exception table
24214cf11afSPaul Mackerras 		 * we should be able to read the instr there.
24314cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
24414cf11afSPaul Mackerras 		 * load or store.
24514cf11afSPaul Mackerras 		 */
24614cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
24714cf11afSPaul Mackerras 			nip -= 2;
24814cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
24914cf11afSPaul Mackerras 			--nip;
25014cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
25114cf11afSPaul Mackerras 			/* sync or twi */
25214cf11afSPaul Mackerras 			unsigned int rb;
25314cf11afSPaul Mackerras 
25414cf11afSPaul Mackerras 			--nip;
25514cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
25614cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
25714cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
25814cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
25914cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
26014cf11afSPaul Mackerras 			regs->nip = entry->fixup;
26114cf11afSPaul Mackerras 			return 1;
26214cf11afSPaul Mackerras 		}
26314cf11afSPaul Mackerras 	}
264*1a6a4ffeSKumar Gala #endif /* CONFIG_PPC_PMAC && CONFIG_PPC32 */
26514cf11afSPaul Mackerras 	return 0;
26614cf11afSPaul Mackerras }
26714cf11afSPaul Mackerras 
26814cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
26914cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
27014cf11afSPaul Mackerras    is in the ESR. */
27114cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
27214cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
27314cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
27414cf11afSPaul Mackerras #else
27514cf11afSPaul Mackerras #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
27614cf11afSPaul Mackerras #endif
27714cf11afSPaul Mackerras #define REASON_FP		ESR_FP
27814cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
27914cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
28014cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
28114cf11afSPaul Mackerras 
28214cf11afSPaul Mackerras /* single-step stuff */
28314cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
28414cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
28514cf11afSPaul Mackerras 
28614cf11afSPaul Mackerras #else
28714cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
28814cf11afSPaul Mackerras    exception is in the MSR. */
28914cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
29014cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
29114cf11afSPaul Mackerras #define REASON_FP		0x100000
29214cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
29314cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
29414cf11afSPaul Mackerras #define REASON_TRAP		0x20000
29514cf11afSPaul Mackerras 
29614cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
29714cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
29814cf11afSPaul Mackerras #endif
29914cf11afSPaul Mackerras 
30014cf11afSPaul Mackerras /*
30114cf11afSPaul Mackerras  * This is "fall-back" implementation for configurations
30214cf11afSPaul Mackerras  * which don't provide platform-specific machine check info
30314cf11afSPaul Mackerras  */
30414cf11afSPaul Mackerras void __attribute__ ((weak))
30514cf11afSPaul Mackerras platform_machine_check(struct pt_regs *regs)
30614cf11afSPaul Mackerras {
30714cf11afSPaul Mackerras }
30814cf11afSPaul Mackerras 
309dc1c1ca3SStephen Rothwell void machine_check_exception(struct pt_regs *regs)
31014cf11afSPaul Mackerras {
31114cf11afSPaul Mackerras 	int recover = 0;
312*1a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
31314cf11afSPaul Mackerras 
31414cf11afSPaul Mackerras 	/* See if any machine dependent calls */
31514cf11afSPaul Mackerras 	if (ppc_md.machine_check_exception)
31614cf11afSPaul Mackerras 		recover = ppc_md.machine_check_exception(regs);
31714cf11afSPaul Mackerras 
31814cf11afSPaul Mackerras 	if (recover)
31914cf11afSPaul Mackerras 		return;
32014cf11afSPaul Mackerras 
32114cf11afSPaul Mackerras 	if (user_mode(regs)) {
32214cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
32314cf11afSPaul Mackerras 		_exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
32414cf11afSPaul Mackerras 		return;
32514cf11afSPaul Mackerras 	}
32614cf11afSPaul Mackerras 
32714cf11afSPaul Mackerras #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
32814cf11afSPaul Mackerras 	/* the qspan pci read routines can cause machine checks -- Cort */
32914cf11afSPaul Mackerras 	bad_page_fault(regs, regs->dar, SIGBUS);
33014cf11afSPaul Mackerras 	return;
33114cf11afSPaul Mackerras #endif
33214cf11afSPaul Mackerras 
33314cf11afSPaul Mackerras 	if (debugger_fault_handler(regs)) {
33414cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
33514cf11afSPaul Mackerras 		return;
33614cf11afSPaul Mackerras 	}
33714cf11afSPaul Mackerras 
33814cf11afSPaul Mackerras 	if (check_io_access(regs))
33914cf11afSPaul Mackerras 		return;
34014cf11afSPaul Mackerras 
34114cf11afSPaul Mackerras #if defined(CONFIG_4xx) && !defined(CONFIG_440A)
34214cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
34314cf11afSPaul Mackerras 		printk("Instruction");
34414cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
34514cf11afSPaul Mackerras 	} else
34614cf11afSPaul Mackerras 		printk("Data");
34714cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
34814cf11afSPaul Mackerras #elif defined(CONFIG_440A)
34914cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
35014cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
35114cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
35214cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
35314cf11afSPaul Mackerras 	}
35414cf11afSPaul Mackerras 	else {
35514cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
35614cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
35714cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
35814cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
35914cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
36014cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
36114cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
36214cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
36314cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
36414cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
36514cf11afSPaul Mackerras 			flush_instruction_cache();
36614cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
36714cf11afSPaul Mackerras 		}
36814cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
36914cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
37014cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
37114cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
37214cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
37314cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
37414cf11afSPaul Mackerras 
37514cf11afSPaul Mackerras 		/* Clear MCSR */
37614cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
37714cf11afSPaul Mackerras 	}
37814cf11afSPaul Mackerras #elif defined (CONFIG_E500)
37914cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
38014cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
38114cf11afSPaul Mackerras 
38214cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
38314cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
38414cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
38514cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
38614cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
38714cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
38814cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
38914cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
39014cf11afSPaul Mackerras 	if (reason & MCSR_GL_CI)
39114cf11afSPaul Mackerras 		printk("Guarded Load or Cache-Inhibited stwcx.\n");
39214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
39314cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
39414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
39514cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
39614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
39714cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
39814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
39914cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
40014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
40114cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
40214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
40314cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
40414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
40514cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
40614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
40714cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
40814cf11afSPaul Mackerras #elif defined (CONFIG_E200)
40914cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
41014cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
41114cf11afSPaul Mackerras 
41214cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
41314cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
41414cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
41514cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
41614cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
41714cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
41814cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
41914cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
42014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
42114cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
42214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
42314cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
42414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
42514cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
42614cf11afSPaul Mackerras #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */
42714cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
42814cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
42914cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
43014cf11afSPaul Mackerras 	case 0x80000:
43114cf11afSPaul Mackerras 		printk("Machine check signal\n");
43214cf11afSPaul Mackerras 		break;
43314cf11afSPaul Mackerras 	case 0:		/* for 601 */
43414cf11afSPaul Mackerras 	case 0x40000:
43514cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
43614cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
43714cf11afSPaul Mackerras 		break;
43814cf11afSPaul Mackerras 	case 0x20000:
43914cf11afSPaul Mackerras 		printk("Data parity error signal\n");
44014cf11afSPaul Mackerras 		break;
44114cf11afSPaul Mackerras 	case 0x10000:
44214cf11afSPaul Mackerras 		printk("Address parity error signal\n");
44314cf11afSPaul Mackerras 		break;
44414cf11afSPaul Mackerras 	case 0x20000000:
44514cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
44614cf11afSPaul Mackerras 		break;
44714cf11afSPaul Mackerras 	case 0x40000000:
44814cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
44914cf11afSPaul Mackerras 		break;
45014cf11afSPaul Mackerras 	case 0x00100000:
45114cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
45214cf11afSPaul Mackerras 		break;
45314cf11afSPaul Mackerras 	default:
45414cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
45514cf11afSPaul Mackerras 	}
45614cf11afSPaul Mackerras #endif /* CONFIG_4xx */
45714cf11afSPaul Mackerras 
45814cf11afSPaul Mackerras 	/*
45914cf11afSPaul Mackerras 	 * Optional platform-provided routine to print out
46014cf11afSPaul Mackerras 	 * additional info, e.g. bus error registers.
46114cf11afSPaul Mackerras 	 */
46214cf11afSPaul Mackerras 	platform_machine_check(regs);
46314cf11afSPaul Mackerras 
46414cf11afSPaul Mackerras 	if (debugger_fault_handler(regs))
46514cf11afSPaul Mackerras 		return;
4668dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
46714cf11afSPaul Mackerras 
46814cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
46914cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
47014cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
47114cf11afSPaul Mackerras }
47214cf11afSPaul Mackerras 
47314cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
47414cf11afSPaul Mackerras {
47514cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
47614cf11afSPaul Mackerras }
47714cf11afSPaul Mackerras 
478dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
47914cf11afSPaul Mackerras {
48014cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
48114cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
48214cf11afSPaul Mackerras 
48314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
48414cf11afSPaul Mackerras }
48514cf11afSPaul Mackerras 
486dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
48714cf11afSPaul Mackerras {
48814cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
48914cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
49014cf11afSPaul Mackerras 		return;
49114cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
49214cf11afSPaul Mackerras 		return;
49314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
49414cf11afSPaul Mackerras }
49514cf11afSPaul Mackerras 
49614cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
49714cf11afSPaul Mackerras {
49814cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
49914cf11afSPaul Mackerras }
50014cf11afSPaul Mackerras 
5018dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
50214cf11afSPaul Mackerras {
50314cf11afSPaul Mackerras 	regs->msr &= ~(MSR_SE | MSR_BE);  /* Turn off 'trace' bits */
50414cf11afSPaul Mackerras 
50514cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
50614cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
50714cf11afSPaul Mackerras 		return;
50814cf11afSPaul Mackerras 	if (debugger_sstep(regs))
50914cf11afSPaul Mackerras 		return;
51014cf11afSPaul Mackerras 
51114cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
51214cf11afSPaul Mackerras }
51314cf11afSPaul Mackerras 
51414cf11afSPaul Mackerras /*
51514cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
51614cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
51714cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
51814cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
51914cf11afSPaul Mackerras  */
5208dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
52114cf11afSPaul Mackerras {
52214cf11afSPaul Mackerras 	if (single_stepping(regs)) {
52314cf11afSPaul Mackerras 		clear_single_step(regs);
52414cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
52514cf11afSPaul Mackerras 	}
52614cf11afSPaul Mackerras }
52714cf11afSPaul Mackerras 
528dc1c1ca3SStephen Rothwell static void parse_fpe(struct pt_regs *regs)
529dc1c1ca3SStephen Rothwell {
530dc1c1ca3SStephen Rothwell 	int code = 0;
531dc1c1ca3SStephen Rothwell 	unsigned long fpscr;
532dc1c1ca3SStephen Rothwell 
533dc1c1ca3SStephen Rothwell 	flush_fp_to_thread(current);
534dc1c1ca3SStephen Rothwell 
53525c8a78bSDavid Gibson 	fpscr = current->thread.fpscr.val;
536dc1c1ca3SStephen Rothwell 
537dc1c1ca3SStephen Rothwell 	/* Invalid operation */
538dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
539dc1c1ca3SStephen Rothwell 		code = FPE_FLTINV;
540dc1c1ca3SStephen Rothwell 
541dc1c1ca3SStephen Rothwell 	/* Overflow */
542dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
543dc1c1ca3SStephen Rothwell 		code = FPE_FLTOVF;
544dc1c1ca3SStephen Rothwell 
545dc1c1ca3SStephen Rothwell 	/* Underflow */
546dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
547dc1c1ca3SStephen Rothwell 		code = FPE_FLTUND;
548dc1c1ca3SStephen Rothwell 
549dc1c1ca3SStephen Rothwell 	/* Divide by zero */
550dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
551dc1c1ca3SStephen Rothwell 		code = FPE_FLTDIV;
552dc1c1ca3SStephen Rothwell 
553dc1c1ca3SStephen Rothwell 	/* Inexact result */
554dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
555dc1c1ca3SStephen Rothwell 		code = FPE_FLTRES;
556dc1c1ca3SStephen Rothwell 
557dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
558dc1c1ca3SStephen Rothwell }
559dc1c1ca3SStephen Rothwell 
560dc1c1ca3SStephen Rothwell /*
561dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
56214cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
56314cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
56414cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
56514cf11afSPaul Mackerras  *
56614cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
56714cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
56814cf11afSPaul Mackerras  * bits is faster and easier.
56986417780SPaul Mackerras  *
57014cf11afSPaul Mackerras  */
57114cf11afSPaul Mackerras #define INST_MFSPR_PVR		0x7c1f42a6
57214cf11afSPaul Mackerras #define INST_MFSPR_PVR_MASK	0xfc1fffff
57314cf11afSPaul Mackerras 
57414cf11afSPaul Mackerras #define INST_DCBA		0x7c0005ec
57514cf11afSPaul Mackerras #define INST_DCBA_MASK		0x7c0007fe
57614cf11afSPaul Mackerras 
57714cf11afSPaul Mackerras #define INST_MCRXR		0x7c000400
57814cf11afSPaul Mackerras #define INST_MCRXR_MASK		0x7c0007fe
57914cf11afSPaul Mackerras 
58014cf11afSPaul Mackerras #define INST_STRING		0x7c00042a
58114cf11afSPaul Mackerras #define INST_STRING_MASK	0x7c0007fe
58214cf11afSPaul Mackerras #define INST_STRING_GEN_MASK	0x7c00067e
58314cf11afSPaul Mackerras #define INST_LSWI		0x7c0004aa
58414cf11afSPaul Mackerras #define INST_LSWX		0x7c00042a
58514cf11afSPaul Mackerras #define INST_STSWI		0x7c0005aa
58614cf11afSPaul Mackerras #define INST_STSWX		0x7c00052a
58714cf11afSPaul Mackerras 
58814cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
58914cf11afSPaul Mackerras {
59014cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
59114cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
59214cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
59314cf11afSPaul Mackerras 	u32 num_bytes;
59414cf11afSPaul Mackerras 	unsigned long EA;
59514cf11afSPaul Mackerras 	int pos = 0;
59614cf11afSPaul Mackerras 
59714cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
59814cf11afSPaul Mackerras 	if ((instword & INST_STRING_MASK) == INST_LSWX)
59914cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
60014cf11afSPaul Mackerras 			return -EINVAL;
60114cf11afSPaul Mackerras 
60214cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
60314cf11afSPaul Mackerras 
60414cf11afSPaul Mackerras 	switch (instword & INST_STRING_MASK) {
60514cf11afSPaul Mackerras 		case INST_LSWX:
60614cf11afSPaul Mackerras 		case INST_STSWX:
60714cf11afSPaul Mackerras 			EA += NB_RB;
60814cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
60914cf11afSPaul Mackerras 			break;
61014cf11afSPaul Mackerras 		case INST_LSWI:
61114cf11afSPaul Mackerras 		case INST_STSWI:
61214cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
61314cf11afSPaul Mackerras 			break;
61414cf11afSPaul Mackerras 		default:
61514cf11afSPaul Mackerras 			return -EINVAL;
61614cf11afSPaul Mackerras 	}
61714cf11afSPaul Mackerras 
61814cf11afSPaul Mackerras 	while (num_bytes != 0)
61914cf11afSPaul Mackerras 	{
62014cf11afSPaul Mackerras 		u8 val;
62114cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
62214cf11afSPaul Mackerras 
62314cf11afSPaul Mackerras 		switch ((instword & INST_STRING_MASK)) {
62414cf11afSPaul Mackerras 			case INST_LSWX:
62514cf11afSPaul Mackerras 			case INST_LSWI:
62614cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
62714cf11afSPaul Mackerras 					return -EFAULT;
62814cf11afSPaul Mackerras 				/* first time updating this reg,
62914cf11afSPaul Mackerras 				 * zero it out */
63014cf11afSPaul Mackerras 				if (pos == 0)
63114cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
63214cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
63314cf11afSPaul Mackerras 				break;
63414cf11afSPaul Mackerras 			case INST_STSWI:
63514cf11afSPaul Mackerras 			case INST_STSWX:
63614cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
63714cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
63814cf11afSPaul Mackerras 					return -EFAULT;
63914cf11afSPaul Mackerras 				break;
64014cf11afSPaul Mackerras 		}
64114cf11afSPaul Mackerras 		/* move EA to next address */
64214cf11afSPaul Mackerras 		EA += 1;
64314cf11afSPaul Mackerras 		num_bytes--;
64414cf11afSPaul Mackerras 
64514cf11afSPaul Mackerras 		/* manage our position within the register */
64614cf11afSPaul Mackerras 		if (++pos == 4) {
64714cf11afSPaul Mackerras 			pos = 0;
64814cf11afSPaul Mackerras 			if (++rT == 32)
64914cf11afSPaul Mackerras 				rT = 0;
65014cf11afSPaul Mackerras 		}
65114cf11afSPaul Mackerras 	}
65214cf11afSPaul Mackerras 
65314cf11afSPaul Mackerras 	return 0;
65414cf11afSPaul Mackerras }
65514cf11afSPaul Mackerras 
65614cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
65714cf11afSPaul Mackerras {
65814cf11afSPaul Mackerras 	u32 instword;
65914cf11afSPaul Mackerras 	u32 rd;
66014cf11afSPaul Mackerras 
66114cf11afSPaul Mackerras 	if (!user_mode(regs))
66214cf11afSPaul Mackerras 		return -EINVAL;
66314cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
66414cf11afSPaul Mackerras 
66514cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
66614cf11afSPaul Mackerras 		return -EFAULT;
66714cf11afSPaul Mackerras 
66814cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
66914cf11afSPaul Mackerras 	if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
67014cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
67114cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
67214cf11afSPaul Mackerras 		return 0;
67314cf11afSPaul Mackerras 	}
67414cf11afSPaul Mackerras 
67514cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
6768dad3f92SPaul Mackerras 	if ((instword & INST_DCBA_MASK) == INST_DCBA)
67714cf11afSPaul Mackerras 		return 0;
67814cf11afSPaul Mackerras 
67914cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
68014cf11afSPaul Mackerras 	if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
68186417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
68214cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
68314cf11afSPaul Mackerras 
68414cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
68514cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
68614cf11afSPaul Mackerras 		return 0;
68714cf11afSPaul Mackerras 	}
68814cf11afSPaul Mackerras 
68914cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
69014cf11afSPaul Mackerras 	if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
69114cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
69214cf11afSPaul Mackerras 
69314cf11afSPaul Mackerras 	return -EINVAL;
69414cf11afSPaul Mackerras }
69514cf11afSPaul Mackerras 
69614cf11afSPaul Mackerras /*
69714cf11afSPaul Mackerras  * Look through the list of trap instructions that are used for BUG(),
69814cf11afSPaul Mackerras  * BUG_ON() and WARN_ON() and see if we hit one.  At this point we know
69914cf11afSPaul Mackerras  * that the exception was caused by a trap instruction of some kind.
70014cf11afSPaul Mackerras  * Returns 1 if we should continue (i.e. it was a WARN_ON) or 0
70114cf11afSPaul Mackerras  * otherwise.
70214cf11afSPaul Mackerras  */
70314cf11afSPaul Mackerras extern struct bug_entry __start___bug_table[], __stop___bug_table[];
70414cf11afSPaul Mackerras 
70514cf11afSPaul Mackerras #ifndef CONFIG_MODULES
70614cf11afSPaul Mackerras #define module_find_bug(x)	NULL
70714cf11afSPaul Mackerras #endif
70814cf11afSPaul Mackerras 
70914cf11afSPaul Mackerras struct bug_entry *find_bug(unsigned long bugaddr)
71014cf11afSPaul Mackerras {
71114cf11afSPaul Mackerras 	struct bug_entry *bug;
71214cf11afSPaul Mackerras 
71314cf11afSPaul Mackerras 	for (bug = __start___bug_table; bug < __stop___bug_table; ++bug)
71414cf11afSPaul Mackerras 		if (bugaddr == bug->bug_addr)
71514cf11afSPaul Mackerras 			return bug;
71614cf11afSPaul Mackerras 	return module_find_bug(bugaddr);
71714cf11afSPaul Mackerras }
71814cf11afSPaul Mackerras 
719dc1c1ca3SStephen Rothwell static int check_bug_trap(struct pt_regs *regs)
72014cf11afSPaul Mackerras {
72114cf11afSPaul Mackerras 	struct bug_entry *bug;
72214cf11afSPaul Mackerras 	unsigned long addr;
72314cf11afSPaul Mackerras 
72414cf11afSPaul Mackerras 	if (regs->msr & MSR_PR)
72514cf11afSPaul Mackerras 		return 0;	/* not in kernel */
72614cf11afSPaul Mackerras 	addr = regs->nip;	/* address of trap instruction */
72714cf11afSPaul Mackerras 	if (addr < PAGE_OFFSET)
72814cf11afSPaul Mackerras 		return 0;
72914cf11afSPaul Mackerras 	bug = find_bug(regs->nip);
73014cf11afSPaul Mackerras 	if (bug == NULL)
73114cf11afSPaul Mackerras 		return 0;
73214cf11afSPaul Mackerras 	if (bug->line & BUG_WARNING_TRAP) {
73314cf11afSPaul Mackerras 		/* this is a WARN_ON rather than BUG/BUG_ON */
734104dd65fSPaul Mackerras 		printk(KERN_ERR "Badness in %s at %s:%ld\n",
73514cf11afSPaul Mackerras 		       bug->function, bug->file,
73614cf11afSPaul Mackerras 		       bug->line & ~BUG_WARNING_TRAP);
73714cf11afSPaul Mackerras 		dump_stack();
73814cf11afSPaul Mackerras 		return 1;
73914cf11afSPaul Mackerras 	}
740104dd65fSPaul Mackerras 	printk(KERN_CRIT "kernel BUG in %s at %s:%ld!\n",
74114cf11afSPaul Mackerras 	       bug->function, bug->file, bug->line);
74214cf11afSPaul Mackerras 
74314cf11afSPaul Mackerras 	return 0;
74414cf11afSPaul Mackerras }
74514cf11afSPaul Mackerras 
7468dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
74714cf11afSPaul Mackerras {
74814cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
74914cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
75014cf11afSPaul Mackerras 
7518dad3f92SPaul Mackerras #ifdef CONFIG_MATH_EMULATION
75214cf11afSPaul Mackerras 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
75314cf11afSPaul Mackerras 	 * but there seems to be a hardware bug on the 405GP (RevD)
75414cf11afSPaul Mackerras 	 * that means ESR is sometimes set incorrectly - either to
75514cf11afSPaul Mackerras 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
75614cf11afSPaul Mackerras 	 * hardware people - not sure if it can happen on any illegal
75714cf11afSPaul Mackerras 	 * instruction or only on FP instructions, whether there is a
75814cf11afSPaul Mackerras 	 * pattern to occurences etc. -dgibson 31/Mar/2003 */
75914cf11afSPaul Mackerras 	if (!(reason & REASON_TRAP) && do_mathemu(regs) == 0) {
76014cf11afSPaul Mackerras 		emulate_single_step(regs);
76114cf11afSPaul Mackerras 		return;
76214cf11afSPaul Mackerras 	}
7638dad3f92SPaul Mackerras #endif /* CONFIG_MATH_EMULATION */
76414cf11afSPaul Mackerras 
76514cf11afSPaul Mackerras 	if (reason & REASON_FP) {
76614cf11afSPaul Mackerras 		/* IEEE FP exception */
767dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
7688dad3f92SPaul Mackerras 		return;
7698dad3f92SPaul Mackerras 	}
7708dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
77114cf11afSPaul Mackerras 		/* trap exception */
772dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
773dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
774dc1c1ca3SStephen Rothwell 			return;
77514cf11afSPaul Mackerras 		if (debugger_bpt(regs))
77614cf11afSPaul Mackerras 			return;
77714cf11afSPaul Mackerras 		if (check_bug_trap(regs)) {
77814cf11afSPaul Mackerras 			regs->nip += 4;
77914cf11afSPaul Mackerras 			return;
78014cf11afSPaul Mackerras 		}
7818dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
7828dad3f92SPaul Mackerras 		return;
7838dad3f92SPaul Mackerras 	}
7848dad3f92SPaul Mackerras 
785cd8a5673SPaul Mackerras 	local_irq_enable();
786cd8a5673SPaul Mackerras 
7878dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
7888dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
78914cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
79014cf11afSPaul Mackerras 		case 0:
79114cf11afSPaul Mackerras 			regs->nip += 4;
79214cf11afSPaul Mackerras 			emulate_single_step(regs);
7938dad3f92SPaul Mackerras 			return;
79414cf11afSPaul Mackerras 		case -EFAULT:
79514cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
7968dad3f92SPaul Mackerras 			return;
7978dad3f92SPaul Mackerras 		}
7988dad3f92SPaul Mackerras 	}
7998dad3f92SPaul Mackerras 
80014cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
80114cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
80214cf11afSPaul Mackerras 	else
80314cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
80414cf11afSPaul Mackerras }
80514cf11afSPaul Mackerras 
806dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
80714cf11afSPaul Mackerras {
80814cf11afSPaul Mackerras 	int fixed;
80914cf11afSPaul Mackerras 
81014cf11afSPaul Mackerras 	fixed = fix_alignment(regs);
81114cf11afSPaul Mackerras 
81214cf11afSPaul Mackerras 	if (fixed == 1) {
81314cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
81414cf11afSPaul Mackerras 		emulate_single_step(regs);
81514cf11afSPaul Mackerras 		return;
81614cf11afSPaul Mackerras 	}
81714cf11afSPaul Mackerras 
81814cf11afSPaul Mackerras 	/* Operand address was bad */
81914cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
82014cf11afSPaul Mackerras 		if (user_mode(regs))
8218dad3f92SPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_ACCERR, regs->dar);
82214cf11afSPaul Mackerras 		else
82314cf11afSPaul Mackerras 			/* Search exception table */
82414cf11afSPaul Mackerras 			bad_page_fault(regs, regs->dar, SIGSEGV);
82514cf11afSPaul Mackerras 		return;
82614cf11afSPaul Mackerras 	}
8278dad3f92SPaul Mackerras 	_exception(SIGBUS, regs, BUS_ADRALN, regs->dar);
82814cf11afSPaul Mackerras }
82914cf11afSPaul Mackerras 
83014cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
83114cf11afSPaul Mackerras {
83214cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
83314cf11afSPaul Mackerras 	       current, regs->gpr[1]);
83414cf11afSPaul Mackerras 	debugger(regs);
83514cf11afSPaul Mackerras 	show_regs(regs);
83614cf11afSPaul Mackerras 	panic("kernel stack overflow");
83714cf11afSPaul Mackerras }
83814cf11afSPaul Mackerras 
83914cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
84014cf11afSPaul Mackerras {
84114cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
84214cf11afSPaul Mackerras 	       regs->nip, regs->msr);
84314cf11afSPaul Mackerras 	debugger(regs);
84414cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
84514cf11afSPaul Mackerras }
84614cf11afSPaul Mackerras 
84714cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
84814cf11afSPaul Mackerras {
84914cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
85014cf11afSPaul Mackerras 	       current, current->pid, regs->nip, regs->link, regs->gpr[0],
85114cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
85214cf11afSPaul Mackerras }
85314cf11afSPaul Mackerras 
854dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
855dc1c1ca3SStephen Rothwell {
856dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
857dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
858dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
859dc1c1ca3SStephen Rothwell }
860dc1c1ca3SStephen Rothwell 
861dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
862dc1c1ca3SStephen Rothwell {
8638dad3f92SPaul Mackerras #if !defined(CONFIG_ALTIVEC)
864dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
865dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
866dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
867dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
868dc1c1ca3SStephen Rothwell 		return;
869dc1c1ca3SStephen Rothwell 	}
870dc1c1ca3SStephen Rothwell #endif
871dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
872dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
873dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
874dc1c1ca3SStephen Rothwell }
875dc1c1ca3SStephen Rothwell 
876dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
877dc1c1ca3SStephen Rothwell {
878dc1c1ca3SStephen Rothwell 	perf_irq(regs);
879dc1c1ca3SStephen Rothwell }
880dc1c1ca3SStephen Rothwell 
8818dad3f92SPaul Mackerras #ifdef CONFIG_8xx
88214cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
88314cf11afSPaul Mackerras {
88414cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
88514cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
88614cf11afSPaul Mackerras 	int errcode;
88714cf11afSPaul Mackerras 
88814cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
88914cf11afSPaul Mackerras 
89014cf11afSPaul Mackerras 	if (!user_mode(regs)) {
89114cf11afSPaul Mackerras 		debugger(regs);
89214cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
89314cf11afSPaul Mackerras 	}
89414cf11afSPaul Mackerras 
89514cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
89614cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
89714cf11afSPaul Mackerras #else
89814cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
89914cf11afSPaul Mackerras #endif
90014cf11afSPaul Mackerras 	if (errcode) {
90114cf11afSPaul Mackerras 		if (errcode > 0)
90214cf11afSPaul Mackerras 			_exception(SIGFPE, regs, 0, 0);
90314cf11afSPaul Mackerras 		else if (errcode == -EFAULT)
90414cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, 0, 0);
90514cf11afSPaul Mackerras 		else
90614cf11afSPaul Mackerras 			_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
90714cf11afSPaul Mackerras 	} else
90814cf11afSPaul Mackerras 		emulate_single_step(regs);
90914cf11afSPaul Mackerras }
9108dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
91114cf11afSPaul Mackerras 
91214cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
91314cf11afSPaul Mackerras 
91414cf11afSPaul Mackerras void DebugException(struct pt_regs *regs, unsigned long debug_status)
91514cf11afSPaul Mackerras {
91614cf11afSPaul Mackerras 	if (debug_status & DBSR_IC) {	/* instruction completion */
91714cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
91814cf11afSPaul Mackerras 		if (user_mode(regs)) {
91914cf11afSPaul Mackerras 			current->thread.dbcr0 &= ~DBCR0_IC;
92014cf11afSPaul Mackerras 		} else {
92114cf11afSPaul Mackerras 			/* Disable instruction completion */
92214cf11afSPaul Mackerras 			mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
92314cf11afSPaul Mackerras 			/* Clear the instruction completion event */
92414cf11afSPaul Mackerras 			mtspr(SPRN_DBSR, DBSR_IC);
92514cf11afSPaul Mackerras 			if (debugger_sstep(regs))
92614cf11afSPaul Mackerras 				return;
92714cf11afSPaul Mackerras 		}
92814cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
92914cf11afSPaul Mackerras 	}
93014cf11afSPaul Mackerras }
93114cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */
93214cf11afSPaul Mackerras 
93314cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
93414cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
93514cf11afSPaul Mackerras {
93614cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
93714cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
93814cf11afSPaul Mackerras }
93914cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
94014cf11afSPaul Mackerras 
94114cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
942dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
94314cf11afSPaul Mackerras {
94414cf11afSPaul Mackerras 	int err;
94514cf11afSPaul Mackerras 
94614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
94714cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
94814cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
9498dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
95014cf11afSPaul Mackerras 	}
95114cf11afSPaul Mackerras 
952dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
953dc1c1ca3SStephen Rothwell 
95414cf11afSPaul Mackerras 	err = emulate_altivec(regs);
95514cf11afSPaul Mackerras 	if (err == 0) {
95614cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
95714cf11afSPaul Mackerras 		emulate_single_step(regs);
95814cf11afSPaul Mackerras 		return;
95914cf11afSPaul Mackerras 	}
96014cf11afSPaul Mackerras 
96114cf11afSPaul Mackerras 	if (err == -EFAULT) {
96214cf11afSPaul Mackerras 		/* got an error reading the instruction */
96314cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
96414cf11afSPaul Mackerras 	} else {
96514cf11afSPaul Mackerras 		/* didn't recognize the instruction */
96614cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
96714cf11afSPaul Mackerras 		if (printk_ratelimit())
96814cf11afSPaul Mackerras 			printk(KERN_ERR "Unrecognized altivec instruction "
96914cf11afSPaul Mackerras 			       "in %s at %lx\n", current->comm, regs->nip);
97014cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
97114cf11afSPaul Mackerras 	}
97214cf11afSPaul Mackerras }
97314cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
97414cf11afSPaul Mackerras 
97514cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
97614cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
97714cf11afSPaul Mackerras 			   unsigned long error_code)
97814cf11afSPaul Mackerras {
97914cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
98014cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
98114cf11afSPaul Mackerras 	 * something smarter
98214cf11afSPaul Mackerras 	 */
98314cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
98414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
98514cf11afSPaul Mackerras 	return;
98614cf11afSPaul Mackerras }
98714cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
98814cf11afSPaul Mackerras 
98914cf11afSPaul Mackerras #ifdef CONFIG_SPE
99014cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
99114cf11afSPaul Mackerras {
99214cf11afSPaul Mackerras 	unsigned long spefscr;
99314cf11afSPaul Mackerras 	int fpexc_mode;
99414cf11afSPaul Mackerras 	int code = 0;
99514cf11afSPaul Mackerras 
99614cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
99714cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
99814cf11afSPaul Mackerras 
99914cf11afSPaul Mackerras 	/* Hardware does not neccessarily set sticky
100014cf11afSPaul Mackerras 	 * underflow/overflow/invalid flags */
100114cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
100214cf11afSPaul Mackerras 		code = FPE_FLTOVF;
100314cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FOVFS;
100414cf11afSPaul Mackerras 	}
100514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
100614cf11afSPaul Mackerras 		code = FPE_FLTUND;
100714cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FUNFS;
100814cf11afSPaul Mackerras 	}
100914cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
101014cf11afSPaul Mackerras 		code = FPE_FLTDIV;
101114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
101214cf11afSPaul Mackerras 		code = FPE_FLTINV;
101314cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FINVS;
101414cf11afSPaul Mackerras 	}
101514cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
101614cf11afSPaul Mackerras 		code = FPE_FLTRES;
101714cf11afSPaul Mackerras 
101814cf11afSPaul Mackerras 	current->thread.spefscr = spefscr;
101914cf11afSPaul Mackerras 
102014cf11afSPaul Mackerras 	_exception(SIGFPE, regs, code, regs->nip);
102114cf11afSPaul Mackerras 	return;
102214cf11afSPaul Mackerras }
102314cf11afSPaul Mackerras #endif
102414cf11afSPaul Mackerras 
1025dc1c1ca3SStephen Rothwell /*
1026dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1027dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1028dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1029dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1030dc1c1ca3SStephen Rothwell  */
1031dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1032dc1c1ca3SStephen Rothwell {
1033dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1034dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1035dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1036dc1c1ca3SStephen Rothwell }
1037dc1c1ca3SStephen Rothwell 
103814cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
103914cf11afSPaul Mackerras /*
104014cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
104114cf11afSPaul Mackerras  * spins until a reboot occurs
104214cf11afSPaul Mackerras  */
104314cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
104414cf11afSPaul Mackerras {
104514cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
104614cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
104714cf11afSPaul Mackerras 	return;
104814cf11afSPaul Mackerras }
104914cf11afSPaul Mackerras 
105014cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
105114cf11afSPaul Mackerras {
105214cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
105314cf11afSPaul Mackerras 	WatchdogHandler(regs);
105414cf11afSPaul Mackerras }
105514cf11afSPaul Mackerras #endif
1056dc1c1ca3SStephen Rothwell 
1057dc1c1ca3SStephen Rothwell /*
1058dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1059dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1060dc1c1ca3SStephen Rothwell  */
1061dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1062dc1c1ca3SStephen Rothwell {
1063dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1064dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1065dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1066dc1c1ca3SStephen Rothwell }
106714cf11afSPaul Mackerras 
106814cf11afSPaul Mackerras void __init trap_init(void)
106914cf11afSPaul Mackerras {
107014cf11afSPaul Mackerras }
1071