xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 0d0935b367b41394aae9d9ee45fb9a2317b8baf7)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
20b17b0153SIngo Molnar #include <linux/sched/debug.h>
2114cf11afSPaul Mackerras #include <linux/kernel.h>
2214cf11afSPaul Mackerras #include <linux/mm.h>
2314cf11afSPaul Mackerras #include <linux/stddef.h>
2414cf11afSPaul Mackerras #include <linux/unistd.h>
258dad3f92SPaul Mackerras #include <linux/ptrace.h>
2614cf11afSPaul Mackerras #include <linux/user.h>
2714cf11afSPaul Mackerras #include <linux/interrupt.h>
2814cf11afSPaul Mackerras #include <linux/init.h>
298a39b05fSPaul Gortmaker #include <linux/extable.h>
308a39b05fSPaul Gortmaker #include <linux/module.h>	/* print_modules */
318dad3f92SPaul Mackerras #include <linux/prctl.h>
3214cf11afSPaul Mackerras #include <linux/delay.h>
3314cf11afSPaul Mackerras #include <linux/kprobes.h>
34cc532915SMichael Ellerman #include <linux/kexec.h>
355474c120SMichael Hanselmann #include <linux/backlight.h>
3673c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
371eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3876462232SChristian Dietrich #include <linux/ratelimit.h>
39ba12eedeSLi Zhong #include <linux/context_tracking.h>
4014cf11afSPaul Mackerras 
4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4214cf11afSPaul Mackerras #include <asm/pgtable.h>
437c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
447644d581SMichael Ellerman #include <asm/debugfs.h>
4514cf11afSPaul Mackerras #include <asm/io.h>
4686417780SPaul Mackerras #include <asm/machdep.h>
4786417780SPaul Mackerras #include <asm/rtas.h>
48f7f6f4feSDavid Gibson #include <asm/pmc.h>
4914cf11afSPaul Mackerras #include <asm/reg.h>
5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5114cf11afSPaul Mackerras #include <asm/backlight.h>
5214cf11afSPaul Mackerras #endif
53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5486417780SPaul Mackerras #include <asm/firmware.h>
55dc1c1ca3SStephen Rothwell #include <asm/processor.h>
566ce6c629SMichael Neuling #include <asm/tm.h>
57dc1c1ca3SStephen Rothwell #endif
58c0ce7d08SDavid Wilder #include <asm/kexec.h>
5916c57b36SKumar Gala #include <asm/ppc-opcode.h>
60cce1f106SShaohui Xie #include <asm/rio.h>
61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
62ae3a197eSDavid Howells #include <asm/switch_to.h>
63f54db641SMichael Neuling #include <asm/tm.h>
64ae3a197eSDavid Howells #include <asm/debug.h>
6542f5b4caSDaniel Axtens #include <asm/asm-prototypes.h>
66fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h>
674e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
686cc89badSNaveen N. Rao #include <asm/kprobes.h>
69dc1c1ca3SStephen Rothwell 
70da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
715be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
725be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
735be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
745be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
755be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
769422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
775be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7814cf11afSPaul Mackerras 
7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
849422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8614cf11afSPaul Mackerras #endif
8714cf11afSPaul Mackerras 
888b3c34cfSMichael Neuling /* Transactional Memory trap debug */
898b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
908b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
918b3c34cfSMichael Neuling #else
928b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
938b3c34cfSMichael Neuling #endif
948b3c34cfSMichael Neuling 
9514cf11afSPaul Mackerras /*
9614cf11afSPaul Mackerras  * Trap & Exception support
9714cf11afSPaul Mackerras  */
9814cf11afSPaul Mackerras 
996031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
1006031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
1016031d9d9Santon@samba.org {
1026031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
1036031d9d9Santon@samba.org 	if (pmac_backlight) {
1046031d9d9Santon@samba.org 		struct backlight_properties *props;
1056031d9d9Santon@samba.org 
1066031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1076031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1086031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1096031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1106031d9d9Santon@samba.org 	}
1116031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1126031d9d9Santon@samba.org }
1136031d9d9Santon@samba.org #else
1146031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1156031d9d9Santon@samba.org #endif
1166031d9d9Santon@samba.org 
117760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
118760ca4dcSAnton Blanchard static int die_owner = -1;
119760ca4dcSAnton Blanchard static unsigned int die_nest_count;
120c0ce7d08SDavid Wilder static int die_counter;
121760ca4dcSAnton Blanchard 
12203465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs)
123760ca4dcSAnton Blanchard {
124760ca4dcSAnton Blanchard 	int cpu;
12534c2a14fSanton@samba.org 	unsigned long flags;
12614cf11afSPaul Mackerras 
127293e4688Santon@samba.org 	oops_enter();
128293e4688Santon@samba.org 
129760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
130760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
131760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
132760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
133760ca4dcSAnton Blanchard 		if (cpu == die_owner)
134760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
135760ca4dcSAnton Blanchard 		else
136760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
137760ca4dcSAnton Blanchard 	}
138760ca4dcSAnton Blanchard 	die_nest_count++;
139760ca4dcSAnton Blanchard 	die_owner = cpu;
14014cf11afSPaul Mackerras 	console_verbose();
14114cf11afSPaul Mackerras 	bust_spinlocks(1);
1426031d9d9Santon@samba.org 	if (machine_is(powermac))
1436031d9d9Santon@samba.org 		pmac_backlight_unblank();
144760ca4dcSAnton Blanchard 	return flags;
14534c2a14fSanton@samba.org }
14603465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin);
1475474c120SMichael Hanselmann 
14803465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs,
149760ca4dcSAnton Blanchard 			       int signr)
150760ca4dcSAnton Blanchard {
15114cf11afSPaul Mackerras 	bust_spinlocks(0);
152373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
153760ca4dcSAnton Blanchard 	die_nest_count--;
15458154c8cSAnton Blanchard 	oops_exit();
15558154c8cSAnton Blanchard 	printk("\n");
1567458e8b2SNicholas Piggin 	if (!die_nest_count) {
157760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
1587458e8b2SNicholas Piggin 		die_owner = -1;
159760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
1607458e8b2SNicholas Piggin 	}
161760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
162cc532915SMichael Ellerman 
163ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
164ebaeb5aeSMahesh Salgaonkar 
1659b00ac06SAnton Blanchard 	/*
1669b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1679b00ac06SAnton Blanchard 	 * it through the crashdump code.
1689b00ac06SAnton Blanchard 	 */
1699b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
170cc532915SMichael Ellerman 		crash_kexec(regs);
1719b00ac06SAnton Blanchard 
1729b00ac06SAnton Blanchard 		/*
1739b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1749b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1759b00ac06SAnton Blanchard 		 * code.
1769b00ac06SAnton Blanchard 		 */
177c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1789b00ac06SAnton Blanchard 	}
17914cf11afSPaul Mackerras 
180760ca4dcSAnton Blanchard 	if (!signr)
181760ca4dcSAnton Blanchard 		return;
182760ca4dcSAnton Blanchard 
18358154c8cSAnton Blanchard 	/*
18458154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18558154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18658154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18758154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18858154c8cSAnton Blanchard 	 */
18958154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
19058154c8cSAnton Blanchard 	    is_global_init(current)) {
19158154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
19258154c8cSAnton Blanchard 	}
19358154c8cSAnton Blanchard 
19414cf11afSPaul Mackerras 	if (in_interrupt())
19514cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
196cea6a4baSHorms 	if (panic_on_oops)
197012c437dSHorms 		panic("Fatal exception");
198760ca4dcSAnton Blanchard 	do_exit(signr);
199760ca4dcSAnton Blanchard }
20003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end);
201cea6a4baSHorms 
20203465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err)
203760ca4dcSAnton Blanchard {
204760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
205760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
206760ca4dcSAnton Blanchard 	printk("PREEMPT ");
207760ca4dcSAnton Blanchard #endif
208760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
209760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
210760ca4dcSAnton Blanchard #endif
211e7df0d88SJoonsoo Kim 	if (debug_pagealloc_enabled())
212760ca4dcSAnton Blanchard 		printk("DEBUG_PAGEALLOC ");
213760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
214760ca4dcSAnton Blanchard 	printk("NUMA ");
215760ca4dcSAnton Blanchard #endif
216760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
217760ca4dcSAnton Blanchard 
218760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
219760ca4dcSAnton Blanchard 		return 1;
220760ca4dcSAnton Blanchard 
221760ca4dcSAnton Blanchard 	print_modules();
222760ca4dcSAnton Blanchard 	show_regs(regs);
22314cf11afSPaul Mackerras 
22414cf11afSPaul Mackerras 	return 0;
22514cf11afSPaul Mackerras }
22603465f89SNicholas Piggin NOKPROBE_SYMBOL(__die);
22714cf11afSPaul Mackerras 
228760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
229760ca4dcSAnton Blanchard {
2306f44b20eSNicholas Piggin 	unsigned long flags;
231760ca4dcSAnton Blanchard 
2326f44b20eSNicholas Piggin 	if (debugger(regs))
2336f44b20eSNicholas Piggin 		return;
2346f44b20eSNicholas Piggin 
2356f44b20eSNicholas Piggin 	flags = oops_begin(regs);
236760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
237760ca4dcSAnton Blanchard 		err = 0;
238760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
239760ca4dcSAnton Blanchard }
24015770a13SNaveen N. Rao NOKPROBE_SYMBOL(die);
241760ca4dcSAnton Blanchard 
24225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
24325baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
24425baa35bSOleg Nesterov {
24525baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
24625baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
24725baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
24825baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
24925baa35bSOleg Nesterov }
25025baa35bSOleg Nesterov 
25114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
25214cf11afSPaul Mackerras {
25314cf11afSPaul Mackerras 	siginfo_t info;
254d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
255d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
256d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
257d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
25814cf11afSPaul Mackerras 
25914cf11afSPaul Mackerras 	if (!user_mode(regs)) {
260760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
26114cf11afSPaul Mackerras 		return;
262760ca4dcSAnton Blanchard 	}
263760ca4dcSAnton Blanchard 
264760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
26576462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
266d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
267d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
26814cf11afSPaul Mackerras 	}
26914cf11afSPaul Mackerras 
270a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2719f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2729f2f79e3SBenjamin Herrenschmidt 
27341ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
27414cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
27514cf11afSPaul Mackerras 	info.si_signo = signr;
27614cf11afSPaul Mackerras 	info.si_code = code;
27714cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
27814cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
27914cf11afSPaul Mackerras }
28014cf11afSPaul Mackerras 
28114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
28214cf11afSPaul Mackerras {
2832b4f3ac5SNicholas Piggin 	/*
2842b4f3ac5SNicholas Piggin 	 * Avoid crashes in case of nested NMI exceptions. Recoverability
2852b4f3ac5SNicholas Piggin 	 * is determined by RI and in_nmi
2862b4f3ac5SNicholas Piggin 	 */
2872b4f3ac5SNicholas Piggin 	bool nested = in_nmi();
2882b4f3ac5SNicholas Piggin 	if (!nested)
2892b4f3ac5SNicholas Piggin 		nmi_enter();
2902b4f3ac5SNicholas Piggin 
291ca41ad43SNicholas Piggin 	__this_cpu_inc(irq_stat.sreset_irqs);
292ca41ad43SNicholas Piggin 
29314cf11afSPaul Mackerras 	/* See if any machine dependent calls */
294c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
295c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
296c4f3b52cSNicholas Piggin 			goto out;
297c902be71SArnd Bergmann 	}
29814cf11afSPaul Mackerras 
2998dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
30014cf11afSPaul Mackerras 
301c4f3b52cSNicholas Piggin out:
302c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64
303c4f3b52cSNicholas Piggin 	BUG_ON(get_paca()->in_nmi == 0);
304c4f3b52cSNicholas Piggin 	if (get_paca()->in_nmi > 1)
305c4f3b52cSNicholas Piggin 		panic("Unrecoverable nested System Reset");
306c4f3b52cSNicholas Piggin #endif
30714cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
30814cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
30914cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
31014cf11afSPaul Mackerras 
3112b4f3ac5SNicholas Piggin 	if (!nested)
3122b4f3ac5SNicholas Piggin 		nmi_exit();
3132b4f3ac5SNicholas Piggin 
31414cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
31514cf11afSPaul Mackerras }
3161e9b4507SMahesh Salgaonkar 
317f307939fSChristophe Leroy #ifdef CONFIG_PPC64
3181e9b4507SMahesh Salgaonkar /*
3191e9b4507SMahesh Salgaonkar  * This function is called in real mode. Strictly no printk's please.
3201e9b4507SMahesh Salgaonkar  *
3211e9b4507SMahesh Salgaonkar  * regs->nip and regs->msr contains srr0 and ssr1.
3221e9b4507SMahesh Salgaonkar  */
3231e9b4507SMahesh Salgaonkar long machine_check_early(struct pt_regs *regs)
3241e9b4507SMahesh Salgaonkar {
3254c703416SMahesh Salgaonkar 	long handled = 0;
3264c703416SMahesh Salgaonkar 
32769111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.mce_exceptions);
328e6654d5bSMahesh Salgaonkar 
3294c703416SMahesh Salgaonkar 	if (cur_cpu_spec && cur_cpu_spec->machine_check_early)
3304c703416SMahesh Salgaonkar 		handled = cur_cpu_spec->machine_check_early(regs);
3314c703416SMahesh Salgaonkar 	return handled;
3321e9b4507SMahesh Salgaonkar }
3331e9b4507SMahesh Salgaonkar 
3340869b6fdSMahesh Salgaonkar long hmi_exception_realmode(struct pt_regs *regs)
3350869b6fdSMahesh Salgaonkar {
33669111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.hmi_exceptions);
3370869b6fdSMahesh Salgaonkar 
338fd7bacbcSMahesh Salgaonkar 	wait_for_subcore_guest_exit();
339fd7bacbcSMahesh Salgaonkar 
3400869b6fdSMahesh Salgaonkar 	if (ppc_md.hmi_exception_early)
3410869b6fdSMahesh Salgaonkar 		ppc_md.hmi_exception_early(regs);
3420869b6fdSMahesh Salgaonkar 
343fd7bacbcSMahesh Salgaonkar 	wait_for_tb_resync();
344fd7bacbcSMahesh Salgaonkar 
3450869b6fdSMahesh Salgaonkar 	return 0;
3460869b6fdSMahesh Salgaonkar }
3470869b6fdSMahesh Salgaonkar 
34814cf11afSPaul Mackerras #endif
34914cf11afSPaul Mackerras 
35014cf11afSPaul Mackerras /*
35114cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
35214cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
35314cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
35414cf11afSPaul Mackerras  * table.
35514cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
35614cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
35714cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
35814cf11afSPaul Mackerras  *  -- paulus.
35914cf11afSPaul Mackerras  */
36014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
36114cf11afSPaul Mackerras {
36268a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
36314cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
36414cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
36514cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
36614cf11afSPaul Mackerras 
36714cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
36814cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
36914cf11afSPaul Mackerras 		/*
37014cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
37114cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
37214cf11afSPaul Mackerras 		 * As the address is in the exception table
37314cf11afSPaul Mackerras 		 * we should be able to read the instr there.
37414cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
37514cf11afSPaul Mackerras 		 * load or store.
37614cf11afSPaul Mackerras 		 */
377ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_NOP)
37814cf11afSPaul Mackerras 			nip -= 2;
379ddc6cd0dSChristophe Leroy 		else if (*nip == PPC_INST_ISYNC)
38014cf11afSPaul Mackerras 			--nip;
381ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
38214cf11afSPaul Mackerras 			unsigned int rb;
38314cf11afSPaul Mackerras 
38414cf11afSPaul Mackerras 			--nip;
38514cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
38614cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
38714cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
38814cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
38914cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
39061a92f70SNicholas Piggin 			regs->nip = extable_fixup(entry);
39114cf11afSPaul Mackerras 			return 1;
39214cf11afSPaul Mackerras 		}
39314cf11afSPaul Mackerras 	}
39468a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
39514cf11afSPaul Mackerras 	return 0;
39614cf11afSPaul Mackerras }
39714cf11afSPaul Mackerras 
398172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
39914cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
40014cf11afSPaul Mackerras    is in the ESR. */
40114cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
40214cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
40314cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
40414cf11afSPaul Mackerras #else
405fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
40614cf11afSPaul Mackerras #endif
40714cf11afSPaul Mackerras #define REASON_FP		ESR_FP
40814cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
40914cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
41014cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
41114cf11afSPaul Mackerras 
41214cf11afSPaul Mackerras /* single-step stuff */
41351ae8d4aSBharat Bhushan #define single_stepping(regs)	(current->thread.debug.dbcr0 & DBCR0_IC)
41451ae8d4aSBharat Bhushan #define clear_single_step(regs)	(current->thread.debug.dbcr0 &= ~DBCR0_IC)
41514cf11afSPaul Mackerras 
41614cf11afSPaul Mackerras #else
41714cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
41814cf11afSPaul Mackerras    exception is in the MSR. */
41914cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
42014cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
4218b3c34cfSMichael Neuling #define REASON_TM		0x200000
42214cf11afSPaul Mackerras #define REASON_FP		0x100000
42314cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
42414cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
42514cf11afSPaul Mackerras #define REASON_TRAP		0x20000
42614cf11afSPaul Mackerras 
42714cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
42814cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
42914cf11afSPaul Mackerras #endif
43014cf11afSPaul Mackerras 
431*0d0935b3SMichael Ellerman #if defined(CONFIG_E500)
432fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
433fe04b112SScott Wood {
434fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
435fe04b112SScott Wood 	unsigned long reason = mcsr;
436fe04b112SScott Wood 	int recoverable = 1;
437fe04b112SScott Wood 
43882a9a480SScott Wood 	if (reason & MCSR_LD) {
439cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
440cce1f106SShaohui Xie 		if (recoverable == 1)
441cce1f106SShaohui Xie 			goto silent_out;
442cce1f106SShaohui Xie 	}
443cce1f106SShaohui Xie 
444fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
445fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
446fe04b112SScott Wood 
447fe04b112SScott Wood 	if (reason & MCSR_MCP)
448fe04b112SScott Wood 		printk("Machine Check Signal\n");
449fe04b112SScott Wood 
450fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
451fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
452fe04b112SScott Wood 
453fe04b112SScott Wood 		/*
454fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
455fe04b112SScott Wood 		 */
456fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
457fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
458fe04b112SScott Wood 			;
459fe04b112SScott Wood 
460fe04b112SScott Wood 		/*
461fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
462fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
463fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
464fe04b112SScott Wood 		 */
465fe04b112SScott Wood 		reason &= ~MCSR_IF;
466fe04b112SScott Wood 	}
467fe04b112SScott Wood 
468fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
469fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
47037caf9f2SKumar Gala 
47137caf9f2SKumar Gala 		/*
47237caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
47337caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
47437caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
47537caf9f2SKumar Gala 		 */
47637caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
477fe04b112SScott Wood 			recoverable = 0;
478fe04b112SScott Wood 	}
479fe04b112SScott Wood 
480fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
481fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
482fe04b112SScott Wood 		recoverable = 0;
483fe04b112SScott Wood 	}
484fe04b112SScott Wood 
485fe04b112SScott Wood 	if (reason & MCSR_NMI)
486fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
487fe04b112SScott Wood 
488fe04b112SScott Wood 	if (reason & MCSR_IF) {
489fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
490fe04b112SScott Wood 		recoverable = 0;
491fe04b112SScott Wood 	}
492fe04b112SScott Wood 
493fe04b112SScott Wood 	if (reason & MCSR_LD) {
494fe04b112SScott Wood 		printk("Load Error Report\n");
495fe04b112SScott Wood 		recoverable = 0;
496fe04b112SScott Wood 	}
497fe04b112SScott Wood 
498fe04b112SScott Wood 	if (reason & MCSR_ST) {
499fe04b112SScott Wood 		printk("Store Error Report\n");
500fe04b112SScott Wood 		recoverable = 0;
501fe04b112SScott Wood 	}
502fe04b112SScott Wood 
503fe04b112SScott Wood 	if (reason & MCSR_LDG) {
504fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
505fe04b112SScott Wood 		recoverable = 0;
506fe04b112SScott Wood 	}
507fe04b112SScott Wood 
508fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
509fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
510fe04b112SScott Wood 
511fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
512fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
513fe04b112SScott Wood 		recoverable = 0;
514fe04b112SScott Wood 	}
515fe04b112SScott Wood 
516fe04b112SScott Wood 	if (reason & MCSR_MAV) {
517fe04b112SScott Wood 		u64 addr;
518fe04b112SScott Wood 
519fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
520fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
521fe04b112SScott Wood 
522fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
523fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
524fe04b112SScott Wood 	}
525fe04b112SScott Wood 
526cce1f106SShaohui Xie silent_out:
527fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
528fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
529fe04b112SScott Wood }
530fe04b112SScott Wood 
53147c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
53247c0bd1aSBenjamin Herrenschmidt {
53347c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
53447c0bd1aSBenjamin Herrenschmidt 
535cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
536cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
537cce1f106SShaohui Xie 			return 1;
5384e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
5394e0e3435SHongtao Jia 			return 1;
540cce1f106SShaohui Xie 	}
541cce1f106SShaohui Xie 
54214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
54314cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
54414cf11afSPaul Mackerras 
54514cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
54614cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
54714cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
54814cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
54914cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
55014cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
55114cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
55214cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
55314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
55414cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
55514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
55614cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
55714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
55814cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
55914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
56014cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
56114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
56214cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
56314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
564c1528339SWladislav Wiebe 		printk("Bus - Write Data Bus Error\n");
56514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
56614cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
56714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
56814cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
56947c0bd1aSBenjamin Herrenschmidt 
57047c0bd1aSBenjamin Herrenschmidt 	return 0;
57147c0bd1aSBenjamin Herrenschmidt }
5724490c06bSKumar Gala 
5734490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
5744490c06bSKumar Gala {
5754490c06bSKumar Gala 	return 0;
5764490c06bSKumar Gala }
57714cf11afSPaul Mackerras #elif defined(CONFIG_E200)
57847c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
57947c0bd1aSBenjamin Herrenschmidt {
58047c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
58147c0bd1aSBenjamin Herrenschmidt 
58214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
58314cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
58414cf11afSPaul Mackerras 
58514cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
58614cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
58714cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
58814cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
58914cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
59014cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
59114cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
59214cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
59314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
59414cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
59514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
59614cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
59714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
59814cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
59947c0bd1aSBenjamin Herrenschmidt 
60047c0bd1aSBenjamin Herrenschmidt 	return 0;
60147c0bd1aSBenjamin Herrenschmidt }
602e627f8dcSChristophe Leroy #elif defined(CONFIG_PPC_8xx)
603e627f8dcSChristophe Leroy int machine_check_8xx(struct pt_regs *regs)
604e627f8dcSChristophe Leroy {
605e627f8dcSChristophe Leroy 	unsigned long reason = get_mc_reason(regs);
606e627f8dcSChristophe Leroy 
607e627f8dcSChristophe Leroy 	pr_err("Machine check in kernel mode.\n");
608e627f8dcSChristophe Leroy 	pr_err("Caused by (from SRR1=%lx): ", reason);
609e627f8dcSChristophe Leroy 	if (reason & 0x40000000)
610e627f8dcSChristophe Leroy 		pr_err("Fetch error at address %lx\n", regs->nip);
611e627f8dcSChristophe Leroy 	else
612e627f8dcSChristophe Leroy 		pr_err("Data access error at address %lx\n", regs->dar);
613e627f8dcSChristophe Leroy 
614e627f8dcSChristophe Leroy #ifdef CONFIG_PCI
615e627f8dcSChristophe Leroy 	/* the qspan pci read routines can cause machine checks -- Cort
616e627f8dcSChristophe Leroy 	 *
617e627f8dcSChristophe Leroy 	 * yuck !!! that totally needs to go away ! There are better ways
618e627f8dcSChristophe Leroy 	 * to deal with that than having a wart in the mcheck handler.
619e627f8dcSChristophe Leroy 	 * -- BenH
620e627f8dcSChristophe Leroy 	 */
621e627f8dcSChristophe Leroy 	bad_page_fault(regs, regs->dar, SIGBUS);
622e627f8dcSChristophe Leroy 	return 1;
623e627f8dcSChristophe Leroy #else
624e627f8dcSChristophe Leroy 	return 0;
625e627f8dcSChristophe Leroy #endif
626e627f8dcSChristophe Leroy }
62747c0bd1aSBenjamin Herrenschmidt #else
62847c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
62947c0bd1aSBenjamin Herrenschmidt {
63047c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
63147c0bd1aSBenjamin Herrenschmidt 
63214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
63314cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
63414cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
63514cf11afSPaul Mackerras 	case 0x80000:
63614cf11afSPaul Mackerras 		printk("Machine check signal\n");
63714cf11afSPaul Mackerras 		break;
63814cf11afSPaul Mackerras 	case 0:		/* for 601 */
63914cf11afSPaul Mackerras 	case 0x40000:
64014cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
64114cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
64214cf11afSPaul Mackerras 		break;
64314cf11afSPaul Mackerras 	case 0x20000:
64414cf11afSPaul Mackerras 		printk("Data parity error signal\n");
64514cf11afSPaul Mackerras 		break;
64614cf11afSPaul Mackerras 	case 0x10000:
64714cf11afSPaul Mackerras 		printk("Address parity error signal\n");
64814cf11afSPaul Mackerras 		break;
64914cf11afSPaul Mackerras 	case 0x20000000:
65014cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
65114cf11afSPaul Mackerras 		break;
65214cf11afSPaul Mackerras 	case 0x40000000:
65314cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
65414cf11afSPaul Mackerras 		break;
65514cf11afSPaul Mackerras 	case 0x00100000:
65614cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
65714cf11afSPaul Mackerras 		break;
65814cf11afSPaul Mackerras 	default:
65914cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
66014cf11afSPaul Mackerras 	}
66175918a4bSOlof Johansson 	return 0;
66275918a4bSOlof Johansson }
66347c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
66475918a4bSOlof Johansson 
66575918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
66675918a4bSOlof Johansson {
667ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
66875918a4bSOlof Johansson 	int recover = 0;
66975918a4bSOlof Johansson 
670f886f0f6SNicholas Piggin 	/* 64s accounts the mce in machine_check_early when in HVMODE */
671f886f0f6SNicholas Piggin 	if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE))
67269111bacSChristoph Lameter 		__this_cpu_inc(irq_stat.mce_exceptions);
67389713ed1SAnton Blanchard 
674d93b0ac0SMahesh Salgaonkar 	add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
675d93b0ac0SMahesh Salgaonkar 
67647c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
67747c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
67847c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
67947c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
68047c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
68147c0bd1aSBenjamin Herrenschmidt 	 */
68275918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
68375918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
68447c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
68547c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
68675918a4bSOlof Johansson 
68747c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
688ba12eedeSLi Zhong 		goto bail;
68975918a4bSOlof Johansson 
690a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
691ba12eedeSLi Zhong 		goto bail;
69275918a4bSOlof Johansson 
69375918a4bSOlof Johansson 	if (check_io_access(regs))
694ba12eedeSLi Zhong 		goto bail;
69575918a4bSOlof Johansson 
6968dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
69714cf11afSPaul Mackerras 
69814cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
69914cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
70014cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
701ba12eedeSLi Zhong 
702ba12eedeSLi Zhong bail:
703ba12eedeSLi Zhong 	exception_exit(prev_state);
70414cf11afSPaul Mackerras }
70514cf11afSPaul Mackerras 
70614cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
70714cf11afSPaul Mackerras {
70814cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
70914cf11afSPaul Mackerras }
71014cf11afSPaul Mackerras 
7110869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs)
7120869b6fdSMahesh Salgaonkar {
7130869b6fdSMahesh Salgaonkar 	struct pt_regs *old_regs;
7140869b6fdSMahesh Salgaonkar 
7150869b6fdSMahesh Salgaonkar 	old_regs = set_irq_regs(regs);
7160869b6fdSMahesh Salgaonkar 	irq_enter();
7170869b6fdSMahesh Salgaonkar 
7180869b6fdSMahesh Salgaonkar 	if (ppc_md.handle_hmi_exception)
7190869b6fdSMahesh Salgaonkar 		ppc_md.handle_hmi_exception(regs);
7200869b6fdSMahesh Salgaonkar 
7210869b6fdSMahesh Salgaonkar 	irq_exit();
7220869b6fdSMahesh Salgaonkar 	set_irq_regs(old_regs);
7230869b6fdSMahesh Salgaonkar }
7240869b6fdSMahesh Salgaonkar 
725dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
72614cf11afSPaul Mackerras {
727ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
728ba12eedeSLi Zhong 
72914cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
73014cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
73114cf11afSPaul Mackerras 
73214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
733ba12eedeSLi Zhong 
734ba12eedeSLi Zhong 	exception_exit(prev_state);
73514cf11afSPaul Mackerras }
73614cf11afSPaul Mackerras 
737dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
73814cf11afSPaul Mackerras {
739ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
740ba12eedeSLi Zhong 
74114cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
74214cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
743ba12eedeSLi Zhong 		goto bail;
74414cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
745ba12eedeSLi Zhong 		goto bail;
74614cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
747ba12eedeSLi Zhong 
748ba12eedeSLi Zhong bail:
749ba12eedeSLi Zhong 	exception_exit(prev_state);
75014cf11afSPaul Mackerras }
75114cf11afSPaul Mackerras 
75214cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
75314cf11afSPaul Mackerras {
75414cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
75514cf11afSPaul Mackerras }
75614cf11afSPaul Mackerras 
75703465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs)
75814cf11afSPaul Mackerras {
759ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
760ba12eedeSLi Zhong 
7612538c2d0SK.Prasad 	clear_single_step(regs);
76214cf11afSPaul Mackerras 
7636cc89badSNaveen N. Rao 	if (kprobe_post_handler(regs))
7646cc89badSNaveen N. Rao 		return;
7656cc89badSNaveen N. Rao 
76614cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
76714cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
768ba12eedeSLi Zhong 		goto bail;
76914cf11afSPaul Mackerras 	if (debugger_sstep(regs))
770ba12eedeSLi Zhong 		goto bail;
77114cf11afSPaul Mackerras 
77214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
773ba12eedeSLi Zhong 
774ba12eedeSLi Zhong bail:
775ba12eedeSLi Zhong 	exception_exit(prev_state);
77614cf11afSPaul Mackerras }
77703465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception);
77814cf11afSPaul Mackerras 
77914cf11afSPaul Mackerras /*
78014cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
78114cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
78214cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
78314cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
78414cf11afSPaul Mackerras  */
7858dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
78614cf11afSPaul Mackerras {
7872538c2d0SK.Prasad 	if (single_stepping(regs))
7882538c2d0SK.Prasad 		single_step_exception(regs);
78914cf11afSPaul Mackerras }
79014cf11afSPaul Mackerras 
7915fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
792dc1c1ca3SStephen Rothwell {
7935fad293bSKumar Gala 	int ret = 0;
794dc1c1ca3SStephen Rothwell 
795dc1c1ca3SStephen Rothwell 	/* Invalid operation */
796dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
7975fad293bSKumar Gala 		ret = FPE_FLTINV;
798dc1c1ca3SStephen Rothwell 
799dc1c1ca3SStephen Rothwell 	/* Overflow */
800dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
8015fad293bSKumar Gala 		ret = FPE_FLTOVF;
802dc1c1ca3SStephen Rothwell 
803dc1c1ca3SStephen Rothwell 	/* Underflow */
804dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
8055fad293bSKumar Gala 		ret = FPE_FLTUND;
806dc1c1ca3SStephen Rothwell 
807dc1c1ca3SStephen Rothwell 	/* Divide by zero */
808dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8095fad293bSKumar Gala 		ret = FPE_FLTDIV;
810dc1c1ca3SStephen Rothwell 
811dc1c1ca3SStephen Rothwell 	/* Inexact result */
812dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8135fad293bSKumar Gala 		ret = FPE_FLTRES;
8145fad293bSKumar Gala 
8155fad293bSKumar Gala 	return ret;
8165fad293bSKumar Gala }
8175fad293bSKumar Gala 
8185fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8195fad293bSKumar Gala {
8205fad293bSKumar Gala 	int code = 0;
8215fad293bSKumar Gala 
8225fad293bSKumar Gala 	flush_fp_to_thread(current);
8235fad293bSKumar Gala 
824de79f7b9SPaul Mackerras 	code = __parse_fpscr(current->thread.fp_state.fpscr);
825dc1c1ca3SStephen Rothwell 
826dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
827dc1c1ca3SStephen Rothwell }
828dc1c1ca3SStephen Rothwell 
829dc1c1ca3SStephen Rothwell /*
830dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
83114cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
83214cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
83314cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
83414cf11afSPaul Mackerras  *
83514cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
83614cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
83714cf11afSPaul Mackerras  * bits is faster and easier.
83886417780SPaul Mackerras  *
83914cf11afSPaul Mackerras  */
84014cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
84114cf11afSPaul Mackerras {
84214cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
84314cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
84414cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
84514cf11afSPaul Mackerras 	u32 num_bytes;
84614cf11afSPaul Mackerras 	unsigned long EA;
84714cf11afSPaul Mackerras 	int pos = 0;
84814cf11afSPaul Mackerras 
84914cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
85016c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
85114cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
85214cf11afSPaul Mackerras 			return -EINVAL;
85314cf11afSPaul Mackerras 
85414cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
85514cf11afSPaul Mackerras 
85616c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
85716c57b36SKumar Gala 		case PPC_INST_LSWX:
85816c57b36SKumar Gala 		case PPC_INST_STSWX:
85914cf11afSPaul Mackerras 			EA += NB_RB;
86014cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
86114cf11afSPaul Mackerras 			break;
86216c57b36SKumar Gala 		case PPC_INST_LSWI:
86316c57b36SKumar Gala 		case PPC_INST_STSWI:
86414cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
86514cf11afSPaul Mackerras 			break;
86614cf11afSPaul Mackerras 		default:
86714cf11afSPaul Mackerras 			return -EINVAL;
86814cf11afSPaul Mackerras 	}
86914cf11afSPaul Mackerras 
87014cf11afSPaul Mackerras 	while (num_bytes != 0)
87114cf11afSPaul Mackerras 	{
87214cf11afSPaul Mackerras 		u8 val;
87314cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
87414cf11afSPaul Mackerras 
87580aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
87680aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
87780aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
87880aa0fb4SJames Yang 
87916c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
88016c57b36SKumar Gala 			case PPC_INST_LSWX:
88116c57b36SKumar Gala 			case PPC_INST_LSWI:
88214cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
88314cf11afSPaul Mackerras 					return -EFAULT;
88414cf11afSPaul Mackerras 				/* first time updating this reg,
88514cf11afSPaul Mackerras 				 * zero it out */
88614cf11afSPaul Mackerras 				if (pos == 0)
88714cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
88814cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
88914cf11afSPaul Mackerras 				break;
89016c57b36SKumar Gala 			case PPC_INST_STSWI:
89116c57b36SKumar Gala 			case PPC_INST_STSWX:
89214cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
89314cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
89414cf11afSPaul Mackerras 					return -EFAULT;
89514cf11afSPaul Mackerras 				break;
89614cf11afSPaul Mackerras 		}
89714cf11afSPaul Mackerras 		/* move EA to next address */
89814cf11afSPaul Mackerras 		EA += 1;
89914cf11afSPaul Mackerras 		num_bytes--;
90014cf11afSPaul Mackerras 
90114cf11afSPaul Mackerras 		/* manage our position within the register */
90214cf11afSPaul Mackerras 		if (++pos == 4) {
90314cf11afSPaul Mackerras 			pos = 0;
90414cf11afSPaul Mackerras 			if (++rT == 32)
90514cf11afSPaul Mackerras 				rT = 0;
90614cf11afSPaul Mackerras 		}
90714cf11afSPaul Mackerras 	}
90814cf11afSPaul Mackerras 
90914cf11afSPaul Mackerras 	return 0;
91014cf11afSPaul Mackerras }
91114cf11afSPaul Mackerras 
912c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
913c3412dcbSWill Schmidt {
914c3412dcbSWill Schmidt 	u32 ra,rs;
915c3412dcbSWill Schmidt 	unsigned long tmp;
916c3412dcbSWill Schmidt 
917c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
918c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
919c3412dcbSWill Schmidt 
920c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
921c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
922c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
923c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
924c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
925c3412dcbSWill Schmidt 
926c3412dcbSWill Schmidt 	return 0;
927c3412dcbSWill Schmidt }
928c3412dcbSWill Schmidt 
929c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
930c1469f13SKumar Gala {
931c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
932c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
933c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
934c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
935c1469f13SKumar Gala 	u8 bit;
936c1469f13SKumar Gala 	unsigned long tmp;
937c1469f13SKumar Gala 
938c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
939c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
940c1469f13SKumar Gala 
941c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
942c1469f13SKumar Gala 
943c1469f13SKumar Gala 	return 0;
944c1469f13SKumar Gala }
945c1469f13SKumar Gala 
9466ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
9476ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
9486ce6c629SMichael Neuling {
9496ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
9506ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
9516ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
9526ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
9536ce6c629SMichael Neuling 	 */
9546ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
9556ce6c629SMichael Neuling 		tm_enable();
9566ce6c629SMichael Neuling 		tm_abort(cause);
9576ce6c629SMichael Neuling 		return true;
9586ce6c629SMichael Neuling 	}
9596ce6c629SMichael Neuling 	return false;
9606ce6c629SMichael Neuling }
9616ce6c629SMichael Neuling #else
9626ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
9636ce6c629SMichael Neuling {
9646ce6c629SMichael Neuling 	return false;
9656ce6c629SMichael Neuling }
9666ce6c629SMichael Neuling #endif
9676ce6c629SMichael Neuling 
96814cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
96914cf11afSPaul Mackerras {
97014cf11afSPaul Mackerras 	u32 instword;
97114cf11afSPaul Mackerras 	u32 rd;
97214cf11afSPaul Mackerras 
9734288e343SAnton Blanchard 	if (!user_mode(regs))
97414cf11afSPaul Mackerras 		return -EINVAL;
97514cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
97614cf11afSPaul Mackerras 
97714cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
97814cf11afSPaul Mackerras 		return -EFAULT;
97914cf11afSPaul Mackerras 
98014cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
98116c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
982eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
98314cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
98414cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
98514cf11afSPaul Mackerras 		return 0;
98614cf11afSPaul Mackerras 	}
98714cf11afSPaul Mackerras 
98814cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
98980947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
990eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
99114cf11afSPaul Mackerras 		return 0;
99280947e7cSGeert Uytterhoeven 	}
99314cf11afSPaul Mackerras 
99414cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
99516c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
99686417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
99714cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
99814cf11afSPaul Mackerras 
999eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
100014cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
100114cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
100214cf11afSPaul Mackerras 		return 0;
100314cf11afSPaul Mackerras 	}
100414cf11afSPaul Mackerras 
100514cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
100680947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
10076ce6c629SMichael Neuling 		if (tm_abort_check(regs,
10086ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
10096ce6c629SMichael Neuling 			return -EINVAL;
1010eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
101114cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
101280947e7cSGeert Uytterhoeven 	}
101314cf11afSPaul Mackerras 
1014c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
101516c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1016eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1017c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1018c3412dcbSWill Schmidt 	}
1019c3412dcbSWill Schmidt 
1020c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
102116c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1022eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1023c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1024c1469f13SKumar Gala 	}
1025c1469f13SKumar Gala 
10269863c28aSJames Yang 	/* Emulate sync instruction variants */
10279863c28aSJames Yang 	if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
10289863c28aSJames Yang 		PPC_WARN_EMULATED(sync, regs);
10299863c28aSJames Yang 		asm volatile("sync");
10309863c28aSJames Yang 		return 0;
10319863c28aSJames Yang 	}
10329863c28aSJames Yang 
1033efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1034efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
103573d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
103673d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
103773d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
103873d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1039efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1040efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1041efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1042efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1043efcac658SAlexey Kardashevskiy 		return 0;
1044efcac658SAlexey Kardashevskiy 	}
1045efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
104673d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
104773d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
104873d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
104973d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1050efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1051efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1052efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
105300ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1054efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
105500ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1056efcac658SAlexey Kardashevskiy 		return 0;
1057efcac658SAlexey Kardashevskiy 	}
1058efcac658SAlexey Kardashevskiy #endif
1059efcac658SAlexey Kardashevskiy 
106014cf11afSPaul Mackerras 	return -EINVAL;
106114cf11afSPaul Mackerras }
106214cf11afSPaul Mackerras 
106373c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
106414cf11afSPaul Mackerras {
106573c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
106614cf11afSPaul Mackerras }
106714cf11afSPaul Mackerras 
10683a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
10693a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
10703a3b5aa6SKevin Hao {
10713a3b5aa6SKevin Hao 	int ret;
10723a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
10733a3b5aa6SKevin Hao 
10743a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
10753a3b5aa6SKevin Hao 	if (ret >= 0)
10763a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
10773a3b5aa6SKevin Hao 
10783a3b5aa6SKevin Hao 	switch (ret) {
10793a3b5aa6SKevin Hao 	case 0:
10803a3b5aa6SKevin Hao 		emulate_single_step(regs);
10813a3b5aa6SKevin Hao 		return 0;
10823a3b5aa6SKevin Hao 	case 1: {
10833a3b5aa6SKevin Hao 			int code = 0;
1084de79f7b9SPaul Mackerras 			code = __parse_fpscr(current->thread.fp_state.fpscr);
10853a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
10863a3b5aa6SKevin Hao 			return 0;
10873a3b5aa6SKevin Hao 		}
10883a3b5aa6SKevin Hao 	case -EFAULT:
10893a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10903a3b5aa6SKevin Hao 		return 0;
10913a3b5aa6SKevin Hao 	}
10923a3b5aa6SKevin Hao 
10933a3b5aa6SKevin Hao 	return -1;
10943a3b5aa6SKevin Hao }
10953a3b5aa6SKevin Hao #else
10963a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
10973a3b5aa6SKevin Hao #endif
10983a3b5aa6SKevin Hao 
109903465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs)
110014cf11afSPaul Mackerras {
1101ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
110214cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
110314cf11afSPaul Mackerras 
1104aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
110504903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
110614cf11afSPaul Mackerras 
110714cf11afSPaul Mackerras 	if (reason & REASON_FP) {
110814cf11afSPaul Mackerras 		/* IEEE FP exception */
1109dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1110ba12eedeSLi Zhong 		goto bail;
11118dad3f92SPaul Mackerras 	}
11128dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1113a4c3f909SBalbir Singh 		unsigned long bugaddr;
1114ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1115ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1116ba797b28SJason Wessel 		if (debugger_bpt(regs))
1117ba12eedeSLi Zhong 			goto bail;
1118ba797b28SJason Wessel 
11196cc89badSNaveen N. Rao 		if (kprobe_handler(regs))
11206cc89badSNaveen N. Rao 			goto bail;
11216cc89badSNaveen N. Rao 
112214cf11afSPaul Mackerras 		/* trap exception */
1123dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1124dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1125ba12eedeSLi Zhong 			goto bail;
112673c9ceabSJeremy Fitzhardinge 
1127a4c3f909SBalbir Singh 		bugaddr = regs->nip;
1128a4c3f909SBalbir Singh 		/*
1129a4c3f909SBalbir Singh 		 * Fixup bugaddr for BUG_ON() in real mode
1130a4c3f909SBalbir Singh 		 */
1131a4c3f909SBalbir Singh 		if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1132a4c3f909SBalbir Singh 			bugaddr += PAGE_OFFSET;
1133a4c3f909SBalbir Singh 
113473c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1135a4c3f909SBalbir Singh 		    report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
113614cf11afSPaul Mackerras 			regs->nip += 4;
1137ba12eedeSLi Zhong 			goto bail;
113814cf11afSPaul Mackerras 		}
11398dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1140ba12eedeSLi Zhong 		goto bail;
11418dad3f92SPaul Mackerras 	}
1142bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1143bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1144bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1145bc2a9408SMichael Neuling 		 * This occurs when:
1146bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1147bc2a9408SMichael Neuling 		 *    transition in TM states.
1148bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1149bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1150bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1151bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1152bc2a9408SMichael Neuling 		 */
1153bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1154bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1155bc2a9408SMichael Neuling 			regs->nip += 4;
1156ba12eedeSLi Zhong 			goto bail;
1157bc2a9408SMichael Neuling 		}
1158bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1159bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1160bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1161bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1162bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1163bc2a9408SMichael Neuling 		 */
1164bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1165bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1166ba12eedeSLi Zhong 			goto bail;
1167bc2a9408SMichael Neuling 		} else {
1168bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1169bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1170bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1171bc2a9408SMichael Neuling 		}
1172bc2a9408SMichael Neuling 	}
1173bc2a9408SMichael Neuling #endif
11748dad3f92SPaul Mackerras 
1175b3f6a459SMichael Ellerman 	/*
1176b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1177b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1178b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1179b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1180b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1181b3f6a459SMichael Ellerman 	 */
1182b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1183b3f6a459SMichael Ellerman 		goto sigill;
1184b3f6a459SMichael Ellerman 
1185a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1186a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1187cd8a5673SPaul Mackerras 		local_irq_enable();
1188cd8a5673SPaul Mackerras 
118904903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
119004903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
119104903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
119204903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
119304903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
119404903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
11954e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
11964e63f8edSBenjamin Herrenschmidt 	 */
11973a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1198ba12eedeSLi Zhong 		goto bail;
119904903a30SKumar Gala 
12008dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
12018dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
120214cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
120314cf11afSPaul Mackerras 		case 0:
120414cf11afSPaul Mackerras 			regs->nip += 4;
120514cf11afSPaul Mackerras 			emulate_single_step(regs);
1206ba12eedeSLi Zhong 			goto bail;
120714cf11afSPaul Mackerras 		case -EFAULT:
120814cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1209ba12eedeSLi Zhong 			goto bail;
12108dad3f92SPaul Mackerras 		}
12118dad3f92SPaul Mackerras 	}
12128dad3f92SPaul Mackerras 
1213b3f6a459SMichael Ellerman sigill:
121414cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
121514cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
121614cf11afSPaul Mackerras 	else
121714cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1218ba12eedeSLi Zhong 
1219ba12eedeSLi Zhong bail:
1220ba12eedeSLi Zhong 	exception_exit(prev_state);
122114cf11afSPaul Mackerras }
122203465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception);
122314cf11afSPaul Mackerras 
1224bf593907SPaul Mackerras /*
1225bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1226bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1227bf593907SPaul Mackerras  */
122803465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs)
1229bf593907SPaul Mackerras {
1230bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1231bf593907SPaul Mackerras 	program_check_exception(regs);
1232bf593907SPaul Mackerras }
123303465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt);
1234bf593907SPaul Mackerras 
1235dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
123614cf11afSPaul Mackerras {
1237ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
12384393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
123914cf11afSPaul Mackerras 
1240a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1241a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1242a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1243a3512b2dSBenjamin Herrenschmidt 
12446ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
12456ce6c629SMichael Neuling 		goto bail;
12466ce6c629SMichael Neuling 
1247e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1248e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
124914cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
125014cf11afSPaul Mackerras 
125114cf11afSPaul Mackerras 	if (fixed == 1) {
125214cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
125314cf11afSPaul Mackerras 		emulate_single_step(regs);
1254ba12eedeSLi Zhong 		goto bail;
125514cf11afSPaul Mackerras 	}
125614cf11afSPaul Mackerras 
125714cf11afSPaul Mackerras 	/* Operand address was bad */
125814cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
12594393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
12604393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
12614393c4f6SBenjamin Herrenschmidt 	} else {
12624393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
12634393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
126414cf11afSPaul Mackerras 	}
12654393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
12664393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
12674393c4f6SBenjamin Herrenschmidt 	else
12684393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1269ba12eedeSLi Zhong 
1270ba12eedeSLi Zhong bail:
1271ba12eedeSLi Zhong 	exception_exit(prev_state);
127214cf11afSPaul Mackerras }
127314cf11afSPaul Mackerras 
1274f0f558b1SPaul Mackerras void slb_miss_bad_addr(struct pt_regs *regs)
1275f0f558b1SPaul Mackerras {
1276f0f558b1SPaul Mackerras 	enum ctx_state prev_state = exception_enter();
1277f0f558b1SPaul Mackerras 
1278f0f558b1SPaul Mackerras 	if (user_mode(regs))
1279f0f558b1SPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_BNDERR, regs->dar);
1280f0f558b1SPaul Mackerras 	else
1281f0f558b1SPaul Mackerras 		bad_page_fault(regs, regs->dar, SIGSEGV);
1282f0f558b1SPaul Mackerras 
1283f0f558b1SPaul Mackerras 	exception_exit(prev_state);
1284f0f558b1SPaul Mackerras }
1285f0f558b1SPaul Mackerras 
128614cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
128714cf11afSPaul Mackerras {
128814cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
128914cf11afSPaul Mackerras 	       current, regs->gpr[1]);
129014cf11afSPaul Mackerras 	debugger(regs);
129114cf11afSPaul Mackerras 	show_regs(regs);
129214cf11afSPaul Mackerras 	panic("kernel stack overflow");
129314cf11afSPaul Mackerras }
129414cf11afSPaul Mackerras 
129514cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
129614cf11afSPaul Mackerras {
129714cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
129814cf11afSPaul Mackerras 	       regs->nip, regs->msr);
129914cf11afSPaul Mackerras 	debugger(regs);
130014cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
130114cf11afSPaul Mackerras }
130214cf11afSPaul Mackerras 
1303dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1304dc1c1ca3SStephen Rothwell {
1305ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1306ba12eedeSLi Zhong 
1307dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1308dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1309dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1310ba12eedeSLi Zhong 
1311ba12eedeSLi Zhong 	exception_exit(prev_state);
1312dc1c1ca3SStephen Rothwell }
1313dc1c1ca3SStephen Rothwell 
1314dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1315dc1c1ca3SStephen Rothwell {
1316ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1317ba12eedeSLi Zhong 
1318dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1319dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1320dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1321dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1322ba12eedeSLi Zhong 		goto bail;
1323dc1c1ca3SStephen Rothwell 	}
13246c4841c2SAnton Blanchard 
1325dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1326dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1327dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1328ba12eedeSLi Zhong 
1329ba12eedeSLi Zhong bail:
1330ba12eedeSLi Zhong 	exception_exit(prev_state);
1331dc1c1ca3SStephen Rothwell }
1332dc1c1ca3SStephen Rothwell 
1333ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1334ce48b210SMichael Neuling {
1335ce48b210SMichael Neuling 	if (user_mode(regs)) {
1336ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1337ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1338ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1339ce48b210SMichael Neuling 		return;
1340ce48b210SMichael Neuling 	}
1341ce48b210SMichael Neuling 
1342ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1343ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1344ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1345ce48b210SMichael Neuling }
1346ce48b210SMichael Neuling 
13472517617eSMichael Neuling #ifdef CONFIG_PPC64
1348172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs)
1349172f7aaaSCyril Bur {
13505d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
13515d176f75SCyril Bur 	if (user_mode(regs)) {
13525d176f75SCyril Bur 		current->thread.load_tm++;
13535d176f75SCyril Bur 		regs->msr |= MSR_TM;
13545d176f75SCyril Bur 		tm_enable();
13555d176f75SCyril Bur 		tm_restore_sprs(&current->thread);
13565d176f75SCyril Bur 		return;
13575d176f75SCyril Bur 	}
13585d176f75SCyril Bur #endif
1359172f7aaaSCyril Bur 	pr_emerg("Unrecoverable TM Unavailable Exception "
1360172f7aaaSCyril Bur 			"%lx at %lx\n", regs->trap, regs->nip);
1361172f7aaaSCyril Bur 	die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1362172f7aaaSCyril Bur }
1363172f7aaaSCyril Bur 
1364021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1365d0c0c9a1SMichael Neuling {
1366021424a1SMichael Ellerman 	static char *facility_strings[] = {
13672517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
13682517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
13692517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
13702517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
13712517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
13722517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
13732517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
13742517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1375794464f4SNicholas Piggin 		[FSCR_MSGP_LG] = "MSGP",
13769b7ff0c6SNicholas Piggin 		[FSCR_SCV_LG] = "SCV",
1377021424a1SMichael Ellerman 	};
13782517617eSMichael Neuling 	char *facility = "unknown";
1379021424a1SMichael Ellerman 	u64 value;
1380c952c1c4SAnshuman Khandual 	u32 instword, rd;
13812517617eSMichael Neuling 	u8 status;
13822517617eSMichael Neuling 	bool hv;
1383021424a1SMichael Ellerman 
13842517617eSMichael Neuling 	hv = (regs->trap == 0xf80);
13852517617eSMichael Neuling 	if (hv)
1386b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
13872517617eSMichael Neuling 	else
13882517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
13892517617eSMichael Neuling 
13902517617eSMichael Neuling 	status = value >> 56;
13912517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
1392c952c1c4SAnshuman Khandual 		/*
1393c952c1c4SAnshuman Khandual 		 * User is accessing the DSCR register using the problem
1394c952c1c4SAnshuman Khandual 		 * state only SPR number (0x03) either through a mfspr or
1395c952c1c4SAnshuman Khandual 		 * a mtspr instruction. If it is a write attempt through
1396c952c1c4SAnshuman Khandual 		 * a mtspr, then we set the inherit bit. This also allows
1397c952c1c4SAnshuman Khandual 		 * the user to write or read the register directly in the
1398c952c1c4SAnshuman Khandual 		 * future by setting via the FSCR DSCR bit. But in case it
1399c952c1c4SAnshuman Khandual 		 * is a read DSCR attempt through a mfspr instruction, we
1400c952c1c4SAnshuman Khandual 		 * just emulate the instruction instead. This code path will
1401c952c1c4SAnshuman Khandual 		 * always emulate all the mfspr instructions till the user
1402c952c1c4SAnshuman Khandual 		 * has attempted at least one mtspr instruction. This way it
1403c952c1c4SAnshuman Khandual 		 * preserves the same behaviour when the user is accessing
1404c952c1c4SAnshuman Khandual 		 * the DSCR through privilege level only SPR number (0x11)
1405c952c1c4SAnshuman Khandual 		 * which is emulated through illegal instruction exception.
1406c952c1c4SAnshuman Khandual 		 * We always leave HFSCR DSCR set.
14072517617eSMichael Neuling 		 */
1408c952c1c4SAnshuman Khandual 		if (get_user(instword, (u32 __user *)(regs->nip))) {
1409c952c1c4SAnshuman Khandual 			pr_err("Failed to fetch the user instruction\n");
1410c952c1c4SAnshuman Khandual 			return;
1411c952c1c4SAnshuman Khandual 		}
1412c952c1c4SAnshuman Khandual 
1413c952c1c4SAnshuman Khandual 		/* Write into DSCR (mtspr 0x03, RS) */
1414c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1415c952c1c4SAnshuman Khandual 				== PPC_INST_MTSPR_DSCR_USER) {
1416c952c1c4SAnshuman Khandual 			rd = (instword >> 21) & 0x1f;
1417c952c1c4SAnshuman Khandual 			current->thread.dscr = regs->gpr[rd];
14182517617eSMichael Neuling 			current->thread.dscr_inherit = 1;
1419b57bd2deSMichael Neuling 			current->thread.fscr |= FSCR_DSCR;
1420b57bd2deSMichael Neuling 			mtspr(SPRN_FSCR, current->thread.fscr);
1421c952c1c4SAnshuman Khandual 		}
1422c952c1c4SAnshuman Khandual 
1423c952c1c4SAnshuman Khandual 		/* Read from DSCR (mfspr RT, 0x03) */
1424c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1425c952c1c4SAnshuman Khandual 				== PPC_INST_MFSPR_DSCR_USER) {
1426c952c1c4SAnshuman Khandual 			if (emulate_instruction(regs)) {
1427c952c1c4SAnshuman Khandual 				pr_err("DSCR based mfspr emulation failed\n");
1428c952c1c4SAnshuman Khandual 				return;
1429c952c1c4SAnshuman Khandual 			}
1430c952c1c4SAnshuman Khandual 			regs->nip += 4;
1431c952c1c4SAnshuman Khandual 			emulate_single_step(regs);
1432c952c1c4SAnshuman Khandual 		}
14332517617eSMichael Neuling 		return;
1434b14b6260SMichael Ellerman 	}
1435b14b6260SMichael Ellerman 
1436172f7aaaSCyril Bur 	if (status == FSCR_TM_LG) {
1437172f7aaaSCyril Bur 		/*
1438172f7aaaSCyril Bur 		 * If we're here then the hardware is TM aware because it
1439172f7aaaSCyril Bur 		 * generated an exception with FSRM_TM set.
1440172f7aaaSCyril Bur 		 *
1441172f7aaaSCyril Bur 		 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1442172f7aaaSCyril Bur 		 * told us not to do TM, or the kernel is not built with TM
1443172f7aaaSCyril Bur 		 * support.
1444172f7aaaSCyril Bur 		 *
1445172f7aaaSCyril Bur 		 * If both of those things are true, then userspace can spam the
1446172f7aaaSCyril Bur 		 * console by triggering the printk() below just by continually
1447172f7aaaSCyril Bur 		 * doing tbegin (or any TM instruction). So in that case just
1448172f7aaaSCyril Bur 		 * send the process a SIGILL immediately.
1449172f7aaaSCyril Bur 		 */
1450172f7aaaSCyril Bur 		if (!cpu_has_feature(CPU_FTR_TM))
1451172f7aaaSCyril Bur 			goto out;
1452172f7aaaSCyril Bur 
1453172f7aaaSCyril Bur 		tm_unavailable(regs);
1454172f7aaaSCyril Bur 		return;
1455172f7aaaSCyril Bur 	}
1456172f7aaaSCyril Bur 
145793c2ec0fSBalbir Singh 	if ((hv || status >= 2) &&
145893c2ec0fSBalbir Singh 	    (status < ARRAY_SIZE(facility_strings)) &&
14592517617eSMichael Neuling 	    facility_strings[status])
14602517617eSMichael Neuling 		facility = facility_strings[status];
1461021424a1SMichael Ellerman 
1462d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1463d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1464d0c0c9a1SMichael Neuling 		local_irq_enable();
1465d0c0c9a1SMichael Neuling 
146693c2ec0fSBalbir Singh 	pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
146793c2ec0fSBalbir Singh 		hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
1468d0c0c9a1SMichael Neuling 
1469172f7aaaSCyril Bur out:
1470d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1471d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1472d0c0c9a1SMichael Neuling 		return;
1473d0c0c9a1SMichael Neuling 	}
1474d0c0c9a1SMichael Neuling 
1475021424a1SMichael Ellerman 	die("Unexpected facility unavailable exception", regs, SIGABRT);
1476d0c0c9a1SMichael Neuling }
14772517617eSMichael Neuling #endif
1478d0c0c9a1SMichael Neuling 
1479f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1480f54db641SMichael Neuling 
1481f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1482f54db641SMichael Neuling {
1483f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1484f54db641SMichael Neuling 
1485f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1486f54db641SMichael Neuling 		 regs->nip, regs->msr);
1487f54db641SMichael Neuling 
1488f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1489f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1490f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1491f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1492f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1493f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1494f54db641SMichael Neuling 	 */
1495d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1496f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1497f54db641SMichael Neuling 
1498f54db641SMichael Neuling 	/* Enable FP for the task: */
1499f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1500f54db641SMichael Neuling 
1501f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1502f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1503f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
15043ac8ff1cSPaul Mackerras 	 * If VMX is in use, the VRs now hold checkpointed values,
15053ac8ff1cSPaul Mackerras 	 * so we don't want to load the VRs from the thread_struct.
1506f54db641SMichael Neuling 	 */
15073ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_FP);
15083ac8ff1cSPaul Mackerras 
15093ac8ff1cSPaul Mackerras 	/* If VMX is in use, get the transactional values back */
15103ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_VEC) {
1511dc310669SCyril Bur 		msr_check_and_set(MSR_VEC);
1512dc310669SCyril Bur 		load_vr_state(&current->thread.vr_state);
15133ac8ff1cSPaul Mackerras 		/* At this point all the VSX state is loaded, so enable it */
15143ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
15153ac8ff1cSPaul Mackerras 	}
1516f54db641SMichael Neuling }
1517f54db641SMichael Neuling 
1518f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1519f54db641SMichael Neuling {
1520f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1521f54db641SMichael Neuling 	 * the same way.
1522f54db641SMichael Neuling 	 */
1523f54db641SMichael Neuling 
1524f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1525f54db641SMichael Neuling 		 "MSR=%lx\n",
1526f54db641SMichael Neuling 		 regs->nip, regs->msr);
1527d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1528f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
15293ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_VEC);
1530f54db641SMichael Neuling 	current->thread.used_vr = 1;
1531f54db641SMichael Neuling 
15323ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_FP) {
1533dc310669SCyril Bur 		msr_check_and_set(MSR_FP);
1534dc310669SCyril Bur 		load_fp_state(&current->thread.fp_state);
15353ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
15363ac8ff1cSPaul Mackerras 	}
15373ac8ff1cSPaul Mackerras }
15383ac8ff1cSPaul Mackerras 
1539f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1540f54db641SMichael Neuling {
15413ac8ff1cSPaul Mackerras 	unsigned long orig_msr = regs->msr;
15423ac8ff1cSPaul Mackerras 
1543f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1544f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1545f54db641SMichael Neuling 	 *
1546f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1547f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1548f54db641SMichael Neuling 	 */
1549f54db641SMichael Neuling 
1550f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1551f54db641SMichael Neuling 		 "MSR=%lx\n",
1552f54db641SMichael Neuling 		 regs->nip, regs->msr);
1553f54db641SMichael Neuling 
15543ac8ff1cSPaul Mackerras 	current->thread.used_vsr = 1;
15553ac8ff1cSPaul Mackerras 
15563ac8ff1cSPaul Mackerras 	/* If FP and VMX are already loaded, we have all the state we need */
15573ac8ff1cSPaul Mackerras 	if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) {
15583ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
15593ac8ff1cSPaul Mackerras 		return;
15603ac8ff1cSPaul Mackerras 	}
15613ac8ff1cSPaul Mackerras 
1562f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1563d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1564f54db641SMichael Neuling 
1565f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1566f54db641SMichael Neuling 		MSR_VSX;
15673ac8ff1cSPaul Mackerras 
15683ac8ff1cSPaul Mackerras 	/* This loads & recheckpoints FP and VRs; but we have
15693ac8ff1cSPaul Mackerras 	 * to be sure not to overwrite previously-valid state.
15703ac8ff1cSPaul Mackerras 	 */
15713ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, regs->msr & ~orig_msr);
15723ac8ff1cSPaul Mackerras 
1573dc310669SCyril Bur 	msr_check_and_set(orig_msr & (MSR_FP | MSR_VEC));
1574dc310669SCyril Bur 
15753ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_FP)
1576dc310669SCyril Bur 		load_fp_state(&current->thread.fp_state);
15773ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_VEC)
1578dc310669SCyril Bur 		load_vr_state(&current->thread.vr_state);
1579f54db641SMichael Neuling }
1580f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1581f54db641SMichael Neuling 
1582dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1583dc1c1ca3SStephen Rothwell {
158469111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.pmu_irqs);
158589713ed1SAnton Blanchard 
1586dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1587dc1c1ca3SStephen Rothwell }
1588dc1c1ca3SStephen Rothwell 
15898dad3f92SPaul Mackerras #ifdef CONFIG_8xx
159014cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
159114cf11afSPaul Mackerras {
159214cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
159314cf11afSPaul Mackerras 
159414cf11afSPaul Mackerras 	if (!user_mode(regs)) {
159514cf11afSPaul Mackerras 		debugger(regs);
15961eb2819dSLEROY Christophe 		die("Kernel Mode Unimplemented Instruction or SW FPU Emulation",
15971eb2819dSLEROY Christophe 			regs, SIGFPE);
159814cf11afSPaul Mackerras 	}
159914cf11afSPaul Mackerras 
16003a3b5aa6SKevin Hao 	if (!emulate_math(regs))
16013a3b5aa6SKevin Hao 		return;
16025fad293bSKumar Gala 
16035fad293bSKumar Gala 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
160414cf11afSPaul Mackerras }
16058dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
160614cf11afSPaul Mackerras 
1607172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
16083bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
16093bffb652SDave Kleikamp {
16103bffb652SDave Kleikamp 	int changed = 0;
16113bffb652SDave Kleikamp 	/*
16123bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
16133bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
16143bffb652SDave Kleikamp 	 */
16153bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
16163bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
16173bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
161851ae8d4aSBharat Bhushan 		current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
16193bffb652SDave Kleikamp #endif
16203bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
16213bffb652SDave Kleikamp 			     5);
16223bffb652SDave Kleikamp 		changed |= 0x01;
16233bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
16243bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
16253bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
16263bffb652SDave Kleikamp 			     6);
16273bffb652SDave Kleikamp 		changed |= 0x01;
16283bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
162951ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
16303bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
16313bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
16323bffb652SDave Kleikamp 			     1);
16333bffb652SDave Kleikamp 		changed |= 0x01;
16343bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
163551ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
16363bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
16373bffb652SDave Kleikamp 			     2);
16383bffb652SDave Kleikamp 		changed |= 0x01;
16393bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
164051ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
16413bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
16423bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
16433bffb652SDave Kleikamp 			     3);
16443bffb652SDave Kleikamp 		changed |= 0x01;
16453bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
164651ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
16473bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
16483bffb652SDave Kleikamp 			     4);
16493bffb652SDave Kleikamp 		changed |= 0x01;
16503bffb652SDave Kleikamp 	}
16513bffb652SDave Kleikamp 	/*
16523bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
16533bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
16543bffb652SDave Kleikamp 	 * back on or not.
16553bffb652SDave Kleikamp 	 */
165651ae8d4aSBharat Bhushan 	if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
165751ae8d4aSBharat Bhushan 			       current->thread.debug.dbcr1))
16583bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
16593bffb652SDave Kleikamp 	else
16603bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
166151ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IDM;
16623bffb652SDave Kleikamp 
16633bffb652SDave Kleikamp 	if (changed & 0x01)
166451ae8d4aSBharat Bhushan 		mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
16653bffb652SDave Kleikamp }
166614cf11afSPaul Mackerras 
166703465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status)
166814cf11afSPaul Mackerras {
166951ae8d4aSBharat Bhushan 	current->thread.debug.dbsr = debug_status;
16703bffb652SDave Kleikamp 
1671ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1672ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1673ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1674ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1675ec097c84SRoland McGrath 	 */
1676ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1677ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1678ec097c84SRoland McGrath 
1679ec097c84SRoland McGrath 		/* Disable BT */
1680ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1681ec097c84SRoland McGrath 		/* Clear the BT event */
1682ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1683ec097c84SRoland McGrath 
1684ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1685ec097c84SRoland McGrath 		if (user_mode(regs)) {
168651ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_BT;
168751ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1688ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1689ec097c84SRoland McGrath 			return;
1690ec097c84SRoland McGrath 		}
1691ec097c84SRoland McGrath 
16926cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
16936cc89badSNaveen N. Rao 			return;
16946cc89badSNaveen N. Rao 
1695ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1696ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1697ec097c84SRoland McGrath 			return;
1698ec097c84SRoland McGrath 		}
1699ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1700ec097c84SRoland McGrath 			return;
1701ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
170214cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1703f8279621SKumar Gala 
170414cf11afSPaul Mackerras 		/* Disable instruction completion */
170514cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
170614cf11afSPaul Mackerras 		/* Clear the instruction completion event */
170714cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1708f8279621SKumar Gala 
17096cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
17106cc89badSNaveen N. Rao 			return;
17116cc89badSNaveen N. Rao 
1712f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1713f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
171414cf11afSPaul Mackerras 			return;
171514cf11afSPaul Mackerras 		}
1716f8279621SKumar Gala 
1717f8279621SKumar Gala 		if (debugger_sstep(regs))
1718f8279621SKumar Gala 			return;
1719f8279621SKumar Gala 
17203bffb652SDave Kleikamp 		if (user_mode(regs)) {
172151ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_IC;
172251ae8d4aSBharat Bhushan 			if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
172351ae8d4aSBharat Bhushan 					       current->thread.debug.dbcr1))
17243bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
17253bffb652SDave Kleikamp 			else
17263bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
172751ae8d4aSBharat Bhushan 				current->thread.debug.dbcr0 &= ~DBCR0_IDM;
17283bffb652SDave Kleikamp 		}
1729f8279621SKumar Gala 
1730f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
17313bffb652SDave Kleikamp 	} else
17323bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
173314cf11afSPaul Mackerras }
173403465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException);
1735172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
173614cf11afSPaul Mackerras 
173714cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
173814cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
173914cf11afSPaul Mackerras {
174014cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
174114cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
174214cf11afSPaul Mackerras }
174314cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
174414cf11afSPaul Mackerras 
174514cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1746dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
174714cf11afSPaul Mackerras {
174814cf11afSPaul Mackerras 	int err;
174914cf11afSPaul Mackerras 
175014cf11afSPaul Mackerras 	if (!user_mode(regs)) {
175114cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
175214cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
17538dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
175414cf11afSPaul Mackerras 	}
175514cf11afSPaul Mackerras 
1756dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1757dc1c1ca3SStephen Rothwell 
1758eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
175914cf11afSPaul Mackerras 	err = emulate_altivec(regs);
176014cf11afSPaul Mackerras 	if (err == 0) {
176114cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
176214cf11afSPaul Mackerras 		emulate_single_step(regs);
176314cf11afSPaul Mackerras 		return;
176414cf11afSPaul Mackerras 	}
176514cf11afSPaul Mackerras 
176614cf11afSPaul Mackerras 	if (err == -EFAULT) {
176714cf11afSPaul Mackerras 		/* got an error reading the instruction */
176814cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
176914cf11afSPaul Mackerras 	} else {
177014cf11afSPaul Mackerras 		/* didn't recognize the instruction */
177114cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
177276462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
177314cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
1774de79f7b9SPaul Mackerras 		current->thread.vr_state.vscr.u[3] |= 0x10000;
177514cf11afSPaul Mackerras 	}
177614cf11afSPaul Mackerras }
177714cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
177814cf11afSPaul Mackerras 
177914cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
178014cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
178114cf11afSPaul Mackerras 			   unsigned long error_code)
178214cf11afSPaul Mackerras {
178314cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
178414cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
178514cf11afSPaul Mackerras 	 * something smarter
178614cf11afSPaul Mackerras 	 */
178714cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
178814cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
178914cf11afSPaul Mackerras 	return;
179014cf11afSPaul Mackerras }
179114cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
179214cf11afSPaul Mackerras 
179314cf11afSPaul Mackerras #ifdef CONFIG_SPE
179414cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
179514cf11afSPaul Mackerras {
17966a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
179714cf11afSPaul Mackerras 	unsigned long spefscr;
179814cf11afSPaul Mackerras 	int fpexc_mode;
179914cf11afSPaul Mackerras 	int code = 0;
18006a800f36SLiu Yu 	int err;
18016a800f36SLiu Yu 
1802685659eeSyu liu 	flush_spe_to_thread(current);
180314cf11afSPaul Mackerras 
180414cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
180514cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
180614cf11afSPaul Mackerras 
180714cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
180814cf11afSPaul Mackerras 		code = FPE_FLTOVF;
180914cf11afSPaul Mackerras 	}
181014cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
181114cf11afSPaul Mackerras 		code = FPE_FLTUND;
181214cf11afSPaul Mackerras 	}
181314cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
181414cf11afSPaul Mackerras 		code = FPE_FLTDIV;
181514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
181614cf11afSPaul Mackerras 		code = FPE_FLTINV;
181714cf11afSPaul Mackerras 	}
181814cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
181914cf11afSPaul Mackerras 		code = FPE_FLTRES;
182014cf11afSPaul Mackerras 
18216a800f36SLiu Yu 	err = do_spe_mathemu(regs);
18226a800f36SLiu Yu 	if (err == 0) {
18236a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
18246a800f36SLiu Yu 		emulate_single_step(regs);
182514cf11afSPaul Mackerras 		return;
182614cf11afSPaul Mackerras 	}
18276a800f36SLiu Yu 
18286a800f36SLiu Yu 	if (err == -EFAULT) {
18296a800f36SLiu Yu 		/* got an error reading the instruction */
18306a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
18316a800f36SLiu Yu 	} else if (err == -EINVAL) {
18326a800f36SLiu Yu 		/* didn't recognize the instruction */
18336a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
18346a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
18356a800f36SLiu Yu 	} else {
18366a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
18376a800f36SLiu Yu 	}
18386a800f36SLiu Yu 
18396a800f36SLiu Yu 	return;
18406a800f36SLiu Yu }
18416a800f36SLiu Yu 
18426a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
18436a800f36SLiu Yu {
18446a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
18456a800f36SLiu Yu 	int err;
18466a800f36SLiu Yu 
18476a800f36SLiu Yu 	preempt_disable();
18486a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
18496a800f36SLiu Yu 		giveup_spe(current);
18506a800f36SLiu Yu 	preempt_enable();
18516a800f36SLiu Yu 
18526a800f36SLiu Yu 	regs->nip -= 4;
18536a800f36SLiu Yu 	err = speround_handler(regs);
18546a800f36SLiu Yu 	if (err == 0) {
18556a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
18566a800f36SLiu Yu 		emulate_single_step(regs);
18576a800f36SLiu Yu 		return;
18586a800f36SLiu Yu 	}
18596a800f36SLiu Yu 
18606a800f36SLiu Yu 	if (err == -EFAULT) {
18616a800f36SLiu Yu 		/* got an error reading the instruction */
18626a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
18636a800f36SLiu Yu 	} else if (err == -EINVAL) {
18646a800f36SLiu Yu 		/* didn't recognize the instruction */
18656a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
18666a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
18676a800f36SLiu Yu 	} else {
18686a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
18696a800f36SLiu Yu 		return;
18706a800f36SLiu Yu 	}
18716a800f36SLiu Yu }
187214cf11afSPaul Mackerras #endif
187314cf11afSPaul Mackerras 
1874dc1c1ca3SStephen Rothwell /*
1875dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1876dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1877dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1878dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1879dc1c1ca3SStephen Rothwell  */
1880dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1881dc1c1ca3SStephen Rothwell {
1882dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1883dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1884dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1885dc1c1ca3SStephen Rothwell }
188615770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception);
1887dc1c1ca3SStephen Rothwell 
18881e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
188914cf11afSPaul Mackerras /*
189014cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
189114cf11afSPaul Mackerras  * spins until a reboot occurs
189214cf11afSPaul Mackerras  */
189314cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
189414cf11afSPaul Mackerras {
189514cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
189614cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
189714cf11afSPaul Mackerras 	return;
189814cf11afSPaul Mackerras }
189914cf11afSPaul Mackerras 
190014cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
190114cf11afSPaul Mackerras {
190214cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
190314cf11afSPaul Mackerras 	WatchdogHandler(regs);
190414cf11afSPaul Mackerras }
190514cf11afSPaul Mackerras #endif
1906dc1c1ca3SStephen Rothwell 
1907dc1c1ca3SStephen Rothwell /*
1908dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1909dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1910dc1c1ca3SStephen Rothwell  */
1911dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1912dc1c1ca3SStephen Rothwell {
1913dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1914dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1915dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1916dc1c1ca3SStephen Rothwell }
191715770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack);
191814cf11afSPaul Mackerras 
191914cf11afSPaul Mackerras void __init trap_init(void)
192014cf11afSPaul Mackerras {
192114cf11afSPaul Mackerras }
192280947e7cSGeert Uytterhoeven 
192380947e7cSGeert Uytterhoeven 
192480947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
192580947e7cSGeert Uytterhoeven 
192680947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
192780947e7cSGeert Uytterhoeven 
192880947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
192980947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
193080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
193180947e7cSGeert Uytterhoeven #endif
193280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
193380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
193480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
193580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
193680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
193780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
193880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
193980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
194080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
194180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
1942a3821b2aSScott Wood 	WARN_EMULATED_SETUP(sync),
194380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
194480947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
194580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
194680947e7cSGeert Uytterhoeven #endif
194780947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
194880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
194980947e7cSGeert Uytterhoeven #endif
1950efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1951efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1952efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1953f83319d7SAnton Blanchard 	WARN_EMULATED_SETUP(lq_stq),
1954efcac658SAlexey Kardashevskiy #endif
195580947e7cSGeert Uytterhoeven };
195680947e7cSGeert Uytterhoeven 
195780947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
195880947e7cSGeert Uytterhoeven 
195980947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
196080947e7cSGeert Uytterhoeven {
196176462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
196280947e7cSGeert Uytterhoeven 			    type);
196380947e7cSGeert Uytterhoeven }
196480947e7cSGeert Uytterhoeven 
196580947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
196680947e7cSGeert Uytterhoeven {
196780947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
196880947e7cSGeert Uytterhoeven 	unsigned int i;
196980947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
197080947e7cSGeert Uytterhoeven 
197180947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
197280947e7cSGeert Uytterhoeven 		return -ENODEV;
197380947e7cSGeert Uytterhoeven 
197480947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
197580947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
197680947e7cSGeert Uytterhoeven 	if (!dir)
197780947e7cSGeert Uytterhoeven 		return -ENOMEM;
197880947e7cSGeert Uytterhoeven 
197980947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
198080947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
198180947e7cSGeert Uytterhoeven 	if (!d)
198280947e7cSGeert Uytterhoeven 		goto fail;
198380947e7cSGeert Uytterhoeven 
198480947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
198580947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
198680947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
198780947e7cSGeert Uytterhoeven 		if (!d)
198880947e7cSGeert Uytterhoeven 			goto fail;
198980947e7cSGeert Uytterhoeven 	}
199080947e7cSGeert Uytterhoeven 
199180947e7cSGeert Uytterhoeven 	return 0;
199280947e7cSGeert Uytterhoeven 
199380947e7cSGeert Uytterhoeven fail:
199480947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
199580947e7cSGeert Uytterhoeven 	return -ENOMEM;
199680947e7cSGeert Uytterhoeven }
199780947e7cSGeert Uytterhoeven 
199880947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
199980947e7cSGeert Uytterhoeven 
200080947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
2001