114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 3fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 614cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 714cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 814cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 914cf11afSPaul Mackerras * 1014cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1114cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras /* 1514cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1614cf11afSPaul Mackerras */ 1714cf11afSPaul Mackerras 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 20b17b0153SIngo Molnar #include <linux/sched/debug.h> 2114cf11afSPaul Mackerras #include <linux/kernel.h> 2214cf11afSPaul Mackerras #include <linux/mm.h> 2399cd1302SRam Pai #include <linux/pkeys.h> 2414cf11afSPaul Mackerras #include <linux/stddef.h> 2514cf11afSPaul Mackerras #include <linux/unistd.h> 268dad3f92SPaul Mackerras #include <linux/ptrace.h> 2714cf11afSPaul Mackerras #include <linux/user.h> 2814cf11afSPaul Mackerras #include <linux/interrupt.h> 2914cf11afSPaul Mackerras #include <linux/init.h> 308a39b05fSPaul Gortmaker #include <linux/extable.h> 318a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 328dad3f92SPaul Mackerras #include <linux/prctl.h> 3314cf11afSPaul Mackerras #include <linux/delay.h> 3414cf11afSPaul Mackerras #include <linux/kprobes.h> 35cc532915SMichael Ellerman #include <linux/kexec.h> 365474c120SMichael Hanselmann #include <linux/backlight.h> 3773c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 381eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3976462232SChristian Dietrich #include <linux/ratelimit.h> 40ba12eedeSLi Zhong #include <linux/context_tracking.h> 415080332cSMichael Neuling #include <linux/smp.h> 4235adacd6SNicholas Piggin #include <linux/console.h> 4335adacd6SNicholas Piggin #include <linux/kmsg_dump.h> 4414cf11afSPaul Mackerras 4580947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4614cf11afSPaul Mackerras #include <asm/pgtable.h> 477c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 487644d581SMichael Ellerman #include <asm/debugfs.h> 4914cf11afSPaul Mackerras #include <asm/io.h> 5086417780SPaul Mackerras #include <asm/machdep.h> 5186417780SPaul Mackerras #include <asm/rtas.h> 52f7f6f4feSDavid Gibson #include <asm/pmc.h> 5314cf11afSPaul Mackerras #include <asm/reg.h> 5414cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5514cf11afSPaul Mackerras #include <asm/backlight.h> 5614cf11afSPaul Mackerras #endif 57dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5886417780SPaul Mackerras #include <asm/firmware.h> 59dc1c1ca3SStephen Rothwell #include <asm/processor.h> 606ce6c629SMichael Neuling #include <asm/tm.h> 61dc1c1ca3SStephen Rothwell #endif 62c0ce7d08SDavid Wilder #include <asm/kexec.h> 6316c57b36SKumar Gala #include <asm/ppc-opcode.h> 64cce1f106SShaohui Xie #include <asm/rio.h> 65ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 66ae3a197eSDavid Howells #include <asm/switch_to.h> 67f54db641SMichael Neuling #include <asm/tm.h> 68ae3a197eSDavid Howells #include <asm/debug.h> 6942f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 70fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 714e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 726cc89badSNaveen N. Rao #include <asm/kprobes.h> 73a99b9c5eSMurilo Opsfelder Araujo #include <asm/stacktrace.h> 74dc1c1ca3SStephen Rothwell 75da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) 765be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 775be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 785be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 795be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 805be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 819422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 825be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 8314cf11afSPaul Mackerras 8414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 8614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 899422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 9014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 9114cf11afSPaul Mackerras #endif 9214cf11afSPaul Mackerras 938b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 948b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 958b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 968b3c34cfSMichael Neuling #else 978b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 988b3c34cfSMichael Neuling #endif 998b3c34cfSMichael Neuling 1000f642d61SMurilo Opsfelder Araujo static const char *signame(int signr) 1010f642d61SMurilo Opsfelder Araujo { 1020f642d61SMurilo Opsfelder Araujo switch (signr) { 1030f642d61SMurilo Opsfelder Araujo case SIGBUS: return "bus error"; 1040f642d61SMurilo Opsfelder Araujo case SIGFPE: return "floating point exception"; 1050f642d61SMurilo Opsfelder Araujo case SIGILL: return "illegal instruction"; 1060f642d61SMurilo Opsfelder Araujo case SIGSEGV: return "segfault"; 1070f642d61SMurilo Opsfelder Araujo case SIGTRAP: return "unhandled trap"; 1080f642d61SMurilo Opsfelder Araujo } 1090f642d61SMurilo Opsfelder Araujo 1100f642d61SMurilo Opsfelder Araujo return "unknown signal"; 1110f642d61SMurilo Opsfelder Araujo } 1120f642d61SMurilo Opsfelder Araujo 11314cf11afSPaul Mackerras /* 11414cf11afSPaul Mackerras * Trap & Exception support 11514cf11afSPaul Mackerras */ 11614cf11afSPaul Mackerras 1176031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 1186031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 1196031d9d9Santon@samba.org { 1206031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1216031d9d9Santon@samba.org if (pmac_backlight) { 1226031d9d9Santon@samba.org struct backlight_properties *props; 1236031d9d9Santon@samba.org 1246031d9d9Santon@samba.org props = &pmac_backlight->props; 1256031d9d9Santon@samba.org props->brightness = props->max_brightness; 1266031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1276031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1286031d9d9Santon@samba.org } 1296031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1306031d9d9Santon@samba.org } 1316031d9d9Santon@samba.org #else 1326031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1336031d9d9Santon@samba.org #endif 1346031d9d9Santon@samba.org 1356fcd6baaSNicholas Piggin /* 1366fcd6baaSNicholas Piggin * If oops/die is expected to crash the machine, return true here. 1376fcd6baaSNicholas Piggin * 1386fcd6baaSNicholas Piggin * This should not be expected to be 100% accurate, there may be 1396fcd6baaSNicholas Piggin * notifiers registered or other unexpected conditions that may bring 1406fcd6baaSNicholas Piggin * down the kernel. Or if the current process in the kernel is holding 1416fcd6baaSNicholas Piggin * locks or has other critical state, the kernel may become effectively 1426fcd6baaSNicholas Piggin * unusable anyway. 1436fcd6baaSNicholas Piggin */ 1446fcd6baaSNicholas Piggin bool die_will_crash(void) 1456fcd6baaSNicholas Piggin { 1466fcd6baaSNicholas Piggin if (should_fadump_crash()) 1476fcd6baaSNicholas Piggin return true; 1486fcd6baaSNicholas Piggin if (kexec_should_crash(current)) 1496fcd6baaSNicholas Piggin return true; 1506fcd6baaSNicholas Piggin if (in_interrupt() || panic_on_oops || 1516fcd6baaSNicholas Piggin !current->pid || is_global_init(current)) 1526fcd6baaSNicholas Piggin return true; 1536fcd6baaSNicholas Piggin 1546fcd6baaSNicholas Piggin return false; 1556fcd6baaSNicholas Piggin } 1566fcd6baaSNicholas Piggin 157760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 158760ca4dcSAnton Blanchard static int die_owner = -1; 159760ca4dcSAnton Blanchard static unsigned int die_nest_count; 160c0ce7d08SDavid Wilder static int die_counter; 161760ca4dcSAnton Blanchard 16235adacd6SNicholas Piggin extern void panic_flush_kmsg_start(void) 16335adacd6SNicholas Piggin { 16435adacd6SNicholas Piggin /* 16535adacd6SNicholas Piggin * These are mostly taken from kernel/panic.c, but tries to do 16635adacd6SNicholas Piggin * relatively minimal work. Don't use delay functions (TB may 16735adacd6SNicholas Piggin * be broken), don't crash dump (need to set a firmware log), 16835adacd6SNicholas Piggin * don't run notifiers. We do want to get some information to 16935adacd6SNicholas Piggin * Linux console. 17035adacd6SNicholas Piggin */ 17135adacd6SNicholas Piggin console_verbose(); 17235adacd6SNicholas Piggin bust_spinlocks(1); 17335adacd6SNicholas Piggin } 17435adacd6SNicholas Piggin 17535adacd6SNicholas Piggin extern void panic_flush_kmsg_end(void) 17635adacd6SNicholas Piggin { 17735adacd6SNicholas Piggin printk_safe_flush_on_panic(); 17835adacd6SNicholas Piggin kmsg_dump(KMSG_DUMP_PANIC); 17935adacd6SNicholas Piggin bust_spinlocks(0); 18035adacd6SNicholas Piggin debug_locks_off(); 18135adacd6SNicholas Piggin console_flush_on_panic(); 18235adacd6SNicholas Piggin } 18335adacd6SNicholas Piggin 18403465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 185760ca4dcSAnton Blanchard { 186760ca4dcSAnton Blanchard int cpu; 18734c2a14fSanton@samba.org unsigned long flags; 18814cf11afSPaul Mackerras 189293e4688Santon@samba.org oops_enter(); 190293e4688Santon@samba.org 191760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 192760ca4dcSAnton Blanchard raw_local_irq_save(flags); 193760ca4dcSAnton Blanchard cpu = smp_processor_id(); 194760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 195760ca4dcSAnton Blanchard if (cpu == die_owner) 196760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 197760ca4dcSAnton Blanchard else 198760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 199760ca4dcSAnton Blanchard } 200760ca4dcSAnton Blanchard die_nest_count++; 201760ca4dcSAnton Blanchard die_owner = cpu; 20214cf11afSPaul Mackerras console_verbose(); 20314cf11afSPaul Mackerras bust_spinlocks(1); 2046031d9d9Santon@samba.org if (machine_is(powermac)) 2056031d9d9Santon@samba.org pmac_backlight_unblank(); 206760ca4dcSAnton Blanchard return flags; 20734c2a14fSanton@samba.org } 20803465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 2095474c120SMichael Hanselmann 21003465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 211760ca4dcSAnton Blanchard int signr) 212760ca4dcSAnton Blanchard { 21314cf11afSPaul Mackerras bust_spinlocks(0); 214373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 215760ca4dcSAnton Blanchard die_nest_count--; 21658154c8cSAnton Blanchard oops_exit(); 21758154c8cSAnton Blanchard printk("\n"); 2187458e8b2SNicholas Piggin if (!die_nest_count) { 219760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 2207458e8b2SNicholas Piggin die_owner = -1; 221760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 2227458e8b2SNicholas Piggin } 223760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 224cc532915SMichael Ellerman 225d40b6768SNicholas Piggin /* 226d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 227d40b6768SNicholas Piggin */ 228d40b6768SNicholas Piggin if (TRAP(regs) == 0x100) 229d40b6768SNicholas Piggin return; 230d40b6768SNicholas Piggin 231ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 232ebaeb5aeSMahesh Salgaonkar 2334388c9b3SNicholas Piggin if (kexec_should_crash(current)) 234cc532915SMichael Ellerman crash_kexec(regs); 2359b00ac06SAnton Blanchard 236760ca4dcSAnton Blanchard if (!signr) 237760ca4dcSAnton Blanchard return; 238760ca4dcSAnton Blanchard 23958154c8cSAnton Blanchard /* 24058154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 24158154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 24258154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 24358154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 24458154c8cSAnton Blanchard */ 24558154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 24658154c8cSAnton Blanchard is_global_init(current)) { 24758154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 24858154c8cSAnton Blanchard } 24958154c8cSAnton Blanchard 250cea6a4baSHorms if (panic_on_oops) 251012c437dSHorms panic("Fatal exception"); 252760ca4dcSAnton Blanchard do_exit(signr); 253760ca4dcSAnton Blanchard } 25403465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 255cea6a4baSHorms 25603465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 257760ca4dcSAnton Blanchard { 258760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 2592e82ca3cSMichael Ellerman 26016842516SMichael Ellerman printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s%s %s\n", 26178227443SMichael Ellerman IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE", 26218405139SMichael Ellerman PAGE_SIZE / 1024, 26316842516SMichael Ellerman early_radix_enabled() ? " MMU=Radix" : "", 26416842516SMichael Ellerman early_mmu_has_feature(MMU_FTR_HPTE_TABLE) ? " MMU=Hash" : "", 26578227443SMichael Ellerman IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "", 26678227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? " SMP" : "", 26778227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "", 26878227443SMichael Ellerman debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "", 26978227443SMichael Ellerman IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "", 27078227443SMichael Ellerman ppc_md.name ? ppc_md.name : ""); 271760ca4dcSAnton Blanchard 272760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 273760ca4dcSAnton Blanchard return 1; 274760ca4dcSAnton Blanchard 275760ca4dcSAnton Blanchard print_modules(); 276760ca4dcSAnton Blanchard show_regs(regs); 27714cf11afSPaul Mackerras 27814cf11afSPaul Mackerras return 0; 27914cf11afSPaul Mackerras } 28003465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 28114cf11afSPaul Mackerras 282760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 283760ca4dcSAnton Blanchard { 2846f44b20eSNicholas Piggin unsigned long flags; 285760ca4dcSAnton Blanchard 286d40b6768SNicholas Piggin /* 287d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 288d40b6768SNicholas Piggin */ 289d40b6768SNicholas Piggin if (TRAP(regs) != 0x100) { 2906f44b20eSNicholas Piggin if (debugger(regs)) 2916f44b20eSNicholas Piggin return; 292d40b6768SNicholas Piggin } 2936f44b20eSNicholas Piggin 2946f44b20eSNicholas Piggin flags = oops_begin(regs); 295760ca4dcSAnton Blanchard if (__die(str, regs, err)) 296760ca4dcSAnton Blanchard err = 0; 297760ca4dcSAnton Blanchard oops_end(flags, regs, err); 298760ca4dcSAnton Blanchard } 29915770a13SNaveen N. Rao NOKPROBE_SYMBOL(die); 300760ca4dcSAnton Blanchard 301efc463adSEric W. Biederman void user_single_step_report(struct pt_regs *regs) 30225baa35bSOleg Nesterov { 303efc463adSEric W. Biederman force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip, current); 30425baa35bSOleg Nesterov } 30525baa35bSOleg Nesterov 306658b0f92SMurilo Opsfelder Araujo static void show_signal_msg(int signr, struct pt_regs *regs, int code, 307658b0f92SMurilo Opsfelder Araujo unsigned long addr) 30814cf11afSPaul Mackerras { 309997dd26cSMichael Ellerman static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL, 310997dd26cSMichael Ellerman DEFAULT_RATELIMIT_BURST); 311997dd26cSMichael Ellerman 312997dd26cSMichael Ellerman if (!show_unhandled_signals) 31335a52a10SMurilo Opsfelder Araujo return; 31435a52a10SMurilo Opsfelder Araujo 31535a52a10SMurilo Opsfelder Araujo if (!unhandled_signal(current, signr)) 31635a52a10SMurilo Opsfelder Araujo return; 31735a52a10SMurilo Opsfelder Araujo 318997dd26cSMichael Ellerman if (!__ratelimit(&rs)) 319997dd26cSMichael Ellerman return; 320997dd26cSMichael Ellerman 3210f642d61SMurilo Opsfelder Araujo pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x", 3220f642d61SMurilo Opsfelder Araujo current->comm, current->pid, signame(signr), signr, 323d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 3240f642d61SMurilo Opsfelder Araujo 3250f642d61SMurilo Opsfelder Araujo print_vma_addr(KERN_CONT " in ", regs->nip); 3260f642d61SMurilo Opsfelder Araujo 3270f642d61SMurilo Opsfelder Araujo pr_cont("\n"); 328a99b9c5eSMurilo Opsfelder Araujo 329a99b9c5eSMurilo Opsfelder Araujo show_user_instructions(regs); 33014cf11afSPaul Mackerras } 331658b0f92SMurilo Opsfelder Araujo 3322c44ce28SEric W. Biederman static bool exception_common(int signr, struct pt_regs *regs, int code, 3332c44ce28SEric W. Biederman unsigned long addr) 334658b0f92SMurilo Opsfelder Araujo { 335658b0f92SMurilo Opsfelder Araujo if (!user_mode(regs)) { 336658b0f92SMurilo Opsfelder Araujo die("Exception in kernel mode", regs, signr); 3372c44ce28SEric W. Biederman return false; 338658b0f92SMurilo Opsfelder Araujo } 339658b0f92SMurilo Opsfelder Araujo 340658b0f92SMurilo Opsfelder Araujo show_signal_msg(signr, regs, code, addr); 34114cf11afSPaul Mackerras 342a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 3439f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 3449f2f79e3SBenjamin Herrenschmidt 34541ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 346c5cc1f4dSThiago Jung Bauermann 347c5cc1f4dSThiago Jung Bauermann /* 348c5cc1f4dSThiago Jung Bauermann * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need 349c5cc1f4dSThiago Jung Bauermann * to capture the content, if the task gets killed. 350c5cc1f4dSThiago Jung Bauermann */ 351c5cc1f4dSThiago Jung Bauermann thread_pkey_regs_save(¤t->thread); 352c5cc1f4dSThiago Jung Bauermann 3532c44ce28SEric W. Biederman return true; 3542c44ce28SEric W. Biederman } 3552c44ce28SEric W. Biederman 3565d8fb8a5SEric W. Biederman void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key) 3572c44ce28SEric W. Biederman { 3585d8fb8a5SEric W. Biederman if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr)) 3592c44ce28SEric W. Biederman return; 3602c44ce28SEric W. Biederman 36177c70728SEric W. Biederman force_sig_pkuerr((void __user *) addr, key); 36214cf11afSPaul Mackerras } 36314cf11afSPaul Mackerras 36499cd1302SRam Pai void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 36599cd1302SRam Pai { 366c1c7c85cSEric W. Biederman if (!exception_common(signr, regs, code, addr)) 367c1c7c85cSEric W. Biederman return; 368c1c7c85cSEric W. Biederman 369c1c7c85cSEric W. Biederman force_sig_fault(signr, code, (void __user *)addr, current); 37099cd1302SRam Pai } 37199cd1302SRam Pai 37214cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 37314cf11afSPaul Mackerras { 3742b4f3ac5SNicholas Piggin /* 3752b4f3ac5SNicholas Piggin * Avoid crashes in case of nested NMI exceptions. Recoverability 3762b4f3ac5SNicholas Piggin * is determined by RI and in_nmi 3772b4f3ac5SNicholas Piggin */ 3782b4f3ac5SNicholas Piggin bool nested = in_nmi(); 3792b4f3ac5SNicholas Piggin if (!nested) 3802b4f3ac5SNicholas Piggin nmi_enter(); 3812b4f3ac5SNicholas Piggin 382ca41ad43SNicholas Piggin __this_cpu_inc(irq_stat.sreset_irqs); 383ca41ad43SNicholas Piggin 38414cf11afSPaul Mackerras /* See if any machine dependent calls */ 385c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 386c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 387c4f3b52cSNicholas Piggin goto out; 388c902be71SArnd Bergmann } 38914cf11afSPaul Mackerras 3904388c9b3SNicholas Piggin if (debugger(regs)) 3914388c9b3SNicholas Piggin goto out; 3924388c9b3SNicholas Piggin 3934388c9b3SNicholas Piggin /* 3944388c9b3SNicholas Piggin * A system reset is a request to dump, so we always send 3954388c9b3SNicholas Piggin * it through the crashdump code (if fadump or kdump are 3964388c9b3SNicholas Piggin * registered). 3974388c9b3SNicholas Piggin */ 3984388c9b3SNicholas Piggin crash_fadump(regs, "System Reset"); 3994388c9b3SNicholas Piggin 4004388c9b3SNicholas Piggin crash_kexec(regs); 4014388c9b3SNicholas Piggin 4024388c9b3SNicholas Piggin /* 4034388c9b3SNicholas Piggin * We aren't the primary crash CPU. We need to send it 4044388c9b3SNicholas Piggin * to a holding pattern to avoid it ending up in the panic 4054388c9b3SNicholas Piggin * code. 4064388c9b3SNicholas Piggin */ 4074388c9b3SNicholas Piggin crash_kexec_secondary(regs); 4084388c9b3SNicholas Piggin 4094388c9b3SNicholas Piggin /* 4104388c9b3SNicholas Piggin * No debugger or crash dump registered, print logs then 4114388c9b3SNicholas Piggin * panic. 4124388c9b3SNicholas Piggin */ 4134552d128SNicholas Piggin die("System Reset", regs, SIGABRT); 4144388c9b3SNicholas Piggin 4154388c9b3SNicholas Piggin mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */ 4164388c9b3SNicholas Piggin add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 4174388c9b3SNicholas Piggin nmi_panic(regs, "System Reset"); 41814cf11afSPaul Mackerras 419c4f3b52cSNicholas Piggin out: 420c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 421c4f3b52cSNicholas Piggin BUG_ON(get_paca()->in_nmi == 0); 422c4f3b52cSNicholas Piggin if (get_paca()->in_nmi > 1) 4234388c9b3SNicholas Piggin nmi_panic(regs, "Unrecoverable nested System Reset"); 424c4f3b52cSNicholas Piggin #endif 42514cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 42614cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 4274388c9b3SNicholas Piggin nmi_panic(regs, "Unrecoverable System Reset"); 42814cf11afSPaul Mackerras 4292b4f3ac5SNicholas Piggin if (!nested) 4302b4f3ac5SNicholas Piggin nmi_exit(); 4312b4f3ac5SNicholas Piggin 43214cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 43314cf11afSPaul Mackerras } 4341e9b4507SMahesh Salgaonkar 43514cf11afSPaul Mackerras /* 43614cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 43714cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 43814cf11afSPaul Mackerras * instruction for which there is an entry in the exception 43914cf11afSPaul Mackerras * table. 44014cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 44114cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 44214cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 44314cf11afSPaul Mackerras * -- paulus. 44414cf11afSPaul Mackerras */ 44514cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 44614cf11afSPaul Mackerras { 44768a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 44814cf11afSPaul Mackerras unsigned long msr = regs->msr; 44914cf11afSPaul Mackerras const struct exception_table_entry *entry; 45014cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 45114cf11afSPaul Mackerras 45214cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 45314cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 45414cf11afSPaul Mackerras /* 45514cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 45614cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 45714cf11afSPaul Mackerras * As the address is in the exception table 45814cf11afSPaul Mackerras * we should be able to read the instr there. 45914cf11afSPaul Mackerras * For the debug message, we look at the preceding 46014cf11afSPaul Mackerras * load or store. 46114cf11afSPaul Mackerras */ 462ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 46314cf11afSPaul Mackerras nip -= 2; 464ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 46514cf11afSPaul Mackerras --nip; 466ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 46714cf11afSPaul Mackerras unsigned int rb; 46814cf11afSPaul Mackerras 46914cf11afSPaul Mackerras --nip; 47014cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 47114cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 47214cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 47314cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 47414cf11afSPaul Mackerras regs->msr |= MSR_RI; 47561a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 47614cf11afSPaul Mackerras return 1; 47714cf11afSPaul Mackerras } 47814cf11afSPaul Mackerras } 47968a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 48014cf11afSPaul Mackerras return 0; 48114cf11afSPaul Mackerras } 48214cf11afSPaul Mackerras 483172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 48414cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 48514cf11afSPaul Mackerras is in the ESR. */ 48614cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 48714cf11afSPaul Mackerras #define REASON_FP ESR_FP 48814cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 48914cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 49014cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 49114cf11afSPaul Mackerras 49214cf11afSPaul Mackerras /* single-step stuff */ 49351ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 49451ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 4950e524e76SMatt Evans #define clear_br_trace(regs) do {} while(0) 49614cf11afSPaul Mackerras #else 49714cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 49814cf11afSPaul Mackerras exception is in the MSR. */ 49914cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 500d30a5a52SMichael Ellerman #define REASON_TM SRR1_PROGTM 501d30a5a52SMichael Ellerman #define REASON_FP SRR1_PROGFPE 502d30a5a52SMichael Ellerman #define REASON_ILLEGAL SRR1_PROGILL 503d30a5a52SMichael Ellerman #define REASON_PRIVILEGED SRR1_PROGPRIV 504d30a5a52SMichael Ellerman #define REASON_TRAP SRR1_PROGTRAP 50514cf11afSPaul Mackerras 50614cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 50714cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 5080e524e76SMatt Evans #define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE) 50914cf11afSPaul Mackerras #endif 51014cf11afSPaul Mackerras 5110d0935b3SMichael Ellerman #if defined(CONFIG_E500) 512fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 513fe04b112SScott Wood { 514fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 515a4e89ffbSMatt Weber unsigned long pvr = mfspr(SPRN_PVR); 516fe04b112SScott Wood unsigned long reason = mcsr; 517fe04b112SScott Wood int recoverable = 1; 518fe04b112SScott Wood 51982a9a480SScott Wood if (reason & MCSR_LD) { 520cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 521cce1f106SShaohui Xie if (recoverable == 1) 522cce1f106SShaohui Xie goto silent_out; 523cce1f106SShaohui Xie } 524cce1f106SShaohui Xie 525fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 526fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 527fe04b112SScott Wood 528fe04b112SScott Wood if (reason & MCSR_MCP) 529422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 530fe04b112SScott Wood 531fe04b112SScott Wood if (reason & MCSR_ICPERR) { 532422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 533fe04b112SScott Wood 534fe04b112SScott Wood /* 535fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 536fe04b112SScott Wood */ 537fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 538fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 539fe04b112SScott Wood ; 540fe04b112SScott Wood 541fe04b112SScott Wood /* 542fe04b112SScott Wood * This will generally be accompanied by an instruction 543fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 544fe04b112SScott Wood * if it wasn't due to an L1 parity error. 545fe04b112SScott Wood */ 546fe04b112SScott Wood reason &= ~MCSR_IF; 547fe04b112SScott Wood } 548fe04b112SScott Wood 549fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 550422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 55137caf9f2SKumar Gala 55237caf9f2SKumar Gala /* 55337caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 55437caf9f2SKumar Gala * may still get logged and cause a machine check. We should 55537caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 55637caf9f2SKumar Gala */ 557a4e89ffbSMatt Weber /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit 558a4e89ffbSMatt Weber * is not implemented but L1 data cache always runs in write 559a4e89ffbSMatt Weber * shadow mode. Hence on data cache parity errors HW will 560a4e89ffbSMatt Weber * automatically invalidate the L1 Data Cache. 561a4e89ffbSMatt Weber */ 562a4e89ffbSMatt Weber if (PVR_VER(pvr) != PVR_VER_E6500) { 56337caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 564fe04b112SScott Wood recoverable = 0; 565fe04b112SScott Wood } 566a4e89ffbSMatt Weber } 567fe04b112SScott Wood 568fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 569422123ccSChristophe Leroy pr_cont("Hit on multiple TLB entries\n"); 570fe04b112SScott Wood recoverable = 0; 571fe04b112SScott Wood } 572fe04b112SScott Wood 573fe04b112SScott Wood if (reason & MCSR_NMI) 574422123ccSChristophe Leroy pr_cont("Non-maskable interrupt\n"); 575fe04b112SScott Wood 576fe04b112SScott Wood if (reason & MCSR_IF) { 577422123ccSChristophe Leroy pr_cont("Instruction Fetch Error Report\n"); 578fe04b112SScott Wood recoverable = 0; 579fe04b112SScott Wood } 580fe04b112SScott Wood 581fe04b112SScott Wood if (reason & MCSR_LD) { 582422123ccSChristophe Leroy pr_cont("Load Error Report\n"); 583fe04b112SScott Wood recoverable = 0; 584fe04b112SScott Wood } 585fe04b112SScott Wood 586fe04b112SScott Wood if (reason & MCSR_ST) { 587422123ccSChristophe Leroy pr_cont("Store Error Report\n"); 588fe04b112SScott Wood recoverable = 0; 589fe04b112SScott Wood } 590fe04b112SScott Wood 591fe04b112SScott Wood if (reason & MCSR_LDG) { 592422123ccSChristophe Leroy pr_cont("Guarded Load Error Report\n"); 593fe04b112SScott Wood recoverable = 0; 594fe04b112SScott Wood } 595fe04b112SScott Wood 596fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 597422123ccSChristophe Leroy pr_cont("Simultaneous tlbsync operations\n"); 598fe04b112SScott Wood 599fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 600422123ccSChristophe Leroy pr_cont("Level 2 Cache Error\n"); 601fe04b112SScott Wood recoverable = 0; 602fe04b112SScott Wood } 603fe04b112SScott Wood 604fe04b112SScott Wood if (reason & MCSR_MAV) { 605fe04b112SScott Wood u64 addr; 606fe04b112SScott Wood 607fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 608fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 609fe04b112SScott Wood 610422123ccSChristophe Leroy pr_cont("Machine Check %s Address: %#llx\n", 611fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 612fe04b112SScott Wood } 613fe04b112SScott Wood 614cce1f106SShaohui Xie silent_out: 615fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 616fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 617fe04b112SScott Wood } 618fe04b112SScott Wood 61947c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 62047c0bd1aSBenjamin Herrenschmidt { 62142bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 62247c0bd1aSBenjamin Herrenschmidt 623cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 624cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 625cce1f106SShaohui Xie return 1; 6264e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 6274e0e3435SHongtao Jia return 1; 628cce1f106SShaohui Xie } 629cce1f106SShaohui Xie 63014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 63114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 63214cf11afSPaul Mackerras 63314cf11afSPaul Mackerras if (reason & MCSR_MCP) 634422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 63514cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 636422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 63714cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 638422123ccSChristophe Leroy pr_cont("Data Cache Push Parity Error\n"); 63914cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 640422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 64114cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 642422123ccSChristophe Leroy pr_cont("Bus - Instruction Address Error\n"); 64314cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 644422123ccSChristophe Leroy pr_cont("Bus - Read Address Error\n"); 64514cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 646422123ccSChristophe Leroy pr_cont("Bus - Write Address Error\n"); 64714cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 648422123ccSChristophe Leroy pr_cont("Bus - Instruction Data Error\n"); 64914cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 650422123ccSChristophe Leroy pr_cont("Bus - Read Data Bus Error\n"); 65114cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 652422123ccSChristophe Leroy pr_cont("Bus - Write Data Bus Error\n"); 65314cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 654422123ccSChristophe Leroy pr_cont("Bus - Instruction Parity Error\n"); 65514cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 656422123ccSChristophe Leroy pr_cont("Bus - Read Parity Error\n"); 65747c0bd1aSBenjamin Herrenschmidt 65847c0bd1aSBenjamin Herrenschmidt return 0; 65947c0bd1aSBenjamin Herrenschmidt } 6604490c06bSKumar Gala 6614490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 6624490c06bSKumar Gala { 6634490c06bSKumar Gala return 0; 6644490c06bSKumar Gala } 66514cf11afSPaul Mackerras #elif defined(CONFIG_E200) 66647c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 66747c0bd1aSBenjamin Herrenschmidt { 66842bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 66947c0bd1aSBenjamin Herrenschmidt 67014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 67114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 67214cf11afSPaul Mackerras 67314cf11afSPaul Mackerras if (reason & MCSR_MCP) 674422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 67514cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 676422123ccSChristophe Leroy pr_cont("Cache Push Parity Error\n"); 67714cf11afSPaul Mackerras if (reason & MCSR_CPERR) 678422123ccSChristophe Leroy pr_cont("Cache Parity Error\n"); 67914cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 680422123ccSChristophe Leroy pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 68114cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 682422123ccSChristophe Leroy pr_cont("Bus - Read Bus Error on instruction fetch\n"); 68314cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 684422123ccSChristophe Leroy pr_cont("Bus - Read Bus Error on data load\n"); 68514cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 686422123ccSChristophe Leroy pr_cont("Bus - Write Bus Error on buffered store or cache line push\n"); 68747c0bd1aSBenjamin Herrenschmidt 68847c0bd1aSBenjamin Herrenschmidt return 0; 68947c0bd1aSBenjamin Herrenschmidt } 6907f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32) 69147c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 69247c0bd1aSBenjamin Herrenschmidt { 69342bff234SMichael Ellerman unsigned long reason = regs->msr; 69447c0bd1aSBenjamin Herrenschmidt 69514cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 69614cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 69714cf11afSPaul Mackerras switch (reason & 0x601F0000) { 69814cf11afSPaul Mackerras case 0x80000: 699422123ccSChristophe Leroy pr_cont("Machine check signal\n"); 70014cf11afSPaul Mackerras break; 70114cf11afSPaul Mackerras case 0: /* for 601 */ 70214cf11afSPaul Mackerras case 0x40000: 70314cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 704422123ccSChristophe Leroy pr_cont("Transfer error ack signal\n"); 70514cf11afSPaul Mackerras break; 70614cf11afSPaul Mackerras case 0x20000: 707422123ccSChristophe Leroy pr_cont("Data parity error signal\n"); 70814cf11afSPaul Mackerras break; 70914cf11afSPaul Mackerras case 0x10000: 710422123ccSChristophe Leroy pr_cont("Address parity error signal\n"); 71114cf11afSPaul Mackerras break; 71214cf11afSPaul Mackerras case 0x20000000: 713422123ccSChristophe Leroy pr_cont("L1 Data Cache error\n"); 71414cf11afSPaul Mackerras break; 71514cf11afSPaul Mackerras case 0x40000000: 716422123ccSChristophe Leroy pr_cont("L1 Instruction Cache error\n"); 71714cf11afSPaul Mackerras break; 71814cf11afSPaul Mackerras case 0x00100000: 719422123ccSChristophe Leroy pr_cont("L2 data cache parity error\n"); 72014cf11afSPaul Mackerras break; 72114cf11afSPaul Mackerras default: 722422123ccSChristophe Leroy pr_cont("Unknown values in msr\n"); 72314cf11afSPaul Mackerras } 72475918a4bSOlof Johansson return 0; 72575918a4bSOlof Johansson } 72647c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 72775918a4bSOlof Johansson 72875918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 72975918a4bSOlof Johansson { 73075918a4bSOlof Johansson int recover = 0; 731b96672ddSNicholas Piggin bool nested = in_nmi(); 732b96672ddSNicholas Piggin if (!nested) 733b96672ddSNicholas Piggin nmi_enter(); 73475918a4bSOlof Johansson 73569111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 73689713ed1SAnton Blanchard 737d93b0ac0SMahesh Salgaonkar add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 738d93b0ac0SMahesh Salgaonkar 73947c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 74047c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 74147c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 74247c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 74347c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 74447c0bd1aSBenjamin Herrenschmidt */ 74575918a4bSOlof Johansson if (ppc_md.machine_check_exception) 74675918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 74747c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 74847c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 74975918a4bSOlof Johansson 75047c0bd1aSBenjamin Herrenschmidt if (recover > 0) 751ba12eedeSLi Zhong goto bail; 75275918a4bSOlof Johansson 753a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 754ba12eedeSLi Zhong goto bail; 75575918a4bSOlof Johansson 75675918a4bSOlof Johansson if (check_io_access(regs)) 757ba12eedeSLi Zhong goto bail; 75875918a4bSOlof Johansson 759daf00ae7SChristophe Leroy if (!nested) 760daf00ae7SChristophe Leroy nmi_exit(); 761daf00ae7SChristophe Leroy 762daf00ae7SChristophe Leroy die("Machine check", regs, SIGBUS); 763daf00ae7SChristophe Leroy 764*0bbea75cSChristophe Leroy /* Must die if the interrupt is not recoverable */ 765*0bbea75cSChristophe Leroy if (!(regs->msr & MSR_RI)) 766*0bbea75cSChristophe Leroy nmi_panic(regs, "Unrecoverable Machine check"); 767*0bbea75cSChristophe Leroy 768daf00ae7SChristophe Leroy return; 769daf00ae7SChristophe Leroy 770ba12eedeSLi Zhong bail: 771b96672ddSNicholas Piggin if (!nested) 772b96672ddSNicholas Piggin nmi_exit(); 77314cf11afSPaul Mackerras } 77414cf11afSPaul Mackerras 77514cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 77614cf11afSPaul Mackerras { 77714cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 77814cf11afSPaul Mackerras } 77914cf11afSPaul Mackerras 7805080332cSMichael Neuling #ifdef CONFIG_VSX 7815080332cSMichael Neuling static void p9_hmi_special_emu(struct pt_regs *regs) 7825080332cSMichael Neuling { 7835080332cSMichael Neuling unsigned int ra, rb, t, i, sel, instr, rc; 7845080332cSMichael Neuling const void __user *addr; 7855080332cSMichael Neuling u8 vbuf[16], *vdst; 7865080332cSMichael Neuling unsigned long ea, msr, msr_mask; 7875080332cSMichael Neuling bool swap; 7885080332cSMichael Neuling 7895080332cSMichael Neuling if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip)) 7905080332cSMichael Neuling return; 7915080332cSMichael Neuling 7925080332cSMichael Neuling /* 7935080332cSMichael Neuling * lxvb16x opcode: 0x7c0006d8 7945080332cSMichael Neuling * lxvd2x opcode: 0x7c000698 7955080332cSMichael Neuling * lxvh8x opcode: 0x7c000658 7965080332cSMichael Neuling * lxvw4x opcode: 0x7c000618 7975080332cSMichael Neuling */ 7985080332cSMichael Neuling if ((instr & 0xfc00073e) != 0x7c000618) { 7995080332cSMichael Neuling pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx" 8005080332cSMichael Neuling " instr=%08x\n", 8015080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 8025080332cSMichael Neuling regs->nip, instr); 8035080332cSMichael Neuling return; 8045080332cSMichael Neuling } 8055080332cSMichael Neuling 8065080332cSMichael Neuling /* Grab vector registers into the task struct */ 8075080332cSMichael Neuling msr = regs->msr; /* Grab msr before we flush the bits */ 8085080332cSMichael Neuling flush_vsx_to_thread(current); 8095080332cSMichael Neuling enable_kernel_altivec(); 8105080332cSMichael Neuling 8115080332cSMichael Neuling /* 8125080332cSMichael Neuling * Is userspace running with a different endian (this is rare but 8135080332cSMichael Neuling * not impossible) 8145080332cSMichael Neuling */ 8155080332cSMichael Neuling swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE); 8165080332cSMichael Neuling 8175080332cSMichael Neuling /* Decode the instruction */ 8185080332cSMichael Neuling ra = (instr >> 16) & 0x1f; 8195080332cSMichael Neuling rb = (instr >> 11) & 0x1f; 8205080332cSMichael Neuling t = (instr >> 21) & 0x1f; 8215080332cSMichael Neuling if (instr & 1) 8225080332cSMichael Neuling vdst = (u8 *)¤t->thread.vr_state.vr[t]; 8235080332cSMichael Neuling else 8245080332cSMichael Neuling vdst = (u8 *)¤t->thread.fp_state.fpr[t][0]; 8255080332cSMichael Neuling 8265080332cSMichael Neuling /* Grab the vector address */ 8275080332cSMichael Neuling ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0); 8285080332cSMichael Neuling if (is_32bit_task()) 8295080332cSMichael Neuling ea &= 0xfffffffful; 8305080332cSMichael Neuling addr = (__force const void __user *)ea; 8315080332cSMichael Neuling 8325080332cSMichael Neuling /* Check it */ 83396d4f267SLinus Torvalds if (!access_ok(addr, 16)) { 8345080332cSMichael Neuling pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx" 8355080332cSMichael Neuling " instr=%08x addr=%016lx\n", 8365080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 8375080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 8385080332cSMichael Neuling return; 8395080332cSMichael Neuling } 8405080332cSMichael Neuling 8415080332cSMichael Neuling /* Read the vector */ 8425080332cSMichael Neuling rc = 0; 8435080332cSMichael Neuling if ((unsigned long)addr & 0xfUL) 8445080332cSMichael Neuling /* unaligned case */ 8455080332cSMichael Neuling rc = __copy_from_user_inatomic(vbuf, addr, 16); 8465080332cSMichael Neuling else 8475080332cSMichael Neuling __get_user_atomic_128_aligned(vbuf, addr, rc); 8485080332cSMichael Neuling if (rc) { 8495080332cSMichael Neuling pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx" 8505080332cSMichael Neuling " instr=%08x addr=%016lx\n", 8515080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 8525080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 8535080332cSMichael Neuling return; 8545080332cSMichael Neuling } 8555080332cSMichael Neuling 8565080332cSMichael Neuling pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx" 8575080332cSMichael Neuling " instr=%08x addr=%016lx\n", 8585080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, regs->nip, 8595080332cSMichael Neuling instr, (unsigned long) addr); 8605080332cSMichael Neuling 8615080332cSMichael Neuling /* Grab instruction "selector" */ 8625080332cSMichael Neuling sel = (instr >> 6) & 3; 8635080332cSMichael Neuling 8645080332cSMichael Neuling /* 8655080332cSMichael Neuling * Check to make sure the facility is actually enabled. This 8665080332cSMichael Neuling * could happen if we get a false positive hit. 8675080332cSMichael Neuling * 8685080332cSMichael Neuling * lxvd2x/lxvw4x always check MSR VSX sel = 0,2 8695080332cSMichael Neuling * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3 8705080332cSMichael Neuling */ 8715080332cSMichael Neuling msr_mask = MSR_VSX; 8725080332cSMichael Neuling if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */ 8735080332cSMichael Neuling msr_mask = MSR_VEC; 8745080332cSMichael Neuling if (!(msr & msr_mask)) { 8755080332cSMichael Neuling pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx" 8765080332cSMichael Neuling " instr=%08x msr:%016lx\n", 8775080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 8785080332cSMichael Neuling regs->nip, instr, msr); 8795080332cSMichael Neuling return; 8805080332cSMichael Neuling } 8815080332cSMichael Neuling 8825080332cSMichael Neuling /* Do logging here before we modify sel based on endian */ 8835080332cSMichael Neuling switch (sel) { 8845080332cSMichael Neuling case 0: /* lxvw4x */ 8855080332cSMichael Neuling PPC_WARN_EMULATED(lxvw4x, regs); 8865080332cSMichael Neuling break; 8875080332cSMichael Neuling case 1: /* lxvh8x */ 8885080332cSMichael Neuling PPC_WARN_EMULATED(lxvh8x, regs); 8895080332cSMichael Neuling break; 8905080332cSMichael Neuling case 2: /* lxvd2x */ 8915080332cSMichael Neuling PPC_WARN_EMULATED(lxvd2x, regs); 8925080332cSMichael Neuling break; 8935080332cSMichael Neuling case 3: /* lxvb16x */ 8945080332cSMichael Neuling PPC_WARN_EMULATED(lxvb16x, regs); 8955080332cSMichael Neuling break; 8965080332cSMichael Neuling } 8975080332cSMichael Neuling 8985080332cSMichael Neuling #ifdef __LITTLE_ENDIAN__ 8995080332cSMichael Neuling /* 9005080332cSMichael Neuling * An LE kernel stores the vector in the task struct as an LE 9015080332cSMichael Neuling * byte array (effectively swapping both the components and 9025080332cSMichael Neuling * the content of the components). Those instructions expect 9035080332cSMichael Neuling * the components to remain in ascending address order, so we 9045080332cSMichael Neuling * swap them back. 9055080332cSMichael Neuling * 9065080332cSMichael Neuling * If we are running a BE user space, the expectation is that 9075080332cSMichael Neuling * of a simple memcpy, so forcing the emulation to look like 9085080332cSMichael Neuling * a lxvb16x should do the trick. 9095080332cSMichael Neuling */ 9105080332cSMichael Neuling if (swap) 9115080332cSMichael Neuling sel = 3; 9125080332cSMichael Neuling 9135080332cSMichael Neuling switch (sel) { 9145080332cSMichael Neuling case 0: /* lxvw4x */ 9155080332cSMichael Neuling for (i = 0; i < 4; i++) 9165080332cSMichael Neuling ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i]; 9175080332cSMichael Neuling break; 9185080332cSMichael Neuling case 1: /* lxvh8x */ 9195080332cSMichael Neuling for (i = 0; i < 8; i++) 9205080332cSMichael Neuling ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i]; 9215080332cSMichael Neuling break; 9225080332cSMichael Neuling case 2: /* lxvd2x */ 9235080332cSMichael Neuling for (i = 0; i < 2; i++) 9245080332cSMichael Neuling ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i]; 9255080332cSMichael Neuling break; 9265080332cSMichael Neuling case 3: /* lxvb16x */ 9275080332cSMichael Neuling for (i = 0; i < 16; i++) 9285080332cSMichael Neuling vdst[i] = vbuf[15-i]; 9295080332cSMichael Neuling break; 9305080332cSMichael Neuling } 9315080332cSMichael Neuling #else /* __LITTLE_ENDIAN__ */ 9325080332cSMichael Neuling /* On a big endian kernel, a BE userspace only needs a memcpy */ 9335080332cSMichael Neuling if (!swap) 9345080332cSMichael Neuling sel = 3; 9355080332cSMichael Neuling 9365080332cSMichael Neuling /* Otherwise, we need to swap the content of the components */ 9375080332cSMichael Neuling switch (sel) { 9385080332cSMichael Neuling case 0: /* lxvw4x */ 9395080332cSMichael Neuling for (i = 0; i < 4; i++) 9405080332cSMichael Neuling ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]); 9415080332cSMichael Neuling break; 9425080332cSMichael Neuling case 1: /* lxvh8x */ 9435080332cSMichael Neuling for (i = 0; i < 8; i++) 9445080332cSMichael Neuling ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]); 9455080332cSMichael Neuling break; 9465080332cSMichael Neuling case 2: /* lxvd2x */ 9475080332cSMichael Neuling for (i = 0; i < 2; i++) 9485080332cSMichael Neuling ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]); 9495080332cSMichael Neuling break; 9505080332cSMichael Neuling case 3: /* lxvb16x */ 9515080332cSMichael Neuling memcpy(vdst, vbuf, 16); 9525080332cSMichael Neuling break; 9535080332cSMichael Neuling } 9545080332cSMichael Neuling #endif /* !__LITTLE_ENDIAN__ */ 9555080332cSMichael Neuling 9565080332cSMichael Neuling /* Go to next instruction */ 9575080332cSMichael Neuling regs->nip += 4; 9585080332cSMichael Neuling } 9595080332cSMichael Neuling #endif /* CONFIG_VSX */ 9605080332cSMichael Neuling 9610869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 9620869b6fdSMahesh Salgaonkar { 9630869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 9640869b6fdSMahesh Salgaonkar 9650869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 9660869b6fdSMahesh Salgaonkar irq_enter(); 9670869b6fdSMahesh Salgaonkar 9685080332cSMichael Neuling #ifdef CONFIG_VSX 9695080332cSMichael Neuling /* Real mode flagged P9 special emu is needed */ 9705080332cSMichael Neuling if (local_paca->hmi_p9_special_emu) { 9715080332cSMichael Neuling local_paca->hmi_p9_special_emu = 0; 9725080332cSMichael Neuling 9735080332cSMichael Neuling /* 9745080332cSMichael Neuling * We don't want to take page faults while doing the 9755080332cSMichael Neuling * emulation, we just replay the instruction if necessary. 9765080332cSMichael Neuling */ 9775080332cSMichael Neuling pagefault_disable(); 9785080332cSMichael Neuling p9_hmi_special_emu(regs); 9795080332cSMichael Neuling pagefault_enable(); 9805080332cSMichael Neuling } 9815080332cSMichael Neuling #endif /* CONFIG_VSX */ 9825080332cSMichael Neuling 9830869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 9840869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 9850869b6fdSMahesh Salgaonkar 9860869b6fdSMahesh Salgaonkar irq_exit(); 9870869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 9880869b6fdSMahesh Salgaonkar } 9890869b6fdSMahesh Salgaonkar 990dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 99114cf11afSPaul Mackerras { 992ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 993ba12eedeSLi Zhong 99414cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 99514cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 99614cf11afSPaul Mackerras 997e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 998ba12eedeSLi Zhong 999ba12eedeSLi Zhong exception_exit(prev_state); 100014cf11afSPaul Mackerras } 100114cf11afSPaul Mackerras 1002dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 100314cf11afSPaul Mackerras { 1004ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1005ba12eedeSLi Zhong 100614cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 100714cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1008ba12eedeSLi Zhong goto bail; 100914cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 1010ba12eedeSLi Zhong goto bail; 101114cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1012ba12eedeSLi Zhong 1013ba12eedeSLi Zhong bail: 1014ba12eedeSLi Zhong exception_exit(prev_state); 101514cf11afSPaul Mackerras } 101614cf11afSPaul Mackerras 101714cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 101814cf11afSPaul Mackerras { 1019e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 102014cf11afSPaul Mackerras } 102114cf11afSPaul Mackerras 102203465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 102314cf11afSPaul Mackerras { 1024ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1025ba12eedeSLi Zhong 10262538c2d0SK.Prasad clear_single_step(regs); 10270e524e76SMatt Evans clear_br_trace(regs); 102814cf11afSPaul Mackerras 10296cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 10306cc89badSNaveen N. Rao return; 10316cc89badSNaveen N. Rao 103214cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 103314cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1034ba12eedeSLi Zhong goto bail; 103514cf11afSPaul Mackerras if (debugger_sstep(regs)) 1036ba12eedeSLi Zhong goto bail; 103714cf11afSPaul Mackerras 103814cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 1039ba12eedeSLi Zhong 1040ba12eedeSLi Zhong bail: 1041ba12eedeSLi Zhong exception_exit(prev_state); 104214cf11afSPaul Mackerras } 104303465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 104414cf11afSPaul Mackerras 104514cf11afSPaul Mackerras /* 104614cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 104714cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 104814cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 104914cf11afSPaul Mackerras * by Kumar Gala. -- paulus 105014cf11afSPaul Mackerras */ 10518dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 105214cf11afSPaul Mackerras { 10532538c2d0SK.Prasad if (single_stepping(regs)) 10542538c2d0SK.Prasad single_step_exception(regs); 105514cf11afSPaul Mackerras } 105614cf11afSPaul Mackerras 10575fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 1058dc1c1ca3SStephen Rothwell { 1059aeb1c0f6SEric W. Biederman int ret = FPE_FLTUNK; 1060dc1c1ca3SStephen Rothwell 1061dc1c1ca3SStephen Rothwell /* Invalid operation */ 1062dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 10635fad293bSKumar Gala ret = FPE_FLTINV; 1064dc1c1ca3SStephen Rothwell 1065dc1c1ca3SStephen Rothwell /* Overflow */ 1066dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 10675fad293bSKumar Gala ret = FPE_FLTOVF; 1068dc1c1ca3SStephen Rothwell 1069dc1c1ca3SStephen Rothwell /* Underflow */ 1070dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 10715fad293bSKumar Gala ret = FPE_FLTUND; 1072dc1c1ca3SStephen Rothwell 1073dc1c1ca3SStephen Rothwell /* Divide by zero */ 1074dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 10755fad293bSKumar Gala ret = FPE_FLTDIV; 1076dc1c1ca3SStephen Rothwell 1077dc1c1ca3SStephen Rothwell /* Inexact result */ 1078dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 10795fad293bSKumar Gala ret = FPE_FLTRES; 10805fad293bSKumar Gala 10815fad293bSKumar Gala return ret; 10825fad293bSKumar Gala } 10835fad293bSKumar Gala 10845fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 10855fad293bSKumar Gala { 10865fad293bSKumar Gala int code = 0; 10875fad293bSKumar Gala 10885fad293bSKumar Gala flush_fp_to_thread(current); 10895fad293bSKumar Gala 1090de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 1091dc1c1ca3SStephen Rothwell 1092dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 1093dc1c1ca3SStephen Rothwell } 1094dc1c1ca3SStephen Rothwell 1095dc1c1ca3SStephen Rothwell /* 1096dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 109714cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 109814cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 109914cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 110014cf11afSPaul Mackerras * 110114cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 110214cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 110314cf11afSPaul Mackerras * bits is faster and easier. 110486417780SPaul Mackerras * 110514cf11afSPaul Mackerras */ 110614cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 110714cf11afSPaul Mackerras { 110814cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 110914cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 111014cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 111114cf11afSPaul Mackerras u32 num_bytes; 111214cf11afSPaul Mackerras unsigned long EA; 111314cf11afSPaul Mackerras int pos = 0; 111414cf11afSPaul Mackerras 111514cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 111616c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 111714cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 111814cf11afSPaul Mackerras return -EINVAL; 111914cf11afSPaul Mackerras 112014cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 112114cf11afSPaul Mackerras 112216c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 112316c57b36SKumar Gala case PPC_INST_LSWX: 112416c57b36SKumar Gala case PPC_INST_STSWX: 112514cf11afSPaul Mackerras EA += NB_RB; 112614cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 112714cf11afSPaul Mackerras break; 112816c57b36SKumar Gala case PPC_INST_LSWI: 112916c57b36SKumar Gala case PPC_INST_STSWI: 113014cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 113114cf11afSPaul Mackerras break; 113214cf11afSPaul Mackerras default: 113314cf11afSPaul Mackerras return -EINVAL; 113414cf11afSPaul Mackerras } 113514cf11afSPaul Mackerras 113614cf11afSPaul Mackerras while (num_bytes != 0) 113714cf11afSPaul Mackerras { 113814cf11afSPaul Mackerras u8 val; 113914cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 114014cf11afSPaul Mackerras 114180aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 114280aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 114380aa0fb4SJames Yang EA &= 0xFFFFFFFF; 114480aa0fb4SJames Yang 114516c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 114616c57b36SKumar Gala case PPC_INST_LSWX: 114716c57b36SKumar Gala case PPC_INST_LSWI: 114814cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 114914cf11afSPaul Mackerras return -EFAULT; 115014cf11afSPaul Mackerras /* first time updating this reg, 115114cf11afSPaul Mackerras * zero it out */ 115214cf11afSPaul Mackerras if (pos == 0) 115314cf11afSPaul Mackerras regs->gpr[rT] = 0; 115414cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 115514cf11afSPaul Mackerras break; 115616c57b36SKumar Gala case PPC_INST_STSWI: 115716c57b36SKumar Gala case PPC_INST_STSWX: 115814cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 115914cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 116014cf11afSPaul Mackerras return -EFAULT; 116114cf11afSPaul Mackerras break; 116214cf11afSPaul Mackerras } 116314cf11afSPaul Mackerras /* move EA to next address */ 116414cf11afSPaul Mackerras EA += 1; 116514cf11afSPaul Mackerras num_bytes--; 116614cf11afSPaul Mackerras 116714cf11afSPaul Mackerras /* manage our position within the register */ 116814cf11afSPaul Mackerras if (++pos == 4) { 116914cf11afSPaul Mackerras pos = 0; 117014cf11afSPaul Mackerras if (++rT == 32) 117114cf11afSPaul Mackerras rT = 0; 117214cf11afSPaul Mackerras } 117314cf11afSPaul Mackerras } 117414cf11afSPaul Mackerras 117514cf11afSPaul Mackerras return 0; 117614cf11afSPaul Mackerras } 117714cf11afSPaul Mackerras 1178c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 1179c3412dcbSWill Schmidt { 1180c3412dcbSWill Schmidt u32 ra,rs; 1181c3412dcbSWill Schmidt unsigned long tmp; 1182c3412dcbSWill Schmidt 1183c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 1184c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 1185c3412dcbSWill Schmidt 1186c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 1187c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 1188c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 1189c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 1190c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 1191c3412dcbSWill Schmidt 1192c3412dcbSWill Schmidt return 0; 1193c3412dcbSWill Schmidt } 1194c3412dcbSWill Schmidt 1195c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 1196c1469f13SKumar Gala { 1197c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 1198c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 1199c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 1200c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 1201c1469f13SKumar Gala u8 bit; 1202c1469f13SKumar Gala unsigned long tmp; 1203c1469f13SKumar Gala 1204c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 1205c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 1206c1469f13SKumar Gala 1207c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 1208c1469f13SKumar Gala 1209c1469f13SKumar Gala return 0; 1210c1469f13SKumar Gala } 1211c1469f13SKumar Gala 12126ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 12136ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 12146ce6c629SMichael Neuling { 12156ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 12166ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 12176ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 12186ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 12196ce6c629SMichael Neuling */ 12206ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 12216ce6c629SMichael Neuling tm_enable(); 12226ce6c629SMichael Neuling tm_abort(cause); 12236ce6c629SMichael Neuling return true; 12246ce6c629SMichael Neuling } 12256ce6c629SMichael Neuling return false; 12266ce6c629SMichael Neuling } 12276ce6c629SMichael Neuling #else 12286ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 12296ce6c629SMichael Neuling { 12306ce6c629SMichael Neuling return false; 12316ce6c629SMichael Neuling } 12326ce6c629SMichael Neuling #endif 12336ce6c629SMichael Neuling 123414cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 123514cf11afSPaul Mackerras { 123614cf11afSPaul Mackerras u32 instword; 123714cf11afSPaul Mackerras u32 rd; 123814cf11afSPaul Mackerras 12394288e343SAnton Blanchard if (!user_mode(regs)) 124014cf11afSPaul Mackerras return -EINVAL; 124114cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 124214cf11afSPaul Mackerras 124314cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 124414cf11afSPaul Mackerras return -EFAULT; 124514cf11afSPaul Mackerras 124614cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 124716c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 1248eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 124914cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 125014cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 125114cf11afSPaul Mackerras return 0; 125214cf11afSPaul Mackerras } 125314cf11afSPaul Mackerras 125414cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 125580947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 1256eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 125714cf11afSPaul Mackerras return 0; 125880947e7cSGeert Uytterhoeven } 125914cf11afSPaul Mackerras 126014cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 126116c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 126286417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 126314cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 126414cf11afSPaul Mackerras 1265eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 126614cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 126714cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 126814cf11afSPaul Mackerras return 0; 126914cf11afSPaul Mackerras } 127014cf11afSPaul Mackerras 127114cf11afSPaul Mackerras /* Emulate load/store string insn. */ 127280947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 12736ce6c629SMichael Neuling if (tm_abort_check(regs, 12746ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 12756ce6c629SMichael Neuling return -EINVAL; 1276eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 127714cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 127880947e7cSGeert Uytterhoeven } 127914cf11afSPaul Mackerras 1280c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 128116c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 1282eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 1283c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 1284c3412dcbSWill Schmidt } 1285c3412dcbSWill Schmidt 1286c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 128716c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 1288eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 1289c1469f13SKumar Gala return emulate_isel(regs, instword); 1290c1469f13SKumar Gala } 1291c1469f13SKumar Gala 12929863c28aSJames Yang /* Emulate sync instruction variants */ 12939863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 12949863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 12959863c28aSJames Yang asm volatile("sync"); 12969863c28aSJames Yang return 0; 12979863c28aSJames Yang } 12989863c28aSJames Yang 1299efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1300efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 130173d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 130273d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 130373d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 130473d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 1305efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1306efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 1307efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 1308efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 1309efcac658SAlexey Kardashevskiy return 0; 1310efcac658SAlexey Kardashevskiy } 1311efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 131273d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 131373d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 131473d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 131573d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 1316efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1317efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 1318efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 131900ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 1320efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 132100ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 1322efcac658SAlexey Kardashevskiy return 0; 1323efcac658SAlexey Kardashevskiy } 1324efcac658SAlexey Kardashevskiy #endif 1325efcac658SAlexey Kardashevskiy 132614cf11afSPaul Mackerras return -EINVAL; 132714cf11afSPaul Mackerras } 132814cf11afSPaul Mackerras 132973c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 133014cf11afSPaul Mackerras { 133173c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 133214cf11afSPaul Mackerras } 133314cf11afSPaul Mackerras 13343a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 13353a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 13363a3b5aa6SKevin Hao { 13373a3b5aa6SKevin Hao int ret; 13383a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 13393a3b5aa6SKevin Hao 13403a3b5aa6SKevin Hao ret = do_mathemu(regs); 13413a3b5aa6SKevin Hao if (ret >= 0) 13423a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 13433a3b5aa6SKevin Hao 13443a3b5aa6SKevin Hao switch (ret) { 13453a3b5aa6SKevin Hao case 0: 13463a3b5aa6SKevin Hao emulate_single_step(regs); 13473a3b5aa6SKevin Hao return 0; 13483a3b5aa6SKevin Hao case 1: { 13493a3b5aa6SKevin Hao int code = 0; 1350de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 13513a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 13523a3b5aa6SKevin Hao return 0; 13533a3b5aa6SKevin Hao } 13543a3b5aa6SKevin Hao case -EFAULT: 13553a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 13563a3b5aa6SKevin Hao return 0; 13573a3b5aa6SKevin Hao } 13583a3b5aa6SKevin Hao 13593a3b5aa6SKevin Hao return -1; 13603a3b5aa6SKevin Hao } 13613a3b5aa6SKevin Hao #else 13623a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 13633a3b5aa6SKevin Hao #endif 13643a3b5aa6SKevin Hao 136503465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 136614cf11afSPaul Mackerras { 1367ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 136814cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 136914cf11afSPaul Mackerras 1370aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 137104903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 137214cf11afSPaul Mackerras 137314cf11afSPaul Mackerras if (reason & REASON_FP) { 137414cf11afSPaul Mackerras /* IEEE FP exception */ 1375dc1c1ca3SStephen Rothwell parse_fpe(regs); 1376ba12eedeSLi Zhong goto bail; 13778dad3f92SPaul Mackerras } 13788dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1379a4c3f909SBalbir Singh unsigned long bugaddr; 1380ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1381ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1382ba797b28SJason Wessel if (debugger_bpt(regs)) 1383ba12eedeSLi Zhong goto bail; 1384ba797b28SJason Wessel 13856cc89badSNaveen N. Rao if (kprobe_handler(regs)) 13866cc89badSNaveen N. Rao goto bail; 13876cc89badSNaveen N. Rao 138814cf11afSPaul Mackerras /* trap exception */ 1389dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1390dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1391ba12eedeSLi Zhong goto bail; 139273c9ceabSJeremy Fitzhardinge 1393a4c3f909SBalbir Singh bugaddr = regs->nip; 1394a4c3f909SBalbir Singh /* 1395a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1396a4c3f909SBalbir Singh */ 1397a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1398a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1399a4c3f909SBalbir Singh 140073c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1401a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 140214cf11afSPaul Mackerras regs->nip += 4; 1403ba12eedeSLi Zhong goto bail; 140414cf11afSPaul Mackerras } 14058dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1406ba12eedeSLi Zhong goto bail; 14078dad3f92SPaul Mackerras } 1408bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1409bc2a9408SMichael Neuling if (reason & REASON_TM) { 1410bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1411bc2a9408SMichael Neuling * This occurs when: 1412bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1413bc2a9408SMichael Neuling * transition in TM states. 1414bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1415bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1416bc2a9408SMichael Neuling * - A tend is illegally attempted. 1417bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1418632f0574SMichael Ellerman * 1419632f0574SMichael Ellerman * If usermode caused this, it's done something illegal and 1420bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1421bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1422bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1423bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1424bc2a9408SMichael Neuling */ 1425bc2a9408SMichael Neuling if (user_mode(regs)) { 1426bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1427ba12eedeSLi Zhong goto bail; 1428bc2a9408SMichael Neuling } else { 1429bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 143011be3958SBreno Leitao "at %lx (msr 0x%lx) tm_scratch=%llx\n", 143111be3958SBreno Leitao regs->nip, regs->msr, get_paca()->tm_scratch); 1432bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1433bc2a9408SMichael Neuling } 1434bc2a9408SMichael Neuling } 1435bc2a9408SMichael Neuling #endif 14368dad3f92SPaul Mackerras 1437b3f6a459SMichael Ellerman /* 1438b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1439b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1440b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1441b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1442b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1443b3f6a459SMichael Ellerman */ 1444b3f6a459SMichael Ellerman if (!user_mode(regs)) 1445b3f6a459SMichael Ellerman goto sigill; 1446b3f6a459SMichael Ellerman 1447a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1448a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1449cd8a5673SPaul Mackerras local_irq_enable(); 1450cd8a5673SPaul Mackerras 145104903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 145204903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 145304903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 145404903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 145504903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 145604903a30SKumar Gala * instruction or only on FP instructions, whether there is a 14574e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 14584e63f8edSBenjamin Herrenschmidt */ 14593a3b5aa6SKevin Hao if (!emulate_math(regs)) 1460ba12eedeSLi Zhong goto bail; 146104903a30SKumar Gala 14628dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 14638dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 146414cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 146514cf11afSPaul Mackerras case 0: 146614cf11afSPaul Mackerras regs->nip += 4; 146714cf11afSPaul Mackerras emulate_single_step(regs); 1468ba12eedeSLi Zhong goto bail; 146914cf11afSPaul Mackerras case -EFAULT: 147014cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1471ba12eedeSLi Zhong goto bail; 14728dad3f92SPaul Mackerras } 14738dad3f92SPaul Mackerras } 14748dad3f92SPaul Mackerras 1475b3f6a459SMichael Ellerman sigill: 147614cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 147714cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 147814cf11afSPaul Mackerras else 147914cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1480ba12eedeSLi Zhong 1481ba12eedeSLi Zhong bail: 1482ba12eedeSLi Zhong exception_exit(prev_state); 148314cf11afSPaul Mackerras } 148403465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 148514cf11afSPaul Mackerras 1486bf593907SPaul Mackerras /* 1487bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1488bf593907SPaul Mackerras * and an illegal instruction is encountered. 1489bf593907SPaul Mackerras */ 149003465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1491bf593907SPaul Mackerras { 1492bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1493bf593907SPaul Mackerras program_check_exception(regs); 1494bf593907SPaul Mackerras } 149503465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1496bf593907SPaul Mackerras 1497dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 149814cf11afSPaul Mackerras { 1499ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 15004393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 150114cf11afSPaul Mackerras 1502a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1503a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1504a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1505a3512b2dSBenjamin Herrenschmidt 15066ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 15076ce6c629SMichael Neuling goto bail; 15086ce6c629SMichael Neuling 1509e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1510e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 151114cf11afSPaul Mackerras fixed = fix_alignment(regs); 151214cf11afSPaul Mackerras 151314cf11afSPaul Mackerras if (fixed == 1) { 151414cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 151514cf11afSPaul Mackerras emulate_single_step(regs); 1516ba12eedeSLi Zhong goto bail; 151714cf11afSPaul Mackerras } 151814cf11afSPaul Mackerras 151914cf11afSPaul Mackerras /* Operand address was bad */ 152014cf11afSPaul Mackerras if (fixed == -EFAULT) { 15214393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 15224393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 15234393c4f6SBenjamin Herrenschmidt } else { 15244393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 15254393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 152614cf11afSPaul Mackerras } 15274393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 15284393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 15294393c4f6SBenjamin Herrenschmidt else 15304393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1531ba12eedeSLi Zhong 1532ba12eedeSLi Zhong bail: 1533ba12eedeSLi Zhong exception_exit(prev_state); 153414cf11afSPaul Mackerras } 153514cf11afSPaul Mackerras 153614cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 153714cf11afSPaul Mackerras { 15389bf3d3c4SChristophe Leroy pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n", 15399bf3d3c4SChristophe Leroy current->comm, task_pid_nr(current), regs->gpr[1]); 154014cf11afSPaul Mackerras debugger(regs); 154114cf11afSPaul Mackerras show_regs(regs); 154214cf11afSPaul Mackerras panic("kernel stack overflow"); 154314cf11afSPaul Mackerras } 154414cf11afSPaul Mackerras 1545dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1546dc1c1ca3SStephen Rothwell { 1547ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1548ba12eedeSLi Zhong 1549dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1550dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1551dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1552ba12eedeSLi Zhong 1553ba12eedeSLi Zhong exception_exit(prev_state); 1554dc1c1ca3SStephen Rothwell } 1555dc1c1ca3SStephen Rothwell 1556dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1557dc1c1ca3SStephen Rothwell { 1558ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1559ba12eedeSLi Zhong 1560dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1561dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1562dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1563dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1564ba12eedeSLi Zhong goto bail; 1565dc1c1ca3SStephen Rothwell } 15666c4841c2SAnton Blanchard 1567dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1568dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1569dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1570ba12eedeSLi Zhong 1571ba12eedeSLi Zhong bail: 1572ba12eedeSLi Zhong exception_exit(prev_state); 1573dc1c1ca3SStephen Rothwell } 1574dc1c1ca3SStephen Rothwell 1575ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1576ce48b210SMichael Neuling { 1577ce48b210SMichael Neuling if (user_mode(regs)) { 1578ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1579ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1580ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1581ce48b210SMichael Neuling return; 1582ce48b210SMichael Neuling } 1583ce48b210SMichael Neuling 1584ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1585ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1586ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1587ce48b210SMichael Neuling } 1588ce48b210SMichael Neuling 15892517617eSMichael Neuling #ifdef CONFIG_PPC64 1590172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1591172f7aaaSCyril Bur { 15925d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 15935d176f75SCyril Bur if (user_mode(regs)) { 15945d176f75SCyril Bur current->thread.load_tm++; 15955d176f75SCyril Bur regs->msr |= MSR_TM; 15965d176f75SCyril Bur tm_enable(); 15975d176f75SCyril Bur tm_restore_sprs(¤t->thread); 15985d176f75SCyril Bur return; 15995d176f75SCyril Bur } 16005d176f75SCyril Bur #endif 1601172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1602172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1603172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1604172f7aaaSCyril Bur } 1605172f7aaaSCyril Bur 1606021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1607d0c0c9a1SMichael Neuling { 1608021424a1SMichael Ellerman static char *facility_strings[] = { 16092517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 16102517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 16112517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 16122517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 16132517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 16142517617eSMichael Neuling [FSCR_TM_LG] = "TM", 16152517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 16162517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1617794464f4SNicholas Piggin [FSCR_MSGP_LG] = "MSGP", 16189b7ff0c6SNicholas Piggin [FSCR_SCV_LG] = "SCV", 1619021424a1SMichael Ellerman }; 16202517617eSMichael Neuling char *facility = "unknown"; 1621021424a1SMichael Ellerman u64 value; 1622c952c1c4SAnshuman Khandual u32 instword, rd; 16232517617eSMichael Neuling u8 status; 16242517617eSMichael Neuling bool hv; 1625021424a1SMichael Ellerman 16262271db20SBenjamin Herrenschmidt hv = (TRAP(regs) == 0xf80); 16272517617eSMichael Neuling if (hv) 1628b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 16292517617eSMichael Neuling else 16302517617eSMichael Neuling value = mfspr(SPRN_FSCR); 16312517617eSMichael Neuling 16322517617eSMichael Neuling status = value >> 56; 1633709b973cSAnshuman Khandual if ((hv || status >= 2) && 1634709b973cSAnshuman Khandual (status < ARRAY_SIZE(facility_strings)) && 1635709b973cSAnshuman Khandual facility_strings[status]) 1636709b973cSAnshuman Khandual facility = facility_strings[status]; 1637709b973cSAnshuman Khandual 1638709b973cSAnshuman Khandual /* We should not have taken this interrupt in kernel */ 1639709b973cSAnshuman Khandual if (!user_mode(regs)) { 1640709b973cSAnshuman Khandual pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n", 1641709b973cSAnshuman Khandual facility, status, regs->nip); 1642709b973cSAnshuman Khandual die("Unexpected facility unavailable exception", regs, SIGABRT); 1643709b973cSAnshuman Khandual } 1644709b973cSAnshuman Khandual 1645709b973cSAnshuman Khandual /* We restore the interrupt state now */ 1646709b973cSAnshuman Khandual if (!arch_irq_disabled_regs(regs)) 1647709b973cSAnshuman Khandual local_irq_enable(); 1648709b973cSAnshuman Khandual 16492517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1650c952c1c4SAnshuman Khandual /* 1651c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1652c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1653c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1654c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1655c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1656c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1657c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1658c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1659c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1660c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1661c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1662c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1663c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1664c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 16652517617eSMichael Neuling */ 1666c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1667c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1668c952c1c4SAnshuman Khandual return; 1669c952c1c4SAnshuman Khandual } 1670c952c1c4SAnshuman Khandual 1671c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1672c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1673c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1674c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1675c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 16762517617eSMichael Neuling current->thread.dscr_inherit = 1; 1677b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1678b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1679c952c1c4SAnshuman Khandual } 1680c952c1c4SAnshuman Khandual 1681c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1682c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1683c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1684c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1685c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1686c952c1c4SAnshuman Khandual return; 1687c952c1c4SAnshuman Khandual } 1688c952c1c4SAnshuman Khandual regs->nip += 4; 1689c952c1c4SAnshuman Khandual emulate_single_step(regs); 1690c952c1c4SAnshuman Khandual } 16912517617eSMichael Neuling return; 1692b14b6260SMichael Ellerman } 1693b14b6260SMichael Ellerman 1694172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1695172f7aaaSCyril Bur /* 1696172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1697172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1698172f7aaaSCyril Bur * 1699172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1700172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1701172f7aaaSCyril Bur * support. 1702172f7aaaSCyril Bur * 1703172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1704172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1705172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1706172f7aaaSCyril Bur * send the process a SIGILL immediately. 1707172f7aaaSCyril Bur */ 1708172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1709172f7aaaSCyril Bur goto out; 1710172f7aaaSCyril Bur 1711172f7aaaSCyril Bur tm_unavailable(regs); 1712172f7aaaSCyril Bur return; 1713172f7aaaSCyril Bur } 1714172f7aaaSCyril Bur 171593c2ec0fSBalbir Singh pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", 171693c2ec0fSBalbir Singh hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); 1717d0c0c9a1SMichael Neuling 1718172f7aaaSCyril Bur out: 1719d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1720d0c0c9a1SMichael Neuling } 17212517617eSMichael Neuling #endif 1722d0c0c9a1SMichael Neuling 1723f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1724f54db641SMichael Neuling 1725f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1726f54db641SMichael Neuling { 1727f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1728f54db641SMichael Neuling 1729f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1730f54db641SMichael Neuling regs->nip, regs->msr); 1731f54db641SMichael Neuling 1732f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1733f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1734f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1735f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1736f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1737f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1738f54db641SMichael Neuling */ 1739d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 174096695563SBreno Leitao 174196695563SBreno Leitao /* 174296695563SBreno Leitao * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and 174396695563SBreno Leitao * then it was overwrite by the thr->fp_state by tm_reclaim_thread(). 174496695563SBreno Leitao * 174596695563SBreno Leitao * At this point, ck{fp,vr}_state contains the exact values we want to 174696695563SBreno Leitao * recheckpoint. 174796695563SBreno Leitao */ 1748f54db641SMichael Neuling 1749f54db641SMichael Neuling /* Enable FP for the task: */ 1750a7771176SCyril Bur current->thread.load_fp = 1; 1751f54db641SMichael Neuling 175296695563SBreno Leitao /* 175396695563SBreno Leitao * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers. 1754f54db641SMichael Neuling */ 1755eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1756f54db641SMichael Neuling } 1757f54db641SMichael Neuling 1758f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1759f54db641SMichael Neuling { 1760f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1761f54db641SMichael Neuling * the same way. 1762f54db641SMichael Neuling */ 1763f54db641SMichael Neuling 1764f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1765f54db641SMichael Neuling "MSR=%lx\n", 1766f54db641SMichael Neuling regs->nip, regs->msr); 1767d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1768a7771176SCyril Bur current->thread.load_vec = 1; 1769eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1770f54db641SMichael Neuling current->thread.used_vr = 1; 17713ac8ff1cSPaul Mackerras } 17723ac8ff1cSPaul Mackerras 1773f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1774f54db641SMichael Neuling { 1775f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1776f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1777f54db641SMichael Neuling * 1778f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1779f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1780f54db641SMichael Neuling */ 1781f54db641SMichael Neuling 1782f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1783f54db641SMichael Neuling "MSR=%lx\n", 1784f54db641SMichael Neuling regs->nip, regs->msr); 1785f54db641SMichael Neuling 17863ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 17873ac8ff1cSPaul Mackerras 1788f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1789d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1790f54db641SMichael Neuling 1791a7771176SCyril Bur current->thread.load_vec = 1; 1792a7771176SCyril Bur current->thread.load_fp = 1; 17933ac8ff1cSPaul Mackerras 1794eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1795f54db641SMichael Neuling } 1796f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1797f54db641SMichael Neuling 1798dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1799dc1c1ca3SStephen Rothwell { 180069111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 180189713ed1SAnton Blanchard 1802dc1c1ca3SStephen Rothwell perf_irq(regs); 1803dc1c1ca3SStephen Rothwell } 1804dc1c1ca3SStephen Rothwell 1805172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 18063bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 18073bffb652SDave Kleikamp { 18083bffb652SDave Kleikamp int changed = 0; 18093bffb652SDave Kleikamp /* 18103bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 18113bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 18123bffb652SDave Kleikamp */ 18133bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 18143bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 18153bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 181651ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 18173bffb652SDave Kleikamp #endif 181847355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, 18193bffb652SDave Kleikamp 5); 18203bffb652SDave Kleikamp changed |= 0x01; 18213bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 18223bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 182347355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, 18243bffb652SDave Kleikamp 6); 18253bffb652SDave Kleikamp changed |= 0x01; 18263bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 182751ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 18283bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 182947355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, 18303bffb652SDave Kleikamp 1); 18313bffb652SDave Kleikamp changed |= 0x01; 18323bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 183351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 183447355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, 18353bffb652SDave Kleikamp 2); 18363bffb652SDave Kleikamp changed |= 0x01; 18373bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 183851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 18393bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 184047355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, 18413bffb652SDave Kleikamp 3); 18423bffb652SDave Kleikamp changed |= 0x01; 18433bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 184451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 184547355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, 18463bffb652SDave Kleikamp 4); 18473bffb652SDave Kleikamp changed |= 0x01; 18483bffb652SDave Kleikamp } 18493bffb652SDave Kleikamp /* 18503bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 18513bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 18523bffb652SDave Kleikamp * back on or not. 18533bffb652SDave Kleikamp */ 185451ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 185551ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 18563bffb652SDave Kleikamp regs->msr |= MSR_DE; 18573bffb652SDave Kleikamp else 18583bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 185951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 18603bffb652SDave Kleikamp 18613bffb652SDave Kleikamp if (changed & 0x01) 186251ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 18633bffb652SDave Kleikamp } 186414cf11afSPaul Mackerras 186503465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 186614cf11afSPaul Mackerras { 186751ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 18683bffb652SDave Kleikamp 1869ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1870ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1871ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1872ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1873ec097c84SRoland McGrath */ 1874ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1875ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1876ec097c84SRoland McGrath 1877ec097c84SRoland McGrath /* Disable BT */ 1878ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1879ec097c84SRoland McGrath /* Clear the BT event */ 1880ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1881ec097c84SRoland McGrath 1882ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1883ec097c84SRoland McGrath if (user_mode(regs)) { 188451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 188551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1886ec097c84SRoland McGrath regs->msr |= MSR_DE; 1887ec097c84SRoland McGrath return; 1888ec097c84SRoland McGrath } 1889ec097c84SRoland McGrath 18906cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 18916cc89badSNaveen N. Rao return; 18926cc89badSNaveen N. Rao 1893ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1894ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1895ec097c84SRoland McGrath return; 1896ec097c84SRoland McGrath } 1897ec097c84SRoland McGrath if (debugger_sstep(regs)) 1898ec097c84SRoland McGrath return; 1899ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 190014cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1901f8279621SKumar Gala 190214cf11afSPaul Mackerras /* Disable instruction completion */ 190314cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 190414cf11afSPaul Mackerras /* Clear the instruction completion event */ 190514cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1906f8279621SKumar Gala 19076cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 19086cc89badSNaveen N. Rao return; 19096cc89badSNaveen N. Rao 1910f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1911f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 191214cf11afSPaul Mackerras return; 191314cf11afSPaul Mackerras } 1914f8279621SKumar Gala 1915f8279621SKumar Gala if (debugger_sstep(regs)) 1916f8279621SKumar Gala return; 1917f8279621SKumar Gala 19183bffb652SDave Kleikamp if (user_mode(regs)) { 191951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 192051ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 192151ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 19223bffb652SDave Kleikamp regs->msr |= MSR_DE; 19233bffb652SDave Kleikamp else 19243bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 192551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 19263bffb652SDave Kleikamp } 1927f8279621SKumar Gala 1928f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 19293bffb652SDave Kleikamp } else 19303bffb652SDave Kleikamp handle_debug(regs, debug_status); 193114cf11afSPaul Mackerras } 193203465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 1933172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 193414cf11afSPaul Mackerras 193514cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 193614cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 193714cf11afSPaul Mackerras { 193814cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 193914cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 194014cf11afSPaul Mackerras } 194114cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 194214cf11afSPaul Mackerras 194314cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1944dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 194514cf11afSPaul Mackerras { 194614cf11afSPaul Mackerras int err; 194714cf11afSPaul Mackerras 194814cf11afSPaul Mackerras if (!user_mode(regs)) { 194914cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 195014cf11afSPaul Mackerras " at %lx\n", regs->nip); 19518dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 195214cf11afSPaul Mackerras } 195314cf11afSPaul Mackerras 1954dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1955dc1c1ca3SStephen Rothwell 1956eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 195714cf11afSPaul Mackerras err = emulate_altivec(regs); 195814cf11afSPaul Mackerras if (err == 0) { 195914cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 196014cf11afSPaul Mackerras emulate_single_step(regs); 196114cf11afSPaul Mackerras return; 196214cf11afSPaul Mackerras } 196314cf11afSPaul Mackerras 196414cf11afSPaul Mackerras if (err == -EFAULT) { 196514cf11afSPaul Mackerras /* got an error reading the instruction */ 196614cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 196714cf11afSPaul Mackerras } else { 196814cf11afSPaul Mackerras /* didn't recognize the instruction */ 196914cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 197076462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 197114cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 1972de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 197314cf11afSPaul Mackerras } 197414cf11afSPaul Mackerras } 197514cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 197614cf11afSPaul Mackerras 197714cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 197814cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 197914cf11afSPaul Mackerras unsigned long error_code) 198014cf11afSPaul Mackerras { 198114cf11afSPaul Mackerras /* We treat cache locking instructions from the user 198214cf11afSPaul Mackerras * as priv ops, in the future we could try to do 198314cf11afSPaul Mackerras * something smarter 198414cf11afSPaul Mackerras */ 198514cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 198614cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 198714cf11afSPaul Mackerras return; 198814cf11afSPaul Mackerras } 198914cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 199014cf11afSPaul Mackerras 199114cf11afSPaul Mackerras #ifdef CONFIG_SPE 199214cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 199314cf11afSPaul Mackerras { 19946a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 199514cf11afSPaul Mackerras unsigned long spefscr; 199614cf11afSPaul Mackerras int fpexc_mode; 1997aeb1c0f6SEric W. Biederman int code = FPE_FLTUNK; 19986a800f36SLiu Yu int err; 19996a800f36SLiu Yu 2000685659eeSyu liu flush_spe_to_thread(current); 200114cf11afSPaul Mackerras 200214cf11afSPaul Mackerras spefscr = current->thread.spefscr; 200314cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 200414cf11afSPaul Mackerras 200514cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 200614cf11afSPaul Mackerras code = FPE_FLTOVF; 200714cf11afSPaul Mackerras } 200814cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 200914cf11afSPaul Mackerras code = FPE_FLTUND; 201014cf11afSPaul Mackerras } 201114cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 201214cf11afSPaul Mackerras code = FPE_FLTDIV; 201314cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 201414cf11afSPaul Mackerras code = FPE_FLTINV; 201514cf11afSPaul Mackerras } 201614cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 201714cf11afSPaul Mackerras code = FPE_FLTRES; 201814cf11afSPaul Mackerras 20196a800f36SLiu Yu err = do_spe_mathemu(regs); 20206a800f36SLiu Yu if (err == 0) { 20216a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 20226a800f36SLiu Yu emulate_single_step(regs); 202314cf11afSPaul Mackerras return; 202414cf11afSPaul Mackerras } 20256a800f36SLiu Yu 20266a800f36SLiu Yu if (err == -EFAULT) { 20276a800f36SLiu Yu /* got an error reading the instruction */ 20286a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 20296a800f36SLiu Yu } else if (err == -EINVAL) { 20306a800f36SLiu Yu /* didn't recognize the instruction */ 20316a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 20326a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 20336a800f36SLiu Yu } else { 20346a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 20356a800f36SLiu Yu } 20366a800f36SLiu Yu 20376a800f36SLiu Yu return; 20386a800f36SLiu Yu } 20396a800f36SLiu Yu 20406a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 20416a800f36SLiu Yu { 20426a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 20436a800f36SLiu Yu int err; 20446a800f36SLiu Yu 20456a800f36SLiu Yu preempt_disable(); 20466a800f36SLiu Yu if (regs->msr & MSR_SPE) 20476a800f36SLiu Yu giveup_spe(current); 20486a800f36SLiu Yu preempt_enable(); 20496a800f36SLiu Yu 20506a800f36SLiu Yu regs->nip -= 4; 20516a800f36SLiu Yu err = speround_handler(regs); 20526a800f36SLiu Yu if (err == 0) { 20536a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 20546a800f36SLiu Yu emulate_single_step(regs); 20556a800f36SLiu Yu return; 20566a800f36SLiu Yu } 20576a800f36SLiu Yu 20586a800f36SLiu Yu if (err == -EFAULT) { 20596a800f36SLiu Yu /* got an error reading the instruction */ 20606a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 20616a800f36SLiu Yu } else if (err == -EINVAL) { 20626a800f36SLiu Yu /* didn't recognize the instruction */ 20636a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 20646a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 20656a800f36SLiu Yu } else { 2066aeb1c0f6SEric W. Biederman _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip); 20676a800f36SLiu Yu return; 20686a800f36SLiu Yu } 20696a800f36SLiu Yu } 207014cf11afSPaul Mackerras #endif 207114cf11afSPaul Mackerras 2072dc1c1ca3SStephen Rothwell /* 2073dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 2074dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 2075dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 2076dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 2077dc1c1ca3SStephen Rothwell */ 2078dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 2079dc1c1ca3SStephen Rothwell { 208051423a9cSChristophe Leroy pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n", 208151423a9cSChristophe Leroy regs->trap, regs->nip, regs->msr); 2082dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 2083dc1c1ca3SStephen Rothwell } 208415770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception); 2085dc1c1ca3SStephen Rothwell 20861e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 208714cf11afSPaul Mackerras /* 208814cf11afSPaul Mackerras * Default handler for a Watchdog exception, 208914cf11afSPaul Mackerras * spins until a reboot occurs 209014cf11afSPaul Mackerras */ 209114cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 209214cf11afSPaul Mackerras { 209314cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 209414cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 209514cf11afSPaul Mackerras return; 209614cf11afSPaul Mackerras } 209714cf11afSPaul Mackerras 209814cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 209914cf11afSPaul Mackerras { 210014cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 210114cf11afSPaul Mackerras WatchdogHandler(regs); 210214cf11afSPaul Mackerras } 210314cf11afSPaul Mackerras #endif 2104dc1c1ca3SStephen Rothwell 2105dc1c1ca3SStephen Rothwell /* 2106dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 2107dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 2108dc1c1ca3SStephen Rothwell */ 2109dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 2110dc1c1ca3SStephen Rothwell { 2111dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 2112dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 2113dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 2114dc1c1ca3SStephen Rothwell } 211515770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack); 211614cf11afSPaul Mackerras 211714cf11afSPaul Mackerras void __init trap_init(void) 211814cf11afSPaul Mackerras { 211914cf11afSPaul Mackerras } 212080947e7cSGeert Uytterhoeven 212180947e7cSGeert Uytterhoeven 212280947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 212380947e7cSGeert Uytterhoeven 212480947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 212580947e7cSGeert Uytterhoeven 212680947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 212780947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 212880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 212980947e7cSGeert Uytterhoeven #endif 213080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 213180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 213280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 213380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 213480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 213580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 213680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 213780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 213880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 213980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 2140a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 214180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 214280947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 214380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 214480947e7cSGeert Uytterhoeven #endif 214580947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 214680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 214780947e7cSGeert Uytterhoeven #endif 2148efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 2149efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 2150efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 2151f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 21525080332cSMichael Neuling WARN_EMULATED_SETUP(lxvw4x), 21535080332cSMichael Neuling WARN_EMULATED_SETUP(lxvh8x), 21545080332cSMichael Neuling WARN_EMULATED_SETUP(lxvd2x), 21555080332cSMichael Neuling WARN_EMULATED_SETUP(lxvb16x), 2156efcac658SAlexey Kardashevskiy #endif 215780947e7cSGeert Uytterhoeven }; 215880947e7cSGeert Uytterhoeven 215980947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 216080947e7cSGeert Uytterhoeven 216180947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 216280947e7cSGeert Uytterhoeven { 216376462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 216480947e7cSGeert Uytterhoeven type); 216580947e7cSGeert Uytterhoeven } 216680947e7cSGeert Uytterhoeven 216780947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 216880947e7cSGeert Uytterhoeven { 216980947e7cSGeert Uytterhoeven struct dentry *dir, *d; 217080947e7cSGeert Uytterhoeven unsigned int i; 217180947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 217280947e7cSGeert Uytterhoeven 217380947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 217480947e7cSGeert Uytterhoeven return -ENODEV; 217580947e7cSGeert Uytterhoeven 217680947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 217780947e7cSGeert Uytterhoeven powerpc_debugfs_root); 217880947e7cSGeert Uytterhoeven if (!dir) 217980947e7cSGeert Uytterhoeven return -ENOMEM; 218080947e7cSGeert Uytterhoeven 218157ad583fSRussell Currey d = debugfs_create_u32("do_warn", 0644, dir, 218280947e7cSGeert Uytterhoeven &ppc_warn_emulated); 218380947e7cSGeert Uytterhoeven if (!d) 218480947e7cSGeert Uytterhoeven goto fail; 218580947e7cSGeert Uytterhoeven 218680947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 218757ad583fSRussell Currey d = debugfs_create_u32(entries[i].name, 0644, dir, 218880947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 218980947e7cSGeert Uytterhoeven if (!d) 219080947e7cSGeert Uytterhoeven goto fail; 219180947e7cSGeert Uytterhoeven } 219280947e7cSGeert Uytterhoeven 219380947e7cSGeert Uytterhoeven return 0; 219480947e7cSGeert Uytterhoeven 219580947e7cSGeert Uytterhoeven fail: 219680947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 219780947e7cSGeert Uytterhoeven return -ENOMEM; 219880947e7cSGeert Uytterhoeven } 219980947e7cSGeert Uytterhoeven 220080947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 220180947e7cSGeert Uytterhoeven 220280947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 2203