12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 25516b540SKumar Gala /* 35516b540SKumar Gala * Contains common pci routines for ALL ppc platform 4cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 5cf1d8a8aSKumar Gala * 6cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 7cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 8cf1d8a8aSKumar Gala * 9cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 10cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 11cf1d8a8aSKumar Gala * 12cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 135516b540SKumar Gala */ 145516b540SKumar Gala 155516b540SKumar Gala #include <linux/kernel.h> 165516b540SKumar Gala #include <linux/pci.h> 175516b540SKumar Gala #include <linux/string.h> 185516b540SKumar Gala #include <linux/init.h> 19d92a208dSGavin Shan #include <linux/delay.h> 2066b15db6SPaul Gortmaker #include <linux/export.h> 2122ae782fSGrant Likely #include <linux/of_address.h> 2204bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 235516b540SKumar Gala #include <linux/mm.h> 243a4f8a0bSHugh Dickins #include <linux/shmem_fs.h> 255516b540SKumar Gala #include <linux/list.h> 265516b540SKumar Gala #include <linux/syscalls.h> 275516b540SKumar Gala #include <linux/irq.h> 285516b540SKumar Gala #include <linux/vmalloc.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30c2e1d845SBrian King #include <linux/vgaarb.h> 3198fa15f3SAnshuman Khandual #include <linux/numa.h> 32a5f3d2c1SCédric Le Goater #include <linux/msi.h> 33e6f6390aSChristophe Leroy #include <linux/irqdomain.h> 345516b540SKumar Gala 355516b540SKumar Gala #include <asm/processor.h> 365516b540SKumar Gala #include <asm/io.h> 375516b540SKumar Gala #include <asm/pci-bridge.h> 385516b540SKumar Gala #include <asm/byteorder.h> 395516b540SKumar Gala #include <asm/machdep.h> 405516b540SKumar Gala #include <asm/ppc-pci.h> 418b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 42113fe88eSChristophe Leroy #include <asm/setup.h> 435516b540SKumar Gala 4444bda4b7SHari Vyas #include "../../../drivers/pci/pci.h" 4544bda4b7SHari Vyas 4687c78b61SMichael Ellerman /* hose_spinlock protects accesses to the phb_bitmap. */ 47a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 48c3bd517dSMilton Miller LIST_HEAD(hose_list); 49a4c9e328SKumar Gala 5063a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */ 5163a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000 5263a72284SGuilherme G. Piccoli 5363a72284SGuilherme G. Piccoli /* 5463a72284SGuilherme G. Piccoli * For dynamic PHB numbering: used/free PHBs tracking bitmap. 5563a72284SGuilherme G. Piccoli * Accesses to this bitmap should be protected by hose_spinlock. 5663a72284SGuilherme G. Piccoli */ 5763a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS); 58a4c9e328SKumar Gala 5925e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 6025e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 619445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base); 6225e81f92SBenjamin Herrenschmidt 63a4c9e328SKumar Gala 6468005b67SChristoph Hellwig static const struct dma_map_ops *pci_dma_ops; 654fc665b8SBecky Bruce 66d276960dSNick Child void __init set_pci_dma_ops(const struct dma_map_ops *dma_ops) 674fc665b8SBecky Bruce { 684fc665b8SBecky Bruce pci_dma_ops = dma_ops; 694fc665b8SBecky Bruce } 704fc665b8SBecky Bruce 7163a72284SGuilherme G. Piccoli /* 7263a72284SGuilherme G. Piccoli * This function should run under locking protection, specifically 7363a72284SGuilherme G. Piccoli * hose_spinlock. 7463a72284SGuilherme G. Piccoli */ 7563a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn) 7663a72284SGuilherme G. Piccoli { 7763a72284SGuilherme G. Piccoli int ret, phb_id = -1; 7863a72284SGuilherme G. Piccoli u64 prop; 7963a72284SGuilherme G. Piccoli 8063a72284SGuilherme G. Piccoli /* 8163a72284SGuilherme G. Piccoli * Try fixed PHB numbering first, by checking archs and reading 820fe1e96fSPali Rohár * the respective device-tree properties. Firstly, try reading 830fe1e96fSPali Rohár * standard "linux,pci-domain", then try reading "ibm,opal-phbid" 840fe1e96fSPali Rohár * (only present in powernv OPAL environment), then try device-tree 850fe1e96fSPali Rohár * alias and as the last try to use lower bits of "reg" property. 8663a72284SGuilherme G. Piccoli */ 870fe1e96fSPali Rohár ret = of_get_pci_domain_nr(dn); 880fe1e96fSPali Rohár if (ret >= 0) { 890fe1e96fSPali Rohár prop = ret; 900fe1e96fSPali Rohár ret = 0; 910fe1e96fSPali Rohár } 920fe1e96fSPali Rohár if (ret) 9363a72284SGuilherme G. Piccoli ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop); 94*f4b39e88SMichael Ellerman 95*f4b39e88SMichael Ellerman if (ret) { 960fe1e96fSPali Rohár ret = of_alias_get_id(dn, "pci"); 970fe1e96fSPali Rohár if (ret >= 0) { 980fe1e96fSPali Rohár prop = ret; 990fe1e96fSPali Rohár ret = 0; 1000fe1e96fSPali Rohár } 101*f4b39e88SMichael Ellerman } 10261e8a0d5SMichael Ellerman if (ret) { 1030fe1e96fSPali Rohár u32 prop_32; 10461e8a0d5SMichael Ellerman ret = of_property_read_u32_index(dn, "reg", 1, &prop_32); 10561e8a0d5SMichael Ellerman prop = prop_32; 10661e8a0d5SMichael Ellerman } 10763a72284SGuilherme G. Piccoli 10863a72284SGuilherme G. Piccoli if (!ret) 10963a72284SGuilherme G. Piccoli phb_id = (int)(prop & (MAX_PHBS - 1)); 11063a72284SGuilherme G. Piccoli 11163a72284SGuilherme G. Piccoli /* We need to be sure to not use the same PHB number twice. */ 11263a72284SGuilherme G. Piccoli if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap)) 11363a72284SGuilherme G. Piccoli return phb_id; 11463a72284SGuilherme G. Piccoli 1150fe1e96fSPali Rohár /* If everything fails then fallback to dynamic PHB numbering. */ 11663a72284SGuilherme G. Piccoli phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS); 11763a72284SGuilherme G. Piccoli BUG_ON(phb_id >= MAX_PHBS); 11863a72284SGuilherme G. Piccoli set_bit(phb_id, phb_bitmap); 11963a72284SGuilherme G. Piccoli 12063a72284SGuilherme G. Piccoli return phb_id; 12163a72284SGuilherme G. Piccoli } 12263a72284SGuilherme G. Piccoli 1232d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 124a4c9e328SKumar Gala { 125a4c9e328SKumar Gala struct pci_controller *phb; 126a4c9e328SKumar Gala 127e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 128a4c9e328SKumar Gala if (phb == NULL) 129a4c9e328SKumar Gala return NULL; 130e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 13163a72284SGuilherme G. Piccoli phb->global_number = get_phb_number(dev); 132e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 133e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 13444ef3390SStephen Rothwell phb->dn = dev; 135f691fa10SMichael Ellerman phb->is_dynamic = slab_is_available(); 136a4c9e328SKumar Gala #ifdef CONFIG_PPC64 137a4c9e328SKumar Gala if (dev) { 138a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 139a4c9e328SKumar Gala 140a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 14198fa15f3SAnshuman Khandual nid = NUMA_NO_NODE; 142a4c9e328SKumar Gala 143a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 144a4c9e328SKumar Gala } 145a4c9e328SKumar Gala #endif 146a4c9e328SKumar Gala return phb; 147a4c9e328SKumar Gala } 1485b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller); 149a4c9e328SKumar Gala 150a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 151a4c9e328SKumar Gala { 152a4c9e328SKumar Gala spin_lock(&hose_spinlock); 15363a72284SGuilherme G. Piccoli 15463a72284SGuilherme G. Piccoli /* Clear bit of phb_bitmap to allow reuse of this PHB number. */ 15563a72284SGuilherme G. Piccoli if (phb->global_number < MAX_PHBS) 15663a72284SGuilherme G. Piccoli clear_bit(phb->global_number, phb_bitmap); 15763a72284SGuilherme G. Piccoli 158a4c9e328SKumar Gala list_del(&phb->list_node); 159a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 160a4c9e328SKumar Gala 161a4c9e328SKumar Gala if (phb->is_dynamic) 162a4c9e328SKumar Gala kfree(phb); 163a4c9e328SKumar Gala } 1646b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller); 165a4c9e328SKumar Gala 1664c2245bbSGavin Shan /* 1672dd9c11bSMauricio Faria de Oliveira * This function is used to call pcibios_free_controller() 1682dd9c11bSMauricio Faria de Oliveira * in a deferred manner: a callback from the PCI subsystem. 1692dd9c11bSMauricio Faria de Oliveira * 1702dd9c11bSMauricio Faria de Oliveira * _*DO NOT*_ call pcibios_free_controller() explicitly if 1712dd9c11bSMauricio Faria de Oliveira * this is used (or it may access an invalid *phb pointer). 1722dd9c11bSMauricio Faria de Oliveira * 1732dd9c11bSMauricio Faria de Oliveira * The callback occurs when all references to the root bus 1742dd9c11bSMauricio Faria de Oliveira * are dropped (e.g., child buses/devices and their users). 1752dd9c11bSMauricio Faria de Oliveira * 1762dd9c11bSMauricio Faria de Oliveira * It's called as .release_fn() of 'struct pci_host_bridge' 1772dd9c11bSMauricio Faria de Oliveira * which is associated with the 'struct pci_controller.bus' 1782dd9c11bSMauricio Faria de Oliveira * (root bus) - it expects .release_data to hold a pointer 1792dd9c11bSMauricio Faria de Oliveira * to 'struct pci_controller'. 1802dd9c11bSMauricio Faria de Oliveira * 1812dd9c11bSMauricio Faria de Oliveira * In order to use it, register .release_fn()/release_data 1822dd9c11bSMauricio Faria de Oliveira * like this: 1832dd9c11bSMauricio Faria de Oliveira * 1842dd9c11bSMauricio Faria de Oliveira * pci_set_host_bridge_release(bridge, 1852dd9c11bSMauricio Faria de Oliveira * pcibios_free_controller_deferred 1862dd9c11bSMauricio Faria de Oliveira * (void *) phb); 1872dd9c11bSMauricio Faria de Oliveira * 1882dd9c11bSMauricio Faria de Oliveira * e.g. in the pcibios_root_bridge_prepare() callback from 1892dd9c11bSMauricio Faria de Oliveira * pci_create_root_bus(). 1902dd9c11bSMauricio Faria de Oliveira */ 1912dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge) 1922dd9c11bSMauricio Faria de Oliveira { 1932dd9c11bSMauricio Faria de Oliveira struct pci_controller *phb = (struct pci_controller *) 1942dd9c11bSMauricio Faria de Oliveira bridge->release_data; 1952dd9c11bSMauricio Faria de Oliveira 1962dd9c11bSMauricio Faria de Oliveira pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic); 1972dd9c11bSMauricio Faria de Oliveira 1982dd9c11bSMauricio Faria de Oliveira pcibios_free_controller(phb); 1992dd9c11bSMauricio Faria de Oliveira } 2002dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred); 2012dd9c11bSMauricio Faria de Oliveira 2022dd9c11bSMauricio Faria de Oliveira /* 2034c2245bbSGavin Shan * The function is used to return the minimal alignment 2044c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 2054c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 2064c2245bbSGavin Shan * memory windows. 2074c2245bbSGavin Shan */ 2084c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 2094c2245bbSGavin Shan unsigned long type) 2104c2245bbSGavin Shan { 211467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(bus); 212467efc2eSDaniel Axtens 213467efc2eSDaniel Axtens if (phb->controller_ops.window_alignment) 214467efc2eSDaniel Axtens return phb->controller_ops.window_alignment(bus, type); 215467efc2eSDaniel Axtens 216467efc2eSDaniel Axtens /* 217467efc2eSDaniel Axtens * PCI core will figure out the default 218467efc2eSDaniel Axtens * alignment: 4KiB for I/O and 1MiB for 219467efc2eSDaniel Axtens * memory window. 220467efc2eSDaniel Axtens */ 221467efc2eSDaniel Axtens return 1; 2224c2245bbSGavin Shan } 2234c2245bbSGavin Shan 224c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) 225c5fcb29aSGavin Shan { 226c5fcb29aSGavin Shan struct pci_controller *hose = pci_bus_to_host(bus); 227c5fcb29aSGavin Shan 228c5fcb29aSGavin Shan if (hose->controller_ops.setup_bridge) 229c5fcb29aSGavin Shan hose->controller_ops.setup_bridge(bus, type); 230c5fcb29aSGavin Shan } 231c5fcb29aSGavin Shan 232d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 233d92a208dSGavin Shan { 234467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 235467efc2eSDaniel Axtens 236467efc2eSDaniel Axtens if (phb->controller_ops.reset_secondary_bus) { 237467efc2eSDaniel Axtens phb->controller_ops.reset_secondary_bus(dev); 238467efc2eSDaniel Axtens return; 239467efc2eSDaniel Axtens } 240467efc2eSDaniel Axtens 241467efc2eSDaniel Axtens pci_reset_secondary_bus(dev); 242d92a208dSGavin Shan } 243d92a208dSGavin Shan 24438274637SYongji Xie resource_size_t pcibios_default_alignment(void) 24538274637SYongji Xie { 24638274637SYongji Xie if (ppc_md.pcibios_default_alignment) 24738274637SYongji Xie return ppc_md.pcibios_default_alignment(); 24838274637SYongji Xie 24938274637SYongji Xie return 0; 25038274637SYongji Xie } 25138274637SYongji Xie 2525350ab3fSWei Yang #ifdef CONFIG_PCI_IOV 2535350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno) 2545350ab3fSWei Yang { 2555350ab3fSWei Yang if (ppc_md.pcibios_iov_resource_alignment) 2565350ab3fSWei Yang return ppc_md.pcibios_iov_resource_alignment(pdev, resno); 2575350ab3fSWei Yang 2585350ab3fSWei Yang return pci_iov_resource_size(pdev, resno); 2595350ab3fSWei Yang } 260988fc3baSBryant G. Ly 261988fc3baSBryant G. Ly int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs) 262988fc3baSBryant G. Ly { 263988fc3baSBryant G. Ly if (ppc_md.pcibios_sriov_enable) 264988fc3baSBryant G. Ly return ppc_md.pcibios_sriov_enable(pdev, num_vfs); 265988fc3baSBryant G. Ly 266988fc3baSBryant G. Ly return 0; 267988fc3baSBryant G. Ly } 268988fc3baSBryant G. Ly 269988fc3baSBryant G. Ly int pcibios_sriov_disable(struct pci_dev *pdev) 270988fc3baSBryant G. Ly { 271988fc3baSBryant G. Ly if (ppc_md.pcibios_sriov_disable) 272988fc3baSBryant G. Ly return ppc_md.pcibios_sriov_disable(pdev); 273988fc3baSBryant G. Ly 274988fc3baSBryant G. Ly return 0; 275988fc3baSBryant G. Ly } 276988fc3baSBryant G. Ly 2775350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */ 2785350ab3fSWei Yang 279c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 280c3bd517dSMilton Miller { 281c3bd517dSMilton Miller #ifdef CONFIG_PPC64 282c3bd517dSMilton Miller return hose->pci_io_size; 283c3bd517dSMilton Miller #else 28428f65c11SJoe Perches return resource_size(&hose->io_resource); 285c3bd517dSMilton Miller #endif 286c3bd517dSMilton Miller } 287c3bd517dSMilton Miller 2886dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 2896dfbde20SBenjamin Herrenschmidt { 2906dfbde20SBenjamin Herrenschmidt int ret = 0; 2916dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 292c3bd517dSMilton Miller resource_size_t size; 2936dfbde20SBenjamin Herrenschmidt 2946dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 2956dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 296c3bd517dSMilton Miller size = pcibios_io_size(hose); 2976dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 2986dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 2996dfbde20SBenjamin Herrenschmidt ret = 1; 3006dfbde20SBenjamin Herrenschmidt break; 3016dfbde20SBenjamin Herrenschmidt } 3026dfbde20SBenjamin Herrenschmidt } 3036dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 3046dfbde20SBenjamin Herrenschmidt return ret; 3056dfbde20SBenjamin Herrenschmidt } 3066dfbde20SBenjamin Herrenschmidt 307c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 308c3bd517dSMilton Miller { 309c3bd517dSMilton Miller struct pci_controller *hose; 310c3bd517dSMilton Miller resource_size_t size; 311c3bd517dSMilton Miller unsigned long ret = ~0; 312c3bd517dSMilton Miller 313c3bd517dSMilton Miller spin_lock(&hose_spinlock); 314c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 315c3bd517dSMilton Miller size = pcibios_io_size(hose); 316c3bd517dSMilton Miller if (address >= hose->io_base_phys && 317c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 318c3bd517dSMilton Miller unsigned long base = 319c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 320c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 321c3bd517dSMilton Miller break; 322c3bd517dSMilton Miller } 323c3bd517dSMilton Miller } 324c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 325c3bd517dSMilton Miller 326c3bd517dSMilton Miller return ret; 327c3bd517dSMilton Miller } 328c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 329c3bd517dSMilton Miller 3305516b540SKumar Gala /* 3315516b540SKumar Gala * Return the domain number for this bus. 3325516b540SKumar Gala */ 3335516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 3345516b540SKumar Gala { 3355516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 3365516b540SKumar Gala 3375516b540SKumar Gala return hose->global_number; 3385516b540SKumar Gala } 3395516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 34058083dadSKumar Gala 341a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 342a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 343a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 344a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 345a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 346a4c9e328SKumar Gala * config cycles. 347a4c9e328SKumar Gala */ 348a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 349a4c9e328SKumar Gala { 350a4c9e328SKumar Gala while(node) { 351a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 352a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 35344ef3390SStephen Rothwell if (hose->dn == node) 354a4c9e328SKumar Gala return hose; 355a4c9e328SKumar Gala node = node->parent; 356a4c9e328SKumar Gala } 357a4c9e328SKumar Gala return NULL; 358a4c9e328SKumar Gala } 359a4c9e328SKumar Gala 36067060cb1SOliver O'Halloran struct pci_controller *pci_find_controller_for_domain(int domain_nr) 36167060cb1SOliver O'Halloran { 36267060cb1SOliver O'Halloran struct pci_controller *hose; 36367060cb1SOliver O'Halloran 36467060cb1SOliver O'Halloran list_for_each_entry(hose, &hose_list, list_node) 36567060cb1SOliver O'Halloran if (hose->global_number == domain_nr) 36667060cb1SOliver O'Halloran return hose; 36767060cb1SOliver O'Halloran 36867060cb1SOliver O'Halloran return NULL; 36967060cb1SOliver O'Halloran } 37067060cb1SOliver O'Halloran 371450be496SOliver O'Halloran struct pci_intx_virq { 372450be496SOliver O'Halloran int virq; 373450be496SOliver O'Halloran struct kref kref; 374450be496SOliver O'Halloran struct list_head list_node; 375450be496SOliver O'Halloran }; 376450be496SOliver O'Halloran 377450be496SOliver O'Halloran static LIST_HEAD(intx_list); 378450be496SOliver O'Halloran static DEFINE_MUTEX(intx_mutex); 379450be496SOliver O'Halloran 380450be496SOliver O'Halloran static void ppc_pci_intx_release(struct kref *kref) 381450be496SOliver O'Halloran { 382450be496SOliver O'Halloran struct pci_intx_virq *vi = container_of(kref, struct pci_intx_virq, kref); 383450be496SOliver O'Halloran 384450be496SOliver O'Halloran list_del(&vi->list_node); 385450be496SOliver O'Halloran irq_dispose_mapping(vi->virq); 386450be496SOliver O'Halloran kfree(vi); 387450be496SOliver O'Halloran } 388450be496SOliver O'Halloran 389450be496SOliver O'Halloran static int ppc_pci_unmap_irq_line(struct notifier_block *nb, 390450be496SOliver O'Halloran unsigned long action, void *data) 391450be496SOliver O'Halloran { 392450be496SOliver O'Halloran struct pci_dev *pdev = to_pci_dev(data); 393450be496SOliver O'Halloran 394450be496SOliver O'Halloran if (action == BUS_NOTIFY_DEL_DEVICE) { 395450be496SOliver O'Halloran struct pci_intx_virq *vi; 396450be496SOliver O'Halloran 397450be496SOliver O'Halloran mutex_lock(&intx_mutex); 398450be496SOliver O'Halloran list_for_each_entry(vi, &intx_list, list_node) { 399450be496SOliver O'Halloran if (vi->virq == pdev->irq) { 400450be496SOliver O'Halloran kref_put(&vi->kref, ppc_pci_intx_release); 401450be496SOliver O'Halloran break; 402450be496SOliver O'Halloran } 403450be496SOliver O'Halloran } 404450be496SOliver O'Halloran mutex_unlock(&intx_mutex); 405450be496SOliver O'Halloran } 406450be496SOliver O'Halloran 407450be496SOliver O'Halloran return NOTIFY_DONE; 408450be496SOliver O'Halloran } 409450be496SOliver O'Halloran 410450be496SOliver O'Halloran static struct notifier_block ppc_pci_unmap_irq_notifier = { 411450be496SOliver O'Halloran .notifier_call = ppc_pci_unmap_irq_line, 412450be496SOliver O'Halloran }; 413450be496SOliver O'Halloran 414450be496SOliver O'Halloran static int ppc_pci_register_irq_notifier(void) 415450be496SOliver O'Halloran { 416450be496SOliver O'Halloran return bus_register_notifier(&pci_bus_type, &ppc_pci_unmap_irq_notifier); 417450be496SOliver O'Halloran } 418450be496SOliver O'Halloran arch_initcall(ppc_pci_register_irq_notifier); 419450be496SOliver O'Halloran 42058083dadSKumar Gala /* 42158083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 42258083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 42358083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 42458083dadSKumar Gala */ 4254666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 42658083dadSKumar Gala { 427c591c2e3SAlexey Kardashevskiy int virq; 428450be496SOliver O'Halloran struct pci_intx_virq *vi, *vitmp; 429450be496SOliver O'Halloran 430450be496SOliver O'Halloran /* Preallocate vi as rewind is complex if this fails after mapping */ 431450be496SOliver O'Halloran vi = kzalloc(sizeof(struct pci_intx_virq), GFP_KERNEL); 432450be496SOliver O'Halloran if (!vi) 433450be496SOliver O'Halloran return -1; 43458083dadSKumar Gala 435b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 43658083dadSKumar Gala 43758083dadSKumar Gala /* Try to get a mapping from the device-tree */ 438c591c2e3SAlexey Kardashevskiy virq = of_irq_parse_and_map_pci(pci_dev, 0, 0); 439c591c2e3SAlexey Kardashevskiy if (virq <= 0) { 44058083dadSKumar Gala u8 line, pin; 44158083dadSKumar Gala 44258083dadSKumar Gala /* If that fails, lets fallback to what is in the config 44358083dadSKumar Gala * space and map that through the default controller. We 44458083dadSKumar Gala * also set the type to level low since that's what PCI 44558083dadSKumar Gala * interrupts are. If your platform does differently, then 44658083dadSKumar Gala * either provide a proper interrupt tree or don't use this 44758083dadSKumar Gala * function. 44858083dadSKumar Gala */ 44958083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 450450be496SOliver O'Halloran goto error_exit; 45158083dadSKumar Gala if (pin == 0) 452450be496SOliver O'Halloran goto error_exit; 45358083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 45454a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 455450be496SOliver O'Halloran goto error_exit; 45658083dadSKumar Gala } 457b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 45854a24cbbSBenjamin Herrenschmidt line, pin); 45958083dadSKumar Gala 46058083dadSKumar Gala virq = irq_create_mapping(NULL, line); 461ef24ba70SMichael Ellerman if (virq) 462ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 46358083dadSKumar Gala } 464ef24ba70SMichael Ellerman 465ef24ba70SMichael Ellerman if (!virq) { 466b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 467450be496SOliver O'Halloran goto error_exit; 46858083dadSKumar Gala } 46958083dadSKumar Gala 470b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 47158083dadSKumar Gala 47258083dadSKumar Gala pci_dev->irq = virq; 47358083dadSKumar Gala 474450be496SOliver O'Halloran mutex_lock(&intx_mutex); 475450be496SOliver O'Halloran list_for_each_entry(vitmp, &intx_list, list_node) { 476450be496SOliver O'Halloran if (vitmp->virq == virq) { 477450be496SOliver O'Halloran kref_get(&vitmp->kref); 478450be496SOliver O'Halloran kfree(vi); 479450be496SOliver O'Halloran vi = NULL; 480450be496SOliver O'Halloran break; 481450be496SOliver O'Halloran } 482450be496SOliver O'Halloran } 483450be496SOliver O'Halloran if (vi) { 484450be496SOliver O'Halloran vi->virq = virq; 485450be496SOliver O'Halloran kref_init(&vi->kref); 486450be496SOliver O'Halloran list_add_tail(&vi->list_node, &intx_list); 487450be496SOliver O'Halloran } 488450be496SOliver O'Halloran mutex_unlock(&intx_mutex); 489450be496SOliver O'Halloran 49058083dadSKumar Gala return 0; 491450be496SOliver O'Halloran error_exit: 492450be496SOliver O'Halloran kfree(vi); 493450be496SOliver O'Halloran return -1; 49458083dadSKumar Gala } 49558083dadSKumar Gala 49658083dadSKumar Gala /* 49728f8f183SDavid Woodhouse * Platform support for /proc/bus/pci/X/Y mmap()s. 49858083dadSKumar Gala * -- paulus. 49958083dadSKumar Gala */ 50028f8f183SDavid Woodhouse int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma) 50158083dadSKumar Gala { 50228f8f183SDavid Woodhouse struct pci_controller *hose = pci_bus_to_host(pdev->bus); 50328f8f183SDavid Woodhouse resource_size_t ioaddr = pci_resource_start(pdev, bar); 50458083dadSKumar Gala 50528f8f183SDavid Woodhouse if (!hose) 50628f8f183SDavid Woodhouse return -EINVAL; 50758083dadSKumar Gala 50828f8f183SDavid Woodhouse /* Convert to an offset within this PCI controller */ 50928f8f183SDavid Woodhouse ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE; 51058083dadSKumar Gala 51128f8f183SDavid Woodhouse vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT; 51228f8f183SDavid Woodhouse return 0; 51358083dadSKumar Gala } 51458083dadSKumar Gala 51558083dadSKumar Gala /* 51658083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 51758083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 51858083dadSKumar Gala * above routine 51958083dadSKumar Gala */ 52058083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 52158083dadSKumar Gala unsigned long pfn, 52258083dadSKumar Gala unsigned long size, 52364b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 52458083dadSKumar Gala { 52558083dadSKumar Gala struct pci_dev *pdev = NULL; 52658083dadSKumar Gala struct resource *found = NULL; 5277c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 52858083dadSKumar Gala int i; 52958083dadSKumar Gala 53058083dadSKumar Gala if (page_is_ram(pfn)) 53164b3d0e8SBenjamin Herrenschmidt return prot; 53258083dadSKumar Gala 53364b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 53458083dadSKumar Gala for_each_pci_dev(pdev) { 53558083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 53658083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 53758083dadSKumar Gala int flags = rp->flags; 53858083dadSKumar Gala 53958083dadSKumar Gala /* Active and same type? */ 54058083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 54158083dadSKumar Gala continue; 54258083dadSKumar Gala /* In the range of this resource? */ 54358083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 54458083dadSKumar Gala offset > rp->end) 54558083dadSKumar Gala continue; 54658083dadSKumar Gala found = rp; 54758083dadSKumar Gala break; 54858083dadSKumar Gala } 54958083dadSKumar Gala if (found) 55058083dadSKumar Gala break; 55158083dadSKumar Gala } 55258083dadSKumar Gala if (found) { 55358083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 55464b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 55558083dadSKumar Gala pci_dev_put(pdev); 55658083dadSKumar Gala } 55758083dadSKumar Gala 558b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 55964b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 56058083dadSKumar Gala 56164b3d0e8SBenjamin Herrenschmidt return prot; 56258083dadSKumar Gala } 56358083dadSKumar Gala 564e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 565e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 566e9f82cb7SBenjamin Herrenschmidt { 567e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 568e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 569e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 570e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 571e9f82cb7SBenjamin Herrenschmidt 572e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 573e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 574e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 575e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 576e9f82cb7SBenjamin Herrenschmidt */ 577e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 578e9f82cb7SBenjamin Herrenschmidt offset += port; 579e9f82cb7SBenjamin Herrenschmidt 580e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 581e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 582e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 583e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 584e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 585e9f82cb7SBenjamin Herrenschmidt 586e9f82cb7SBenjamin Herrenschmidt switch(size) { 587e9f82cb7SBenjamin Herrenschmidt case 1: 588e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 589e9f82cb7SBenjamin Herrenschmidt return 1; 590e9f82cb7SBenjamin Herrenschmidt case 2: 591e9f82cb7SBenjamin Herrenschmidt if (port & 1) 592e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 593e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 594e9f82cb7SBenjamin Herrenschmidt return 2; 595e9f82cb7SBenjamin Herrenschmidt case 4: 596e9f82cb7SBenjamin Herrenschmidt if (port & 3) 597e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 598e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 599e9f82cb7SBenjamin Herrenschmidt return 4; 600e9f82cb7SBenjamin Herrenschmidt } 601e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 602e9f82cb7SBenjamin Herrenschmidt } 603e9f82cb7SBenjamin Herrenschmidt 604e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 605e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 606e9f82cb7SBenjamin Herrenschmidt { 607e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 608e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 609e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 610e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 611e9f82cb7SBenjamin Herrenschmidt 612e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 613e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 614e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 615e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 616e9f82cb7SBenjamin Herrenschmidt */ 617e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 618e9f82cb7SBenjamin Herrenschmidt offset += port; 619e9f82cb7SBenjamin Herrenschmidt 620e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 621e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 622e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 623e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 624e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 625e9f82cb7SBenjamin Herrenschmidt 626e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 627e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 628e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 629e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 630e9f82cb7SBenjamin Herrenschmidt */ 631e9f82cb7SBenjamin Herrenschmidt switch(size) { 632e9f82cb7SBenjamin Herrenschmidt case 1: 633e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 634e9f82cb7SBenjamin Herrenschmidt return 1; 635e9f82cb7SBenjamin Herrenschmidt case 2: 636e9f82cb7SBenjamin Herrenschmidt if (port & 1) 637e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 638e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 639e9f82cb7SBenjamin Herrenschmidt return 2; 640e9f82cb7SBenjamin Herrenschmidt case 4: 641e9f82cb7SBenjamin Herrenschmidt if (port & 3) 642e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 643e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 644e9f82cb7SBenjamin Herrenschmidt return 4; 645e9f82cb7SBenjamin Herrenschmidt } 646e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 647e9f82cb7SBenjamin Herrenschmidt } 648e9f82cb7SBenjamin Herrenschmidt 649e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 650e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 651e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 652e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 653e9f82cb7SBenjamin Herrenschmidt { 654e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 655e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 656e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 657e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 658e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 659e9f82cb7SBenjamin Herrenschmidt 660e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 661e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 662e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 663e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 664e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 665e9f82cb7SBenjamin Herrenschmidt 666e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 6675b11abfdSBenjamin Herrenschmidt /* Hack alert ! 6685b11abfdSBenjamin Herrenschmidt * 6695b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 6705b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 6715b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 6725b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 6735b11abfdSBenjamin Herrenschmidt */ 6745b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 6755b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 6765b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 6775b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 6785b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 6795b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 6805b11abfdSBenjamin Herrenschmidt return 0; 6815b11abfdSBenjamin Herrenschmidt } 682e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 683e9f82cb7SBenjamin Herrenschmidt } else { 684e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 685e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 686e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 687e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 688e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 689e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 690e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 691e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 692e9f82cb7SBenjamin Herrenschmidt } 693e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 694e9f82cb7SBenjamin Herrenschmidt 695e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 69664b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 697e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 698e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 699e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 700e9f82cb7SBenjamin Herrenschmidt } 701e9f82cb7SBenjamin Herrenschmidt 70258083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 70358083dadSKumar Gala const struct resource *rsrc, 70458083dadSKumar Gala resource_size_t *start, resource_size_t *end) 70558083dadSKumar Gala { 70638301358SBjorn Helgaas struct pci_bus_region region; 70758083dadSKumar Gala 70838301358SBjorn Helgaas if (rsrc->flags & IORESOURCE_IO) { 70938301358SBjorn Helgaas pcibios_resource_to_bus(dev->bus, ®ion, 71038301358SBjorn Helgaas (struct resource *) rsrc); 71138301358SBjorn Helgaas *start = region.start; 71238301358SBjorn Helgaas *end = region.end; 71358083dadSKumar Gala return; 71438301358SBjorn Helgaas } 71558083dadSKumar Gala 71638301358SBjorn Helgaas /* We pass a CPU physical address to userland for MMIO instead of a 71738301358SBjorn Helgaas * BAR value because X is lame and expects to be able to use that 71858083dadSKumar Gala * to pass to /dev/mem! 71958083dadSKumar Gala * 72038301358SBjorn Helgaas * That means we may have 64-bit values where some apps only expect 72138301358SBjorn Helgaas * 32 (like X itself since it thinks only Sparc has 64-bit MMIO). 72258083dadSKumar Gala */ 72338301358SBjorn Helgaas *start = rsrc->start; 72438301358SBjorn Helgaas *end = rsrc->end; 72558083dadSKumar Gala } 72613dccb9eSBenjamin Herrenschmidt 72713dccb9eSBenjamin Herrenschmidt /** 72813dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 72913dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 73013dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 73113dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 73213dccb9eSBenjamin Herrenschmidt * 73313dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 73413dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 73513dccb9eSBenjamin Herrenschmidt * content. 73613dccb9eSBenjamin Herrenschmidt * 73713dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 73813dccb9eSBenjamin Herrenschmidt * with here: 73913dccb9eSBenjamin Herrenschmidt * 74013dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 74113dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 74213dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 74313dccb9eSBenjamin Herrenschmidt * 74413dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 74513dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 74613dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 74713dccb9eSBenjamin Herrenschmidt * 74813dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 74913dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 75013dccb9eSBenjamin Herrenschmidt */ 751cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 752cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 75313dccb9eSBenjamin Herrenschmidt { 754858957abSKevin Hao int memno = 0; 75513dccb9eSBenjamin Herrenschmidt struct resource *res; 756654837e8SAndrew Murray struct of_pci_range range; 757654837e8SAndrew Murray struct of_pci_range_parser parser; 75813dccb9eSBenjamin Herrenschmidt 759b7c670d6SRob Herring printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n", 760b7c670d6SRob Herring dev, primary ? "(primary)" : ""); 76113dccb9eSBenjamin Herrenschmidt 762654837e8SAndrew Murray /* Check for ranges property */ 763654837e8SAndrew Murray if (of_pci_range_parser_init(&parser, dev)) 76413dccb9eSBenjamin Herrenschmidt return; 76513dccb9eSBenjamin Herrenschmidt 76613dccb9eSBenjamin Herrenschmidt /* Parse it */ 767654837e8SAndrew Murray for_each_of_pci_range(&parser, &range) { 768e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 769e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 770e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 771e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 772e9f82cb7SBenjamin Herrenschmidt */ 773654837e8SAndrew Murray if (range.cpu_addr == OF_BAD_ADDR || range.size == 0) 77413dccb9eSBenjamin Herrenschmidt continue; 77513dccb9eSBenjamin Herrenschmidt 77613dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 77713dccb9eSBenjamin Herrenschmidt res = NULL; 778654837e8SAndrew Murray switch (range.flags & IORESOURCE_TYPE_BITS) { 779654837e8SAndrew Murray case IORESOURCE_IO: 78013dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 78113dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 782654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 783654837e8SAndrew Murray range.pci_addr); 78413dccb9eSBenjamin Herrenschmidt 78513dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 78613dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 78713dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 78813dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 78913dccb9eSBenjamin Herrenschmidt continue; 79013dccb9eSBenjamin Herrenschmidt } 79113dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 79213dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 793654837e8SAndrew Murray if (range.size > 0x01000000) 794654837e8SAndrew Murray range.size = 0x01000000; 79513dccb9eSBenjamin Herrenschmidt 79613dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 797654837e8SAndrew Murray hose->io_base_virt = ioremap(range.cpu_addr, 798654837e8SAndrew Murray range.size); 79913dccb9eSBenjamin Herrenschmidt 80013dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 80113dccb9eSBenjamin Herrenschmidt if (primary) 80213dccb9eSBenjamin Herrenschmidt isa_io_base = 80313dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 80413dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 80513dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 80613dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 80713dccb9eSBenjamin Herrenschmidt */ 808654837e8SAndrew Murray hose->pci_io_size = range.pci_addr + range.size; 809654837e8SAndrew Murray hose->io_base_phys = range.cpu_addr - range.pci_addr; 81013dccb9eSBenjamin Herrenschmidt 81113dccb9eSBenjamin Herrenschmidt /* Build resource */ 81213dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 813654837e8SAndrew Murray range.cpu_addr = range.pci_addr; 81413dccb9eSBenjamin Herrenschmidt break; 815654837e8SAndrew Murray case IORESOURCE_MEM: 81613dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 81713dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 818654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 819654837e8SAndrew Murray range.pci_addr, 8206a9166b5SRob Herring (range.flags & IORESOURCE_PREFETCH) ? 821654837e8SAndrew Murray "Prefetch" : ""); 82213dccb9eSBenjamin Herrenschmidt 82313dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 82413dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 82513dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 82613dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 82713dccb9eSBenjamin Herrenschmidt continue; 82813dccb9eSBenjamin Herrenschmidt } 82913dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 830654837e8SAndrew Murray if (range.pci_addr == 0) { 83113dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 832654837e8SAndrew Murray isa_mem_base = range.cpu_addr; 833654837e8SAndrew Murray hose->isa_mem_phys = range.cpu_addr; 834654837e8SAndrew Murray hose->isa_mem_size = range.size; 83513dccb9eSBenjamin Herrenschmidt } 83613dccb9eSBenjamin Herrenschmidt 83713dccb9eSBenjamin Herrenschmidt /* Build resource */ 838654837e8SAndrew Murray hose->mem_offset[memno] = range.cpu_addr - 839654837e8SAndrew Murray range.pci_addr; 84013dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 84113dccb9eSBenjamin Herrenschmidt break; 84213dccb9eSBenjamin Herrenschmidt } 84313dccb9eSBenjamin Herrenschmidt if (res != NULL) { 844aeba3731SMichael Ellerman res->name = dev->full_name; 845aeba3731SMichael Ellerman res->flags = range.flags; 846aeba3731SMichael Ellerman res->start = range.cpu_addr; 847aeba3731SMichael Ellerman res->end = range.cpu_addr + range.size - 1; 848aeba3731SMichael Ellerman res->parent = res->child = res->sibling = NULL; 84913dccb9eSBenjamin Herrenschmidt } 85013dccb9eSBenjamin Herrenschmidt } 85113dccb9eSBenjamin Herrenschmidt } 852fa462f2dSBenjamin Herrenschmidt 853fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 854fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 855fa462f2dSBenjamin Herrenschmidt { 856fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 8571fd0f525SBenjamin Herrenschmidt 8580e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 859fa462f2dSBenjamin Herrenschmidt return 0; 8600e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 861fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 862fa462f2dSBenjamin Herrenschmidt return 1; 863fa462f2dSBenjamin Herrenschmidt } 864fa462f2dSBenjamin Herrenschmidt 865d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 866d82fb31aSKleber Sacilotto de Souza { 867d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 868d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 869d82fb31aSKleber Sacilotto de Souza 870d82fb31aSKleber Sacilotto de Souza return 0; 871d82fb31aSKleber Sacilotto de Souza } 872d82fb31aSKleber Sacilotto de Souza 873bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 874bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 875bf5e2ba2SBenjamin Herrenschmidt */ 876cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 877bf5e2ba2SBenjamin Herrenschmidt { 878bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 879bf5e2ba2SBenjamin Herrenschmidt int i; 880bf5e2ba2SBenjamin Herrenschmidt 881bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 882bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 883bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 884bf5e2ba2SBenjamin Herrenschmidt return; 885bf5e2ba2SBenjamin Herrenschmidt } 886c3b80fb0SWei Yang 887c3b80fb0SWei Yang if (dev->is_virtfn) 888c3b80fb0SWei Yang return; 889c3b80fb0SWei Yang 890bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 891bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 892c5df457fSKevin Hao struct pci_bus_region reg; 893bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 894bf5e2ba2SBenjamin Herrenschmidt continue; 89548c2ce97SBenjamin Herrenschmidt 89648c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 89748c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 89848c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 89948c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 9007f172890SBenjamin Herrenschmidt */ 901fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 90248c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 903c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 90448c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 90548c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 906ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR is unassigned\n", 907ae2a84b4SKevin Hao pci_name(dev), i, res); 908bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 909bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 910bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 911bf5e2ba2SBenjamin Herrenschmidt continue; 912bf5e2ba2SBenjamin Herrenschmidt } 913bf5e2ba2SBenjamin Herrenschmidt 914ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res); 915bf5e2ba2SBenjamin Herrenschmidt } 916bf5e2ba2SBenjamin Herrenschmidt 917bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 918bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 919bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 920bf5e2ba2SBenjamin Herrenschmidt } 921bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 922bf5e2ba2SBenjamin Herrenschmidt 923b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 924b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 925b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 926b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 927b5561511SBenjamin Herrenschmidt */ 928cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 929b5561511SBenjamin Herrenschmidt struct resource *res) 930bf5e2ba2SBenjamin Herrenschmidt { 931be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 932bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 933b5561511SBenjamin Herrenschmidt resource_size_t offset; 9343fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 935b5561511SBenjamin Herrenschmidt u16 command; 936b5561511SBenjamin Herrenschmidt int i; 937bf5e2ba2SBenjamin Herrenschmidt 938b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 9390e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 940b5561511SBenjamin Herrenschmidt return 0; 941bf5e2ba2SBenjamin Herrenschmidt 942b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 943b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 944fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 9453fd47f06SBenjamin Herrenschmidt 9463fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 9473fd47f06SBenjamin Herrenschmidt if (region.start != 0) 948b5561511SBenjamin Herrenschmidt return 0; 949b5561511SBenjamin Herrenschmidt 950b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 951b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 952b5561511SBenjamin Herrenschmidt */ 953b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 954b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 955b5561511SBenjamin Herrenschmidt return 1; 956b5561511SBenjamin Herrenschmidt 957b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 958b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 9593fd47f06SBenjamin Herrenschmidt * us for memory space) 960b5561511SBenjamin Herrenschmidt */ 961b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 962b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 9633fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 964b5561511SBenjamin Herrenschmidt return 0; 965b5561511SBenjamin Herrenschmidt } 966b5561511SBenjamin Herrenschmidt 967b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 968b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 969b5561511SBenjamin Herrenschmidt */ 970b5561511SBenjamin Herrenschmidt return 1; 971b5561511SBenjamin Herrenschmidt } else { 972b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 973b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 974b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 975b5561511SBenjamin Herrenschmidt return 0; 976b5561511SBenjamin Herrenschmidt 977b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 978b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 979b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 980b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 981b5561511SBenjamin Herrenschmidt */ 982b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 983b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 984b5561511SBenjamin Herrenschmidt return 0; 985b5561511SBenjamin Herrenschmidt 986b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 987b5561511SBenjamin Herrenschmidt * it unassigned 988b5561511SBenjamin Herrenschmidt */ 989b5561511SBenjamin Herrenschmidt return 1; 990b5561511SBenjamin Herrenschmidt } 991b5561511SBenjamin Herrenschmidt } 992b5561511SBenjamin Herrenschmidt 993b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 994cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 995b5561511SBenjamin Herrenschmidt { 996bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 997bf5e2ba2SBenjamin Herrenschmidt int i; 998bf5e2ba2SBenjamin Herrenschmidt 999b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 1000b5561511SBenjamin Herrenschmidt 100189a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 100289a74eccSBjorn Helgaas if (!res || !res->flags) 1003bf5e2ba2SBenjamin Herrenschmidt continue; 1004b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 1005b188b2aeSKumar Gala continue; 1006be8cbcd8SBenjamin Herrenschmidt 1007cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 1008cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 1009cf1a4cf8SGavin Shan * of 0 in order to save space. 101048c2ce97SBenjamin Herrenschmidt */ 101148c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 101248c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 101348c2ce97SBenjamin Herrenschmidt res->start = 0; 1014cf1a4cf8SGavin Shan res->end = -1; 101548c2ce97SBenjamin Herrenschmidt continue; 101648c2ce97SBenjamin Herrenschmidt } 101748c2ce97SBenjamin Herrenschmidt 1018ae2a84b4SKevin Hao pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res); 1019bf5e2ba2SBenjamin Herrenschmidt 1020b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 1021b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 1022b5561511SBenjamin Herrenschmidt */ 1023b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 1024b5561511SBenjamin Herrenschmidt res->flags = 0; 1025b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 1026bf5e2ba2SBenjamin Herrenschmidt } 1027bf5e2ba2SBenjamin Herrenschmidt } 1028b5561511SBenjamin Herrenschmidt } 1029b5561511SBenjamin Herrenschmidt 1030cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 10318b8da358SBenjamin Herrenschmidt { 1032467efc2eSDaniel Axtens struct pci_controller *phb; 1033467efc2eSDaniel Axtens 10347eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 10358b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 10368b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 10378b8da358SBenjamin Herrenschmidt 10388b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 10397eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 10408b8da358SBenjamin Herrenschmidt */ 10418b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 10428b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 10438b8da358SBenjamin Herrenschmidt 10448b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 1045467efc2eSDaniel Axtens phb = pci_bus_to_host(bus); 1046467efc2eSDaniel Axtens if (phb->controller_ops.dma_bus_setup) 1047467efc2eSDaniel Axtens phb->controller_ops.dma_bus_setup(bus); 10488b8da358SBenjamin Herrenschmidt } 10498b8da358SBenjamin Herrenschmidt 10503ab3f3c9SOliver O'Halloran void pcibios_bus_add_device(struct pci_dev *dev) 10517eef440aSBenjamin Herrenschmidt { 1052467efc2eSDaniel Axtens struct pci_controller *phb; 10537eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 10547eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 10557eef440aSBenjamin Herrenschmidt */ 10567eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 10577eef440aSBenjamin Herrenschmidt 10587eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 1059bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 10600617fc0cSChristoph Hellwig dev->dev.archdata.dma_offset = PCI_DRAM_OFFSET; 10617eef440aSBenjamin Herrenschmidt 10627eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 1063467efc2eSDaniel Axtens phb = pci_bus_to_host(dev->bus); 1064467efc2eSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 1065467efc2eSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 10667eef440aSBenjamin Herrenschmidt 10677eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 10687eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 10697eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 10707eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 107130d87ef8SShawn Anastasio 107230d87ef8SShawn Anastasio if (ppc_md.pcibios_bus_add_device) 10733ab3f3c9SOliver O'Halloran ppc_md.pcibios_bus_add_device(dev); 107430d87ef8SShawn Anastasio } 107530d87ef8SShawn Anastasio 107606dc660eSOliver O'Halloran int pcibios_device_add(struct pci_dev *dev) 10777846de40SGuenter Roeck { 1078a5f3d2c1SCédric Le Goater struct irq_domain *d; 1079a5f3d2c1SCédric Le Goater 10806e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 10816e628c7dSWei Yang if (ppc_md.pcibios_fixup_sriov) 10826e628c7dSWei Yang ppc_md.pcibios_fixup_sriov(dev); 10836e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 10846e628c7dSWei Yang 1085a5f3d2c1SCédric Le Goater d = dev_get_msi_domain(&dev->bus->dev); 1086a5f3d2c1SCédric Le Goater if (d) 1087a5f3d2c1SCédric Le Goater dev_set_msi_domain(&dev->dev, d); 10887846de40SGuenter Roeck return 0; 10897846de40SGuenter Roeck } 10907846de40SGuenter Roeck 109179c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 109279c8be83SMyron Stowe { 109379c8be83SMyron Stowe /* No special bus mastering setup handling */ 109479c8be83SMyron Stowe } 109579c8be83SMyron Stowe 1096cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1097bf5e2ba2SBenjamin Herrenschmidt { 1098237865f1SBjorn Helgaas /* When called from the generic PCI probe, read PCI<->PCI bridge 1099237865f1SBjorn Helgaas * bases. This is -not- called when generating the PCI tree from 1100237865f1SBjorn Helgaas * the OF device-tree. 1101237865f1SBjorn Helgaas */ 1102237865f1SBjorn Helgaas pci_read_bridge_bases(bus); 1103237865f1SBjorn Helgaas 11042b461880SMichael Ellerman /* Now fixup the bus */ 11058b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 1106bf5e2ba2SBenjamin Herrenschmidt } 1107bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1108bf5e2ba2SBenjamin Herrenschmidt 11093fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 11103fd94c6bSBenjamin Herrenschmidt { 11110e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 11123fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 11133fd94c6bSBenjamin Herrenschmidt return 1; 11143fd94c6bSBenjamin Herrenschmidt return 0; 11153fd94c6bSBenjamin Herrenschmidt } 11163fd94c6bSBenjamin Herrenschmidt 11173fd94c6bSBenjamin Herrenschmidt /* 11183fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 11193fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 11203fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 11213fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 11223fd94c6bSBenjamin Herrenschmidt * 11233fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 11243fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 11253fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 11263fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 11273fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 11283fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 11293fd94c6bSBenjamin Herrenschmidt */ 11303b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 11313fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 11323fd94c6bSBenjamin Herrenschmidt { 11333fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 11343fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 11353fd94c6bSBenjamin Herrenschmidt 1136b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 11373fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1138b26b2d49SDominik Brodowski return start; 1139b26b2d49SDominik Brodowski if (start & 0x300) 11403fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 11413fd94c6bSBenjamin Herrenschmidt } 1142b26b2d49SDominik Brodowski 1143b26b2d49SDominik Brodowski return start; 11443fd94c6bSBenjamin Herrenschmidt } 11453fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 11463fd94c6bSBenjamin Herrenschmidt 11473fd94c6bSBenjamin Herrenschmidt /* 11483fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 11493fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 11503fd94c6bSBenjamin Herrenschmidt */ 11510f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 11523fd94c6bSBenjamin Herrenschmidt struct resource *res) 11533fd94c6bSBenjamin Herrenschmidt { 11543fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 11553fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 11563fd94c6bSBenjamin Herrenschmidt 11573fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 11583fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 11593fd94c6bSBenjamin Herrenschmidt continue; 11603fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 11613fd94c6bSBenjamin Herrenschmidt break; 11623fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11633fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11643fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11653fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11663fd94c6bSBenjamin Herrenschmidt } 11673fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11683fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11693fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11703fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11713fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11723fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11733fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11743fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11753fd94c6bSBenjamin Herrenschmidt p->parent = res; 1176ae2a84b4SKevin Hao pr_debug("PCI: Reparented %s %pR under %s\n", 1177ae2a84b4SKevin Hao p->name, p, res->name); 11783fd94c6bSBenjamin Herrenschmidt } 11793fd94c6bSBenjamin Herrenschmidt return 0; 11803fd94c6bSBenjamin Herrenschmidt } 11813fd94c6bSBenjamin Herrenschmidt 11823fd94c6bSBenjamin Herrenschmidt /* 11833fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11843fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11853fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11863fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11873fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11883fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11893fd94c6bSBenjamin Herrenschmidt * 11903fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11913fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11923fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11933fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11943fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11953fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11963fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11973fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11983fd94c6bSBenjamin Herrenschmidt * 11993fd94c6bSBenjamin Herrenschmidt * Our solution: 12003fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 12013fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 12023fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 12033fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 12043fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 12053fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 12063fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 12073fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 12083fd94c6bSBenjamin Herrenschmidt * resources. 12093fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 12103fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 12113fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 12123fd94c6bSBenjamin Herrenschmidt * as well. 12133fd94c6bSBenjamin Herrenschmidt */ 12143fd94c6bSBenjamin Herrenschmidt 1215e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus) 12163fd94c6bSBenjamin Herrenschmidt { 1217e90a1318SNathan Fontenot struct pci_bus *b; 12183fd94c6bSBenjamin Herrenschmidt int i; 12193fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 12203fd94c6bSBenjamin Herrenschmidt 1221b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1222b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1223b5ae5f91SBenjamin Herrenschmidt 122489a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 122589a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 12263fd94c6bSBenjamin Herrenschmidt continue; 122748c2ce97SBenjamin Herrenschmidt 122848c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 122948c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 123048c2ce97SBenjamin Herrenschmidt goto clear_resource; 123148c2ce97SBenjamin Herrenschmidt 12323fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 12333fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 12343fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 12353fd94c6bSBenjamin Herrenschmidt else { 12363fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 12373fd94c6bSBenjamin Herrenschmidt if (pr == res) { 12383fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 12393fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 12403fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 12413fd94c6bSBenjamin Herrenschmidt */ 12423fd94c6bSBenjamin Herrenschmidt continue; 12433fd94c6bSBenjamin Herrenschmidt } 12443fd94c6bSBenjamin Herrenschmidt } 12453fd94c6bSBenjamin Herrenschmidt 1246ae2a84b4SKevin Hao pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n", 1247ae2a84b4SKevin Hao bus->self ? pci_name(bus->self) : "PHB", bus->number, 1248ae2a84b4SKevin Hao i, res, pr, (pr && pr->name) ? pr->name : "nil"); 12493fd94c6bSBenjamin Herrenschmidt 12503fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 12513ebfe46aSYinghai Lu struct pci_dev *dev = bus->self; 12523ebfe46aSYinghai Lu 12533fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 12543fd94c6bSBenjamin Herrenschmidt continue; 12553fd94c6bSBenjamin Herrenschmidt /* 12563fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12573fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12583fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12593fd94c6bSBenjamin Herrenschmidt */ 12603fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12613fd94c6bSBenjamin Herrenschmidt continue; 12623ebfe46aSYinghai Lu 12633ebfe46aSYinghai Lu if (dev && i < PCI_BRIDGE_RESOURCE_NUM && 12643ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, 12653ebfe46aSYinghai Lu i + PCI_BRIDGE_RESOURCES) == 0) 12663ebfe46aSYinghai Lu continue; 12673fd94c6bSBenjamin Herrenschmidt } 1268f2c2cbccSJoe Perches pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n", 1269f2c2cbccSJoe Perches i, bus->number); 12703fd94c6bSBenjamin Herrenschmidt clear_resource: 1271cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1272cf1a4cf8SGavin Shan * reassignment based on the resources required 1273cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1274cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1275cf1a4cf8SGavin Shan * save more space. 1276cf1a4cf8SGavin Shan */ 1277cf1a4cf8SGavin Shan res->start = 0; 1278cf1a4cf8SGavin Shan res->end = -1; 12793fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12803fd94c6bSBenjamin Herrenschmidt } 1281e90a1318SNathan Fontenot 1282e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1283e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12843fd94c6bSBenjamin Herrenschmidt } 12853fd94c6bSBenjamin Herrenschmidt 1286cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12873fd94c6bSBenjamin Herrenschmidt { 12883fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12893fd94c6bSBenjamin Herrenschmidt 1290ae2a84b4SKevin Hao pr_debug("PCI: Allocating %s: Resource %d: %pR\n", 1291ae2a84b4SKevin Hao pci_name(dev), idx, r); 12923fd94c6bSBenjamin Herrenschmidt 12933fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12943fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12953fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12963fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12973fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12983fd94c6bSBenjamin Herrenschmidt if (pr) 1299ae2a84b4SKevin Hao pr_debug("PCI: parent is %p: %pR\n", pr, pr); 13003fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 13013fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 13023fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 13033fd94c6bSBenjamin Herrenschmidt r->start = 0; 13043fd94c6bSBenjamin Herrenschmidt } 13053fd94c6bSBenjamin Herrenschmidt } 13063fd94c6bSBenjamin Herrenschmidt 13073fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 13083fd94c6bSBenjamin Herrenschmidt { 13093fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 13103fd94c6bSBenjamin Herrenschmidt int idx, disabled; 13113fd94c6bSBenjamin Herrenschmidt u16 command; 13123fd94c6bSBenjamin Herrenschmidt struct resource *r; 13133fd94c6bSBenjamin Herrenschmidt 13143fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 13153fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1316ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 13173fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 13183fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 13193fd94c6bSBenjamin Herrenschmidt continue; 13203fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 13213fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1322ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1323ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1324ad892a63SBenjamin Herrenschmidt */ 1325ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1326ad892a63SBenjamin Herrenschmidt disabled = 1; 13273fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 13283fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 13293fd94c6bSBenjamin Herrenschmidt else 13303fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1331533b1928SPaul Mackerras if (pass == disabled) 1332533b1928SPaul Mackerras alloc_resource(dev, idx); 13333fd94c6bSBenjamin Herrenschmidt } 13343fd94c6bSBenjamin Herrenschmidt if (pass) 13353fd94c6bSBenjamin Herrenschmidt continue; 13363fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1337ad892a63SBenjamin Herrenschmidt if (r->flags) { 13383fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 13393fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 13403fd94c6bSBenjamin Herrenschmidt */ 13413fd94c6bSBenjamin Herrenschmidt u32 reg; 1342ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1343ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1344b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1345b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 13463fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 13473fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 13483fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 13493fd94c6bSBenjamin Herrenschmidt } 13503fd94c6bSBenjamin Herrenschmidt } 13513fd94c6bSBenjamin Herrenschmidt } 1352ad892a63SBenjamin Herrenschmidt } 13533fd94c6bSBenjamin Herrenschmidt 1354c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1355c1f34302SBenjamin Herrenschmidt { 1356c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1357c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1358c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1359c1f34302SBenjamin Herrenschmidt int i; 1360c1f34302SBenjamin Herrenschmidt 1361c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1362c1f34302SBenjamin Herrenschmidt 1363c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1364c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1365c1f34302SBenjamin Herrenschmidt goto no_io; 1366c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1367c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1368c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1369c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1370c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1371c1f34302SBenjamin Herrenschmidt res->start = offset; 1372c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1373c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1374c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1375c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1376c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1377c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1378c1f34302SBenjamin Herrenschmidt kfree(res); 1379c1f34302SBenjamin Herrenschmidt } 1380c1f34302SBenjamin Herrenschmidt 1381c1f34302SBenjamin Herrenschmidt no_io: 1382c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1383c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1384c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 13853fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1386c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1387c1f34302SBenjamin Herrenschmidt continue; 1388c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1389c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1390c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1391c1f34302SBenjamin Herrenschmidt break; 1392c1f34302SBenjamin Herrenschmidt } 1393c1f34302SBenjamin Herrenschmidt if (i >= 3) 1394c1f34302SBenjamin Herrenschmidt return; 1395c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1396c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1397c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1398c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1399c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1400c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1401c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1402c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1403c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1404c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1405c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1406c1f34302SBenjamin Herrenschmidt kfree(res); 1407c1f34302SBenjamin Herrenschmidt } 1408c1f34302SBenjamin Herrenschmidt } 1409c1f34302SBenjamin Herrenschmidt 14103fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 14113fd94c6bSBenjamin Herrenschmidt { 1412e90a1318SNathan Fontenot struct pci_bus *b; 1413e90a1318SNathan Fontenot 141448c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1415e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1416e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 14179a1a70aeSBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 14183fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 14193fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 14209a1a70aeSBenjamin Herrenschmidt } 14213fd94c6bSBenjamin Herrenschmidt 1422c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1423c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1424c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1425c1f34302SBenjamin Herrenschmidt */ 14260e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1427c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1428c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1429c1f34302SBenjamin Herrenschmidt } 1430c1f34302SBenjamin Herrenschmidt 1431c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1432c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1433c1f34302SBenjamin Herrenschmidt */ 14340e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1435a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 14363fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 14373fd94c6bSBenjamin Herrenschmidt } 14383fd94c6bSBenjamin Herrenschmidt } 14393fd94c6bSBenjamin Herrenschmidt 1440fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 14413fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1442fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1443fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 14443fd94c6bSBenjamin Herrenschmidt */ 1445baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 14463fd94c6bSBenjamin Herrenschmidt { 14473fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 14483fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 14493fd94c6bSBenjamin Herrenschmidt 14503fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 14513fd94c6bSBenjamin Herrenschmidt int i; 14523fd94c6bSBenjamin Herrenschmidt 14533fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14543fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14553fd94c6bSBenjamin Herrenschmidt 14563fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14573fd94c6bSBenjamin Herrenschmidt continue; 1458fd6852c8SBenjamin Herrenschmidt 1459ae2a84b4SKevin Hao pr_debug("PCI: Claiming %s: Resource %d: %pR\n", 1460ae2a84b4SKevin Hao pci_name(dev), i, r); 1461fd6852c8SBenjamin Herrenschmidt 14623ebfe46aSYinghai Lu if (pci_claim_resource(dev, i) == 0) 14633ebfe46aSYinghai Lu continue; 14643ebfe46aSYinghai Lu 14653ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, i); 14663fd94c6bSBenjamin Herrenschmidt } 14673fd94c6bSBenjamin Herrenschmidt } 14683fd94c6bSBenjamin Herrenschmidt 14693fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14703fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14713fd94c6bSBenjamin Herrenschmidt } 14725b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus); 1473fd6852c8SBenjamin Herrenschmidt 1474fd6852c8SBenjamin Herrenschmidt 1475fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1476fd6852c8SBenjamin Herrenschmidt * 1477fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1478fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1479fd6852c8SBenjamin Herrenschmidt * being added 1480fd6852c8SBenjamin Herrenschmidt */ 1481fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1482fd6852c8SBenjamin Herrenschmidt { 1483fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1484fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1485fd6852c8SBenjamin Herrenschmidt 1486fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1487fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1488fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 14897415c14cSGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) { 14907415c14cSGavin Shan if (bus->self) 14917415c14cSGavin Shan pci_assign_unassigned_bridge_resources(bus->self); 14927415c14cSGavin Shan else 1493ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 14947415c14cSGavin Shan } 1495fd6852c8SBenjamin Herrenschmidt 1496fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1497fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1498fd6852c8SBenjamin Herrenschmidt } 1499fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1500fd6852c8SBenjamin Herrenschmidt 1501549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1502549beb9bSBenjamin Herrenschmidt { 1503467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 1504467efc2eSDaniel Axtens 1505467efc2eSDaniel Axtens if (phb->controller_ops.enable_device_hook) 1506467efc2eSDaniel Axtens if (!phb->controller_ops.enable_device_hook(dev)) 1507549beb9bSBenjamin Herrenschmidt return -EINVAL; 1508549beb9bSBenjamin Herrenschmidt 15097cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1510549beb9bSBenjamin Herrenschmidt } 151153280323SBenjamin Herrenschmidt 1512abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev) 1513abeeed6dSMichael Neuling { 1514abeeed6dSMichael Neuling struct pci_controller *phb = pci_bus_to_host(dev->bus); 1515abeeed6dSMichael Neuling 1516abeeed6dSMichael Neuling if (phb->controller_ops.disable_device) 1517abeeed6dSMichael Neuling phb->controller_ops.disable_device(dev); 1518abeeed6dSMichael Neuling } 1519abeeed6dSMichael Neuling 152038973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 152138973ba7SBjorn Helgaas { 152238973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 152338973ba7SBjorn Helgaas } 152438973ba7SBjorn Helgaas 1525cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1526cad5cef6SGreg Kroah-Hartman struct list_head *resources) 152753280323SBenjamin Herrenschmidt { 152853280323SBenjamin Herrenschmidt struct resource *res; 15293fd47f06SBenjamin Herrenschmidt resource_size_t offset; 153053280323SBenjamin Herrenschmidt int i; 153153280323SBenjamin Herrenschmidt 153253280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 153345a709f8SBjorn Helgaas res = &hose->io_resource; 153453280323SBenjamin Herrenschmidt 153553280323SBenjamin Herrenschmidt if (!res->flags) { 1536cdb1b342SBenjamin Herrenschmidt pr_debug("PCI: I/O resource not set for host" 1537b7c670d6SRob Herring " bridge %pOF (domain %d)\n", 1538b7c670d6SRob Herring hose->dn, hose->global_number); 15393fd47f06SBenjamin Herrenschmidt } else { 15403fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 15413fd47f06SBenjamin Herrenschmidt 1542ae2a84b4SKevin Hao pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n", 1543ae2a84b4SKevin Hao res, (unsigned long long)offset); 15443fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1545a0b8e76fSBenjamin Herrenschmidt } 1546a0b8e76fSBenjamin Herrenschmidt 154753280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 154853280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 154953280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 1550727597d1SGavin Shan if (!res->flags) 15513fd47f06SBenjamin Herrenschmidt continue; 1552727597d1SGavin Shan 15533fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1554ae2a84b4SKevin Hao pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i, 1555ae2a84b4SKevin Hao res, (unsigned long long)offset); 155653280323SBenjamin Herrenschmidt 15573fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 15583fd47f06SBenjamin Herrenschmidt } 155953280323SBenjamin Herrenschmidt } 156089c2dd62SKumar Gala 156189c2dd62SKumar Gala /* 156289c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 156389c2dd62SKumar Gala * find a hose. 156489c2dd62SKumar Gala */ 156589c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 156689c2dd62SKumar Gala static int \ 156789c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 156889c2dd62SKumar Gala { \ 156989c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 157089c2dd62SKumar Gala } 157189c2dd62SKumar Gala 157289c2dd62SKumar Gala static int 157389c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 157489c2dd62SKumar Gala int len, u32 *val) 157589c2dd62SKumar Gala { 157689c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 157789c2dd62SKumar Gala } 157889c2dd62SKumar Gala 157989c2dd62SKumar Gala static int 158089c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 158189c2dd62SKumar Gala int len, u32 val) 158289c2dd62SKumar Gala { 158389c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 158489c2dd62SKumar Gala } 158589c2dd62SKumar Gala 158689c2dd62SKumar Gala static struct pci_ops null_pci_ops = 158789c2dd62SKumar Gala { 158889c2dd62SKumar Gala .read = null_read_config, 158989c2dd62SKumar Gala .write = null_write_config, 159089c2dd62SKumar Gala }; 159189c2dd62SKumar Gala 159289c2dd62SKumar Gala /* 159389c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 159489c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 159589c2dd62SKumar Gala */ 159689c2dd62SKumar Gala static struct pci_bus * 159789c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 159889c2dd62SKumar Gala { 159989c2dd62SKumar Gala static struct pci_bus bus; 160089c2dd62SKumar Gala 1601b0d436c7SAnton Blanchard if (hose == NULL) { 160289c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 160389c2dd62SKumar Gala } 160489c2dd62SKumar Gala bus.number = busnr; 160589c2dd62SKumar Gala bus.sysdata = hose; 160689c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 160789c2dd62SKumar Gala return &bus; 160889c2dd62SKumar Gala } 160989c2dd62SKumar Gala 161089c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 161189c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 161289c2dd62SKumar Gala int devfn, int offset, type value) \ 161389c2dd62SKumar Gala { \ 161489c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 161589c2dd62SKumar Gala devfn, offset, value); \ 161689c2dd62SKumar Gala } 161789c2dd62SKumar Gala 161889c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 161989c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 162089c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 162189c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 162289c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 162389c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 162489c2dd62SKumar Gala 162589c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 162689c2dd62SKumar Gala int cap) 162789c2dd62SKumar Gala { 162889c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 162989c2dd62SKumar Gala } 16300ed2c722SGrant Likely 163198d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 163298d9f30cSBenjamin Herrenschmidt { 163398d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 163498d9f30cSBenjamin Herrenschmidt 163598d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 163698d9f30cSBenjamin Herrenschmidt } 163798d9f30cSBenjamin Herrenschmidt 16380ed2c722SGrant Likely /** 16390ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 16400ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 16410ed2c722SGrant Likely */ 1642cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 16430ed2c722SGrant Likely { 164445a709f8SBjorn Helgaas LIST_HEAD(resources); 16450ed2c722SGrant Likely struct pci_bus *bus; 16460ed2c722SGrant Likely struct device_node *node = hose->dn; 16470ed2c722SGrant Likely int mode; 16480ed2c722SGrant Likely 1649b7c670d6SRob Herring pr_debug("PCI: Scanning PHB %pOF\n", node); 16500ed2c722SGrant Likely 16510ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16520ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16530ed2c722SGrant Likely 16540ed2c722SGrant Likely /* Wire up PHB bus resources */ 165545a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 165645a709f8SBjorn Helgaas 1657be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1658be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1659be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1660be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1661be8e60d8SYinghai Lu 166245a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 166345a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 166445a709f8SBjorn Helgaas hose->ops, hose, &resources); 166545a709f8SBjorn Helgaas if (bus == NULL) { 166645a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 166745a709f8SBjorn Helgaas hose->global_number); 166845a709f8SBjorn Helgaas pci_free_resource_list(&resources); 166945a709f8SBjorn Helgaas return; 167045a709f8SBjorn Helgaas } 167145a709f8SBjorn Helgaas hose->bus = bus; 16720ed2c722SGrant Likely 16730ed2c722SGrant Likely /* Get probe mode and perform scan */ 16740ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 1675467efc2eSDaniel Axtens if (node && hose->controller_ops.probe_mode) 1676467efc2eSDaniel Axtens mode = hose->controller_ops.probe_mode(bus); 16770ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1678be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 16790ed2c722SGrant Likely of_scan_bus(node, bus); 16800ed2c722SGrant Likely 1681be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1682be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1683be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1684be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1685be8e60d8SYinghai Lu } 1686781fb7a3SBenjamin Herrenschmidt 1687491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1688491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1689491b98c3SBenjamin Herrenschmidt */ 1690491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1691491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1692491b98c3SBenjamin Herrenschmidt 1693781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1694bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1695781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1696a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1697a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1698781fb7a3SBenjamin Herrenschmidt } 16990ed2c722SGrant Likely } 17005b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb); 1701c065488fSKumar Gala 1702c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1703c065488fSKumar Gala { 1704c065488fSKumar Gala int i, class = dev->class >> 8; 17051fd02f66SJulia Lawall /* When configured as agent, programming interface = 1 */ 170605737c7cSJason Jin int prog_if = dev->class & 0xf; 1707c065488fSKumar Gala 1708c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1709c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1710c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 171105737c7cSJason Jin (prog_if == 0) && 1712c065488fSKumar Gala (dev->bus->parent == NULL)) { 1713c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1714c065488fSKumar Gala dev->resource[i].start = 0; 1715c065488fSKumar Gala dev->resource[i].end = 0; 1716c065488fSKumar Gala dev->resource[i].flags = 0; 1717c065488fSKumar Gala } 1718c065488fSKumar Gala } 1719c065488fSKumar Gala } 1720c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1721c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 17225537fcb3SOliver O'Halloran 17235537fcb3SOliver O'Halloran 17245537fcb3SOliver O'Halloran static int __init discover_phbs(void) 17255537fcb3SOliver O'Halloran { 17265537fcb3SOliver O'Halloran if (ppc_md.discover_phbs) 17275537fcb3SOliver O'Halloran ppc_md.discover_phbs(); 17285537fcb3SOliver O'Halloran 17295537fcb3SOliver O'Halloran return 0; 17305537fcb3SOliver O'Halloran } 17315537fcb3SOliver O'Halloran core_initcall(discover_phbs); 1732