15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #include <linux/kernel.h> 205516b540SKumar Gala #include <linux/pci.h> 215516b540SKumar Gala #include <linux/string.h> 225516b540SKumar Gala #include <linux/init.h> 235516b540SKumar Gala #include <linux/bootmem.h> 24*d92a208dSGavin Shan #include <linux/delay.h> 2566b15db6SPaul Gortmaker #include <linux/export.h> 2622ae782fSGrant Likely #include <linux/of_address.h> 2704bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 285516b540SKumar Gala #include <linux/mm.h> 295516b540SKumar Gala #include <linux/list.h> 305516b540SKumar Gala #include <linux/syscalls.h> 315516b540SKumar Gala #include <linux/irq.h> 325516b540SKumar Gala #include <linux/vmalloc.h> 335a0e3ad6STejun Heo #include <linux/slab.h> 34c2e1d845SBrian King #include <linux/vgaarb.h> 355516b540SKumar Gala 365516b540SKumar Gala #include <asm/processor.h> 375516b540SKumar Gala #include <asm/io.h> 385516b540SKumar Gala #include <asm/prom.h> 395516b540SKumar Gala #include <asm/pci-bridge.h> 405516b540SKumar Gala #include <asm/byteorder.h> 415516b540SKumar Gala #include <asm/machdep.h> 425516b540SKumar Gala #include <asm/ppc-pci.h> 438b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 445516b540SKumar Gala 45a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 46c3bd517dSMilton Miller LIST_HEAD(hose_list); 47a4c9e328SKumar Gala 48a4c9e328SKumar Gala /* XXX kill that some day ... */ 49ebfc00f7SStephen Rothwell static int global_phb_number; /* Global phb counter */ 50a4c9e328SKumar Gala 5125e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5225e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 5325e81f92SBenjamin Herrenschmidt 54a4c9e328SKumar Gala 5545223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops; 564fc665b8SBecky Bruce 5745223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops) 584fc665b8SBecky Bruce { 594fc665b8SBecky Bruce pci_dma_ops = dma_ops; 604fc665b8SBecky Bruce } 614fc665b8SBecky Bruce 6245223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void) 634fc665b8SBecky Bruce { 644fc665b8SBecky Bruce return pci_dma_ops; 654fc665b8SBecky Bruce } 664fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops); 674fc665b8SBecky Bruce 682d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 69a4c9e328SKumar Gala { 70a4c9e328SKumar Gala struct pci_controller *phb; 71a4c9e328SKumar Gala 72e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 73a4c9e328SKumar Gala if (phb == NULL) 74a4c9e328SKumar Gala return NULL; 75e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 76e60516e3SStephen Rothwell phb->global_number = global_phb_number++; 77e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 78e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 7944ef3390SStephen Rothwell phb->dn = dev; 80a4c9e328SKumar Gala phb->is_dynamic = mem_init_done; 81a4c9e328SKumar Gala #ifdef CONFIG_PPC64 82a4c9e328SKumar Gala if (dev) { 83a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 84a4c9e328SKumar Gala 85a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 86a4c9e328SKumar Gala nid = -1; 87a4c9e328SKumar Gala 88a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 89a4c9e328SKumar Gala } 90a4c9e328SKumar Gala #endif 91a4c9e328SKumar Gala return phb; 92a4c9e328SKumar Gala } 93a4c9e328SKumar Gala 94a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 95a4c9e328SKumar Gala { 96a4c9e328SKumar Gala spin_lock(&hose_spinlock); 97a4c9e328SKumar Gala list_del(&phb->list_node); 98a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 99a4c9e328SKumar Gala 100a4c9e328SKumar Gala if (phb->is_dynamic) 101a4c9e328SKumar Gala kfree(phb); 102a4c9e328SKumar Gala } 103a4c9e328SKumar Gala 1044c2245bbSGavin Shan /* 1054c2245bbSGavin Shan * The function is used to return the minimal alignment 1064c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1074c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1084c2245bbSGavin Shan * memory windows. 1094c2245bbSGavin Shan */ 1104c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 1114c2245bbSGavin Shan unsigned long type) 1124c2245bbSGavin Shan { 1134c2245bbSGavin Shan if (ppc_md.pcibios_window_alignment) 1144c2245bbSGavin Shan return ppc_md.pcibios_window_alignment(bus, type); 1154c2245bbSGavin Shan 1164c2245bbSGavin Shan /* 1174c2245bbSGavin Shan * PCI core will figure out the default 1184c2245bbSGavin Shan * alignment: 4KiB for I/O and 1MiB for 1194c2245bbSGavin Shan * memory window. 1204c2245bbSGavin Shan */ 1214c2245bbSGavin Shan return 1; 1224c2245bbSGavin Shan } 1234c2245bbSGavin Shan 124*d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 125*d92a208dSGavin Shan { 126*d92a208dSGavin Shan u16 ctrl; 127*d92a208dSGavin Shan 128*d92a208dSGavin Shan if (ppc_md.pcibios_reset_secondary_bus) { 129*d92a208dSGavin Shan ppc_md.pcibios_reset_secondary_bus(dev); 130*d92a208dSGavin Shan return; 131*d92a208dSGavin Shan } 132*d92a208dSGavin Shan 133*d92a208dSGavin Shan pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl); 134*d92a208dSGavin Shan ctrl |= PCI_BRIDGE_CTL_BUS_RESET; 135*d92a208dSGavin Shan pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl); 136*d92a208dSGavin Shan msleep(2); 137*d92a208dSGavin Shan 138*d92a208dSGavin Shan ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET; 139*d92a208dSGavin Shan pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl); 140*d92a208dSGavin Shan ssleep(1); 141*d92a208dSGavin Shan } 142*d92a208dSGavin Shan 143c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 144c3bd517dSMilton Miller { 145c3bd517dSMilton Miller #ifdef CONFIG_PPC64 146c3bd517dSMilton Miller return hose->pci_io_size; 147c3bd517dSMilton Miller #else 14828f65c11SJoe Perches return resource_size(&hose->io_resource); 149c3bd517dSMilton Miller #endif 150c3bd517dSMilton Miller } 151c3bd517dSMilton Miller 1526dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 1536dfbde20SBenjamin Herrenschmidt { 1546dfbde20SBenjamin Herrenschmidt int ret = 0; 1556dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 156c3bd517dSMilton Miller resource_size_t size; 1576dfbde20SBenjamin Herrenschmidt 1586dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 1596dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 160c3bd517dSMilton Miller size = pcibios_io_size(hose); 1616dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 1626dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 1636dfbde20SBenjamin Herrenschmidt ret = 1; 1646dfbde20SBenjamin Herrenschmidt break; 1656dfbde20SBenjamin Herrenschmidt } 1666dfbde20SBenjamin Herrenschmidt } 1676dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 1686dfbde20SBenjamin Herrenschmidt return ret; 1696dfbde20SBenjamin Herrenschmidt } 1706dfbde20SBenjamin Herrenschmidt 171c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 172c3bd517dSMilton Miller { 173c3bd517dSMilton Miller struct pci_controller *hose; 174c3bd517dSMilton Miller resource_size_t size; 175c3bd517dSMilton Miller unsigned long ret = ~0; 176c3bd517dSMilton Miller 177c3bd517dSMilton Miller spin_lock(&hose_spinlock); 178c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 179c3bd517dSMilton Miller size = pcibios_io_size(hose); 180c3bd517dSMilton Miller if (address >= hose->io_base_phys && 181c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 182c3bd517dSMilton Miller unsigned long base = 183c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 184c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 185c3bd517dSMilton Miller break; 186c3bd517dSMilton Miller } 187c3bd517dSMilton Miller } 188c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 189c3bd517dSMilton Miller 190c3bd517dSMilton Miller return ret; 191c3bd517dSMilton Miller } 192c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 193c3bd517dSMilton Miller 1945516b540SKumar Gala /* 1955516b540SKumar Gala * Return the domain number for this bus. 1965516b540SKumar Gala */ 1975516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 1985516b540SKumar Gala { 1995516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 2005516b540SKumar Gala 2015516b540SKumar Gala return hose->global_number; 2025516b540SKumar Gala } 2035516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 20458083dadSKumar Gala 205a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 206a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 207a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 208a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 209a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 210a4c9e328SKumar Gala * config cycles. 211a4c9e328SKumar Gala */ 212a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 213a4c9e328SKumar Gala { 214a4c9e328SKumar Gala while(node) { 215a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 216a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 21744ef3390SStephen Rothwell if (hose->dn == node) 218a4c9e328SKumar Gala return hose; 219a4c9e328SKumar Gala node = node->parent; 220a4c9e328SKumar Gala } 221a4c9e328SKumar Gala return NULL; 222a4c9e328SKumar Gala } 223a4c9e328SKumar Gala 22458083dadSKumar Gala static ssize_t pci_show_devspec(struct device *dev, 22558083dadSKumar Gala struct device_attribute *attr, char *buf) 22658083dadSKumar Gala { 22758083dadSKumar Gala struct pci_dev *pdev; 22858083dadSKumar Gala struct device_node *np; 22958083dadSKumar Gala 23058083dadSKumar Gala pdev = to_pci_dev (dev); 23158083dadSKumar Gala np = pci_device_to_OF_node(pdev); 23258083dadSKumar Gala if (np == NULL || np->full_name == NULL) 23358083dadSKumar Gala return 0; 23458083dadSKumar Gala return sprintf(buf, "%s", np->full_name); 23558083dadSKumar Gala } 23658083dadSKumar Gala static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL); 23758083dadSKumar Gala 23858083dadSKumar Gala /* Add sysfs properties */ 2394f3731daSTony Breeds int pcibios_add_platform_entries(struct pci_dev *pdev) 24058083dadSKumar Gala { 2414f3731daSTony Breeds return device_create_file(&pdev->dev, &dev_attr_devspec); 24258083dadSKumar Gala } 24358083dadSKumar Gala 24458083dadSKumar Gala /* 24558083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 24658083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 24758083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 24858083dadSKumar Gala */ 2494666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 25058083dadSKumar Gala { 251530210c7SGrant Likely struct of_phandle_args oirq; 25258083dadSKumar Gala unsigned int virq; 25358083dadSKumar Gala 254b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 25558083dadSKumar Gala 25658083dadSKumar Gala #ifdef DEBUG 25758083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 25858083dadSKumar Gala #endif 25958083dadSKumar Gala /* Try to get a mapping from the device-tree */ 2600c02c800SGrant Likely if (of_irq_parse_pci(pci_dev, &oirq)) { 26158083dadSKumar Gala u8 line, pin; 26258083dadSKumar Gala 26358083dadSKumar Gala /* If that fails, lets fallback to what is in the config 26458083dadSKumar Gala * space and map that through the default controller. We 26558083dadSKumar Gala * also set the type to level low since that's what PCI 26658083dadSKumar Gala * interrupts are. If your platform does differently, then 26758083dadSKumar Gala * either provide a proper interrupt tree or don't use this 26858083dadSKumar Gala * function. 26958083dadSKumar Gala */ 27058083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 27158083dadSKumar Gala return -1; 27258083dadSKumar Gala if (pin == 0) 27358083dadSKumar Gala return -1; 27458083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 27554a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 27658083dadSKumar Gala return -1; 27758083dadSKumar Gala } 278b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 27954a24cbbSBenjamin Herrenschmidt line, pin); 28058083dadSKumar Gala 28158083dadSKumar Gala virq = irq_create_mapping(NULL, line); 28258083dadSKumar Gala if (virq != NO_IRQ) 283ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 28458083dadSKumar Gala } else { 285b0494bc8SBenjamin Herrenschmidt pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n", 286530210c7SGrant Likely oirq.args_count, oirq.args[0], oirq.args[1], 287530210c7SGrant Likely of_node_full_name(oirq.np)); 28858083dadSKumar Gala 289e6d30ab1SGrant Likely virq = irq_create_of_mapping(&oirq); 29058083dadSKumar Gala } 29158083dadSKumar Gala if(virq == NO_IRQ) { 292b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 29358083dadSKumar Gala return -1; 29458083dadSKumar Gala } 29558083dadSKumar Gala 296b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 29758083dadSKumar Gala 29858083dadSKumar Gala pci_dev->irq = virq; 29958083dadSKumar Gala 30058083dadSKumar Gala return 0; 30158083dadSKumar Gala } 30258083dadSKumar Gala 30358083dadSKumar Gala /* 30458083dadSKumar Gala * Platform support for /proc/bus/pci/X/Y mmap()s, 30558083dadSKumar Gala * modelled on the sparc64 implementation by Dave Miller. 30658083dadSKumar Gala * -- paulus. 30758083dadSKumar Gala */ 30858083dadSKumar Gala 30958083dadSKumar Gala /* 31058083dadSKumar Gala * Adjust vm_pgoff of VMA such that it is the physical page offset 31158083dadSKumar Gala * corresponding to the 32-bit pci bus offset for DEV requested by the user. 31258083dadSKumar Gala * 31358083dadSKumar Gala * Basically, the user finds the base address for his device which he wishes 31458083dadSKumar Gala * to mmap. They read the 32-bit value from the config space base register, 31558083dadSKumar Gala * add whatever PAGE_SIZE multiple offset they wish, and feed this into the 31658083dadSKumar Gala * offset parameter of mmap on /proc/bus/pci/XXX for that device. 31758083dadSKumar Gala * 31858083dadSKumar Gala * Returns negative error code on failure, zero on success. 31958083dadSKumar Gala */ 32058083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev, 32158083dadSKumar Gala resource_size_t *offset, 32258083dadSKumar Gala enum pci_mmap_state mmap_state) 32358083dadSKumar Gala { 32458083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 32558083dadSKumar Gala unsigned long io_offset = 0; 32658083dadSKumar Gala int i, res_bit; 32758083dadSKumar Gala 328b0d436c7SAnton Blanchard if (hose == NULL) 32958083dadSKumar Gala return NULL; /* should never happen */ 33058083dadSKumar Gala 33158083dadSKumar Gala /* If memory, add on the PCI bridge address offset */ 33258083dadSKumar Gala if (mmap_state == pci_mmap_mem) { 33358083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */ 33458083dadSKumar Gala *offset += hose->pci_mem_offset; 33558083dadSKumar Gala #endif 33658083dadSKumar Gala res_bit = IORESOURCE_MEM; 33758083dadSKumar Gala } else { 33858083dadSKumar Gala io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 33958083dadSKumar Gala *offset += io_offset; 34058083dadSKumar Gala res_bit = IORESOURCE_IO; 34158083dadSKumar Gala } 34258083dadSKumar Gala 34358083dadSKumar Gala /* 34458083dadSKumar Gala * Check that the offset requested corresponds to one of the 34558083dadSKumar Gala * resources of the device. 34658083dadSKumar Gala */ 34758083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 34858083dadSKumar Gala struct resource *rp = &dev->resource[i]; 34958083dadSKumar Gala int flags = rp->flags; 35058083dadSKumar Gala 35158083dadSKumar Gala /* treat ROM as memory (should be already) */ 35258083dadSKumar Gala if (i == PCI_ROM_RESOURCE) 35358083dadSKumar Gala flags |= IORESOURCE_MEM; 35458083dadSKumar Gala 35558083dadSKumar Gala /* Active and same type? */ 35658083dadSKumar Gala if ((flags & res_bit) == 0) 35758083dadSKumar Gala continue; 35858083dadSKumar Gala 35958083dadSKumar Gala /* In the range of this resource? */ 36058083dadSKumar Gala if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end) 36158083dadSKumar Gala continue; 36258083dadSKumar Gala 36358083dadSKumar Gala /* found it! construct the final physical address */ 36458083dadSKumar Gala if (mmap_state == pci_mmap_io) 36558083dadSKumar Gala *offset += hose->io_base_phys - io_offset; 36658083dadSKumar Gala return rp; 36758083dadSKumar Gala } 36858083dadSKumar Gala 36958083dadSKumar Gala return NULL; 37058083dadSKumar Gala } 37158083dadSKumar Gala 37258083dadSKumar Gala /* 37358083dadSKumar Gala * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci 37458083dadSKumar Gala * device mapping. 37558083dadSKumar Gala */ 37658083dadSKumar Gala static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp, 37758083dadSKumar Gala pgprot_t protection, 37858083dadSKumar Gala enum pci_mmap_state mmap_state, 37958083dadSKumar Gala int write_combine) 38058083dadSKumar Gala { 38158083dadSKumar Gala 38258083dadSKumar Gala /* Write combine is always 0 on non-memory space mappings. On 38358083dadSKumar Gala * memory space, if the user didn't pass 1, we check for a 38458083dadSKumar Gala * "prefetchable" resource. This is a bit hackish, but we use 38558083dadSKumar Gala * this to workaround the inability of /sysfs to provide a write 38658083dadSKumar Gala * combine bit 38758083dadSKumar Gala */ 38858083dadSKumar Gala if (mmap_state != pci_mmap_mem) 38958083dadSKumar Gala write_combine = 0; 39058083dadSKumar Gala else if (write_combine == 0) { 39158083dadSKumar Gala if (rp->flags & IORESOURCE_PREFETCH) 39258083dadSKumar Gala write_combine = 1; 39358083dadSKumar Gala } 39458083dadSKumar Gala 39558083dadSKumar Gala /* XXX would be nice to have a way to ask for write-through */ 39658083dadSKumar Gala if (write_combine) 39783d5e64bSAneesh Kumar K.V return pgprot_noncached_wc(protection); 39858083dadSKumar Gala else 39983d5e64bSAneesh Kumar K.V return pgprot_noncached(protection); 40058083dadSKumar Gala } 40158083dadSKumar Gala 40258083dadSKumar Gala /* 40358083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 40458083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 40558083dadSKumar Gala * above routine 40658083dadSKumar Gala */ 40758083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 40858083dadSKumar Gala unsigned long pfn, 40958083dadSKumar Gala unsigned long size, 41064b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 41158083dadSKumar Gala { 41258083dadSKumar Gala struct pci_dev *pdev = NULL; 41358083dadSKumar Gala struct resource *found = NULL; 4147c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 41558083dadSKumar Gala int i; 41658083dadSKumar Gala 41758083dadSKumar Gala if (page_is_ram(pfn)) 41864b3d0e8SBenjamin Herrenschmidt return prot; 41958083dadSKumar Gala 42064b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 42158083dadSKumar Gala for_each_pci_dev(pdev) { 42258083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 42358083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 42458083dadSKumar Gala int flags = rp->flags; 42558083dadSKumar Gala 42658083dadSKumar Gala /* Active and same type? */ 42758083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 42858083dadSKumar Gala continue; 42958083dadSKumar Gala /* In the range of this resource? */ 43058083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 43158083dadSKumar Gala offset > rp->end) 43258083dadSKumar Gala continue; 43358083dadSKumar Gala found = rp; 43458083dadSKumar Gala break; 43558083dadSKumar Gala } 43658083dadSKumar Gala if (found) 43758083dadSKumar Gala break; 43858083dadSKumar Gala } 43958083dadSKumar Gala if (found) { 44058083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 44164b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 44258083dadSKumar Gala pci_dev_put(pdev); 44358083dadSKumar Gala } 44458083dadSKumar Gala 445b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 44664b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 44758083dadSKumar Gala 44864b3d0e8SBenjamin Herrenschmidt return prot; 44958083dadSKumar Gala } 45058083dadSKumar Gala 45158083dadSKumar Gala 45258083dadSKumar Gala /* 45358083dadSKumar Gala * Perform the actual remap of the pages for a PCI device mapping, as 45458083dadSKumar Gala * appropriate for this architecture. The region in the process to map 45558083dadSKumar Gala * is described by vm_start and vm_end members of VMA, the base physical 45658083dadSKumar Gala * address is found in vm_pgoff. 45758083dadSKumar Gala * The pci device structure is provided so that architectures may make mapping 45858083dadSKumar Gala * decisions on a per-device or per-bus basis. 45958083dadSKumar Gala * 46058083dadSKumar Gala * Returns a negative error code on failure, zero on success. 46158083dadSKumar Gala */ 46258083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, 46358083dadSKumar Gala enum pci_mmap_state mmap_state, int write_combine) 46458083dadSKumar Gala { 4657c12d906SBenjamin Herrenschmidt resource_size_t offset = 4667c12d906SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 46758083dadSKumar Gala struct resource *rp; 46858083dadSKumar Gala int ret; 46958083dadSKumar Gala 47058083dadSKumar Gala rp = __pci_mmap_make_offset(dev, &offset, mmap_state); 47158083dadSKumar Gala if (rp == NULL) 47258083dadSKumar Gala return -EINVAL; 47358083dadSKumar Gala 47458083dadSKumar Gala vma->vm_pgoff = offset >> PAGE_SHIFT; 47558083dadSKumar Gala vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp, 47658083dadSKumar Gala vma->vm_page_prot, 47758083dadSKumar Gala mmap_state, write_combine); 47858083dadSKumar Gala 47958083dadSKumar Gala ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 48058083dadSKumar Gala vma->vm_end - vma->vm_start, vma->vm_page_prot); 48158083dadSKumar Gala 48258083dadSKumar Gala return ret; 48358083dadSKumar Gala } 48458083dadSKumar Gala 485e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 486e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 487e9f82cb7SBenjamin Herrenschmidt { 488e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 489e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 490e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 491e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 492e9f82cb7SBenjamin Herrenschmidt 493e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 494e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 495e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 496e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 497e9f82cb7SBenjamin Herrenschmidt */ 498e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 499e9f82cb7SBenjamin Herrenschmidt offset += port; 500e9f82cb7SBenjamin Herrenschmidt 501e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 502e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 503e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 504e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 505e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 506e9f82cb7SBenjamin Herrenschmidt 507e9f82cb7SBenjamin Herrenschmidt switch(size) { 508e9f82cb7SBenjamin Herrenschmidt case 1: 509e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 510e9f82cb7SBenjamin Herrenschmidt return 1; 511e9f82cb7SBenjamin Herrenschmidt case 2: 512e9f82cb7SBenjamin Herrenschmidt if (port & 1) 513e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 514e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 515e9f82cb7SBenjamin Herrenschmidt return 2; 516e9f82cb7SBenjamin Herrenschmidt case 4: 517e9f82cb7SBenjamin Herrenschmidt if (port & 3) 518e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 519e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 520e9f82cb7SBenjamin Herrenschmidt return 4; 521e9f82cb7SBenjamin Herrenschmidt } 522e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 523e9f82cb7SBenjamin Herrenschmidt } 524e9f82cb7SBenjamin Herrenschmidt 525e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 526e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 527e9f82cb7SBenjamin Herrenschmidt { 528e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 529e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 530e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 531e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 532e9f82cb7SBenjamin Herrenschmidt 533e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 534e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 535e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 536e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 537e9f82cb7SBenjamin Herrenschmidt */ 538e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 539e9f82cb7SBenjamin Herrenschmidt offset += port; 540e9f82cb7SBenjamin Herrenschmidt 541e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 542e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 543e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 544e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 545e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 546e9f82cb7SBenjamin Herrenschmidt 547e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 548e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 549e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 550e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 551e9f82cb7SBenjamin Herrenschmidt */ 552e9f82cb7SBenjamin Herrenschmidt switch(size) { 553e9f82cb7SBenjamin Herrenschmidt case 1: 554e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 555e9f82cb7SBenjamin Herrenschmidt return 1; 556e9f82cb7SBenjamin Herrenschmidt case 2: 557e9f82cb7SBenjamin Herrenschmidt if (port & 1) 558e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 559e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 560e9f82cb7SBenjamin Herrenschmidt return 2; 561e9f82cb7SBenjamin Herrenschmidt case 4: 562e9f82cb7SBenjamin Herrenschmidt if (port & 3) 563e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 564e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 565e9f82cb7SBenjamin Herrenschmidt return 4; 566e9f82cb7SBenjamin Herrenschmidt } 567e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 568e9f82cb7SBenjamin Herrenschmidt } 569e9f82cb7SBenjamin Herrenschmidt 570e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 571e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 572e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 573e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 574e9f82cb7SBenjamin Herrenschmidt { 575e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 576e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 577e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 578e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 579e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 580e9f82cb7SBenjamin Herrenschmidt 581e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 582e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 583e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 584e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 585e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 586e9f82cb7SBenjamin Herrenschmidt 587e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 5885b11abfdSBenjamin Herrenschmidt /* Hack alert ! 5895b11abfdSBenjamin Herrenschmidt * 5905b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 5915b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 5925b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 5935b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 5945b11abfdSBenjamin Herrenschmidt */ 5955b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 5965b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 5975b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 5985b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 5995b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 6005b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 6015b11abfdSBenjamin Herrenschmidt return 0; 6025b11abfdSBenjamin Herrenschmidt } 603e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 604e9f82cb7SBenjamin Herrenschmidt } else { 605e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 606e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 607e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 608e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 609e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 610e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 611e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 612e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 613e9f82cb7SBenjamin Herrenschmidt } 614e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 615e9f82cb7SBenjamin Herrenschmidt 616e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 61764b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 618e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 619e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 620e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 621e9f82cb7SBenjamin Herrenschmidt } 622e9f82cb7SBenjamin Herrenschmidt 62358083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 62458083dadSKumar Gala const struct resource *rsrc, 62558083dadSKumar Gala resource_size_t *start, resource_size_t *end) 62658083dadSKumar Gala { 62758083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 62858083dadSKumar Gala resource_size_t offset = 0; 62958083dadSKumar Gala 63058083dadSKumar Gala if (hose == NULL) 63158083dadSKumar Gala return; 63258083dadSKumar Gala 63358083dadSKumar Gala if (rsrc->flags & IORESOURCE_IO) 63458083dadSKumar Gala offset = (unsigned long)hose->io_base_virt - _IO_BASE; 63558083dadSKumar Gala 63658083dadSKumar Gala /* We pass a fully fixed up address to userland for MMIO instead of 63758083dadSKumar Gala * a BAR value because X is lame and expects to be able to use that 63858083dadSKumar Gala * to pass to /dev/mem ! 63958083dadSKumar Gala * 64058083dadSKumar Gala * That means that we'll have potentially 64 bits values where some 64158083dadSKumar Gala * userland apps only expect 32 (like X itself since it thinks only 64258083dadSKumar Gala * Sparc has 64 bits MMIO) but if we don't do that, we break it on 64358083dadSKumar Gala * 32 bits CHRPs :-( 64458083dadSKumar Gala * 64558083dadSKumar Gala * Hopefully, the sysfs insterface is immune to that gunk. Once X 64658083dadSKumar Gala * has been fixed (and the fix spread enough), we can re-enable the 64758083dadSKumar Gala * 2 lines below and pass down a BAR value to userland. In that case 64858083dadSKumar Gala * we'll also have to re-enable the matching code in 64958083dadSKumar Gala * __pci_mmap_make_offset(). 65058083dadSKumar Gala * 65158083dadSKumar Gala * BenH. 65258083dadSKumar Gala */ 65358083dadSKumar Gala #if 0 65458083dadSKumar Gala else if (rsrc->flags & IORESOURCE_MEM) 65558083dadSKumar Gala offset = hose->pci_mem_offset; 65658083dadSKumar Gala #endif 65758083dadSKumar Gala 65858083dadSKumar Gala *start = rsrc->start - offset; 65958083dadSKumar Gala *end = rsrc->end - offset; 66058083dadSKumar Gala } 66113dccb9eSBenjamin Herrenschmidt 66213dccb9eSBenjamin Herrenschmidt /** 66313dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 66413dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 66513dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 66613dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 66713dccb9eSBenjamin Herrenschmidt * 66813dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 66913dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 67013dccb9eSBenjamin Herrenschmidt * content. 67113dccb9eSBenjamin Herrenschmidt * 67213dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 67313dccb9eSBenjamin Herrenschmidt * with here: 67413dccb9eSBenjamin Herrenschmidt * 67513dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 67613dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 67713dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 67813dccb9eSBenjamin Herrenschmidt * 67913dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 68013dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 68113dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 68213dccb9eSBenjamin Herrenschmidt * 68313dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 68413dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 68513dccb9eSBenjamin Herrenschmidt */ 686cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 687cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 68813dccb9eSBenjamin Herrenschmidt { 689a795dc54SAnton Blanchard const __be32 *ranges; 69013dccb9eSBenjamin Herrenschmidt int rlen; 69113dccb9eSBenjamin Herrenschmidt int pna = of_n_addr_cells(dev); 69213dccb9eSBenjamin Herrenschmidt int np = pna + 5; 693858957abSKevin Hao int memno = 0; 69413dccb9eSBenjamin Herrenschmidt u32 pci_space; 69513dccb9eSBenjamin Herrenschmidt unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size; 69613dccb9eSBenjamin Herrenschmidt struct resource *res; 69713dccb9eSBenjamin Herrenschmidt 69813dccb9eSBenjamin Herrenschmidt printk(KERN_INFO "PCI host bridge %s %s ranges:\n", 69913dccb9eSBenjamin Herrenschmidt dev->full_name, primary ? "(primary)" : ""); 70013dccb9eSBenjamin Herrenschmidt 70113dccb9eSBenjamin Herrenschmidt /* Get ranges property */ 70213dccb9eSBenjamin Herrenschmidt ranges = of_get_property(dev, "ranges", &rlen); 70313dccb9eSBenjamin Herrenschmidt if (ranges == NULL) 70413dccb9eSBenjamin Herrenschmidt return; 70513dccb9eSBenjamin Herrenschmidt 70613dccb9eSBenjamin Herrenschmidt /* Parse it */ 70713dccb9eSBenjamin Herrenschmidt while ((rlen -= np * 4) >= 0) { 70813dccb9eSBenjamin Herrenschmidt /* Read next ranges element */ 709a795dc54SAnton Blanchard pci_space = of_read_number(ranges, 1); 71013dccb9eSBenjamin Herrenschmidt pci_addr = of_read_number(ranges + 1, 2); 71113dccb9eSBenjamin Herrenschmidt cpu_addr = of_translate_address(dev, ranges + 3); 71213dccb9eSBenjamin Herrenschmidt size = of_read_number(ranges + pna + 3, 2); 71313dccb9eSBenjamin Herrenschmidt ranges += np; 714e9f82cb7SBenjamin Herrenschmidt 715e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 716e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 717e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 718e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 719e9f82cb7SBenjamin Herrenschmidt */ 72013dccb9eSBenjamin Herrenschmidt if (cpu_addr == OF_BAD_ADDR || size == 0) 72113dccb9eSBenjamin Herrenschmidt continue; 72213dccb9eSBenjamin Herrenschmidt 72313dccb9eSBenjamin Herrenschmidt /* Now consume following elements while they are contiguous */ 72413dccb9eSBenjamin Herrenschmidt for (; rlen >= np * sizeof(u32); 72513dccb9eSBenjamin Herrenschmidt ranges += np, rlen -= np * 4) { 726a795dc54SAnton Blanchard if (of_read_number(ranges, 1) != pci_space) 72713dccb9eSBenjamin Herrenschmidt break; 72813dccb9eSBenjamin Herrenschmidt pci_next = of_read_number(ranges + 1, 2); 72913dccb9eSBenjamin Herrenschmidt cpu_next = of_translate_address(dev, ranges + 3); 73013dccb9eSBenjamin Herrenschmidt if (pci_next != pci_addr + size || 73113dccb9eSBenjamin Herrenschmidt cpu_next != cpu_addr + size) 73213dccb9eSBenjamin Herrenschmidt break; 73313dccb9eSBenjamin Herrenschmidt size += of_read_number(ranges + pna + 3, 2); 73413dccb9eSBenjamin Herrenschmidt } 73513dccb9eSBenjamin Herrenschmidt 73613dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 73713dccb9eSBenjamin Herrenschmidt res = NULL; 73813dccb9eSBenjamin Herrenschmidt switch ((pci_space >> 24) & 0x3) { 73913dccb9eSBenjamin Herrenschmidt case 1: /* PCI IO space */ 74013dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 74113dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 74213dccb9eSBenjamin Herrenschmidt cpu_addr, cpu_addr + size - 1, pci_addr); 74313dccb9eSBenjamin Herrenschmidt 74413dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 74513dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 74613dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 74713dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 74813dccb9eSBenjamin Herrenschmidt continue; 74913dccb9eSBenjamin Herrenschmidt } 75013dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 75113dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 75213dccb9eSBenjamin Herrenschmidt if (size > 0x01000000) 75313dccb9eSBenjamin Herrenschmidt size = 0x01000000; 75413dccb9eSBenjamin Herrenschmidt 75513dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 75613dccb9eSBenjamin Herrenschmidt hose->io_base_virt = ioremap(cpu_addr, size); 75713dccb9eSBenjamin Herrenschmidt 75813dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 75913dccb9eSBenjamin Herrenschmidt if (primary) 76013dccb9eSBenjamin Herrenschmidt isa_io_base = 76113dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 76213dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 76313dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 76413dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 76513dccb9eSBenjamin Herrenschmidt */ 76613dccb9eSBenjamin Herrenschmidt hose->pci_io_size = pci_addr + size; 76713dccb9eSBenjamin Herrenschmidt hose->io_base_phys = cpu_addr - pci_addr; 76813dccb9eSBenjamin Herrenschmidt 76913dccb9eSBenjamin Herrenschmidt /* Build resource */ 77013dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 77113dccb9eSBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 77213dccb9eSBenjamin Herrenschmidt res->start = pci_addr; 77313dccb9eSBenjamin Herrenschmidt break; 77413dccb9eSBenjamin Herrenschmidt case 2: /* PCI Memory space */ 77567260ac9SBenjamin Herrenschmidt case 3: /* PCI 64 bits Memory space */ 77613dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 77713dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 77813dccb9eSBenjamin Herrenschmidt cpu_addr, cpu_addr + size - 1, pci_addr, 77913dccb9eSBenjamin Herrenschmidt (pci_space & 0x40000000) ? "Prefetch" : ""); 78013dccb9eSBenjamin Herrenschmidt 78113dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 78213dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 78313dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 78413dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 78513dccb9eSBenjamin Herrenschmidt continue; 78613dccb9eSBenjamin Herrenschmidt } 78713dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 78813dccb9eSBenjamin Herrenschmidt if (pci_addr == 0) { 78913dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 79013dccb9eSBenjamin Herrenschmidt isa_mem_base = cpu_addr; 791e9f82cb7SBenjamin Herrenschmidt hose->isa_mem_phys = cpu_addr; 792e9f82cb7SBenjamin Herrenschmidt hose->isa_mem_size = size; 79313dccb9eSBenjamin Herrenschmidt } 79413dccb9eSBenjamin Herrenschmidt 79513dccb9eSBenjamin Herrenschmidt /* Build resource */ 7963fd47f06SBenjamin Herrenschmidt hose->mem_offset[memno] = cpu_addr - pci_addr; 79713dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 79813dccb9eSBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 79913dccb9eSBenjamin Herrenschmidt if (pci_space & 0x40000000) 80013dccb9eSBenjamin Herrenschmidt res->flags |= IORESOURCE_PREFETCH; 80113dccb9eSBenjamin Herrenschmidt res->start = cpu_addr; 80213dccb9eSBenjamin Herrenschmidt break; 80313dccb9eSBenjamin Herrenschmidt } 80413dccb9eSBenjamin Herrenschmidt if (res != NULL) { 80513dccb9eSBenjamin Herrenschmidt res->name = dev->full_name; 80613dccb9eSBenjamin Herrenschmidt res->end = res->start + size - 1; 80713dccb9eSBenjamin Herrenschmidt res->parent = NULL; 80813dccb9eSBenjamin Herrenschmidt res->sibling = NULL; 80913dccb9eSBenjamin Herrenschmidt res->child = NULL; 81013dccb9eSBenjamin Herrenschmidt } 81113dccb9eSBenjamin Herrenschmidt } 81213dccb9eSBenjamin Herrenschmidt } 813fa462f2dSBenjamin Herrenschmidt 814fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 815fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 816fa462f2dSBenjamin Herrenschmidt { 817fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 8181fd0f525SBenjamin Herrenschmidt 8190e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 820fa462f2dSBenjamin Herrenschmidt return 0; 8210e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 822fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 823fa462f2dSBenjamin Herrenschmidt return 1; 824fa462f2dSBenjamin Herrenschmidt } 825fa462f2dSBenjamin Herrenschmidt 826d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 827d82fb31aSKleber Sacilotto de Souza { 828d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 829d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 830d82fb31aSKleber Sacilotto de Souza 831d82fb31aSKleber Sacilotto de Souza return 0; 832d82fb31aSKleber Sacilotto de Souza } 833d82fb31aSKleber Sacilotto de Souza 834bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 835bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 836bf5e2ba2SBenjamin Herrenschmidt */ 837cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 838bf5e2ba2SBenjamin Herrenschmidt { 839bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 840bf5e2ba2SBenjamin Herrenschmidt int i; 841bf5e2ba2SBenjamin Herrenschmidt 842bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 843bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 844bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 845bf5e2ba2SBenjamin Herrenschmidt return; 846bf5e2ba2SBenjamin Herrenschmidt } 847bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 848bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 849c5df457fSKevin Hao struct pci_bus_region reg; 850bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 851bf5e2ba2SBenjamin Herrenschmidt continue; 85248c2ce97SBenjamin Herrenschmidt 85348c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 85448c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 85548c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 85648c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 8577f172890SBenjamin Herrenschmidt */ 858fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 85948c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 860c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 86148c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 86248c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 86348c2ce97SBenjamin Herrenschmidt pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] " 86448c2ce97SBenjamin Herrenschmidt "is unassigned\n", 865bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 866bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start, 867bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 868bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 869bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 870bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 871bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 872bf5e2ba2SBenjamin Herrenschmidt continue; 873bf5e2ba2SBenjamin Herrenschmidt } 874bf5e2ba2SBenjamin Herrenschmidt 8756c5705feSBjorn Helgaas pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n", 876bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 877bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start,\ 878bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 879bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 880bf5e2ba2SBenjamin Herrenschmidt } 881bf5e2ba2SBenjamin Herrenschmidt 882bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 883bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 884bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 885bf5e2ba2SBenjamin Herrenschmidt } 886bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 887bf5e2ba2SBenjamin Herrenschmidt 888b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 889b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 890b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 891b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 892b5561511SBenjamin Herrenschmidt */ 893cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 894b5561511SBenjamin Herrenschmidt struct resource *res) 895bf5e2ba2SBenjamin Herrenschmidt { 896be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 897bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 898b5561511SBenjamin Herrenschmidt resource_size_t offset; 8993fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 900b5561511SBenjamin Herrenschmidt u16 command; 901b5561511SBenjamin Herrenschmidt int i; 902bf5e2ba2SBenjamin Herrenschmidt 903b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 9040e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 905b5561511SBenjamin Herrenschmidt return 0; 906bf5e2ba2SBenjamin Herrenschmidt 907b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 908b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 909fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 9103fd47f06SBenjamin Herrenschmidt 9113fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 9123fd47f06SBenjamin Herrenschmidt if (region.start != 0) 913b5561511SBenjamin Herrenschmidt return 0; 914b5561511SBenjamin Herrenschmidt 915b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 916b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 917b5561511SBenjamin Herrenschmidt */ 918b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 919b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 920b5561511SBenjamin Herrenschmidt return 1; 921b5561511SBenjamin Herrenschmidt 922b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 923b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 9243fd47f06SBenjamin Herrenschmidt * us for memory space) 925b5561511SBenjamin Herrenschmidt */ 926b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 927b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 9283fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 929b5561511SBenjamin Herrenschmidt return 0; 930b5561511SBenjamin Herrenschmidt } 931b5561511SBenjamin Herrenschmidt 932b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 933b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 934b5561511SBenjamin Herrenschmidt */ 935b5561511SBenjamin Herrenschmidt return 1; 936b5561511SBenjamin Herrenschmidt } else { 937b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 938b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 939b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 940b5561511SBenjamin Herrenschmidt return 0; 941b5561511SBenjamin Herrenschmidt 942b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 943b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 944b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 945b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 946b5561511SBenjamin Herrenschmidt */ 947b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 948b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 949b5561511SBenjamin Herrenschmidt return 0; 950b5561511SBenjamin Herrenschmidt 951b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 952b5561511SBenjamin Herrenschmidt * it unassigned 953b5561511SBenjamin Herrenschmidt */ 954b5561511SBenjamin Herrenschmidt return 1; 955b5561511SBenjamin Herrenschmidt } 956b5561511SBenjamin Herrenschmidt } 957b5561511SBenjamin Herrenschmidt 958b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 959cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 960b5561511SBenjamin Herrenschmidt { 961bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 962bf5e2ba2SBenjamin Herrenschmidt int i; 963bf5e2ba2SBenjamin Herrenschmidt 964b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 965b5561511SBenjamin Herrenschmidt 96689a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 96789a74eccSBjorn Helgaas if (!res || !res->flags) 968bf5e2ba2SBenjamin Herrenschmidt continue; 969b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 970b188b2aeSKumar Gala continue; 971be8cbcd8SBenjamin Herrenschmidt 972cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 973cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 974cf1a4cf8SGavin Shan * of 0 in order to save space. 97548c2ce97SBenjamin Herrenschmidt */ 97648c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 97748c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 97848c2ce97SBenjamin Herrenschmidt res->start = 0; 979cf1a4cf8SGavin Shan res->end = -1; 98048c2ce97SBenjamin Herrenschmidt continue; 98148c2ce97SBenjamin Herrenschmidt } 98248c2ce97SBenjamin Herrenschmidt 9836c5705feSBjorn Helgaas pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n", 984bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 985bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start,\ 986bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 987bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 988bf5e2ba2SBenjamin Herrenschmidt 989b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 990b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 991b5561511SBenjamin Herrenschmidt */ 992b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 993b5561511SBenjamin Herrenschmidt res->flags = 0; 994b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 995bf5e2ba2SBenjamin Herrenschmidt } 996bf5e2ba2SBenjamin Herrenschmidt } 997b5561511SBenjamin Herrenschmidt } 998b5561511SBenjamin Herrenschmidt 999cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 10008b8da358SBenjamin Herrenschmidt { 10017eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 10028b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 10038b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 10048b8da358SBenjamin Herrenschmidt 10058b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 10067eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 10078b8da358SBenjamin Herrenschmidt */ 10088b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 10098b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 10108b8da358SBenjamin Herrenschmidt 10118b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 10128b8da358SBenjamin Herrenschmidt if (ppc_md.pci_dma_bus_setup) 10138b8da358SBenjamin Herrenschmidt ppc_md.pci_dma_bus_setup(bus); 10148b8da358SBenjamin Herrenschmidt } 10158b8da358SBenjamin Herrenschmidt 10167846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev) 10177eef440aSBenjamin Herrenschmidt { 10187eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 10197eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 10207eef440aSBenjamin Herrenschmidt */ 10217eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 10227eef440aSBenjamin Herrenschmidt 10237eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 1024bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 1025738ef42eSBecky Bruce set_dma_offset(&dev->dev, PCI_DRAM_OFFSET); 10267eef440aSBenjamin Herrenschmidt 10277eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 10287eef440aSBenjamin Herrenschmidt if (ppc_md.pci_dma_dev_setup) 10297eef440aSBenjamin Herrenschmidt ppc_md.pci_dma_dev_setup(dev); 10307eef440aSBenjamin Herrenschmidt 10317eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 10327eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 10337eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 10347eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 10357eef440aSBenjamin Herrenschmidt } 103637f02195SYuanquan Chen 10377846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev) 10387846de40SGuenter Roeck { 10397846de40SGuenter Roeck /* 10407846de40SGuenter Roeck * We can only call pcibios_setup_device() after bus setup is complete, 10417846de40SGuenter Roeck * since some of the platform specific DMA setup code depends on it. 10427846de40SGuenter Roeck */ 10437846de40SGuenter Roeck if (dev->bus->is_added) 10447846de40SGuenter Roeck pcibios_setup_device(dev); 10457846de40SGuenter Roeck return 0; 10467846de40SGuenter Roeck } 10477846de40SGuenter Roeck 104837f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus) 104937f02195SYuanquan Chen { 105037f02195SYuanquan Chen struct pci_dev *dev; 105137f02195SYuanquan Chen 105237f02195SYuanquan Chen pr_debug("PCI: Fixup bus devices %d (%s)\n", 105337f02195SYuanquan Chen bus->number, bus->self ? pci_name(bus->self) : "PHB"); 105437f02195SYuanquan Chen 105537f02195SYuanquan Chen list_for_each_entry(dev, &bus->devices, bus_list) { 105637f02195SYuanquan Chen /* Cardbus can call us to add new devices to a bus, so ignore 105737f02195SYuanquan Chen * those who are already fully discovered 105837f02195SYuanquan Chen */ 105937f02195SYuanquan Chen if (dev->is_added) 106037f02195SYuanquan Chen continue; 106137f02195SYuanquan Chen 106237f02195SYuanquan Chen pcibios_setup_device(dev); 106337f02195SYuanquan Chen } 10647eef440aSBenjamin Herrenschmidt } 10657eef440aSBenjamin Herrenschmidt 106679c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 106779c8be83SMyron Stowe { 106879c8be83SMyron Stowe /* No special bus mastering setup handling */ 106979c8be83SMyron Stowe } 107079c8be83SMyron Stowe 1071cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1072bf5e2ba2SBenjamin Herrenschmidt { 1073bf5e2ba2SBenjamin Herrenschmidt /* When called from the generic PCI probe, read PCI<->PCI bridge 10747eef440aSBenjamin Herrenschmidt * bases. This is -not- called when generating the PCI tree from 10758b8da358SBenjamin Herrenschmidt * the OF device-tree. 1076bf5e2ba2SBenjamin Herrenschmidt */ 1077bf5e2ba2SBenjamin Herrenschmidt pci_read_bridge_bases(bus); 10788b8da358SBenjamin Herrenschmidt 10798b8da358SBenjamin Herrenschmidt /* Now fixup the bus bus */ 10808b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 10818b8da358SBenjamin Herrenschmidt 10828b8da358SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10838b8da358SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 1084bf5e2ba2SBenjamin Herrenschmidt } 1085bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1086bf5e2ba2SBenjamin Herrenschmidt 1087cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus) 10882d1c8618SBenjamin Herrenschmidt { 10892d1c8618SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10902d1c8618SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 10912d1c8618SBenjamin Herrenschmidt } 10922d1c8618SBenjamin Herrenschmidt 10932d1c8618SBenjamin Herrenschmidt 10943fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 10953fd94c6bSBenjamin Herrenschmidt { 10960e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 10973fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 10983fd94c6bSBenjamin Herrenschmidt return 1; 10993fd94c6bSBenjamin Herrenschmidt return 0; 11003fd94c6bSBenjamin Herrenschmidt } 11013fd94c6bSBenjamin Herrenschmidt 11023fd94c6bSBenjamin Herrenschmidt /* 11033fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 11043fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 11053fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 11063fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 11073fd94c6bSBenjamin Herrenschmidt * 11083fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 11093fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 11103fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 11113fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 11123fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 11133fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 11143fd94c6bSBenjamin Herrenschmidt */ 11153b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 11163fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 11173fd94c6bSBenjamin Herrenschmidt { 11183fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 11193fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 11203fd94c6bSBenjamin Herrenschmidt 1121b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 11223fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1123b26b2d49SDominik Brodowski return start; 1124b26b2d49SDominik Brodowski if (start & 0x300) 11253fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 11263fd94c6bSBenjamin Herrenschmidt } 1127b26b2d49SDominik Brodowski 1128b26b2d49SDominik Brodowski return start; 11293fd94c6bSBenjamin Herrenschmidt } 11303fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 11313fd94c6bSBenjamin Herrenschmidt 11323fd94c6bSBenjamin Herrenschmidt /* 11333fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 11343fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 11353fd94c6bSBenjamin Herrenschmidt */ 11360f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 11373fd94c6bSBenjamin Herrenschmidt struct resource *res) 11383fd94c6bSBenjamin Herrenschmidt { 11393fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 11403fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 11413fd94c6bSBenjamin Herrenschmidt 11423fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 11433fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 11443fd94c6bSBenjamin Herrenschmidt continue; 11453fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 11463fd94c6bSBenjamin Herrenschmidt break; 11473fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11483fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11493fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11503fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11513fd94c6bSBenjamin Herrenschmidt } 11523fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11533fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11543fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11553fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11563fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11573fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11583fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11593fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11603fd94c6bSBenjamin Herrenschmidt p->parent = res; 1161b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n", 11623fd94c6bSBenjamin Herrenschmidt p->name, 11633fd94c6bSBenjamin Herrenschmidt (unsigned long long)p->start, 11643fd94c6bSBenjamin Herrenschmidt (unsigned long long)p->end, res->name); 11653fd94c6bSBenjamin Herrenschmidt } 11663fd94c6bSBenjamin Herrenschmidt return 0; 11673fd94c6bSBenjamin Herrenschmidt } 11683fd94c6bSBenjamin Herrenschmidt 11693fd94c6bSBenjamin Herrenschmidt /* 11703fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11713fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11723fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11733fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11743fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11753fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11763fd94c6bSBenjamin Herrenschmidt * 11773fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11783fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11793fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11803fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11813fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11823fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11833fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11843fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11853fd94c6bSBenjamin Herrenschmidt * 11863fd94c6bSBenjamin Herrenschmidt * Our solution: 11873fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11883fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11893fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11903fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 11913fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 11923fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 11933fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 11943fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 11953fd94c6bSBenjamin Herrenschmidt * resources. 11963fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 11973fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 11983fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 11993fd94c6bSBenjamin Herrenschmidt * as well. 12003fd94c6bSBenjamin Herrenschmidt */ 12013fd94c6bSBenjamin Herrenschmidt 1202e90a1318SNathan Fontenot void pcibios_allocate_bus_resources(struct pci_bus *bus) 12033fd94c6bSBenjamin Herrenschmidt { 1204e90a1318SNathan Fontenot struct pci_bus *b; 12053fd94c6bSBenjamin Herrenschmidt int i; 12063fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 12073fd94c6bSBenjamin Herrenschmidt 1208b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1209b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1210b5ae5f91SBenjamin Herrenschmidt 121189a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 121289a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 12133fd94c6bSBenjamin Herrenschmidt continue; 121448c2ce97SBenjamin Herrenschmidt 121548c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 121648c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 121748c2ce97SBenjamin Herrenschmidt goto clear_resource; 121848c2ce97SBenjamin Herrenschmidt 12193fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 12203fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 12213fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 12223fd94c6bSBenjamin Herrenschmidt else { 12233fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 12243fd94c6bSBenjamin Herrenschmidt if (pr == res) { 12253fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 12263fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 12273fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 12283fd94c6bSBenjamin Herrenschmidt */ 12293fd94c6bSBenjamin Herrenschmidt continue; 12303fd94c6bSBenjamin Herrenschmidt } 12313fd94c6bSBenjamin Herrenschmidt } 12323fd94c6bSBenjamin Herrenschmidt 1233b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx " 12343fd94c6bSBenjamin Herrenschmidt "[0x%x], parent %p (%s)\n", 12353fd94c6bSBenjamin Herrenschmidt bus->self ? pci_name(bus->self) : "PHB", 12363fd94c6bSBenjamin Herrenschmidt bus->number, i, 12373fd94c6bSBenjamin Herrenschmidt (unsigned long long)res->start, 12383fd94c6bSBenjamin Herrenschmidt (unsigned long long)res->end, 12393fd94c6bSBenjamin Herrenschmidt (unsigned int)res->flags, 12403fd94c6bSBenjamin Herrenschmidt pr, (pr && pr->name) ? pr->name : "nil"); 12413fd94c6bSBenjamin Herrenschmidt 12423fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 12433fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 12443fd94c6bSBenjamin Herrenschmidt continue; 12453fd94c6bSBenjamin Herrenschmidt /* 12463fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12473fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12483fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12493fd94c6bSBenjamin Herrenschmidt */ 12503fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12513fd94c6bSBenjamin Herrenschmidt continue; 12523fd94c6bSBenjamin Herrenschmidt } 125348c2ce97SBenjamin Herrenschmidt pr_warning("PCI: Cannot allocate resource region " 1254e90a1318SNathan Fontenot "%d of PCI bridge %d, will remap\n", i, bus->number); 12553fd94c6bSBenjamin Herrenschmidt clear_resource: 1256cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1257cf1a4cf8SGavin Shan * reassignment based on the resources required 1258cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1259cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1260cf1a4cf8SGavin Shan * save more space. 1261cf1a4cf8SGavin Shan */ 1262cf1a4cf8SGavin Shan res->start = 0; 1263cf1a4cf8SGavin Shan res->end = -1; 12643fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12653fd94c6bSBenjamin Herrenschmidt } 1266e90a1318SNathan Fontenot 1267e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1268e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12693fd94c6bSBenjamin Herrenschmidt } 12703fd94c6bSBenjamin Herrenschmidt 1271cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12723fd94c6bSBenjamin Herrenschmidt { 12733fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12743fd94c6bSBenjamin Herrenschmidt 1275b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n", 12763fd94c6bSBenjamin Herrenschmidt pci_name(dev), idx, 12773fd94c6bSBenjamin Herrenschmidt (unsigned long long)r->start, 12783fd94c6bSBenjamin Herrenschmidt (unsigned long long)r->end, 12793fd94c6bSBenjamin Herrenschmidt (unsigned int)r->flags); 12803fd94c6bSBenjamin Herrenschmidt 12813fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12823fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12833fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12843fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12853fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12863fd94c6bSBenjamin Herrenschmidt if (pr) 1287b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n", 1288b0494bc8SBenjamin Herrenschmidt pr, 12893fd94c6bSBenjamin Herrenschmidt (unsigned long long)pr->start, 12903fd94c6bSBenjamin Herrenschmidt (unsigned long long)pr->end, 12913fd94c6bSBenjamin Herrenschmidt (unsigned int)pr->flags); 12923fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 12933fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 12943fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 12953fd94c6bSBenjamin Herrenschmidt r->start = 0; 12963fd94c6bSBenjamin Herrenschmidt } 12973fd94c6bSBenjamin Herrenschmidt } 12983fd94c6bSBenjamin Herrenschmidt 12993fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 13003fd94c6bSBenjamin Herrenschmidt { 13013fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 13023fd94c6bSBenjamin Herrenschmidt int idx, disabled; 13033fd94c6bSBenjamin Herrenschmidt u16 command; 13043fd94c6bSBenjamin Herrenschmidt struct resource *r; 13053fd94c6bSBenjamin Herrenschmidt 13063fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 13073fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1308ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 13093fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 13103fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 13113fd94c6bSBenjamin Herrenschmidt continue; 13123fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 13133fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1314ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1315ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1316ad892a63SBenjamin Herrenschmidt */ 1317ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1318ad892a63SBenjamin Herrenschmidt disabled = 1; 13193fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 13203fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 13213fd94c6bSBenjamin Herrenschmidt else 13223fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1323533b1928SPaul Mackerras if (pass == disabled) 1324533b1928SPaul Mackerras alloc_resource(dev, idx); 13253fd94c6bSBenjamin Herrenschmidt } 13263fd94c6bSBenjamin Herrenschmidt if (pass) 13273fd94c6bSBenjamin Herrenschmidt continue; 13283fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1329ad892a63SBenjamin Herrenschmidt if (r->flags) { 13303fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 13313fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 13323fd94c6bSBenjamin Herrenschmidt */ 13333fd94c6bSBenjamin Herrenschmidt u32 reg; 1334ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1335ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1336b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1337b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 13383fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 13393fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 13403fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 13413fd94c6bSBenjamin Herrenschmidt } 13423fd94c6bSBenjamin Herrenschmidt } 13433fd94c6bSBenjamin Herrenschmidt } 1344ad892a63SBenjamin Herrenschmidt } 13453fd94c6bSBenjamin Herrenschmidt 1346c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1347c1f34302SBenjamin Herrenschmidt { 1348c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1349c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1350c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1351c1f34302SBenjamin Herrenschmidt int i; 1352c1f34302SBenjamin Herrenschmidt 1353c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1354c1f34302SBenjamin Herrenschmidt 1355c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1356c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1357c1f34302SBenjamin Herrenschmidt goto no_io; 1358c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1359c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1360c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1361c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1362c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1363c1f34302SBenjamin Herrenschmidt res->start = offset; 1364c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1365c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1366c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1367c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1368c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1369c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1370c1f34302SBenjamin Herrenschmidt kfree(res); 1371c1f34302SBenjamin Herrenschmidt } 1372c1f34302SBenjamin Herrenschmidt 1373c1f34302SBenjamin Herrenschmidt no_io: 1374c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1375c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1376c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 13773fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1378c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1379c1f34302SBenjamin Herrenschmidt continue; 1380c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1381c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1382c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1383c1f34302SBenjamin Herrenschmidt break; 1384c1f34302SBenjamin Herrenschmidt } 1385c1f34302SBenjamin Herrenschmidt if (i >= 3) 1386c1f34302SBenjamin Herrenschmidt return; 1387c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1388c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1389c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1390c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1391c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1392c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1393c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1394c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1395c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1396c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1397c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1398c1f34302SBenjamin Herrenschmidt kfree(res); 1399c1f34302SBenjamin Herrenschmidt } 1400c1f34302SBenjamin Herrenschmidt } 1401c1f34302SBenjamin Herrenschmidt 14023fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 14033fd94c6bSBenjamin Herrenschmidt { 1404e90a1318SNathan Fontenot struct pci_bus *b; 1405e90a1318SNathan Fontenot 140648c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1407e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1408e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 14093fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 14103fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 14113fd94c6bSBenjamin Herrenschmidt 1412c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1413c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1414c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1415c1f34302SBenjamin Herrenschmidt */ 14160e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1417c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1418c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1419c1f34302SBenjamin Herrenschmidt } 1420c1f34302SBenjamin Herrenschmidt 1421c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1422c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1423c1f34302SBenjamin Herrenschmidt */ 14240e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1425a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 14263fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 14273fd94c6bSBenjamin Herrenschmidt } 14283fd94c6bSBenjamin Herrenschmidt 14293fd94c6bSBenjamin Herrenschmidt /* Call machine dependent fixup */ 14303fd94c6bSBenjamin Herrenschmidt if (ppc_md.pcibios_fixup) 14313fd94c6bSBenjamin Herrenschmidt ppc_md.pcibios_fixup(); 14323fd94c6bSBenjamin Herrenschmidt } 14333fd94c6bSBenjamin Herrenschmidt 1434fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 14353fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1436fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1437fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 14383fd94c6bSBenjamin Herrenschmidt */ 1439baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 14403fd94c6bSBenjamin Herrenschmidt { 14413fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 14423fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 14433fd94c6bSBenjamin Herrenschmidt 14443fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 14453fd94c6bSBenjamin Herrenschmidt int i; 14463fd94c6bSBenjamin Herrenschmidt 14473fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14483fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14493fd94c6bSBenjamin Herrenschmidt 14503fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14513fd94c6bSBenjamin Herrenschmidt continue; 1452fd6852c8SBenjamin Herrenschmidt 1453fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Claiming %s: " 1454fd6852c8SBenjamin Herrenschmidt "Resource %d: %016llx..%016llx [%x]\n", 1455fd6852c8SBenjamin Herrenschmidt pci_name(dev), i, 1456fd6852c8SBenjamin Herrenschmidt (unsigned long long)r->start, 1457fd6852c8SBenjamin Herrenschmidt (unsigned long long)r->end, 1458fd6852c8SBenjamin Herrenschmidt (unsigned int)r->flags); 1459fd6852c8SBenjamin Herrenschmidt 14603fd94c6bSBenjamin Herrenschmidt pci_claim_resource(dev, i); 14613fd94c6bSBenjamin Herrenschmidt } 14623fd94c6bSBenjamin Herrenschmidt } 14633fd94c6bSBenjamin Herrenschmidt 14643fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14653fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14663fd94c6bSBenjamin Herrenschmidt } 1467fd6852c8SBenjamin Herrenschmidt 1468fd6852c8SBenjamin Herrenschmidt 1469fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1470fd6852c8SBenjamin Herrenschmidt * 1471fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1472fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1473fd6852c8SBenjamin Herrenschmidt * being added 1474fd6852c8SBenjamin Herrenschmidt */ 1475fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1476fd6852c8SBenjamin Herrenschmidt { 1477fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1478fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1479fd6852c8SBenjamin Herrenschmidt 1480fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1481fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1482fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 1483ab444ec9SGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) 1484ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 1485fd6852c8SBenjamin Herrenschmidt 14866a040ce7SThadeu Lima de Souza Cascardo /* Fixup EEH */ 14876a040ce7SThadeu Lima de Souza Cascardo eeh_add_device_tree_late(bus); 14886a040ce7SThadeu Lima de Souza Cascardo 1489fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1490fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1491fd6852c8SBenjamin Herrenschmidt 14926a040ce7SThadeu Lima de Souza Cascardo /* sysfs files should only be added after devices are added */ 14936a040ce7SThadeu Lima de Souza Cascardo eeh_add_sysfs_files(bus); 1494fd6852c8SBenjamin Herrenschmidt } 1495fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1496fd6852c8SBenjamin Herrenschmidt 1497549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1498549beb9bSBenjamin Herrenschmidt { 1499549beb9bSBenjamin Herrenschmidt if (ppc_md.pcibios_enable_device_hook) 1500549beb9bSBenjamin Herrenschmidt if (ppc_md.pcibios_enable_device_hook(dev)) 1501549beb9bSBenjamin Herrenschmidt return -EINVAL; 1502549beb9bSBenjamin Herrenschmidt 15037cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1504549beb9bSBenjamin Herrenschmidt } 150553280323SBenjamin Herrenschmidt 150638973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 150738973ba7SBjorn Helgaas { 150838973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 150938973ba7SBjorn Helgaas } 151038973ba7SBjorn Helgaas 1511cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1512cad5cef6SGreg Kroah-Hartman struct list_head *resources) 151353280323SBenjamin Herrenschmidt { 151453280323SBenjamin Herrenschmidt struct resource *res; 15153fd47f06SBenjamin Herrenschmidt resource_size_t offset; 151653280323SBenjamin Herrenschmidt int i; 151753280323SBenjamin Herrenschmidt 151853280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 151945a709f8SBjorn Helgaas res = &hose->io_resource; 152053280323SBenjamin Herrenschmidt 152153280323SBenjamin Herrenschmidt if (!res->flags) { 152253280323SBenjamin Herrenschmidt printk(KERN_WARNING "PCI: I/O resource not set for host" 152353280323SBenjamin Herrenschmidt " bridge %s (domain %d)\n", 152453280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 15253fd47f06SBenjamin Herrenschmidt } else { 15263fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 15273fd47f06SBenjamin Herrenschmidt 15283fd47f06SBenjamin Herrenschmidt pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n", 152953280323SBenjamin Herrenschmidt (unsigned long long)res->start, 153053280323SBenjamin Herrenschmidt (unsigned long long)res->end, 15313fd47f06SBenjamin Herrenschmidt (unsigned long)res->flags, 15323fd47f06SBenjamin Herrenschmidt (unsigned long long)offset); 15333fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1534a0b8e76fSBenjamin Herrenschmidt } 1535a0b8e76fSBenjamin Herrenschmidt 153653280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 153753280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 153853280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 153953280323SBenjamin Herrenschmidt if (!res->flags) { 1540bee7dd9cSBenjamin Herrenschmidt if (i == 0) 154153280323SBenjamin Herrenschmidt printk(KERN_ERR "PCI: Memory resource 0 not set for " 154253280323SBenjamin Herrenschmidt "host bridge %s (domain %d)\n", 154353280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 15443fd47f06SBenjamin Herrenschmidt continue; 154553280323SBenjamin Herrenschmidt } 15463fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 15473fd47f06SBenjamin Herrenschmidt 15483fd47f06SBenjamin Herrenschmidt 15493fd47f06SBenjamin Herrenschmidt pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i, 155053280323SBenjamin Herrenschmidt (unsigned long long)res->start, 155153280323SBenjamin Herrenschmidt (unsigned long long)res->end, 15523fd47f06SBenjamin Herrenschmidt (unsigned long)res->flags, 15533fd47f06SBenjamin Herrenschmidt (unsigned long long)offset); 155453280323SBenjamin Herrenschmidt 15553fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 15563fd47f06SBenjamin Herrenschmidt } 155753280323SBenjamin Herrenschmidt } 155889c2dd62SKumar Gala 155989c2dd62SKumar Gala /* 156089c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 156189c2dd62SKumar Gala * find a hose. 156289c2dd62SKumar Gala */ 156389c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 156489c2dd62SKumar Gala static int \ 156589c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 156689c2dd62SKumar Gala { \ 156789c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 156889c2dd62SKumar Gala } 156989c2dd62SKumar Gala 157089c2dd62SKumar Gala static int 157189c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 157289c2dd62SKumar Gala int len, u32 *val) 157389c2dd62SKumar Gala { 157489c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 157589c2dd62SKumar Gala } 157689c2dd62SKumar Gala 157789c2dd62SKumar Gala static int 157889c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 157989c2dd62SKumar Gala int len, u32 val) 158089c2dd62SKumar Gala { 158189c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 158289c2dd62SKumar Gala } 158389c2dd62SKumar Gala 158489c2dd62SKumar Gala static struct pci_ops null_pci_ops = 158589c2dd62SKumar Gala { 158689c2dd62SKumar Gala .read = null_read_config, 158789c2dd62SKumar Gala .write = null_write_config, 158889c2dd62SKumar Gala }; 158989c2dd62SKumar Gala 159089c2dd62SKumar Gala /* 159189c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 159289c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 159389c2dd62SKumar Gala */ 159489c2dd62SKumar Gala static struct pci_bus * 159589c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 159689c2dd62SKumar Gala { 159789c2dd62SKumar Gala static struct pci_bus bus; 159889c2dd62SKumar Gala 1599b0d436c7SAnton Blanchard if (hose == NULL) { 160089c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 160189c2dd62SKumar Gala } 160289c2dd62SKumar Gala bus.number = busnr; 160389c2dd62SKumar Gala bus.sysdata = hose; 160489c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 160589c2dd62SKumar Gala return &bus; 160689c2dd62SKumar Gala } 160789c2dd62SKumar Gala 160889c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 160989c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 161089c2dd62SKumar Gala int devfn, int offset, type value) \ 161189c2dd62SKumar Gala { \ 161289c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 161389c2dd62SKumar Gala devfn, offset, value); \ 161489c2dd62SKumar Gala } 161589c2dd62SKumar Gala 161689c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 161789c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 161889c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 161989c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 162089c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 162189c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 162289c2dd62SKumar Gala 162389c2dd62SKumar Gala extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap); 162489c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 162589c2dd62SKumar Gala int cap) 162689c2dd62SKumar Gala { 162789c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 162889c2dd62SKumar Gala } 16290ed2c722SGrant Likely 163098d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 163198d9f30cSBenjamin Herrenschmidt { 163298d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 163398d9f30cSBenjamin Herrenschmidt 163498d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 163598d9f30cSBenjamin Herrenschmidt } 163698d9f30cSBenjamin Herrenschmidt 16370ed2c722SGrant Likely /** 16380ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 16390ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 16400ed2c722SGrant Likely */ 1641cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 16420ed2c722SGrant Likely { 164345a709f8SBjorn Helgaas LIST_HEAD(resources); 16440ed2c722SGrant Likely struct pci_bus *bus; 16450ed2c722SGrant Likely struct device_node *node = hose->dn; 16460ed2c722SGrant Likely int mode; 16470ed2c722SGrant Likely 164874a7f084SGrant Likely pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node)); 16490ed2c722SGrant Likely 16500ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16510ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16520ed2c722SGrant Likely 16530ed2c722SGrant Likely /* Wire up PHB bus resources */ 165445a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 165545a709f8SBjorn Helgaas 1656be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1657be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1658be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1659be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1660be8e60d8SYinghai Lu 166145a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 166245a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 166345a709f8SBjorn Helgaas hose->ops, hose, &resources); 166445a709f8SBjorn Helgaas if (bus == NULL) { 166545a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 166645a709f8SBjorn Helgaas hose->global_number); 166745a709f8SBjorn Helgaas pci_free_resource_list(&resources); 166845a709f8SBjorn Helgaas return; 166945a709f8SBjorn Helgaas } 167045a709f8SBjorn Helgaas hose->bus = bus; 16710ed2c722SGrant Likely 16720ed2c722SGrant Likely /* Get probe mode and perform scan */ 16730ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 16740ed2c722SGrant Likely if (node && ppc_md.pci_probe_mode) 16750ed2c722SGrant Likely mode = ppc_md.pci_probe_mode(bus); 16760ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1677be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 16780ed2c722SGrant Likely of_scan_bus(node, bus); 16790ed2c722SGrant Likely 1680be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1681be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1682be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1683be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1684be8e60d8SYinghai Lu } 1685781fb7a3SBenjamin Herrenschmidt 1686491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1687491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1688491b98c3SBenjamin Herrenschmidt */ 1689491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1690491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1691491b98c3SBenjamin Herrenschmidt 1692781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1693bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1694781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1695a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1696a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1697781fb7a3SBenjamin Herrenschmidt } 16980ed2c722SGrant Likely } 1699c065488fSKumar Gala 1700c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1701c065488fSKumar Gala { 1702c065488fSKumar Gala int i, class = dev->class >> 8; 170305737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 170405737c7cSJason Jin int prog_if = dev->class & 0xf; 1705c065488fSKumar Gala 1706c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1707c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1708c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 170905737c7cSJason Jin (prog_if == 0) && 1710c065488fSKumar Gala (dev->bus->parent == NULL)) { 1711c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1712c065488fSKumar Gala dev->resource[i].start = 0; 1713c065488fSKumar Gala dev->resource[i].end = 0; 1714c065488fSKumar Gala dev->resource[i].flags = 0; 1715c065488fSKumar Gala } 1716c065488fSKumar Gala } 1717c065488fSKumar Gala } 1718c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1719c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1720c2e1d845SBrian King 1721c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev) 1722c2e1d845SBrian King { 1723c2e1d845SBrian King u16 cmd; 1724c2e1d845SBrian King 1725c2e1d845SBrian King pci_read_config_word(pdev, PCI_COMMAND, &cmd); 1726c2e1d845SBrian King if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device()) 1727c2e1d845SBrian King vga_set_default_device(pdev); 1728c2e1d845SBrian King 1729c2e1d845SBrian King } 1730c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, 1731c2e1d845SBrian King PCI_CLASS_DISPLAY_VGA, 8, fixup_vga); 1732