xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision c591c2e36ccc9a08f265841d2fd68e35327ab3c4)
15516b540SKumar Gala /*
25516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
3cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
4cf1d8a8aSKumar Gala  *
5cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
6cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7cf1d8a8aSKumar Gala  *
8cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
10cf1d8a8aSKumar Gala  *
11cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
125516b540SKumar Gala  *
135516b540SKumar Gala  * This program is free software; you can redistribute it and/or
145516b540SKumar Gala  * modify it under the terms of the GNU General Public License
155516b540SKumar Gala  * as published by the Free Software Foundation; either version
165516b540SKumar Gala  * 2 of the License, or (at your option) any later version.
175516b540SKumar Gala  */
185516b540SKumar Gala 
195516b540SKumar Gala #include <linux/kernel.h>
205516b540SKumar Gala #include <linux/pci.h>
215516b540SKumar Gala #include <linux/string.h>
225516b540SKumar Gala #include <linux/init.h>
23d92a208dSGavin Shan #include <linux/delay.h>
2466b15db6SPaul Gortmaker #include <linux/export.h>
2522ae782fSGrant Likely #include <linux/of_address.h>
2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
275516b540SKumar Gala #include <linux/mm.h>
283a4f8a0bSHugh Dickins #include <linux/shmem_fs.h>
295516b540SKumar Gala #include <linux/list.h>
305516b540SKumar Gala #include <linux/syscalls.h>
315516b540SKumar Gala #include <linux/irq.h>
325516b540SKumar Gala #include <linux/vmalloc.h>
335a0e3ad6STejun Heo #include <linux/slab.h>
34c2e1d845SBrian King #include <linux/vgaarb.h>
355516b540SKumar Gala 
365516b540SKumar Gala #include <asm/processor.h>
375516b540SKumar Gala #include <asm/io.h>
385516b540SKumar Gala #include <asm/prom.h>
395516b540SKumar Gala #include <asm/pci-bridge.h>
405516b540SKumar Gala #include <asm/byteorder.h>
415516b540SKumar Gala #include <asm/machdep.h>
425516b540SKumar Gala #include <asm/ppc-pci.h>
438b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
445516b540SKumar Gala 
4563a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */
46a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
47c3bd517dSMilton Miller LIST_HEAD(hose_list);
48a4c9e328SKumar Gala 
4963a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
5063a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000
5163a72284SGuilherme G. Piccoli 
5263a72284SGuilherme G. Piccoli /*
5363a72284SGuilherme G. Piccoli  * For dynamic PHB numbering: used/free PHBs tracking bitmap.
5463a72284SGuilherme G. Piccoli  * Accesses to this bitmap should be protected by hose_spinlock.
5563a72284SGuilherme G. Piccoli  */
5663a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
57a4c9e328SKumar Gala 
5825e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
5925e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
609445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base);
6125e81f92SBenjamin Herrenschmidt 
62a4c9e328SKumar Gala 
635299709dSBart Van Assche static const struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
644fc665b8SBecky Bruce 
655299709dSBart Van Assche void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
664fc665b8SBecky Bruce {
674fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
684fc665b8SBecky Bruce }
694fc665b8SBecky Bruce 
705299709dSBart Van Assche const struct dma_map_ops *get_pci_dma_ops(void)
714fc665b8SBecky Bruce {
724fc665b8SBecky Bruce 	return pci_dma_ops;
734fc665b8SBecky Bruce }
744fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops);
754fc665b8SBecky Bruce 
7663a72284SGuilherme G. Piccoli /*
7763a72284SGuilherme G. Piccoli  * This function should run under locking protection, specifically
7863a72284SGuilherme G. Piccoli  * hose_spinlock.
7963a72284SGuilherme G. Piccoli  */
8063a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn)
8163a72284SGuilherme G. Piccoli {
8263a72284SGuilherme G. Piccoli 	int ret, phb_id = -1;
8361e8a0d5SMichael Ellerman 	u32 prop_32;
8463a72284SGuilherme G. Piccoli 	u64 prop;
8563a72284SGuilherme G. Piccoli 
8663a72284SGuilherme G. Piccoli 	/*
8763a72284SGuilherme G. Piccoli 	 * Try fixed PHB numbering first, by checking archs and reading
8863a72284SGuilherme G. Piccoli 	 * the respective device-tree properties. Firstly, try powernv by
8963a72284SGuilherme G. Piccoli 	 * reading "ibm,opal-phbid", only present in OPAL environment.
9063a72284SGuilherme G. Piccoli 	 */
9163a72284SGuilherme G. Piccoli 	ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
9261e8a0d5SMichael Ellerman 	if (ret) {
9361e8a0d5SMichael Ellerman 		ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
9461e8a0d5SMichael Ellerman 		prop = prop_32;
9561e8a0d5SMichael Ellerman 	}
9663a72284SGuilherme G. Piccoli 
9763a72284SGuilherme G. Piccoli 	if (!ret)
9863a72284SGuilherme G. Piccoli 		phb_id = (int)(prop & (MAX_PHBS - 1));
9963a72284SGuilherme G. Piccoli 
10063a72284SGuilherme G. Piccoli 	/* We need to be sure to not use the same PHB number twice. */
10163a72284SGuilherme G. Piccoli 	if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
10263a72284SGuilherme G. Piccoli 		return phb_id;
10363a72284SGuilherme G. Piccoli 
10463a72284SGuilherme G. Piccoli 	/*
10563a72284SGuilherme G. Piccoli 	 * If not pseries nor powernv, or if fixed PHB numbering tried to add
10663a72284SGuilherme G. Piccoli 	 * the same PHB number twice, then fallback to dynamic PHB numbering.
10763a72284SGuilherme G. Piccoli 	 */
10863a72284SGuilherme G. Piccoli 	phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
10963a72284SGuilherme G. Piccoli 	BUG_ON(phb_id >= MAX_PHBS);
11063a72284SGuilherme G. Piccoli 	set_bit(phb_id, phb_bitmap);
11163a72284SGuilherme G. Piccoli 
11263a72284SGuilherme G. Piccoli 	return phb_id;
11363a72284SGuilherme G. Piccoli }
11463a72284SGuilherme G. Piccoli 
1152d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
116a4c9e328SKumar Gala {
117a4c9e328SKumar Gala 	struct pci_controller *phb;
118a4c9e328SKumar Gala 
119e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
120a4c9e328SKumar Gala 	if (phb == NULL)
121a4c9e328SKumar Gala 		return NULL;
122e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
12363a72284SGuilherme G. Piccoli 	phb->global_number = get_phb_number(dev);
124e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
125e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
12644ef3390SStephen Rothwell 	phb->dn = dev;
127f691fa10SMichael Ellerman 	phb->is_dynamic = slab_is_available();
128a4c9e328SKumar Gala #ifdef CONFIG_PPC64
129a4c9e328SKumar Gala 	if (dev) {
130a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
131a4c9e328SKumar Gala 
132a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
133a4c9e328SKumar Gala 			nid = -1;
134a4c9e328SKumar Gala 
135a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
136a4c9e328SKumar Gala 	}
137a4c9e328SKumar Gala #endif
138a4c9e328SKumar Gala 	return phb;
139a4c9e328SKumar Gala }
1405b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
141a4c9e328SKumar Gala 
142a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
143a4c9e328SKumar Gala {
144a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
14563a72284SGuilherme G. Piccoli 
14663a72284SGuilherme G. Piccoli 	/* Clear bit of phb_bitmap to allow reuse of this PHB number. */
14763a72284SGuilherme G. Piccoli 	if (phb->global_number < MAX_PHBS)
14863a72284SGuilherme G. Piccoli 		clear_bit(phb->global_number, phb_bitmap);
14963a72284SGuilherme G. Piccoli 
150a4c9e328SKumar Gala 	list_del(&phb->list_node);
151a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
152a4c9e328SKumar Gala 
153a4c9e328SKumar Gala 	if (phb->is_dynamic)
154a4c9e328SKumar Gala 		kfree(phb);
155a4c9e328SKumar Gala }
1566b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller);
157a4c9e328SKumar Gala 
1584c2245bbSGavin Shan /*
1592dd9c11bSMauricio Faria de Oliveira  * This function is used to call pcibios_free_controller()
1602dd9c11bSMauricio Faria de Oliveira  * in a deferred manner: a callback from the PCI subsystem.
1612dd9c11bSMauricio Faria de Oliveira  *
1622dd9c11bSMauricio Faria de Oliveira  * _*DO NOT*_ call pcibios_free_controller() explicitly if
1632dd9c11bSMauricio Faria de Oliveira  * this is used (or it may access an invalid *phb pointer).
1642dd9c11bSMauricio Faria de Oliveira  *
1652dd9c11bSMauricio Faria de Oliveira  * The callback occurs when all references to the root bus
1662dd9c11bSMauricio Faria de Oliveira  * are dropped (e.g., child buses/devices and their users).
1672dd9c11bSMauricio Faria de Oliveira  *
1682dd9c11bSMauricio Faria de Oliveira  * It's called as .release_fn() of 'struct pci_host_bridge'
1692dd9c11bSMauricio Faria de Oliveira  * which is associated with the 'struct pci_controller.bus'
1702dd9c11bSMauricio Faria de Oliveira  * (root bus) - it expects .release_data to hold a pointer
1712dd9c11bSMauricio Faria de Oliveira  * to 'struct pci_controller'.
1722dd9c11bSMauricio Faria de Oliveira  *
1732dd9c11bSMauricio Faria de Oliveira  * In order to use it, register .release_fn()/release_data
1742dd9c11bSMauricio Faria de Oliveira  * like this:
1752dd9c11bSMauricio Faria de Oliveira  *
1762dd9c11bSMauricio Faria de Oliveira  * pci_set_host_bridge_release(bridge,
1772dd9c11bSMauricio Faria de Oliveira  *                             pcibios_free_controller_deferred
1782dd9c11bSMauricio Faria de Oliveira  *                             (void *) phb);
1792dd9c11bSMauricio Faria de Oliveira  *
1802dd9c11bSMauricio Faria de Oliveira  * e.g. in the pcibios_root_bridge_prepare() callback from
1812dd9c11bSMauricio Faria de Oliveira  * pci_create_root_bus().
1822dd9c11bSMauricio Faria de Oliveira  */
1832dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
1842dd9c11bSMauricio Faria de Oliveira {
1852dd9c11bSMauricio Faria de Oliveira 	struct pci_controller *phb = (struct pci_controller *)
1862dd9c11bSMauricio Faria de Oliveira 					 bridge->release_data;
1872dd9c11bSMauricio Faria de Oliveira 
1882dd9c11bSMauricio Faria de Oliveira 	pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
1892dd9c11bSMauricio Faria de Oliveira 
1902dd9c11bSMauricio Faria de Oliveira 	pcibios_free_controller(phb);
1912dd9c11bSMauricio Faria de Oliveira }
1922dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
1932dd9c11bSMauricio Faria de Oliveira 
1942dd9c11bSMauricio Faria de Oliveira /*
1954c2245bbSGavin Shan  * The function is used to return the minimal alignment
1964c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1974c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1984c2245bbSGavin Shan  * memory windows.
1994c2245bbSGavin Shan  */
2004c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
2014c2245bbSGavin Shan 					 unsigned long type)
2024c2245bbSGavin Shan {
203467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(bus);
204467efc2eSDaniel Axtens 
205467efc2eSDaniel Axtens 	if (phb->controller_ops.window_alignment)
206467efc2eSDaniel Axtens 		return phb->controller_ops.window_alignment(bus, type);
207467efc2eSDaniel Axtens 
208467efc2eSDaniel Axtens 	/*
209467efc2eSDaniel Axtens 	 * PCI core will figure out the default
210467efc2eSDaniel Axtens 	 * alignment: 4KiB for I/O and 1MiB for
211467efc2eSDaniel Axtens 	 * memory window.
212467efc2eSDaniel Axtens 	 */
213467efc2eSDaniel Axtens 	return 1;
2144c2245bbSGavin Shan }
2154c2245bbSGavin Shan 
216c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
217c5fcb29aSGavin Shan {
218c5fcb29aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
219c5fcb29aSGavin Shan 
220c5fcb29aSGavin Shan 	if (hose->controller_ops.setup_bridge)
221c5fcb29aSGavin Shan 		hose->controller_ops.setup_bridge(bus, type);
222c5fcb29aSGavin Shan }
223c5fcb29aSGavin Shan 
224d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev)
225d92a208dSGavin Shan {
226467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
227467efc2eSDaniel Axtens 
228467efc2eSDaniel Axtens 	if (phb->controller_ops.reset_secondary_bus) {
229467efc2eSDaniel Axtens 		phb->controller_ops.reset_secondary_bus(dev);
230467efc2eSDaniel Axtens 		return;
231467efc2eSDaniel Axtens 	}
232467efc2eSDaniel Axtens 
233467efc2eSDaniel Axtens 	pci_reset_secondary_bus(dev);
234d92a208dSGavin Shan }
235d92a208dSGavin Shan 
23638274637SYongji Xie resource_size_t pcibios_default_alignment(void)
23738274637SYongji Xie {
23838274637SYongji Xie 	if (ppc_md.pcibios_default_alignment)
23938274637SYongji Xie 		return ppc_md.pcibios_default_alignment();
24038274637SYongji Xie 
24138274637SYongji Xie 	return 0;
24238274637SYongji Xie }
24338274637SYongji Xie 
2445350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
2455350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
2465350ab3fSWei Yang {
2475350ab3fSWei Yang 	if (ppc_md.pcibios_iov_resource_alignment)
2485350ab3fSWei Yang 		return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
2495350ab3fSWei Yang 
2505350ab3fSWei Yang 	return pci_iov_resource_size(pdev, resno);
2515350ab3fSWei Yang }
2525350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
2535350ab3fSWei Yang 
254c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
255c3bd517dSMilton Miller {
256c3bd517dSMilton Miller #ifdef CONFIG_PPC64
257c3bd517dSMilton Miller 	return hose->pci_io_size;
258c3bd517dSMilton Miller #else
25928f65c11SJoe Perches 	return resource_size(&hose->io_resource);
260c3bd517dSMilton Miller #endif
261c3bd517dSMilton Miller }
262c3bd517dSMilton Miller 
2636dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
2646dfbde20SBenjamin Herrenschmidt {
2656dfbde20SBenjamin Herrenschmidt 	int ret = 0;
2666dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
267c3bd517dSMilton Miller 	resource_size_t size;
2686dfbde20SBenjamin Herrenschmidt 
2696dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
2706dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
271c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
2726dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
2736dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
2746dfbde20SBenjamin Herrenschmidt 			ret = 1;
2756dfbde20SBenjamin Herrenschmidt 			break;
2766dfbde20SBenjamin Herrenschmidt 		}
2776dfbde20SBenjamin Herrenschmidt 	}
2786dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
2796dfbde20SBenjamin Herrenschmidt 	return ret;
2806dfbde20SBenjamin Herrenschmidt }
2816dfbde20SBenjamin Herrenschmidt 
282c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
283c3bd517dSMilton Miller {
284c3bd517dSMilton Miller 	struct pci_controller *hose;
285c3bd517dSMilton Miller 	resource_size_t size;
286c3bd517dSMilton Miller 	unsigned long ret = ~0;
287c3bd517dSMilton Miller 
288c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
289c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
290c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
291c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
292c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
293c3bd517dSMilton Miller 			unsigned long base =
294c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
295c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
296c3bd517dSMilton Miller 			break;
297c3bd517dSMilton Miller 		}
298c3bd517dSMilton Miller 	}
299c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
300c3bd517dSMilton Miller 
301c3bd517dSMilton Miller 	return ret;
302c3bd517dSMilton Miller }
303c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
304c3bd517dSMilton Miller 
3055516b540SKumar Gala /*
3065516b540SKumar Gala  * Return the domain number for this bus.
3075516b540SKumar Gala  */
3085516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
3095516b540SKumar Gala {
3105516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
3115516b540SKumar Gala 
3125516b540SKumar Gala 	return hose->global_number;
3135516b540SKumar Gala }
3145516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
31558083dadSKumar Gala 
316a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
317a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
318a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
319a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
320a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
321a4c9e328SKumar Gala  * config cycles.
322a4c9e328SKumar Gala  */
323a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
324a4c9e328SKumar Gala {
325a4c9e328SKumar Gala 	while(node) {
326a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
327a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
32844ef3390SStephen Rothwell 			if (hose->dn == node)
329a4c9e328SKumar Gala 				return hose;
330a4c9e328SKumar Gala 		node = node->parent;
331a4c9e328SKumar Gala 	}
332a4c9e328SKumar Gala 	return NULL;
333a4c9e328SKumar Gala }
334a4c9e328SKumar Gala 
33558083dadSKumar Gala /*
33658083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
33758083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
33858083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
33958083dadSKumar Gala  */
3404666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
34158083dadSKumar Gala {
342*c591c2e3SAlexey Kardashevskiy 	int virq;
34358083dadSKumar Gala 
344b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
34558083dadSKumar Gala 
34658083dadSKumar Gala #ifdef DEBUG
34758083dadSKumar Gala 	memset(&oirq, 0xff, sizeof(oirq));
34858083dadSKumar Gala #endif
34958083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
350*c591c2e3SAlexey Kardashevskiy 	virq = of_irq_parse_and_map_pci(pci_dev, 0, 0);
351*c591c2e3SAlexey Kardashevskiy 	if (virq <= 0) {
35258083dadSKumar Gala 		u8 line, pin;
35358083dadSKumar Gala 
35458083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
35558083dadSKumar Gala 		 * space and map that through the default controller. We
35658083dadSKumar Gala 		 * also set the type to level low since that's what PCI
35758083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
35858083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
35958083dadSKumar Gala 		 * function.
36058083dadSKumar Gala 		 */
36158083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
36258083dadSKumar Gala 			return -1;
36358083dadSKumar Gala 		if (pin == 0)
36458083dadSKumar Gala 			return -1;
36558083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
36654a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
36758083dadSKumar Gala 			return -1;
36858083dadSKumar Gala 		}
369b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
37054a24cbbSBenjamin Herrenschmidt 			 line, pin);
37158083dadSKumar Gala 
37258083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
373ef24ba70SMichael Ellerman 		if (virq)
374ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
37558083dadSKumar Gala 	}
376ef24ba70SMichael Ellerman 
377ef24ba70SMichael Ellerman 	if (!virq) {
378b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
37958083dadSKumar Gala 		return -1;
38058083dadSKumar Gala 	}
38158083dadSKumar Gala 
382b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
38358083dadSKumar Gala 
38458083dadSKumar Gala 	pci_dev->irq = virq;
38558083dadSKumar Gala 
38658083dadSKumar Gala 	return 0;
38758083dadSKumar Gala }
38858083dadSKumar Gala 
38958083dadSKumar Gala /*
39058083dadSKumar Gala  * Platform support for /proc/bus/pci/X/Y mmap()s,
39158083dadSKumar Gala  * modelled on the sparc64 implementation by Dave Miller.
39258083dadSKumar Gala  *  -- paulus.
39358083dadSKumar Gala  */
39458083dadSKumar Gala 
39558083dadSKumar Gala /*
39658083dadSKumar Gala  * Adjust vm_pgoff of VMA such that it is the physical page offset
39758083dadSKumar Gala  * corresponding to the 32-bit pci bus offset for DEV requested by the user.
39858083dadSKumar Gala  *
39958083dadSKumar Gala  * Basically, the user finds the base address for his device which he wishes
40058083dadSKumar Gala  * to mmap.  They read the 32-bit value from the config space base register,
40158083dadSKumar Gala  * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
40258083dadSKumar Gala  * offset parameter of mmap on /proc/bus/pci/XXX for that device.
40358083dadSKumar Gala  *
40458083dadSKumar Gala  * Returns negative error code on failure, zero on success.
40558083dadSKumar Gala  */
40658083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
40758083dadSKumar Gala 					       resource_size_t *offset,
40858083dadSKumar Gala 					       enum pci_mmap_state mmap_state)
40958083dadSKumar Gala {
41058083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
41158083dadSKumar Gala 	unsigned long io_offset = 0;
41258083dadSKumar Gala 	int i, res_bit;
41358083dadSKumar Gala 
414b0d436c7SAnton Blanchard 	if (hose == NULL)
41558083dadSKumar Gala 		return NULL;		/* should never happen */
41658083dadSKumar Gala 
41758083dadSKumar Gala 	/* If memory, add on the PCI bridge address offset */
41858083dadSKumar Gala 	if (mmap_state == pci_mmap_mem) {
41958083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
42058083dadSKumar Gala 		*offset += hose->pci_mem_offset;
42158083dadSKumar Gala #endif
42258083dadSKumar Gala 		res_bit = IORESOURCE_MEM;
42358083dadSKumar Gala 	} else {
42458083dadSKumar Gala 		io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
42558083dadSKumar Gala 		*offset += io_offset;
42658083dadSKumar Gala 		res_bit = IORESOURCE_IO;
42758083dadSKumar Gala 	}
42858083dadSKumar Gala 
42958083dadSKumar Gala 	/*
43058083dadSKumar Gala 	 * Check that the offset requested corresponds to one of the
43158083dadSKumar Gala 	 * resources of the device.
43258083dadSKumar Gala 	 */
43358083dadSKumar Gala 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
43458083dadSKumar Gala 		struct resource *rp = &dev->resource[i];
43558083dadSKumar Gala 		int flags = rp->flags;
43658083dadSKumar Gala 
43758083dadSKumar Gala 		/* treat ROM as memory (should be already) */
43858083dadSKumar Gala 		if (i == PCI_ROM_RESOURCE)
43958083dadSKumar Gala 			flags |= IORESOURCE_MEM;
44058083dadSKumar Gala 
44158083dadSKumar Gala 		/* Active and same type? */
44258083dadSKumar Gala 		if ((flags & res_bit) == 0)
44358083dadSKumar Gala 			continue;
44458083dadSKumar Gala 
44558083dadSKumar Gala 		/* In the range of this resource? */
44658083dadSKumar Gala 		if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
44758083dadSKumar Gala 			continue;
44858083dadSKumar Gala 
44958083dadSKumar Gala 		/* found it! construct the final physical address */
45058083dadSKumar Gala 		if (mmap_state == pci_mmap_io)
45158083dadSKumar Gala 			*offset += hose->io_base_phys - io_offset;
45258083dadSKumar Gala 		return rp;
45358083dadSKumar Gala 	}
45458083dadSKumar Gala 
45558083dadSKumar Gala 	return NULL;
45658083dadSKumar Gala }
45758083dadSKumar Gala 
45858083dadSKumar Gala /*
45958083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
46058083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
46158083dadSKumar Gala  * above routine
46258083dadSKumar Gala  */
46358083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
46458083dadSKumar Gala 				  unsigned long pfn,
46558083dadSKumar Gala 				  unsigned long size,
46664b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
46758083dadSKumar Gala {
46858083dadSKumar Gala 	struct pci_dev *pdev = NULL;
46958083dadSKumar Gala 	struct resource *found = NULL;
4707c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
47158083dadSKumar Gala 	int i;
47258083dadSKumar Gala 
47358083dadSKumar Gala 	if (page_is_ram(pfn))
47464b3d0e8SBenjamin Herrenschmidt 		return prot;
47558083dadSKumar Gala 
47664b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
47758083dadSKumar Gala 	for_each_pci_dev(pdev) {
47858083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
47958083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
48058083dadSKumar Gala 			int flags = rp->flags;
48158083dadSKumar Gala 
48258083dadSKumar Gala 			/* Active and same type? */
48358083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
48458083dadSKumar Gala 				continue;
48558083dadSKumar Gala 			/* In the range of this resource? */
48658083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
48758083dadSKumar Gala 			    offset > rp->end)
48858083dadSKumar Gala 				continue;
48958083dadSKumar Gala 			found = rp;
49058083dadSKumar Gala 			break;
49158083dadSKumar Gala 		}
49258083dadSKumar Gala 		if (found)
49358083dadSKumar Gala 			break;
49458083dadSKumar Gala 	}
49558083dadSKumar Gala 	if (found) {
49658083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
49764b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
49858083dadSKumar Gala 		pci_dev_put(pdev);
49958083dadSKumar Gala 	}
50058083dadSKumar Gala 
501b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
50264b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
50358083dadSKumar Gala 
50464b3d0e8SBenjamin Herrenschmidt 	return prot;
50558083dadSKumar Gala }
50658083dadSKumar Gala 
50758083dadSKumar Gala 
50858083dadSKumar Gala /*
50958083dadSKumar Gala  * Perform the actual remap of the pages for a PCI device mapping, as
51058083dadSKumar Gala  * appropriate for this architecture.  The region in the process to map
51158083dadSKumar Gala  * is described by vm_start and vm_end members of VMA, the base physical
51258083dadSKumar Gala  * address is found in vm_pgoff.
51358083dadSKumar Gala  * The pci device structure is provided so that architectures may make mapping
51458083dadSKumar Gala  * decisions on a per-device or per-bus basis.
51558083dadSKumar Gala  *
51658083dadSKumar Gala  * Returns a negative error code on failure, zero on success.
51758083dadSKumar Gala  */
518f66e2258SDavid Woodhouse int pci_mmap_page_range(struct pci_dev *dev, int bar,
519f66e2258SDavid Woodhouse 			struct vm_area_struct *vma,
52058083dadSKumar Gala 			enum pci_mmap_state mmap_state, int write_combine)
52158083dadSKumar Gala {
5227c12d906SBenjamin Herrenschmidt 	resource_size_t offset =
5237c12d906SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
52458083dadSKumar Gala 	struct resource *rp;
52558083dadSKumar Gala 	int ret;
52658083dadSKumar Gala 
52758083dadSKumar Gala 	rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
52858083dadSKumar Gala 	if (rp == NULL)
52958083dadSKumar Gala 		return -EINVAL;
53058083dadSKumar Gala 
53158083dadSKumar Gala 	vma->vm_pgoff = offset >> PAGE_SHIFT;
5321e70cdd6SYinghai Lu 	if (write_combine)
5331e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached_wc(vma->vm_page_prot);
5341e70cdd6SYinghai Lu 	else
5351e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
53658083dadSKumar Gala 
53758083dadSKumar Gala 	ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
53858083dadSKumar Gala 			       vma->vm_end - vma->vm_start, vma->vm_page_prot);
53958083dadSKumar Gala 
54058083dadSKumar Gala 	return ret;
54158083dadSKumar Gala }
54258083dadSKumar Gala 
543e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
544e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
545e9f82cb7SBenjamin Herrenschmidt {
546e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
547e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
548e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
549e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
550e9f82cb7SBenjamin Herrenschmidt 
551e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
552e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
553e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
554e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
555e9f82cb7SBenjamin Herrenschmidt 	 */
556e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
557e9f82cb7SBenjamin Herrenschmidt 	offset += port;
558e9f82cb7SBenjamin Herrenschmidt 
559e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
560e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
561e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
562e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
563e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
564e9f82cb7SBenjamin Herrenschmidt 
565e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
566e9f82cb7SBenjamin Herrenschmidt 	case 1:
567e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
568e9f82cb7SBenjamin Herrenschmidt 		return 1;
569e9f82cb7SBenjamin Herrenschmidt 	case 2:
570e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
571e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
572e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
573e9f82cb7SBenjamin Herrenschmidt 		return 2;
574e9f82cb7SBenjamin Herrenschmidt 	case 4:
575e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
576e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
577e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
578e9f82cb7SBenjamin Herrenschmidt 		return 4;
579e9f82cb7SBenjamin Herrenschmidt 	}
580e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
581e9f82cb7SBenjamin Herrenschmidt }
582e9f82cb7SBenjamin Herrenschmidt 
583e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
584e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
585e9f82cb7SBenjamin Herrenschmidt {
586e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
587e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
588e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
589e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
590e9f82cb7SBenjamin Herrenschmidt 
591e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
592e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
593e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
594e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
595e9f82cb7SBenjamin Herrenschmidt 	 */
596e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
597e9f82cb7SBenjamin Herrenschmidt 	offset += port;
598e9f82cb7SBenjamin Herrenschmidt 
599e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
600e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
601e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
602e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
603e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
604e9f82cb7SBenjamin Herrenschmidt 
605e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
606e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
607e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
608e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
609e9f82cb7SBenjamin Herrenschmidt 	 */
610e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
611e9f82cb7SBenjamin Herrenschmidt 	case 1:
612e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
613e9f82cb7SBenjamin Herrenschmidt 		return 1;
614e9f82cb7SBenjamin Herrenschmidt 	case 2:
615e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
616e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
617e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
618e9f82cb7SBenjamin Herrenschmidt 		return 2;
619e9f82cb7SBenjamin Herrenschmidt 	case 4:
620e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
621e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
622e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
623e9f82cb7SBenjamin Herrenschmidt 		return 4;
624e9f82cb7SBenjamin Herrenschmidt 	}
625e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
626e9f82cb7SBenjamin Herrenschmidt }
627e9f82cb7SBenjamin Herrenschmidt 
628e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
629e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
630e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
631e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
632e9f82cb7SBenjamin Herrenschmidt {
633e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
634e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
635e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
636e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
637e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
638e9f82cb7SBenjamin Herrenschmidt 
639e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
640e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
641e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
642e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
643e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
644e9f82cb7SBenjamin Herrenschmidt 
645e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
6465b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
6475b11abfdSBenjamin Herrenschmidt 		 *
6485b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
6495b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
6505b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
6515b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
6525b11abfdSBenjamin Herrenschmidt 		 */
6535b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
6545b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
6555b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
6565b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
6575b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
6585b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
6595b11abfdSBenjamin Herrenschmidt 			return 0;
6605b11abfdSBenjamin Herrenschmidt 		}
661e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
662e9f82cb7SBenjamin Herrenschmidt 	} else {
663e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
664e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
665e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
666e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
667e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
668e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
669e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
670e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
671e9f82cb7SBenjamin Herrenschmidt 	}
672e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
673e9f82cb7SBenjamin Herrenschmidt 
674e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
67564b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
676e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
677e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
678e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
679e9f82cb7SBenjamin Herrenschmidt }
680e9f82cb7SBenjamin Herrenschmidt 
68158083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
68258083dadSKumar Gala 			  const struct resource *rsrc,
68358083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
68458083dadSKumar Gala {
68538301358SBjorn Helgaas 	struct pci_bus_region region;
68658083dadSKumar Gala 
68738301358SBjorn Helgaas 	if (rsrc->flags & IORESOURCE_IO) {
68838301358SBjorn Helgaas 		pcibios_resource_to_bus(dev->bus, &region,
68938301358SBjorn Helgaas 					(struct resource *) rsrc);
69038301358SBjorn Helgaas 		*start = region.start;
69138301358SBjorn Helgaas 		*end = region.end;
69258083dadSKumar Gala 		return;
69338301358SBjorn Helgaas 	}
69458083dadSKumar Gala 
69538301358SBjorn Helgaas 	/* We pass a CPU physical address to userland for MMIO instead of a
69638301358SBjorn Helgaas 	 * BAR value because X is lame and expects to be able to use that
69758083dadSKumar Gala 	 * to pass to /dev/mem!
69858083dadSKumar Gala 	 *
69938301358SBjorn Helgaas 	 * That means we may have 64-bit values where some apps only expect
70038301358SBjorn Helgaas 	 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
70158083dadSKumar Gala 	 */
70238301358SBjorn Helgaas 	*start = rsrc->start;
70338301358SBjorn Helgaas 	*end = rsrc->end;
70458083dadSKumar Gala }
70513dccb9eSBenjamin Herrenschmidt 
70613dccb9eSBenjamin Herrenschmidt /**
70713dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
70813dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
70913dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
71013dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
71113dccb9eSBenjamin Herrenschmidt  *
71213dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
71313dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
71413dccb9eSBenjamin Herrenschmidt  * content.
71513dccb9eSBenjamin Herrenschmidt  *
71613dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
71713dccb9eSBenjamin Herrenschmidt  * with here:
71813dccb9eSBenjamin Herrenschmidt  *
71913dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
72013dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
72113dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
72213dccb9eSBenjamin Herrenschmidt  *
72313dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
72413dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
72513dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
72613dccb9eSBenjamin Herrenschmidt  *
72713dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
72813dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
72913dccb9eSBenjamin Herrenschmidt  */
730cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
731cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
73213dccb9eSBenjamin Herrenschmidt {
733858957abSKevin Hao 	int memno = 0;
73413dccb9eSBenjamin Herrenschmidt 	struct resource *res;
735654837e8SAndrew Murray 	struct of_pci_range range;
736654837e8SAndrew Murray 	struct of_pci_range_parser parser;
73713dccb9eSBenjamin Herrenschmidt 
738b7c670d6SRob Herring 	printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
739b7c670d6SRob Herring 	       dev, primary ? "(primary)" : "");
74013dccb9eSBenjamin Herrenschmidt 
741654837e8SAndrew Murray 	/* Check for ranges property */
742654837e8SAndrew Murray 	if (of_pci_range_parser_init(&parser, dev))
74313dccb9eSBenjamin Herrenschmidt 		return;
74413dccb9eSBenjamin Herrenschmidt 
74513dccb9eSBenjamin Herrenschmidt 	/* Parse it */
746654837e8SAndrew Murray 	for_each_of_pci_range(&parser, &range) {
747e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
748e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
749e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
750e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
751e9f82cb7SBenjamin Herrenschmidt 		 */
752654837e8SAndrew Murray 		if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
75313dccb9eSBenjamin Herrenschmidt 			continue;
75413dccb9eSBenjamin Herrenschmidt 
75513dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
75613dccb9eSBenjamin Herrenschmidt 		res = NULL;
757654837e8SAndrew Murray 		switch (range.flags & IORESOURCE_TYPE_BITS) {
758654837e8SAndrew Murray 		case IORESOURCE_IO:
75913dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
76013dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
761654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
762654837e8SAndrew Murray 			       range.pci_addr);
76313dccb9eSBenjamin Herrenschmidt 
76413dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
76513dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
76613dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
76713dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
76813dccb9eSBenjamin Herrenschmidt 				continue;
76913dccb9eSBenjamin Herrenschmidt 			}
77013dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
77113dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
772654837e8SAndrew Murray 			if (range.size > 0x01000000)
773654837e8SAndrew Murray 				range.size = 0x01000000;
77413dccb9eSBenjamin Herrenschmidt 
77513dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
776654837e8SAndrew Murray 			hose->io_base_virt = ioremap(range.cpu_addr,
777654837e8SAndrew Murray 						range.size);
77813dccb9eSBenjamin Herrenschmidt 
77913dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
78013dccb9eSBenjamin Herrenschmidt 			if (primary)
78113dccb9eSBenjamin Herrenschmidt 				isa_io_base =
78213dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
78313dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
78413dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
78513dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
78613dccb9eSBenjamin Herrenschmidt 			 */
787654837e8SAndrew Murray 			hose->pci_io_size = range.pci_addr + range.size;
788654837e8SAndrew Murray 			hose->io_base_phys = range.cpu_addr - range.pci_addr;
78913dccb9eSBenjamin Herrenschmidt 
79013dccb9eSBenjamin Herrenschmidt 			/* Build resource */
79113dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
792654837e8SAndrew Murray 			range.cpu_addr = range.pci_addr;
79313dccb9eSBenjamin Herrenschmidt 			break;
794654837e8SAndrew Murray 		case IORESOURCE_MEM:
79513dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
79613dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
797654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
798654837e8SAndrew Murray 			       range.pci_addr,
799654837e8SAndrew Murray 			       (range.pci_space & 0x40000000) ?
800654837e8SAndrew Murray 			       "Prefetch" : "");
80113dccb9eSBenjamin Herrenschmidt 
80213dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
80313dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
80413dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
80513dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
80613dccb9eSBenjamin Herrenschmidt 				continue;
80713dccb9eSBenjamin Herrenschmidt 			}
80813dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
809654837e8SAndrew Murray 			if (range.pci_addr == 0) {
81013dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
811654837e8SAndrew Murray 					isa_mem_base = range.cpu_addr;
812654837e8SAndrew Murray 				hose->isa_mem_phys = range.cpu_addr;
813654837e8SAndrew Murray 				hose->isa_mem_size = range.size;
81413dccb9eSBenjamin Herrenschmidt 			}
81513dccb9eSBenjamin Herrenschmidt 
81613dccb9eSBenjamin Herrenschmidt 			/* Build resource */
817654837e8SAndrew Murray 			hose->mem_offset[memno] = range.cpu_addr -
818654837e8SAndrew Murray 							range.pci_addr;
81913dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
82013dccb9eSBenjamin Herrenschmidt 			break;
82113dccb9eSBenjamin Herrenschmidt 		}
82213dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
823aeba3731SMichael Ellerman 			res->name = dev->full_name;
824aeba3731SMichael Ellerman 			res->flags = range.flags;
825aeba3731SMichael Ellerman 			res->start = range.cpu_addr;
826aeba3731SMichael Ellerman 			res->end = range.cpu_addr + range.size - 1;
827aeba3731SMichael Ellerman 			res->parent = res->child = res->sibling = NULL;
82813dccb9eSBenjamin Herrenschmidt 		}
82913dccb9eSBenjamin Herrenschmidt 	}
83013dccb9eSBenjamin Herrenschmidt }
831fa462f2dSBenjamin Herrenschmidt 
832fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
833fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
834fa462f2dSBenjamin Herrenschmidt {
835fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
8361fd0f525SBenjamin Herrenschmidt 
8370e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
838fa462f2dSBenjamin Herrenschmidt 		return 0;
8390e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
840fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
841fa462f2dSBenjamin Herrenschmidt 	return 1;
842fa462f2dSBenjamin Herrenschmidt }
843fa462f2dSBenjamin Herrenschmidt 
844d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
845d82fb31aSKleber Sacilotto de Souza {
846d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
847d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
848d82fb31aSKleber Sacilotto de Souza 
849d82fb31aSKleber Sacilotto de Souza 	return 0;
850d82fb31aSKleber Sacilotto de Souza }
851d82fb31aSKleber Sacilotto de Souza 
852bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
853bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
854bf5e2ba2SBenjamin Herrenschmidt  */
855cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
856bf5e2ba2SBenjamin Herrenschmidt {
857bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
858bf5e2ba2SBenjamin Herrenschmidt 	int i;
859bf5e2ba2SBenjamin Herrenschmidt 
860bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
861bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
862bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
863bf5e2ba2SBenjamin Herrenschmidt 		return;
864bf5e2ba2SBenjamin Herrenschmidt 	}
865c3b80fb0SWei Yang 
866c3b80fb0SWei Yang 	if (dev->is_virtfn)
867c3b80fb0SWei Yang 		return;
868c3b80fb0SWei Yang 
869bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
870bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
871c5df457fSKevin Hao 		struct pci_bus_region reg;
872bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
873bf5e2ba2SBenjamin Herrenschmidt 			continue;
87448c2ce97SBenjamin Herrenschmidt 
87548c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
87648c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
87748c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
87848c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
8797f172890SBenjamin Herrenschmidt 		 */
880fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &reg, res);
88148c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
882c5df457fSKevin Hao 		    (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
88348c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
88448c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
885ae2a84b4SKevin Hao 				pr_debug("PCI:%s Resource %d %pR is unassigned\n",
886ae2a84b4SKevin Hao 					 pci_name(dev), i, res);
887bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
888bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
889bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
890bf5e2ba2SBenjamin Herrenschmidt 			continue;
891bf5e2ba2SBenjamin Herrenschmidt 		}
892bf5e2ba2SBenjamin Herrenschmidt 
893ae2a84b4SKevin Hao 		pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
894bf5e2ba2SBenjamin Herrenschmidt 	}
895bf5e2ba2SBenjamin Herrenschmidt 
896bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
897bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
898bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
899bf5e2ba2SBenjamin Herrenschmidt }
900bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
901bf5e2ba2SBenjamin Herrenschmidt 
902b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
903b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
904b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
905b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
906b5561511SBenjamin Herrenschmidt  */
907cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
908b5561511SBenjamin Herrenschmidt 						 struct resource *res)
909bf5e2ba2SBenjamin Herrenschmidt {
910be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
911bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
912b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
9133fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
914b5561511SBenjamin Herrenschmidt 	u16 command;
915b5561511SBenjamin Herrenschmidt 	int i;
916bf5e2ba2SBenjamin Herrenschmidt 
917b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
9180e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
919b5561511SBenjamin Herrenschmidt 		return 0;
920bf5e2ba2SBenjamin Herrenschmidt 
921b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
922b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
923fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, res);
9243fd47f06SBenjamin Herrenschmidt 
9253fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
9263fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
927b5561511SBenjamin Herrenschmidt 			return 0;
928b5561511SBenjamin Herrenschmidt 
929b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
930b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
931b5561511SBenjamin Herrenschmidt 		 */
932b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
933b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
934b5561511SBenjamin Herrenschmidt 			return 1;
935b5561511SBenjamin Herrenschmidt 
936b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
937b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
9383fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
939b5561511SBenjamin Herrenschmidt 		 */
940b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
941b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
9423fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
943b5561511SBenjamin Herrenschmidt 				return 0;
944b5561511SBenjamin Herrenschmidt 		}
945b5561511SBenjamin Herrenschmidt 
946b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
947b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
948b5561511SBenjamin Herrenschmidt 		 */
949b5561511SBenjamin Herrenschmidt 		return 1;
950b5561511SBenjamin Herrenschmidt 	} else {
951b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
952b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
953b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
954b5561511SBenjamin Herrenschmidt 			return 0;
955b5561511SBenjamin Herrenschmidt 
956b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
957b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
958b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
959b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
960b5561511SBenjamin Herrenschmidt 		 */
961b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
962b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
963b5561511SBenjamin Herrenschmidt 			return 0;
964b5561511SBenjamin Herrenschmidt 
965b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
966b5561511SBenjamin Herrenschmidt 		 * it unassigned
967b5561511SBenjamin Herrenschmidt 		 */
968b5561511SBenjamin Herrenschmidt 		return 1;
969b5561511SBenjamin Herrenschmidt 	}
970b5561511SBenjamin Herrenschmidt }
971b5561511SBenjamin Herrenschmidt 
972b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
973cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
974b5561511SBenjamin Herrenschmidt {
975bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
976bf5e2ba2SBenjamin Herrenschmidt 	int i;
977bf5e2ba2SBenjamin Herrenschmidt 
978b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
979b5561511SBenjamin Herrenschmidt 
98089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
98189a74eccSBjorn Helgaas 		if (!res || !res->flags)
982bf5e2ba2SBenjamin Herrenschmidt 			continue;
983b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
984b188b2aeSKumar Gala 			continue;
985be8cbcd8SBenjamin Herrenschmidt 
986cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
987cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
988cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
98948c2ce97SBenjamin Herrenschmidt 		 */
99048c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
99148c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
99248c2ce97SBenjamin Herrenschmidt 			res->start = 0;
993cf1a4cf8SGavin Shan 			res->end = -1;
99448c2ce97SBenjamin Herrenschmidt 			continue;
99548c2ce97SBenjamin Herrenschmidt 		}
99648c2ce97SBenjamin Herrenschmidt 
997ae2a84b4SKevin Hao 		pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
998bf5e2ba2SBenjamin Herrenschmidt 
999b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
1000b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
1001b5561511SBenjamin Herrenschmidt 		 */
1002b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
1003b5561511SBenjamin Herrenschmidt 			res->flags = 0;
1004b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
1005bf5e2ba2SBenjamin Herrenschmidt 		}
1006bf5e2ba2SBenjamin Herrenschmidt 	}
1007b5561511SBenjamin Herrenschmidt }
1008b5561511SBenjamin Herrenschmidt 
1009cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
10108b8da358SBenjamin Herrenschmidt {
1011467efc2eSDaniel Axtens 	struct pci_controller *phb;
1012467efc2eSDaniel Axtens 
10137eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
10148b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
10158b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
10168b8da358SBenjamin Herrenschmidt 
10178b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
10187eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
10198b8da358SBenjamin Herrenschmidt 	 */
10208b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
10218b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
10228b8da358SBenjamin Herrenschmidt 
10238b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
1024467efc2eSDaniel Axtens 	phb = pci_bus_to_host(bus);
1025467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_bus_setup)
1026467efc2eSDaniel Axtens 		phb->controller_ops.dma_bus_setup(bus);
10278b8da358SBenjamin Herrenschmidt }
10288b8da358SBenjamin Herrenschmidt 
10297846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev)
10307eef440aSBenjamin Herrenschmidt {
1031467efc2eSDaniel Axtens 	struct pci_controller *phb;
10327eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
10337eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
10347eef440aSBenjamin Herrenschmidt 	 */
10357eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
10367eef440aSBenjamin Herrenschmidt 
10377eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
1038bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
1039738ef42eSBecky Bruce 	set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
10407eef440aSBenjamin Herrenschmidt 
10417eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
1042467efc2eSDaniel Axtens 	phb = pci_bus_to_host(dev->bus);
1043467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_dev_setup)
1044467efc2eSDaniel Axtens 		phb->controller_ops.dma_dev_setup(dev);
10457eef440aSBenjamin Herrenschmidt 
10467eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
10477eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
10487eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
10497eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
10507eef440aSBenjamin Herrenschmidt }
105137f02195SYuanquan Chen 
10527846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev)
10537846de40SGuenter Roeck {
10547846de40SGuenter Roeck 	/*
10557846de40SGuenter Roeck 	 * We can only call pcibios_setup_device() after bus setup is complete,
10567846de40SGuenter Roeck 	 * since some of the platform specific DMA setup code depends on it.
10577846de40SGuenter Roeck 	 */
10587846de40SGuenter Roeck 	if (dev->bus->is_added)
10597846de40SGuenter Roeck 		pcibios_setup_device(dev);
10606e628c7dSWei Yang 
10616e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
10626e628c7dSWei Yang 	if (ppc_md.pcibios_fixup_sriov)
10636e628c7dSWei Yang 		ppc_md.pcibios_fixup_sriov(dev);
10646e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
10656e628c7dSWei Yang 
10667846de40SGuenter Roeck 	return 0;
10677846de40SGuenter Roeck }
10687846de40SGuenter Roeck 
106937f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus)
107037f02195SYuanquan Chen {
107137f02195SYuanquan Chen 	struct pci_dev *dev;
107237f02195SYuanquan Chen 
107337f02195SYuanquan Chen 	pr_debug("PCI: Fixup bus devices %d (%s)\n",
107437f02195SYuanquan Chen 		 bus->number, bus->self ? pci_name(bus->self) : "PHB");
107537f02195SYuanquan Chen 
107637f02195SYuanquan Chen 	list_for_each_entry(dev, &bus->devices, bus_list) {
107737f02195SYuanquan Chen 		/* Cardbus can call us to add new devices to a bus, so ignore
107837f02195SYuanquan Chen 		 * those who are already fully discovered
107937f02195SYuanquan Chen 		 */
108037f02195SYuanquan Chen 		if (dev->is_added)
108137f02195SYuanquan Chen 			continue;
108237f02195SYuanquan Chen 
108337f02195SYuanquan Chen 		pcibios_setup_device(dev);
108437f02195SYuanquan Chen 	}
10857eef440aSBenjamin Herrenschmidt }
10867eef440aSBenjamin Herrenschmidt 
108779c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
108879c8be83SMyron Stowe {
108979c8be83SMyron Stowe 	/* No special bus mastering setup handling */
109079c8be83SMyron Stowe }
109179c8be83SMyron Stowe 
1092cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1093bf5e2ba2SBenjamin Herrenschmidt {
1094237865f1SBjorn Helgaas 	/* When called from the generic PCI probe, read PCI<->PCI bridge
1095237865f1SBjorn Helgaas 	 * bases. This is -not- called when generating the PCI tree from
1096237865f1SBjorn Helgaas 	 * the OF device-tree.
1097237865f1SBjorn Helgaas 	 */
1098237865f1SBjorn Helgaas 	pci_read_bridge_bases(bus);
1099237865f1SBjorn Helgaas 
1100237865f1SBjorn Helgaas 	/* Now fixup the bus bus */
11018b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
11028b8da358SBenjamin Herrenschmidt 
11038b8da358SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11048b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
1105bf5e2ba2SBenjamin Herrenschmidt }
1106bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1107bf5e2ba2SBenjamin Herrenschmidt 
1108cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus)
11092d1c8618SBenjamin Herrenschmidt {
11102d1c8618SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11112d1c8618SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
11122d1c8618SBenjamin Herrenschmidt }
11132d1c8618SBenjamin Herrenschmidt 
11142d1c8618SBenjamin Herrenschmidt 
11153fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
11163fd94c6bSBenjamin Herrenschmidt {
11170e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
11183fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
11193fd94c6bSBenjamin Herrenschmidt 		return 1;
11203fd94c6bSBenjamin Herrenschmidt 	return 0;
11213fd94c6bSBenjamin Herrenschmidt }
11223fd94c6bSBenjamin Herrenschmidt 
11233fd94c6bSBenjamin Herrenschmidt /*
11243fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
11253fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
11263fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
11273fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
11283fd94c6bSBenjamin Herrenschmidt  *
11293fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
11303fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
11313fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
11323fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
11333fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
11343fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
11353fd94c6bSBenjamin Herrenschmidt  */
11363b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
11373fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
11383fd94c6bSBenjamin Herrenschmidt {
11393fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
11403fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
11413fd94c6bSBenjamin Herrenschmidt 
1142b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
11433fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1144b26b2d49SDominik Brodowski 			return start;
1145b26b2d49SDominik Brodowski 		if (start & 0x300)
11463fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
11473fd94c6bSBenjamin Herrenschmidt 	}
1148b26b2d49SDominik Brodowski 
1149b26b2d49SDominik Brodowski 	return start;
11503fd94c6bSBenjamin Herrenschmidt }
11513fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
11523fd94c6bSBenjamin Herrenschmidt 
11533fd94c6bSBenjamin Herrenschmidt /*
11543fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
11553fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
11563fd94c6bSBenjamin Herrenschmidt  */
11570f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
11583fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
11593fd94c6bSBenjamin Herrenschmidt {
11603fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
11613fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
11623fd94c6bSBenjamin Herrenschmidt 
11633fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
11643fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
11653fd94c6bSBenjamin Herrenschmidt 			continue;
11663fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
11673fd94c6bSBenjamin Herrenschmidt 			break;
11683fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
11693fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11703fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11713fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
11723fd94c6bSBenjamin Herrenschmidt 	}
11733fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
11743fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
11753fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
11763fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
11773fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
11783fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
11793fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
11803fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
11813fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1182ae2a84b4SKevin Hao 		pr_debug("PCI: Reparented %s %pR under %s\n",
1183ae2a84b4SKevin Hao 			 p->name, p, res->name);
11843fd94c6bSBenjamin Herrenschmidt 	}
11853fd94c6bSBenjamin Herrenschmidt 	return 0;
11863fd94c6bSBenjamin Herrenschmidt }
11873fd94c6bSBenjamin Herrenschmidt 
11883fd94c6bSBenjamin Herrenschmidt /*
11893fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
11903fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
11913fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
11923fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
11933fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
11943fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
11953fd94c6bSBenjamin Herrenschmidt  *
11963fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
11973fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
11983fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
11993fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
12003fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
12013fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
12023fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
12033fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
12043fd94c6bSBenjamin Herrenschmidt  *
12053fd94c6bSBenjamin Herrenschmidt  *  Our solution:
12063fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
12073fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
12083fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
12093fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
12103fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
12113fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
12123fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
12133fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
12143fd94c6bSBenjamin Herrenschmidt  *	    resources.
12153fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
12163fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
12173fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
12183fd94c6bSBenjamin Herrenschmidt  *	    as well.
12193fd94c6bSBenjamin Herrenschmidt  */
12203fd94c6bSBenjamin Herrenschmidt 
1221e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus)
12223fd94c6bSBenjamin Herrenschmidt {
1223e90a1318SNathan Fontenot 	struct pci_bus *b;
12243fd94c6bSBenjamin Herrenschmidt 	int i;
12253fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
12263fd94c6bSBenjamin Herrenschmidt 
1227b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1228b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1229b5ae5f91SBenjamin Herrenschmidt 
123089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
123189a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
12323fd94c6bSBenjamin Herrenschmidt 			continue;
123348c2ce97SBenjamin Herrenschmidt 
123448c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
123548c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
123648c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
123748c2ce97SBenjamin Herrenschmidt 
12383fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
12393fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
12403fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
12413fd94c6bSBenjamin Herrenschmidt 		else {
12423fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
12433fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
12443fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
12453fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
12463fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
12473fd94c6bSBenjamin Herrenschmidt 				 */
12483fd94c6bSBenjamin Herrenschmidt 				continue;
12493fd94c6bSBenjamin Herrenschmidt 			}
12503fd94c6bSBenjamin Herrenschmidt 		}
12513fd94c6bSBenjamin Herrenschmidt 
1252ae2a84b4SKevin Hao 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1253ae2a84b4SKevin Hao 			 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1254ae2a84b4SKevin Hao 			 i, res, pr, (pr && pr->name) ? pr->name : "nil");
12553fd94c6bSBenjamin Herrenschmidt 
12563fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
12573ebfe46aSYinghai Lu 			struct pci_dev *dev = bus->self;
12583ebfe46aSYinghai Lu 
12593fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
12603fd94c6bSBenjamin Herrenschmidt 				continue;
12613fd94c6bSBenjamin Herrenschmidt 			/*
12623fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
12633fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
12643fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
12653fd94c6bSBenjamin Herrenschmidt 			 */
12663fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
12673fd94c6bSBenjamin Herrenschmidt 				continue;
12683ebfe46aSYinghai Lu 
12693ebfe46aSYinghai Lu 			if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
12703ebfe46aSYinghai Lu 			    pci_claim_bridge_resource(dev,
12713ebfe46aSYinghai Lu 						i + PCI_BRIDGE_RESOURCES) == 0)
12723ebfe46aSYinghai Lu 				continue;
12733fd94c6bSBenjamin Herrenschmidt 		}
127448c2ce97SBenjamin Herrenschmidt 		pr_warning("PCI: Cannot allocate resource region "
1275e90a1318SNathan Fontenot 			   "%d of PCI bridge %d, will remap\n", i, bus->number);
12763fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1277cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1278cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1279cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1280cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1281cf1a4cf8SGavin Shan 		 * save more space.
1282cf1a4cf8SGavin Shan 		 */
1283cf1a4cf8SGavin Shan 		res->start = 0;
1284cf1a4cf8SGavin Shan 		res->end = -1;
12853fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
12863fd94c6bSBenjamin Herrenschmidt 	}
1287e90a1318SNathan Fontenot 
1288e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1289e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
12903fd94c6bSBenjamin Herrenschmidt }
12913fd94c6bSBenjamin Herrenschmidt 
1292cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
12933fd94c6bSBenjamin Herrenschmidt {
12943fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
12953fd94c6bSBenjamin Herrenschmidt 
1296ae2a84b4SKevin Hao 	pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1297ae2a84b4SKevin Hao 		 pci_name(dev), idx, r);
12983fd94c6bSBenjamin Herrenschmidt 
12993fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
13003fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
13013fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
13023fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
13033fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
13043fd94c6bSBenjamin Herrenschmidt 		if (pr)
1305ae2a84b4SKevin Hao 			pr_debug("PCI:  parent is %p: %pR\n", pr, pr);
13063fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
13073fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
13083fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
13093fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
13103fd94c6bSBenjamin Herrenschmidt 	}
13113fd94c6bSBenjamin Herrenschmidt }
13123fd94c6bSBenjamin Herrenschmidt 
13133fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
13143fd94c6bSBenjamin Herrenschmidt {
13153fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
13163fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
13173fd94c6bSBenjamin Herrenschmidt 	u16 command;
13183fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
13193fd94c6bSBenjamin Herrenschmidt 
13203fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
13213fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1322ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
13233fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
13243fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
13253fd94c6bSBenjamin Herrenschmidt 				continue;
13263fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
13273fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1328ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1329ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1330ad892a63SBenjamin Herrenschmidt 			 */
1331ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1332ad892a63SBenjamin Herrenschmidt 				disabled = 1;
13333fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
13343fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
13353fd94c6bSBenjamin Herrenschmidt 			else
13363fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1337533b1928SPaul Mackerras 			if (pass == disabled)
1338533b1928SPaul Mackerras 				alloc_resource(dev, idx);
13393fd94c6bSBenjamin Herrenschmidt 		}
13403fd94c6bSBenjamin Herrenschmidt 		if (pass)
13413fd94c6bSBenjamin Herrenschmidt 			continue;
13423fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1343ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
13443fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
13453fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
13463fd94c6bSBenjamin Herrenschmidt 			 */
13473fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1348ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1349ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1350b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1351b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
13523fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
13533fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
13543fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
13553fd94c6bSBenjamin Herrenschmidt 			}
13563fd94c6bSBenjamin Herrenschmidt 		}
13573fd94c6bSBenjamin Herrenschmidt 	}
1358ad892a63SBenjamin Herrenschmidt }
13593fd94c6bSBenjamin Herrenschmidt 
1360c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1361c1f34302SBenjamin Herrenschmidt {
1362c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1363c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1364c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1365c1f34302SBenjamin Herrenschmidt 	int i;
1366c1f34302SBenjamin Herrenschmidt 
1367c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1368c1f34302SBenjamin Herrenschmidt 
1369c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1370c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1371c1f34302SBenjamin Herrenschmidt 		goto no_io;
1372c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1373c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1374c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1375c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1376c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1377c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1378c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1379c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1380c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1381c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1382c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1383c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1384c1f34302SBenjamin Herrenschmidt 		kfree(res);
1385c1f34302SBenjamin Herrenschmidt 	}
1386c1f34302SBenjamin Herrenschmidt 
1387c1f34302SBenjamin Herrenschmidt  no_io:
1388c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1389c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1390c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
13913fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1392c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1393c1f34302SBenjamin Herrenschmidt 			continue;
1394c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1395c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1396c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1397c1f34302SBenjamin Herrenschmidt 			break;
1398c1f34302SBenjamin Herrenschmidt 	}
1399c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1400c1f34302SBenjamin Herrenschmidt 		return;
1401c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1402c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1403c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1404c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1405c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1406c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1407c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1408c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1409c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1410c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1411c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1412c1f34302SBenjamin Herrenschmidt 		kfree(res);
1413c1f34302SBenjamin Herrenschmidt 	}
1414c1f34302SBenjamin Herrenschmidt }
1415c1f34302SBenjamin Herrenschmidt 
14163fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
14173fd94c6bSBenjamin Herrenschmidt {
1418e90a1318SNathan Fontenot 	struct pci_bus *b;
1419e90a1318SNathan Fontenot 
142048c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1421e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1422e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
14239a1a70aeSBenjamin Herrenschmidt 	if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
14243fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(0);
14253fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(1);
14269a1a70aeSBenjamin Herrenschmidt 	}
14273fd94c6bSBenjamin Herrenschmidt 
1428c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1429c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1430c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1431c1f34302SBenjamin Herrenschmidt 	 */
14320e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1433c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1434c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1435c1f34302SBenjamin Herrenschmidt 	}
1436c1f34302SBenjamin Herrenschmidt 
1437c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1438c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1439c1f34302SBenjamin Herrenschmidt 	 */
14400e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1441a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
14423fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
14433fd94c6bSBenjamin Herrenschmidt 	}
14443fd94c6bSBenjamin Herrenschmidt 
14453fd94c6bSBenjamin Herrenschmidt 	/* Call machine dependent fixup */
14463fd94c6bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup)
14473fd94c6bSBenjamin Herrenschmidt 		ppc_md.pcibios_fixup();
14483fd94c6bSBenjamin Herrenschmidt }
14493fd94c6bSBenjamin Herrenschmidt 
1450fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
14513fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1452fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1453fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
14543fd94c6bSBenjamin Herrenschmidt  */
1455baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
14563fd94c6bSBenjamin Herrenschmidt {
14573fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
14583fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
14593fd94c6bSBenjamin Herrenschmidt 
14603fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
14613fd94c6bSBenjamin Herrenschmidt 		int i;
14623fd94c6bSBenjamin Herrenschmidt 
14633fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14643fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
14653fd94c6bSBenjamin Herrenschmidt 
14663fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
14673fd94c6bSBenjamin Herrenschmidt 				continue;
1468fd6852c8SBenjamin Herrenschmidt 
1469ae2a84b4SKevin Hao 			pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1470ae2a84b4SKevin Hao 				 pci_name(dev), i, r);
1471fd6852c8SBenjamin Herrenschmidt 
14723ebfe46aSYinghai Lu 			if (pci_claim_resource(dev, i) == 0)
14733ebfe46aSYinghai Lu 				continue;
14743ebfe46aSYinghai Lu 
14753ebfe46aSYinghai Lu 			pci_claim_bridge_resource(dev, i);
14763fd94c6bSBenjamin Herrenschmidt 		}
14773fd94c6bSBenjamin Herrenschmidt 	}
14783fd94c6bSBenjamin Herrenschmidt 
14793fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
14803fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
14813fd94c6bSBenjamin Herrenschmidt }
14825b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1483fd6852c8SBenjamin Herrenschmidt 
1484fd6852c8SBenjamin Herrenschmidt 
1485fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1486fd6852c8SBenjamin Herrenschmidt  *
1487fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1488fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1489fd6852c8SBenjamin Herrenschmidt  * being added
1490fd6852c8SBenjamin Herrenschmidt  */
1491fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1492fd6852c8SBenjamin Herrenschmidt {
1493fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1494fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1495fd6852c8SBenjamin Herrenschmidt 
1496fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1497fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1498fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
14997415c14cSGavin Shan 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
15007415c14cSGavin Shan 		if (bus->self)
15017415c14cSGavin Shan 			pci_assign_unassigned_bridge_resources(bus->self);
15027415c14cSGavin Shan 		else
1503ab444ec9SGavin Shan 			pci_assign_unassigned_bus_resources(bus);
15047415c14cSGavin Shan 	}
1505fd6852c8SBenjamin Herrenschmidt 
15066a040ce7SThadeu Lima de Souza Cascardo 	/* Fixup EEH */
15076a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_device_tree_late(bus);
15086a040ce7SThadeu Lima de Souza Cascardo 
1509fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1510fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1511fd6852c8SBenjamin Herrenschmidt 
15126a040ce7SThadeu Lima de Souza Cascardo 	/* sysfs files should only be added after devices are added */
15136a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_sysfs_files(bus);
1514fd6852c8SBenjamin Herrenschmidt }
1515fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1516fd6852c8SBenjamin Herrenschmidt 
1517549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1518549beb9bSBenjamin Herrenschmidt {
1519467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1520467efc2eSDaniel Axtens 
1521467efc2eSDaniel Axtens 	if (phb->controller_ops.enable_device_hook)
1522467efc2eSDaniel Axtens 		if (!phb->controller_ops.enable_device_hook(dev))
1523549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1524549beb9bSBenjamin Herrenschmidt 
15257cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1526549beb9bSBenjamin Herrenschmidt }
152753280323SBenjamin Herrenschmidt 
1528abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev)
1529abeeed6dSMichael Neuling {
1530abeeed6dSMichael Neuling 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1531abeeed6dSMichael Neuling 
1532abeeed6dSMichael Neuling 	if (phb->controller_ops.disable_device)
1533abeeed6dSMichael Neuling 		phb->controller_ops.disable_device(dev);
1534abeeed6dSMichael Neuling }
1535abeeed6dSMichael Neuling 
153638973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
153738973ba7SBjorn Helgaas {
153838973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
153938973ba7SBjorn Helgaas }
154038973ba7SBjorn Helgaas 
1541cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1542cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
154353280323SBenjamin Herrenschmidt {
154453280323SBenjamin Herrenschmidt 	struct resource *res;
15453fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
154653280323SBenjamin Herrenschmidt 	int i;
154753280323SBenjamin Herrenschmidt 
154853280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
154945a709f8SBjorn Helgaas 	res = &hose->io_resource;
155053280323SBenjamin Herrenschmidt 
155153280323SBenjamin Herrenschmidt 	if (!res->flags) {
1552cdb1b342SBenjamin Herrenschmidt 		pr_debug("PCI: I/O resource not set for host"
1553b7c670d6SRob Herring 			 " bridge %pOF (domain %d)\n",
1554b7c670d6SRob Herring 			 hose->dn, hose->global_number);
15553fd47f06SBenjamin Herrenschmidt 	} else {
15563fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
15573fd47f06SBenjamin Herrenschmidt 
1558ae2a84b4SKevin Hao 		pr_debug("PCI: PHB IO resource    = %pR off 0x%08llx\n",
1559ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
15603fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1561a0b8e76fSBenjamin Herrenschmidt 	}
1562a0b8e76fSBenjamin Herrenschmidt 
156353280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
156453280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
156553280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
1566727597d1SGavin Shan 		if (!res->flags)
15673fd47f06SBenjamin Herrenschmidt 			continue;
1568727597d1SGavin Shan 
15693fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1570ae2a84b4SKevin Hao 		pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1571ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
157253280323SBenjamin Herrenschmidt 
15733fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
15743fd47f06SBenjamin Herrenschmidt 	}
157553280323SBenjamin Herrenschmidt }
157689c2dd62SKumar Gala 
157789c2dd62SKumar Gala /*
157889c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
157989c2dd62SKumar Gala  * find a hose.
158089c2dd62SKumar Gala  */
158189c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
158289c2dd62SKumar Gala static int								\
158389c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
158489c2dd62SKumar Gala {									\
158589c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
158689c2dd62SKumar Gala }
158789c2dd62SKumar Gala 
158889c2dd62SKumar Gala static int
158989c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
159089c2dd62SKumar Gala 		 int len, u32 *val)
159189c2dd62SKumar Gala {
159289c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
159389c2dd62SKumar Gala }
159489c2dd62SKumar Gala 
159589c2dd62SKumar Gala static int
159689c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
159789c2dd62SKumar Gala 		  int len, u32 val)
159889c2dd62SKumar Gala {
159989c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
160089c2dd62SKumar Gala }
160189c2dd62SKumar Gala 
160289c2dd62SKumar Gala static struct pci_ops null_pci_ops =
160389c2dd62SKumar Gala {
160489c2dd62SKumar Gala 	.read = null_read_config,
160589c2dd62SKumar Gala 	.write = null_write_config,
160689c2dd62SKumar Gala };
160789c2dd62SKumar Gala 
160889c2dd62SKumar Gala /*
160989c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
161089c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
161189c2dd62SKumar Gala  */
161289c2dd62SKumar Gala static struct pci_bus *
161389c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
161489c2dd62SKumar Gala {
161589c2dd62SKumar Gala 	static struct pci_bus bus;
161689c2dd62SKumar Gala 
1617b0d436c7SAnton Blanchard 	if (hose == NULL) {
161889c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
161989c2dd62SKumar Gala 	}
162089c2dd62SKumar Gala 	bus.number = busnr;
162189c2dd62SKumar Gala 	bus.sysdata = hose;
162289c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
162389c2dd62SKumar Gala 	return &bus;
162489c2dd62SKumar Gala }
162589c2dd62SKumar Gala 
162689c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
162789c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
162889c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
162989c2dd62SKumar Gala {									\
163089c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
163189c2dd62SKumar Gala 					    devfn, offset, value);	\
163289c2dd62SKumar Gala }
163389c2dd62SKumar Gala 
163489c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
163589c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
163689c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
163789c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
163889c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
163989c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
164089c2dd62SKumar Gala 
164189c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
164289c2dd62SKumar Gala 			  int cap)
164389c2dd62SKumar Gala {
164489c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
164589c2dd62SKumar Gala }
16460ed2c722SGrant Likely 
164798d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
164898d9f30cSBenjamin Herrenschmidt {
164998d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
165098d9f30cSBenjamin Herrenschmidt 
165198d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
165298d9f30cSBenjamin Herrenschmidt }
165398d9f30cSBenjamin Herrenschmidt 
16540ed2c722SGrant Likely /**
16550ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
16560ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
16570ed2c722SGrant Likely  */
1658cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
16590ed2c722SGrant Likely {
166045a709f8SBjorn Helgaas 	LIST_HEAD(resources);
16610ed2c722SGrant Likely 	struct pci_bus *bus;
16620ed2c722SGrant Likely 	struct device_node *node = hose->dn;
16630ed2c722SGrant Likely 	int mode;
16640ed2c722SGrant Likely 
1665b7c670d6SRob Herring 	pr_debug("PCI: Scanning PHB %pOF\n", node);
16660ed2c722SGrant Likely 
16670ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
16680ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
16690ed2c722SGrant Likely 
16700ed2c722SGrant Likely 	/* Wire up PHB bus resources */
167145a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
167245a709f8SBjorn Helgaas 
1673be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1674be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1675be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1676be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1677be8e60d8SYinghai Lu 
167845a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
167945a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
168045a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
168145a709f8SBjorn Helgaas 	if (bus == NULL) {
168245a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
168345a709f8SBjorn Helgaas 			hose->global_number);
168445a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
168545a709f8SBjorn Helgaas 		return;
168645a709f8SBjorn Helgaas 	}
168745a709f8SBjorn Helgaas 	hose->bus = bus;
16880ed2c722SGrant Likely 
16890ed2c722SGrant Likely 	/* Get probe mode and perform scan */
16900ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
1691467efc2eSDaniel Axtens 	if (node && hose->controller_ops.probe_mode)
1692467efc2eSDaniel Axtens 		mode = hose->controller_ops.probe_mode(bus);
16930ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1694be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
16950ed2c722SGrant Likely 		of_scan_bus(node, bus);
16960ed2c722SGrant Likely 
1697be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1698be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1699be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1700be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1701be8e60d8SYinghai Lu 	}
1702781fb7a3SBenjamin Herrenschmidt 
1703491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1704491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1705491b98c3SBenjamin Herrenschmidt 	 */
1706491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1707491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1708491b98c3SBenjamin Herrenschmidt 
1709781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1710bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1711781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1712a58674ffSBjorn Helgaas 		list_for_each_entry(child, &bus->children, node)
1713a58674ffSBjorn Helgaas 			pcie_bus_configure_settings(child);
1714781fb7a3SBenjamin Herrenschmidt 	}
17150ed2c722SGrant Likely }
17165b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1717c065488fSKumar Gala 
1718c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1719c065488fSKumar Gala {
1720c065488fSKumar Gala 	int i, class = dev->class >> 8;
172105737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
172205737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1723c065488fSKumar Gala 
1724c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1725c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1726c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
172705737c7cSJason Jin 		(prog_if == 0) &&
1728c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1729c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1730c065488fSKumar Gala 			dev->resource[i].start = 0;
1731c065488fSKumar Gala 			dev->resource[i].end = 0;
1732c065488fSKumar Gala 			dev->resource[i].flags = 0;
1733c065488fSKumar Gala 		}
1734c065488fSKumar Gala 	}
1735c065488fSKumar Gala }
1736c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1737c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1738