15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #include <linux/kernel.h> 205516b540SKumar Gala #include <linux/pci.h> 215516b540SKumar Gala #include <linux/string.h> 225516b540SKumar Gala #include <linux/init.h> 23d92a208dSGavin Shan #include <linux/delay.h> 2466b15db6SPaul Gortmaker #include <linux/export.h> 2522ae782fSGrant Likely #include <linux/of_address.h> 2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 275516b540SKumar Gala #include <linux/mm.h> 285516b540SKumar Gala #include <linux/list.h> 295516b540SKumar Gala #include <linux/syscalls.h> 305516b540SKumar Gala #include <linux/irq.h> 315516b540SKumar Gala #include <linux/vmalloc.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c2e1d845SBrian King #include <linux/vgaarb.h> 345516b540SKumar Gala 355516b540SKumar Gala #include <asm/processor.h> 365516b540SKumar Gala #include <asm/io.h> 375516b540SKumar Gala #include <asm/prom.h> 385516b540SKumar Gala #include <asm/pci-bridge.h> 395516b540SKumar Gala #include <asm/byteorder.h> 405516b540SKumar Gala #include <asm/machdep.h> 415516b540SKumar Gala #include <asm/ppc-pci.h> 428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 435516b540SKumar Gala 44a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 45c3bd517dSMilton Miller LIST_HEAD(hose_list); 46a4c9e328SKumar Gala 47a4c9e328SKumar Gala /* XXX kill that some day ... */ 48ebfc00f7SStephen Rothwell static int global_phb_number; /* Global phb counter */ 49a4c9e328SKumar Gala 5025e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5125e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 5225e81f92SBenjamin Herrenschmidt 53a4c9e328SKumar Gala 5445223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops; 554fc665b8SBecky Bruce 5645223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops) 574fc665b8SBecky Bruce { 584fc665b8SBecky Bruce pci_dma_ops = dma_ops; 594fc665b8SBecky Bruce } 604fc665b8SBecky Bruce 6145223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void) 624fc665b8SBecky Bruce { 634fc665b8SBecky Bruce return pci_dma_ops; 644fc665b8SBecky Bruce } 654fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops); 664fc665b8SBecky Bruce 672d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 68a4c9e328SKumar Gala { 69a4c9e328SKumar Gala struct pci_controller *phb; 70a4c9e328SKumar Gala 71e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 72a4c9e328SKumar Gala if (phb == NULL) 73a4c9e328SKumar Gala return NULL; 74e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 75e60516e3SStephen Rothwell phb->global_number = global_phb_number++; 76e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 77e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 7844ef3390SStephen Rothwell phb->dn = dev; 79f691fa10SMichael Ellerman phb->is_dynamic = slab_is_available(); 80a4c9e328SKumar Gala #ifdef CONFIG_PPC64 81a4c9e328SKumar Gala if (dev) { 82a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 83a4c9e328SKumar Gala 84a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 85a4c9e328SKumar Gala nid = -1; 86a4c9e328SKumar Gala 87a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 88a4c9e328SKumar Gala } 89a4c9e328SKumar Gala #endif 90a4c9e328SKumar Gala return phb; 91a4c9e328SKumar Gala } 925b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller); 93a4c9e328SKumar Gala 94a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 95a4c9e328SKumar Gala { 96a4c9e328SKumar Gala spin_lock(&hose_spinlock); 97a4c9e328SKumar Gala list_del(&phb->list_node); 98a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 99a4c9e328SKumar Gala 100a4c9e328SKumar Gala if (phb->is_dynamic) 101a4c9e328SKumar Gala kfree(phb); 102a4c9e328SKumar Gala } 103a4c9e328SKumar Gala 1044c2245bbSGavin Shan /* 1054c2245bbSGavin Shan * The function is used to return the minimal alignment 1064c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1074c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1084c2245bbSGavin Shan * memory windows. 1094c2245bbSGavin Shan */ 1104c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 1114c2245bbSGavin Shan unsigned long type) 1124c2245bbSGavin Shan { 113467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(bus); 114467efc2eSDaniel Axtens 115467efc2eSDaniel Axtens if (phb->controller_ops.window_alignment) 116467efc2eSDaniel Axtens return phb->controller_ops.window_alignment(bus, type); 117467efc2eSDaniel Axtens 118467efc2eSDaniel Axtens /* 119467efc2eSDaniel Axtens * PCI core will figure out the default 120467efc2eSDaniel Axtens * alignment: 4KiB for I/O and 1MiB for 121467efc2eSDaniel Axtens * memory window. 122467efc2eSDaniel Axtens */ 123467efc2eSDaniel Axtens return 1; 1244c2245bbSGavin Shan } 1254c2245bbSGavin Shan 126d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 127d92a208dSGavin Shan { 128467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 129467efc2eSDaniel Axtens 130467efc2eSDaniel Axtens if (phb->controller_ops.reset_secondary_bus) { 131467efc2eSDaniel Axtens phb->controller_ops.reset_secondary_bus(dev); 132467efc2eSDaniel Axtens return; 133467efc2eSDaniel Axtens } 134467efc2eSDaniel Axtens 135467efc2eSDaniel Axtens pci_reset_secondary_bus(dev); 136d92a208dSGavin Shan } 137d92a208dSGavin Shan 1385350ab3fSWei Yang #ifdef CONFIG_PCI_IOV 1395350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno) 1405350ab3fSWei Yang { 1415350ab3fSWei Yang if (ppc_md.pcibios_iov_resource_alignment) 1425350ab3fSWei Yang return ppc_md.pcibios_iov_resource_alignment(pdev, resno); 1435350ab3fSWei Yang 1445350ab3fSWei Yang return pci_iov_resource_size(pdev, resno); 1455350ab3fSWei Yang } 1465350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */ 1475350ab3fSWei Yang 148c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 149c3bd517dSMilton Miller { 150c3bd517dSMilton Miller #ifdef CONFIG_PPC64 151c3bd517dSMilton Miller return hose->pci_io_size; 152c3bd517dSMilton Miller #else 15328f65c11SJoe Perches return resource_size(&hose->io_resource); 154c3bd517dSMilton Miller #endif 155c3bd517dSMilton Miller } 156c3bd517dSMilton Miller 1576dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 1586dfbde20SBenjamin Herrenschmidt { 1596dfbde20SBenjamin Herrenschmidt int ret = 0; 1606dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 161c3bd517dSMilton Miller resource_size_t size; 1626dfbde20SBenjamin Herrenschmidt 1636dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 1646dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 165c3bd517dSMilton Miller size = pcibios_io_size(hose); 1666dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 1676dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 1686dfbde20SBenjamin Herrenschmidt ret = 1; 1696dfbde20SBenjamin Herrenschmidt break; 1706dfbde20SBenjamin Herrenschmidt } 1716dfbde20SBenjamin Herrenschmidt } 1726dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 1736dfbde20SBenjamin Herrenschmidt return ret; 1746dfbde20SBenjamin Herrenschmidt } 1756dfbde20SBenjamin Herrenschmidt 176c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 177c3bd517dSMilton Miller { 178c3bd517dSMilton Miller struct pci_controller *hose; 179c3bd517dSMilton Miller resource_size_t size; 180c3bd517dSMilton Miller unsigned long ret = ~0; 181c3bd517dSMilton Miller 182c3bd517dSMilton Miller spin_lock(&hose_spinlock); 183c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 184c3bd517dSMilton Miller size = pcibios_io_size(hose); 185c3bd517dSMilton Miller if (address >= hose->io_base_phys && 186c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 187c3bd517dSMilton Miller unsigned long base = 188c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 189c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 190c3bd517dSMilton Miller break; 191c3bd517dSMilton Miller } 192c3bd517dSMilton Miller } 193c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 194c3bd517dSMilton Miller 195c3bd517dSMilton Miller return ret; 196c3bd517dSMilton Miller } 197c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 198c3bd517dSMilton Miller 1995516b540SKumar Gala /* 2005516b540SKumar Gala * Return the domain number for this bus. 2015516b540SKumar Gala */ 2025516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 2035516b540SKumar Gala { 2045516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 2055516b540SKumar Gala 2065516b540SKumar Gala return hose->global_number; 2075516b540SKumar Gala } 2085516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 20958083dadSKumar Gala 210a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 211a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 212a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 213a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 214a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 215a4c9e328SKumar Gala * config cycles. 216a4c9e328SKumar Gala */ 217a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 218a4c9e328SKumar Gala { 219a4c9e328SKumar Gala while(node) { 220a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 221a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 22244ef3390SStephen Rothwell if (hose->dn == node) 223a4c9e328SKumar Gala return hose; 224a4c9e328SKumar Gala node = node->parent; 225a4c9e328SKumar Gala } 226a4c9e328SKumar Gala return NULL; 227a4c9e328SKumar Gala } 228a4c9e328SKumar Gala 22958083dadSKumar Gala /* 23058083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 23158083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 23258083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 23358083dadSKumar Gala */ 2344666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 23558083dadSKumar Gala { 236530210c7SGrant Likely struct of_phandle_args oirq; 23758083dadSKumar Gala unsigned int virq; 23858083dadSKumar Gala 239b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 24058083dadSKumar Gala 24158083dadSKumar Gala #ifdef DEBUG 24258083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 24358083dadSKumar Gala #endif 24458083dadSKumar Gala /* Try to get a mapping from the device-tree */ 2450c02c800SGrant Likely if (of_irq_parse_pci(pci_dev, &oirq)) { 24658083dadSKumar Gala u8 line, pin; 24758083dadSKumar Gala 24858083dadSKumar Gala /* If that fails, lets fallback to what is in the config 24958083dadSKumar Gala * space and map that through the default controller. We 25058083dadSKumar Gala * also set the type to level low since that's what PCI 25158083dadSKumar Gala * interrupts are. If your platform does differently, then 25258083dadSKumar Gala * either provide a proper interrupt tree or don't use this 25358083dadSKumar Gala * function. 25458083dadSKumar Gala */ 25558083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 25658083dadSKumar Gala return -1; 25758083dadSKumar Gala if (pin == 0) 25858083dadSKumar Gala return -1; 25958083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 26054a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 26158083dadSKumar Gala return -1; 26258083dadSKumar Gala } 263b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 26454a24cbbSBenjamin Herrenschmidt line, pin); 26558083dadSKumar Gala 26658083dadSKumar Gala virq = irq_create_mapping(NULL, line); 26758083dadSKumar Gala if (virq != NO_IRQ) 268ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 26958083dadSKumar Gala } else { 270b0494bc8SBenjamin Herrenschmidt pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n", 271530210c7SGrant Likely oirq.args_count, oirq.args[0], oirq.args[1], 272530210c7SGrant Likely of_node_full_name(oirq.np)); 27358083dadSKumar Gala 274e6d30ab1SGrant Likely virq = irq_create_of_mapping(&oirq); 27558083dadSKumar Gala } 27658083dadSKumar Gala if(virq == NO_IRQ) { 277b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 27858083dadSKumar Gala return -1; 27958083dadSKumar Gala } 28058083dadSKumar Gala 281b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 28258083dadSKumar Gala 28358083dadSKumar Gala pci_dev->irq = virq; 28458083dadSKumar Gala 28558083dadSKumar Gala return 0; 28658083dadSKumar Gala } 28758083dadSKumar Gala 28858083dadSKumar Gala /* 28958083dadSKumar Gala * Platform support for /proc/bus/pci/X/Y mmap()s, 29058083dadSKumar Gala * modelled on the sparc64 implementation by Dave Miller. 29158083dadSKumar Gala * -- paulus. 29258083dadSKumar Gala */ 29358083dadSKumar Gala 29458083dadSKumar Gala /* 29558083dadSKumar Gala * Adjust vm_pgoff of VMA such that it is the physical page offset 29658083dadSKumar Gala * corresponding to the 32-bit pci bus offset for DEV requested by the user. 29758083dadSKumar Gala * 29858083dadSKumar Gala * Basically, the user finds the base address for his device which he wishes 29958083dadSKumar Gala * to mmap. They read the 32-bit value from the config space base register, 30058083dadSKumar Gala * add whatever PAGE_SIZE multiple offset they wish, and feed this into the 30158083dadSKumar Gala * offset parameter of mmap on /proc/bus/pci/XXX for that device. 30258083dadSKumar Gala * 30358083dadSKumar Gala * Returns negative error code on failure, zero on success. 30458083dadSKumar Gala */ 30558083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev, 30658083dadSKumar Gala resource_size_t *offset, 30758083dadSKumar Gala enum pci_mmap_state mmap_state) 30858083dadSKumar Gala { 30958083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 31058083dadSKumar Gala unsigned long io_offset = 0; 31158083dadSKumar Gala int i, res_bit; 31258083dadSKumar Gala 313b0d436c7SAnton Blanchard if (hose == NULL) 31458083dadSKumar Gala return NULL; /* should never happen */ 31558083dadSKumar Gala 31658083dadSKumar Gala /* If memory, add on the PCI bridge address offset */ 31758083dadSKumar Gala if (mmap_state == pci_mmap_mem) { 31858083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */ 31958083dadSKumar Gala *offset += hose->pci_mem_offset; 32058083dadSKumar Gala #endif 32158083dadSKumar Gala res_bit = IORESOURCE_MEM; 32258083dadSKumar Gala } else { 32358083dadSKumar Gala io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 32458083dadSKumar Gala *offset += io_offset; 32558083dadSKumar Gala res_bit = IORESOURCE_IO; 32658083dadSKumar Gala } 32758083dadSKumar Gala 32858083dadSKumar Gala /* 32958083dadSKumar Gala * Check that the offset requested corresponds to one of the 33058083dadSKumar Gala * resources of the device. 33158083dadSKumar Gala */ 33258083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 33358083dadSKumar Gala struct resource *rp = &dev->resource[i]; 33458083dadSKumar Gala int flags = rp->flags; 33558083dadSKumar Gala 33658083dadSKumar Gala /* treat ROM as memory (should be already) */ 33758083dadSKumar Gala if (i == PCI_ROM_RESOURCE) 33858083dadSKumar Gala flags |= IORESOURCE_MEM; 33958083dadSKumar Gala 34058083dadSKumar Gala /* Active and same type? */ 34158083dadSKumar Gala if ((flags & res_bit) == 0) 34258083dadSKumar Gala continue; 34358083dadSKumar Gala 34458083dadSKumar Gala /* In the range of this resource? */ 34558083dadSKumar Gala if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end) 34658083dadSKumar Gala continue; 34758083dadSKumar Gala 34858083dadSKumar Gala /* found it! construct the final physical address */ 34958083dadSKumar Gala if (mmap_state == pci_mmap_io) 35058083dadSKumar Gala *offset += hose->io_base_phys - io_offset; 35158083dadSKumar Gala return rp; 35258083dadSKumar Gala } 35358083dadSKumar Gala 35458083dadSKumar Gala return NULL; 35558083dadSKumar Gala } 35658083dadSKumar Gala 35758083dadSKumar Gala /* 35858083dadSKumar Gala * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci 35958083dadSKumar Gala * device mapping. 36058083dadSKumar Gala */ 36158083dadSKumar Gala static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp, 36258083dadSKumar Gala pgprot_t protection, 36358083dadSKumar Gala enum pci_mmap_state mmap_state, 36458083dadSKumar Gala int write_combine) 36558083dadSKumar Gala { 36658083dadSKumar Gala 36758083dadSKumar Gala /* Write combine is always 0 on non-memory space mappings. On 36858083dadSKumar Gala * memory space, if the user didn't pass 1, we check for a 36958083dadSKumar Gala * "prefetchable" resource. This is a bit hackish, but we use 37058083dadSKumar Gala * this to workaround the inability of /sysfs to provide a write 37158083dadSKumar Gala * combine bit 37258083dadSKumar Gala */ 37358083dadSKumar Gala if (mmap_state != pci_mmap_mem) 37458083dadSKumar Gala write_combine = 0; 37558083dadSKumar Gala else if (write_combine == 0) { 37658083dadSKumar Gala if (rp->flags & IORESOURCE_PREFETCH) 37758083dadSKumar Gala write_combine = 1; 37858083dadSKumar Gala } 37958083dadSKumar Gala 38058083dadSKumar Gala /* XXX would be nice to have a way to ask for write-through */ 38158083dadSKumar Gala if (write_combine) 38283d5e64bSAneesh Kumar K.V return pgprot_noncached_wc(protection); 38358083dadSKumar Gala else 38483d5e64bSAneesh Kumar K.V return pgprot_noncached(protection); 38558083dadSKumar Gala } 38658083dadSKumar Gala 38758083dadSKumar Gala /* 38858083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 38958083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 39058083dadSKumar Gala * above routine 39158083dadSKumar Gala */ 39258083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 39358083dadSKumar Gala unsigned long pfn, 39458083dadSKumar Gala unsigned long size, 39564b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 39658083dadSKumar Gala { 39758083dadSKumar Gala struct pci_dev *pdev = NULL; 39858083dadSKumar Gala struct resource *found = NULL; 3997c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 40058083dadSKumar Gala int i; 40158083dadSKumar Gala 40258083dadSKumar Gala if (page_is_ram(pfn)) 40364b3d0e8SBenjamin Herrenschmidt return prot; 40458083dadSKumar Gala 40564b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 40658083dadSKumar Gala for_each_pci_dev(pdev) { 40758083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 40858083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 40958083dadSKumar Gala int flags = rp->flags; 41058083dadSKumar Gala 41158083dadSKumar Gala /* Active and same type? */ 41258083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 41358083dadSKumar Gala continue; 41458083dadSKumar Gala /* In the range of this resource? */ 41558083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 41658083dadSKumar Gala offset > rp->end) 41758083dadSKumar Gala continue; 41858083dadSKumar Gala found = rp; 41958083dadSKumar Gala break; 42058083dadSKumar Gala } 42158083dadSKumar Gala if (found) 42258083dadSKumar Gala break; 42358083dadSKumar Gala } 42458083dadSKumar Gala if (found) { 42558083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 42664b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 42758083dadSKumar Gala pci_dev_put(pdev); 42858083dadSKumar Gala } 42958083dadSKumar Gala 430b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 43164b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 43258083dadSKumar Gala 43364b3d0e8SBenjamin Herrenschmidt return prot; 43458083dadSKumar Gala } 43558083dadSKumar Gala 43658083dadSKumar Gala 43758083dadSKumar Gala /* 43858083dadSKumar Gala * Perform the actual remap of the pages for a PCI device mapping, as 43958083dadSKumar Gala * appropriate for this architecture. The region in the process to map 44058083dadSKumar Gala * is described by vm_start and vm_end members of VMA, the base physical 44158083dadSKumar Gala * address is found in vm_pgoff. 44258083dadSKumar Gala * The pci device structure is provided so that architectures may make mapping 44358083dadSKumar Gala * decisions on a per-device or per-bus basis. 44458083dadSKumar Gala * 44558083dadSKumar Gala * Returns a negative error code on failure, zero on success. 44658083dadSKumar Gala */ 44758083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, 44858083dadSKumar Gala enum pci_mmap_state mmap_state, int write_combine) 44958083dadSKumar Gala { 4507c12d906SBenjamin Herrenschmidt resource_size_t offset = 4517c12d906SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 45258083dadSKumar Gala struct resource *rp; 45358083dadSKumar Gala int ret; 45458083dadSKumar Gala 45558083dadSKumar Gala rp = __pci_mmap_make_offset(dev, &offset, mmap_state); 45658083dadSKumar Gala if (rp == NULL) 45758083dadSKumar Gala return -EINVAL; 45858083dadSKumar Gala 45958083dadSKumar Gala vma->vm_pgoff = offset >> PAGE_SHIFT; 46058083dadSKumar Gala vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp, 46158083dadSKumar Gala vma->vm_page_prot, 46258083dadSKumar Gala mmap_state, write_combine); 46358083dadSKumar Gala 46458083dadSKumar Gala ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 46558083dadSKumar Gala vma->vm_end - vma->vm_start, vma->vm_page_prot); 46658083dadSKumar Gala 46758083dadSKumar Gala return ret; 46858083dadSKumar Gala } 46958083dadSKumar Gala 470e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 471e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 472e9f82cb7SBenjamin Herrenschmidt { 473e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 474e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 475e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 476e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 477e9f82cb7SBenjamin Herrenschmidt 478e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 479e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 480e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 481e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 482e9f82cb7SBenjamin Herrenschmidt */ 483e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 484e9f82cb7SBenjamin Herrenschmidt offset += port; 485e9f82cb7SBenjamin Herrenschmidt 486e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 487e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 488e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 489e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 490e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 491e9f82cb7SBenjamin Herrenschmidt 492e9f82cb7SBenjamin Herrenschmidt switch(size) { 493e9f82cb7SBenjamin Herrenschmidt case 1: 494e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 495e9f82cb7SBenjamin Herrenschmidt return 1; 496e9f82cb7SBenjamin Herrenschmidt case 2: 497e9f82cb7SBenjamin Herrenschmidt if (port & 1) 498e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 499e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 500e9f82cb7SBenjamin Herrenschmidt return 2; 501e9f82cb7SBenjamin Herrenschmidt case 4: 502e9f82cb7SBenjamin Herrenschmidt if (port & 3) 503e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 504e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 505e9f82cb7SBenjamin Herrenschmidt return 4; 506e9f82cb7SBenjamin Herrenschmidt } 507e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 508e9f82cb7SBenjamin Herrenschmidt } 509e9f82cb7SBenjamin Herrenschmidt 510e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 511e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 512e9f82cb7SBenjamin Herrenschmidt { 513e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 514e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 515e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 516e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 517e9f82cb7SBenjamin Herrenschmidt 518e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 519e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 520e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 521e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 522e9f82cb7SBenjamin Herrenschmidt */ 523e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 524e9f82cb7SBenjamin Herrenschmidt offset += port; 525e9f82cb7SBenjamin Herrenschmidt 526e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 527e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 528e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 529e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 530e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 531e9f82cb7SBenjamin Herrenschmidt 532e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 533e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 534e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 535e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 536e9f82cb7SBenjamin Herrenschmidt */ 537e9f82cb7SBenjamin Herrenschmidt switch(size) { 538e9f82cb7SBenjamin Herrenschmidt case 1: 539e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 540e9f82cb7SBenjamin Herrenschmidt return 1; 541e9f82cb7SBenjamin Herrenschmidt case 2: 542e9f82cb7SBenjamin Herrenschmidt if (port & 1) 543e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 544e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 545e9f82cb7SBenjamin Herrenschmidt return 2; 546e9f82cb7SBenjamin Herrenschmidt case 4: 547e9f82cb7SBenjamin Herrenschmidt if (port & 3) 548e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 549e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 550e9f82cb7SBenjamin Herrenschmidt return 4; 551e9f82cb7SBenjamin Herrenschmidt } 552e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 553e9f82cb7SBenjamin Herrenschmidt } 554e9f82cb7SBenjamin Herrenschmidt 555e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 556e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 557e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 558e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 559e9f82cb7SBenjamin Herrenschmidt { 560e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 561e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 562e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 563e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 564e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 565e9f82cb7SBenjamin Herrenschmidt 566e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 567e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 568e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 569e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 570e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 571e9f82cb7SBenjamin Herrenschmidt 572e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 5735b11abfdSBenjamin Herrenschmidt /* Hack alert ! 5745b11abfdSBenjamin Herrenschmidt * 5755b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 5765b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 5775b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 5785b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 5795b11abfdSBenjamin Herrenschmidt */ 5805b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 5815b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 5825b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 5835b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 5845b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 5855b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 5865b11abfdSBenjamin Herrenschmidt return 0; 5875b11abfdSBenjamin Herrenschmidt } 588e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 589e9f82cb7SBenjamin Herrenschmidt } else { 590e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 591e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 592e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 593e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 594e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 595e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 596e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 597e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 598e9f82cb7SBenjamin Herrenschmidt } 599e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 600e9f82cb7SBenjamin Herrenschmidt 601e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 60264b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 603e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 604e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 605e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 606e9f82cb7SBenjamin Herrenschmidt } 607e9f82cb7SBenjamin Herrenschmidt 60858083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 60958083dadSKumar Gala const struct resource *rsrc, 61058083dadSKumar Gala resource_size_t *start, resource_size_t *end) 61158083dadSKumar Gala { 61258083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 61358083dadSKumar Gala resource_size_t offset = 0; 61458083dadSKumar Gala 61558083dadSKumar Gala if (hose == NULL) 61658083dadSKumar Gala return; 61758083dadSKumar Gala 61858083dadSKumar Gala if (rsrc->flags & IORESOURCE_IO) 61958083dadSKumar Gala offset = (unsigned long)hose->io_base_virt - _IO_BASE; 62058083dadSKumar Gala 62158083dadSKumar Gala /* We pass a fully fixed up address to userland for MMIO instead of 62258083dadSKumar Gala * a BAR value because X is lame and expects to be able to use that 62358083dadSKumar Gala * to pass to /dev/mem ! 62458083dadSKumar Gala * 62558083dadSKumar Gala * That means that we'll have potentially 64 bits values where some 62658083dadSKumar Gala * userland apps only expect 32 (like X itself since it thinks only 62758083dadSKumar Gala * Sparc has 64 bits MMIO) but if we don't do that, we break it on 62858083dadSKumar Gala * 32 bits CHRPs :-( 62958083dadSKumar Gala * 63058083dadSKumar Gala * Hopefully, the sysfs insterface is immune to that gunk. Once X 63158083dadSKumar Gala * has been fixed (and the fix spread enough), we can re-enable the 63258083dadSKumar Gala * 2 lines below and pass down a BAR value to userland. In that case 63358083dadSKumar Gala * we'll also have to re-enable the matching code in 63458083dadSKumar Gala * __pci_mmap_make_offset(). 63558083dadSKumar Gala * 63658083dadSKumar Gala * BenH. 63758083dadSKumar Gala */ 63858083dadSKumar Gala #if 0 63958083dadSKumar Gala else if (rsrc->flags & IORESOURCE_MEM) 64058083dadSKumar Gala offset = hose->pci_mem_offset; 64158083dadSKumar Gala #endif 64258083dadSKumar Gala 64358083dadSKumar Gala *start = rsrc->start - offset; 64458083dadSKumar Gala *end = rsrc->end - offset; 64558083dadSKumar Gala } 64613dccb9eSBenjamin Herrenschmidt 64713dccb9eSBenjamin Herrenschmidt /** 64813dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 64913dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 65013dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 65113dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 65213dccb9eSBenjamin Herrenschmidt * 65313dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 65413dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 65513dccb9eSBenjamin Herrenschmidt * content. 65613dccb9eSBenjamin Herrenschmidt * 65713dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 65813dccb9eSBenjamin Herrenschmidt * with here: 65913dccb9eSBenjamin Herrenschmidt * 66013dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 66113dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 66213dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 66313dccb9eSBenjamin Herrenschmidt * 66413dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 66513dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 66613dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 66713dccb9eSBenjamin Herrenschmidt * 66813dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 66913dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 67013dccb9eSBenjamin Herrenschmidt */ 671cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 672cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 67313dccb9eSBenjamin Herrenschmidt { 674858957abSKevin Hao int memno = 0; 67513dccb9eSBenjamin Herrenschmidt struct resource *res; 676654837e8SAndrew Murray struct of_pci_range range; 677654837e8SAndrew Murray struct of_pci_range_parser parser; 67813dccb9eSBenjamin Herrenschmidt 67913dccb9eSBenjamin Herrenschmidt printk(KERN_INFO "PCI host bridge %s %s ranges:\n", 68013dccb9eSBenjamin Herrenschmidt dev->full_name, primary ? "(primary)" : ""); 68113dccb9eSBenjamin Herrenschmidt 682654837e8SAndrew Murray /* Check for ranges property */ 683654837e8SAndrew Murray if (of_pci_range_parser_init(&parser, dev)) 68413dccb9eSBenjamin Herrenschmidt return; 68513dccb9eSBenjamin Herrenschmidt 68613dccb9eSBenjamin Herrenschmidt /* Parse it */ 687654837e8SAndrew Murray for_each_of_pci_range(&parser, &range) { 688e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 689e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 690e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 691e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 692e9f82cb7SBenjamin Herrenschmidt */ 693654837e8SAndrew Murray if (range.cpu_addr == OF_BAD_ADDR || range.size == 0) 69413dccb9eSBenjamin Herrenschmidt continue; 69513dccb9eSBenjamin Herrenschmidt 69613dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 69713dccb9eSBenjamin Herrenschmidt res = NULL; 698654837e8SAndrew Murray switch (range.flags & IORESOURCE_TYPE_BITS) { 699654837e8SAndrew Murray case IORESOURCE_IO: 70013dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 70113dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 702654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 703654837e8SAndrew Murray range.pci_addr); 70413dccb9eSBenjamin Herrenschmidt 70513dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 70613dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 70713dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 70813dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 70913dccb9eSBenjamin Herrenschmidt continue; 71013dccb9eSBenjamin Herrenschmidt } 71113dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 71213dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 713654837e8SAndrew Murray if (range.size > 0x01000000) 714654837e8SAndrew Murray range.size = 0x01000000; 71513dccb9eSBenjamin Herrenschmidt 71613dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 717654837e8SAndrew Murray hose->io_base_virt = ioremap(range.cpu_addr, 718654837e8SAndrew Murray range.size); 71913dccb9eSBenjamin Herrenschmidt 72013dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 72113dccb9eSBenjamin Herrenschmidt if (primary) 72213dccb9eSBenjamin Herrenschmidt isa_io_base = 72313dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 72413dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 72513dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 72613dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 72713dccb9eSBenjamin Herrenschmidt */ 728654837e8SAndrew Murray hose->pci_io_size = range.pci_addr + range.size; 729654837e8SAndrew Murray hose->io_base_phys = range.cpu_addr - range.pci_addr; 73013dccb9eSBenjamin Herrenschmidt 73113dccb9eSBenjamin Herrenschmidt /* Build resource */ 73213dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 733654837e8SAndrew Murray range.cpu_addr = range.pci_addr; 73413dccb9eSBenjamin Herrenschmidt break; 735654837e8SAndrew Murray case IORESOURCE_MEM: 73613dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 73713dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 738654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 739654837e8SAndrew Murray range.pci_addr, 740654837e8SAndrew Murray (range.pci_space & 0x40000000) ? 741654837e8SAndrew Murray "Prefetch" : ""); 74213dccb9eSBenjamin Herrenschmidt 74313dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 74413dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 74513dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 74613dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 74713dccb9eSBenjamin Herrenschmidt continue; 74813dccb9eSBenjamin Herrenschmidt } 74913dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 750654837e8SAndrew Murray if (range.pci_addr == 0) { 75113dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 752654837e8SAndrew Murray isa_mem_base = range.cpu_addr; 753654837e8SAndrew Murray hose->isa_mem_phys = range.cpu_addr; 754654837e8SAndrew Murray hose->isa_mem_size = range.size; 75513dccb9eSBenjamin Herrenschmidt } 75613dccb9eSBenjamin Herrenschmidt 75713dccb9eSBenjamin Herrenschmidt /* Build resource */ 758654837e8SAndrew Murray hose->mem_offset[memno] = range.cpu_addr - 759654837e8SAndrew Murray range.pci_addr; 76013dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 76113dccb9eSBenjamin Herrenschmidt break; 76213dccb9eSBenjamin Herrenschmidt } 76313dccb9eSBenjamin Herrenschmidt if (res != NULL) { 764aeba3731SMichael Ellerman res->name = dev->full_name; 765aeba3731SMichael Ellerman res->flags = range.flags; 766aeba3731SMichael Ellerman res->start = range.cpu_addr; 767aeba3731SMichael Ellerman res->end = range.cpu_addr + range.size - 1; 768aeba3731SMichael Ellerman res->parent = res->child = res->sibling = NULL; 76913dccb9eSBenjamin Herrenschmidt } 77013dccb9eSBenjamin Herrenschmidt } 77113dccb9eSBenjamin Herrenschmidt } 772fa462f2dSBenjamin Herrenschmidt 773fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 774fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 775fa462f2dSBenjamin Herrenschmidt { 776fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 7771fd0f525SBenjamin Herrenschmidt 7780e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 779fa462f2dSBenjamin Herrenschmidt return 0; 7800e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 781fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 782fa462f2dSBenjamin Herrenschmidt return 1; 783fa462f2dSBenjamin Herrenschmidt } 784fa462f2dSBenjamin Herrenschmidt 785d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 786d82fb31aSKleber Sacilotto de Souza { 787d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 788d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 789d82fb31aSKleber Sacilotto de Souza 790d82fb31aSKleber Sacilotto de Souza return 0; 791d82fb31aSKleber Sacilotto de Souza } 792d82fb31aSKleber Sacilotto de Souza 793bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 794bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 795bf5e2ba2SBenjamin Herrenschmidt */ 796cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 797bf5e2ba2SBenjamin Herrenschmidt { 798bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 799bf5e2ba2SBenjamin Herrenschmidt int i; 800bf5e2ba2SBenjamin Herrenschmidt 801bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 802bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 803bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 804bf5e2ba2SBenjamin Herrenschmidt return; 805bf5e2ba2SBenjamin Herrenschmidt } 806c3b80fb0SWei Yang 807c3b80fb0SWei Yang if (dev->is_virtfn) 808c3b80fb0SWei Yang return; 809c3b80fb0SWei Yang 810bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 811bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 812c5df457fSKevin Hao struct pci_bus_region reg; 813bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 814bf5e2ba2SBenjamin Herrenschmidt continue; 81548c2ce97SBenjamin Herrenschmidt 81648c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 81748c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 81848c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 81948c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 8207f172890SBenjamin Herrenschmidt */ 821fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 82248c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 823c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 82448c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 82548c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 826*ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR is unassigned\n", 827*ae2a84b4SKevin Hao pci_name(dev), i, res); 828bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 829bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 830bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 831bf5e2ba2SBenjamin Herrenschmidt continue; 832bf5e2ba2SBenjamin Herrenschmidt } 833bf5e2ba2SBenjamin Herrenschmidt 834*ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res); 835bf5e2ba2SBenjamin Herrenschmidt } 836bf5e2ba2SBenjamin Herrenschmidt 837bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 838bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 839bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 840bf5e2ba2SBenjamin Herrenschmidt } 841bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 842bf5e2ba2SBenjamin Herrenschmidt 843b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 844b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 845b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 846b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 847b5561511SBenjamin Herrenschmidt */ 848cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 849b5561511SBenjamin Herrenschmidt struct resource *res) 850bf5e2ba2SBenjamin Herrenschmidt { 851be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 852bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 853b5561511SBenjamin Herrenschmidt resource_size_t offset; 8543fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 855b5561511SBenjamin Herrenschmidt u16 command; 856b5561511SBenjamin Herrenschmidt int i; 857bf5e2ba2SBenjamin Herrenschmidt 858b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 8590e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 860b5561511SBenjamin Herrenschmidt return 0; 861bf5e2ba2SBenjamin Herrenschmidt 862b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 863b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 864fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 8653fd47f06SBenjamin Herrenschmidt 8663fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 8673fd47f06SBenjamin Herrenschmidt if (region.start != 0) 868b5561511SBenjamin Herrenschmidt return 0; 869b5561511SBenjamin Herrenschmidt 870b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 871b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 872b5561511SBenjamin Herrenschmidt */ 873b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 874b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 875b5561511SBenjamin Herrenschmidt return 1; 876b5561511SBenjamin Herrenschmidt 877b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 878b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 8793fd47f06SBenjamin Herrenschmidt * us for memory space) 880b5561511SBenjamin Herrenschmidt */ 881b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 882b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 8833fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 884b5561511SBenjamin Herrenschmidt return 0; 885b5561511SBenjamin Herrenschmidt } 886b5561511SBenjamin Herrenschmidt 887b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 888b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 889b5561511SBenjamin Herrenschmidt */ 890b5561511SBenjamin Herrenschmidt return 1; 891b5561511SBenjamin Herrenschmidt } else { 892b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 893b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 894b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 895b5561511SBenjamin Herrenschmidt return 0; 896b5561511SBenjamin Herrenschmidt 897b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 898b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 899b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 900b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 901b5561511SBenjamin Herrenschmidt */ 902b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 903b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 904b5561511SBenjamin Herrenschmidt return 0; 905b5561511SBenjamin Herrenschmidt 906b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 907b5561511SBenjamin Herrenschmidt * it unassigned 908b5561511SBenjamin Herrenschmidt */ 909b5561511SBenjamin Herrenschmidt return 1; 910b5561511SBenjamin Herrenschmidt } 911b5561511SBenjamin Herrenschmidt } 912b5561511SBenjamin Herrenschmidt 913b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 914cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 915b5561511SBenjamin Herrenschmidt { 916bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 917bf5e2ba2SBenjamin Herrenschmidt int i; 918bf5e2ba2SBenjamin Herrenschmidt 919b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 920b5561511SBenjamin Herrenschmidt 92189a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 92289a74eccSBjorn Helgaas if (!res || !res->flags) 923bf5e2ba2SBenjamin Herrenschmidt continue; 924b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 925b188b2aeSKumar Gala continue; 926be8cbcd8SBenjamin Herrenschmidt 927cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 928cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 929cf1a4cf8SGavin Shan * of 0 in order to save space. 93048c2ce97SBenjamin Herrenschmidt */ 93148c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 93248c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 93348c2ce97SBenjamin Herrenschmidt res->start = 0; 934cf1a4cf8SGavin Shan res->end = -1; 93548c2ce97SBenjamin Herrenschmidt continue; 93648c2ce97SBenjamin Herrenschmidt } 93748c2ce97SBenjamin Herrenschmidt 938*ae2a84b4SKevin Hao pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res); 939bf5e2ba2SBenjamin Herrenschmidt 940b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 941b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 942b5561511SBenjamin Herrenschmidt */ 943b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 944b5561511SBenjamin Herrenschmidt res->flags = 0; 945b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 946bf5e2ba2SBenjamin Herrenschmidt } 947bf5e2ba2SBenjamin Herrenschmidt } 948b5561511SBenjamin Herrenschmidt } 949b5561511SBenjamin Herrenschmidt 950cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 9518b8da358SBenjamin Herrenschmidt { 952467efc2eSDaniel Axtens struct pci_controller *phb; 953467efc2eSDaniel Axtens 9547eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 9558b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 9568b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 9578b8da358SBenjamin Herrenschmidt 9588b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 9597eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 9608b8da358SBenjamin Herrenschmidt */ 9618b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 9628b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 9638b8da358SBenjamin Herrenschmidt 9648b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 965467efc2eSDaniel Axtens phb = pci_bus_to_host(bus); 966467efc2eSDaniel Axtens if (phb->controller_ops.dma_bus_setup) 967467efc2eSDaniel Axtens phb->controller_ops.dma_bus_setup(bus); 9688b8da358SBenjamin Herrenschmidt } 9698b8da358SBenjamin Herrenschmidt 9707846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev) 9717eef440aSBenjamin Herrenschmidt { 972467efc2eSDaniel Axtens struct pci_controller *phb; 9737eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 9747eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 9757eef440aSBenjamin Herrenschmidt */ 9767eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 9777eef440aSBenjamin Herrenschmidt 9787eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 979bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 980738ef42eSBecky Bruce set_dma_offset(&dev->dev, PCI_DRAM_OFFSET); 9817eef440aSBenjamin Herrenschmidt 9827eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 983467efc2eSDaniel Axtens phb = pci_bus_to_host(dev->bus); 984467efc2eSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 985467efc2eSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 9867eef440aSBenjamin Herrenschmidt 9877eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 9887eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 9897eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 9907eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 9917eef440aSBenjamin Herrenschmidt } 99237f02195SYuanquan Chen 9937846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev) 9947846de40SGuenter Roeck { 9957846de40SGuenter Roeck /* 9967846de40SGuenter Roeck * We can only call pcibios_setup_device() after bus setup is complete, 9977846de40SGuenter Roeck * since some of the platform specific DMA setup code depends on it. 9987846de40SGuenter Roeck */ 9997846de40SGuenter Roeck if (dev->bus->is_added) 10007846de40SGuenter Roeck pcibios_setup_device(dev); 10016e628c7dSWei Yang 10026e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 10036e628c7dSWei Yang if (ppc_md.pcibios_fixup_sriov) 10046e628c7dSWei Yang ppc_md.pcibios_fixup_sriov(dev); 10056e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 10066e628c7dSWei Yang 10077846de40SGuenter Roeck return 0; 10087846de40SGuenter Roeck } 10097846de40SGuenter Roeck 101037f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus) 101137f02195SYuanquan Chen { 101237f02195SYuanquan Chen struct pci_dev *dev; 101337f02195SYuanquan Chen 101437f02195SYuanquan Chen pr_debug("PCI: Fixup bus devices %d (%s)\n", 101537f02195SYuanquan Chen bus->number, bus->self ? pci_name(bus->self) : "PHB"); 101637f02195SYuanquan Chen 101737f02195SYuanquan Chen list_for_each_entry(dev, &bus->devices, bus_list) { 101837f02195SYuanquan Chen /* Cardbus can call us to add new devices to a bus, so ignore 101937f02195SYuanquan Chen * those who are already fully discovered 102037f02195SYuanquan Chen */ 102137f02195SYuanquan Chen if (dev->is_added) 102237f02195SYuanquan Chen continue; 102337f02195SYuanquan Chen 102437f02195SYuanquan Chen pcibios_setup_device(dev); 102537f02195SYuanquan Chen } 10267eef440aSBenjamin Herrenschmidt } 10277eef440aSBenjamin Herrenschmidt 102879c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 102979c8be83SMyron Stowe { 103079c8be83SMyron Stowe /* No special bus mastering setup handling */ 103179c8be83SMyron Stowe } 103279c8be83SMyron Stowe 1033cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1034bf5e2ba2SBenjamin Herrenschmidt { 1035bf5e2ba2SBenjamin Herrenschmidt /* When called from the generic PCI probe, read PCI<->PCI bridge 10367eef440aSBenjamin Herrenschmidt * bases. This is -not- called when generating the PCI tree from 10378b8da358SBenjamin Herrenschmidt * the OF device-tree. 1038bf5e2ba2SBenjamin Herrenschmidt */ 1039bf5e2ba2SBenjamin Herrenschmidt pci_read_bridge_bases(bus); 10408b8da358SBenjamin Herrenschmidt 10418b8da358SBenjamin Herrenschmidt /* Now fixup the bus bus */ 10428b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 10438b8da358SBenjamin Herrenschmidt 10448b8da358SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10458b8da358SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 1046bf5e2ba2SBenjamin Herrenschmidt } 1047bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1048bf5e2ba2SBenjamin Herrenschmidt 1049cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus) 10502d1c8618SBenjamin Herrenschmidt { 10512d1c8618SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10522d1c8618SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 10532d1c8618SBenjamin Herrenschmidt } 10542d1c8618SBenjamin Herrenschmidt 10552d1c8618SBenjamin Herrenschmidt 10563fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 10573fd94c6bSBenjamin Herrenschmidt { 10580e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 10593fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 10603fd94c6bSBenjamin Herrenschmidt return 1; 10613fd94c6bSBenjamin Herrenschmidt return 0; 10623fd94c6bSBenjamin Herrenschmidt } 10633fd94c6bSBenjamin Herrenschmidt 10643fd94c6bSBenjamin Herrenschmidt /* 10653fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 10663fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 10673fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 10683fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 10693fd94c6bSBenjamin Herrenschmidt * 10703fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 10713fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 10723fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 10733fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 10743fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 10753fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 10763fd94c6bSBenjamin Herrenschmidt */ 10773b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 10783fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 10793fd94c6bSBenjamin Herrenschmidt { 10803fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 10813fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 10823fd94c6bSBenjamin Herrenschmidt 1083b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 10843fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1085b26b2d49SDominik Brodowski return start; 1086b26b2d49SDominik Brodowski if (start & 0x300) 10873fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 10883fd94c6bSBenjamin Herrenschmidt } 1089b26b2d49SDominik Brodowski 1090b26b2d49SDominik Brodowski return start; 10913fd94c6bSBenjamin Herrenschmidt } 10923fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 10933fd94c6bSBenjamin Herrenschmidt 10943fd94c6bSBenjamin Herrenschmidt /* 10953fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 10963fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 10973fd94c6bSBenjamin Herrenschmidt */ 10980f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 10993fd94c6bSBenjamin Herrenschmidt struct resource *res) 11003fd94c6bSBenjamin Herrenschmidt { 11013fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 11023fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 11033fd94c6bSBenjamin Herrenschmidt 11043fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 11053fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 11063fd94c6bSBenjamin Herrenschmidt continue; 11073fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 11083fd94c6bSBenjamin Herrenschmidt break; 11093fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11103fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11113fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11123fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11133fd94c6bSBenjamin Herrenschmidt } 11143fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11153fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11163fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11173fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11183fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11193fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11203fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11213fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11223fd94c6bSBenjamin Herrenschmidt p->parent = res; 1123*ae2a84b4SKevin Hao pr_debug("PCI: Reparented %s %pR under %s\n", 1124*ae2a84b4SKevin Hao p->name, p, res->name); 11253fd94c6bSBenjamin Herrenschmidt } 11263fd94c6bSBenjamin Herrenschmidt return 0; 11273fd94c6bSBenjamin Herrenschmidt } 11283fd94c6bSBenjamin Herrenschmidt 11293fd94c6bSBenjamin Herrenschmidt /* 11303fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11313fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11323fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11333fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11343fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11353fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11363fd94c6bSBenjamin Herrenschmidt * 11373fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11383fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11393fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11403fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11413fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11423fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11433fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11443fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11453fd94c6bSBenjamin Herrenschmidt * 11463fd94c6bSBenjamin Herrenschmidt * Our solution: 11473fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11483fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11493fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11503fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 11513fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 11523fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 11533fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 11543fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 11553fd94c6bSBenjamin Herrenschmidt * resources. 11563fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 11573fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 11583fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 11593fd94c6bSBenjamin Herrenschmidt * as well. 11603fd94c6bSBenjamin Herrenschmidt */ 11613fd94c6bSBenjamin Herrenschmidt 1162e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus) 11633fd94c6bSBenjamin Herrenschmidt { 1164e90a1318SNathan Fontenot struct pci_bus *b; 11653fd94c6bSBenjamin Herrenschmidt int i; 11663fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 11673fd94c6bSBenjamin Herrenschmidt 1168b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1169b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1170b5ae5f91SBenjamin Herrenschmidt 117189a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 117289a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 11733fd94c6bSBenjamin Herrenschmidt continue; 117448c2ce97SBenjamin Herrenschmidt 117548c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 117648c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 117748c2ce97SBenjamin Herrenschmidt goto clear_resource; 117848c2ce97SBenjamin Herrenschmidt 11793fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 11803fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 11813fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 11823fd94c6bSBenjamin Herrenschmidt else { 11833fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 11843fd94c6bSBenjamin Herrenschmidt if (pr == res) { 11853fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 11863fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 11873fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 11883fd94c6bSBenjamin Herrenschmidt */ 11893fd94c6bSBenjamin Herrenschmidt continue; 11903fd94c6bSBenjamin Herrenschmidt } 11913fd94c6bSBenjamin Herrenschmidt } 11923fd94c6bSBenjamin Herrenschmidt 1193*ae2a84b4SKevin Hao pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n", 1194*ae2a84b4SKevin Hao bus->self ? pci_name(bus->self) : "PHB", bus->number, 1195*ae2a84b4SKevin Hao i, res, pr, (pr && pr->name) ? pr->name : "nil"); 11963fd94c6bSBenjamin Herrenschmidt 11973fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 11983ebfe46aSYinghai Lu struct pci_dev *dev = bus->self; 11993ebfe46aSYinghai Lu 12003fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 12013fd94c6bSBenjamin Herrenschmidt continue; 12023fd94c6bSBenjamin Herrenschmidt /* 12033fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12043fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12053fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12063fd94c6bSBenjamin Herrenschmidt */ 12073fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12083fd94c6bSBenjamin Herrenschmidt continue; 12093ebfe46aSYinghai Lu 12103ebfe46aSYinghai Lu if (dev && i < PCI_BRIDGE_RESOURCE_NUM && 12113ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, 12123ebfe46aSYinghai Lu i + PCI_BRIDGE_RESOURCES) == 0) 12133ebfe46aSYinghai Lu continue; 12143fd94c6bSBenjamin Herrenschmidt } 121548c2ce97SBenjamin Herrenschmidt pr_warning("PCI: Cannot allocate resource region " 1216e90a1318SNathan Fontenot "%d of PCI bridge %d, will remap\n", i, bus->number); 12173fd94c6bSBenjamin Herrenschmidt clear_resource: 1218cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1219cf1a4cf8SGavin Shan * reassignment based on the resources required 1220cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1221cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1222cf1a4cf8SGavin Shan * save more space. 1223cf1a4cf8SGavin Shan */ 1224cf1a4cf8SGavin Shan res->start = 0; 1225cf1a4cf8SGavin Shan res->end = -1; 12263fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12273fd94c6bSBenjamin Herrenschmidt } 1228e90a1318SNathan Fontenot 1229e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1230e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12313fd94c6bSBenjamin Herrenschmidt } 12323fd94c6bSBenjamin Herrenschmidt 1233cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12343fd94c6bSBenjamin Herrenschmidt { 12353fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12363fd94c6bSBenjamin Herrenschmidt 1237*ae2a84b4SKevin Hao pr_debug("PCI: Allocating %s: Resource %d: %pR\n", 1238*ae2a84b4SKevin Hao pci_name(dev), idx, r); 12393fd94c6bSBenjamin Herrenschmidt 12403fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12413fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12423fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12433fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12443fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12453fd94c6bSBenjamin Herrenschmidt if (pr) 1246*ae2a84b4SKevin Hao pr_debug("PCI: parent is %p: %pR\n", pr, pr); 12473fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 12483fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 12493fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 12503fd94c6bSBenjamin Herrenschmidt r->start = 0; 12513fd94c6bSBenjamin Herrenschmidt } 12523fd94c6bSBenjamin Herrenschmidt } 12533fd94c6bSBenjamin Herrenschmidt 12543fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 12553fd94c6bSBenjamin Herrenschmidt { 12563fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 12573fd94c6bSBenjamin Herrenschmidt int idx, disabled; 12583fd94c6bSBenjamin Herrenschmidt u16 command; 12593fd94c6bSBenjamin Herrenschmidt struct resource *r; 12603fd94c6bSBenjamin Herrenschmidt 12613fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 12623fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1263ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 12643fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 12653fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 12663fd94c6bSBenjamin Herrenschmidt continue; 12673fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 12683fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1269ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1270ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1271ad892a63SBenjamin Herrenschmidt */ 1272ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1273ad892a63SBenjamin Herrenschmidt disabled = 1; 12743fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 12753fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 12763fd94c6bSBenjamin Herrenschmidt else 12773fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1278533b1928SPaul Mackerras if (pass == disabled) 1279533b1928SPaul Mackerras alloc_resource(dev, idx); 12803fd94c6bSBenjamin Herrenschmidt } 12813fd94c6bSBenjamin Herrenschmidt if (pass) 12823fd94c6bSBenjamin Herrenschmidt continue; 12833fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1284ad892a63SBenjamin Herrenschmidt if (r->flags) { 12853fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 12863fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 12873fd94c6bSBenjamin Herrenschmidt */ 12883fd94c6bSBenjamin Herrenschmidt u32 reg; 1289ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1290ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1291b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1292b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 12933fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 12943fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 12953fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 12963fd94c6bSBenjamin Herrenschmidt } 12973fd94c6bSBenjamin Herrenschmidt } 12983fd94c6bSBenjamin Herrenschmidt } 1299ad892a63SBenjamin Herrenschmidt } 13003fd94c6bSBenjamin Herrenschmidt 1301c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1302c1f34302SBenjamin Herrenschmidt { 1303c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1304c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1305c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1306c1f34302SBenjamin Herrenschmidt int i; 1307c1f34302SBenjamin Herrenschmidt 1308c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1309c1f34302SBenjamin Herrenschmidt 1310c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1311c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1312c1f34302SBenjamin Herrenschmidt goto no_io; 1313c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1314c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1315c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1316c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1317c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1318c1f34302SBenjamin Herrenschmidt res->start = offset; 1319c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1320c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1321c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1322c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1323c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1324c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1325c1f34302SBenjamin Herrenschmidt kfree(res); 1326c1f34302SBenjamin Herrenschmidt } 1327c1f34302SBenjamin Herrenschmidt 1328c1f34302SBenjamin Herrenschmidt no_io: 1329c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1330c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1331c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 13323fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1333c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1334c1f34302SBenjamin Herrenschmidt continue; 1335c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1336c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1337c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1338c1f34302SBenjamin Herrenschmidt break; 1339c1f34302SBenjamin Herrenschmidt } 1340c1f34302SBenjamin Herrenschmidt if (i >= 3) 1341c1f34302SBenjamin Herrenschmidt return; 1342c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1343c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1344c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1345c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1346c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1347c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1348c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1349c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1350c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1351c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1352c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1353c1f34302SBenjamin Herrenschmidt kfree(res); 1354c1f34302SBenjamin Herrenschmidt } 1355c1f34302SBenjamin Herrenschmidt } 1356c1f34302SBenjamin Herrenschmidt 13573fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 13583fd94c6bSBenjamin Herrenschmidt { 1359e90a1318SNathan Fontenot struct pci_bus *b; 1360e90a1318SNathan Fontenot 136148c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1362e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1363e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 13643fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 13653fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 13663fd94c6bSBenjamin Herrenschmidt 1367c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1368c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1369c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1370c1f34302SBenjamin Herrenschmidt */ 13710e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1372c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1373c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1374c1f34302SBenjamin Herrenschmidt } 1375c1f34302SBenjamin Herrenschmidt 1376c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1377c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1378c1f34302SBenjamin Herrenschmidt */ 13790e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1380a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 13813fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 13823fd94c6bSBenjamin Herrenschmidt } 13833fd94c6bSBenjamin Herrenschmidt 13843fd94c6bSBenjamin Herrenschmidt /* Call machine dependent fixup */ 13853fd94c6bSBenjamin Herrenschmidt if (ppc_md.pcibios_fixup) 13863fd94c6bSBenjamin Herrenschmidt ppc_md.pcibios_fixup(); 13873fd94c6bSBenjamin Herrenschmidt } 13883fd94c6bSBenjamin Herrenschmidt 1389fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 13903fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1391fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1392fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 13933fd94c6bSBenjamin Herrenschmidt */ 1394baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 13953fd94c6bSBenjamin Herrenschmidt { 13963fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 13973fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 13983fd94c6bSBenjamin Herrenschmidt 13993fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 14003fd94c6bSBenjamin Herrenschmidt int i; 14013fd94c6bSBenjamin Herrenschmidt 14023fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14033fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14043fd94c6bSBenjamin Herrenschmidt 14053fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14063fd94c6bSBenjamin Herrenschmidt continue; 1407fd6852c8SBenjamin Herrenschmidt 1408*ae2a84b4SKevin Hao pr_debug("PCI: Claiming %s: Resource %d: %pR\n", 1409*ae2a84b4SKevin Hao pci_name(dev), i, r); 1410fd6852c8SBenjamin Herrenschmidt 14113ebfe46aSYinghai Lu if (pci_claim_resource(dev, i) == 0) 14123ebfe46aSYinghai Lu continue; 14133ebfe46aSYinghai Lu 14143ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, i); 14153fd94c6bSBenjamin Herrenschmidt } 14163fd94c6bSBenjamin Herrenschmidt } 14173fd94c6bSBenjamin Herrenschmidt 14183fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14193fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14203fd94c6bSBenjamin Herrenschmidt } 14215b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus); 1422fd6852c8SBenjamin Herrenschmidt 1423fd6852c8SBenjamin Herrenschmidt 1424fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1425fd6852c8SBenjamin Herrenschmidt * 1426fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1427fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1428fd6852c8SBenjamin Herrenschmidt * being added 1429fd6852c8SBenjamin Herrenschmidt */ 1430fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1431fd6852c8SBenjamin Herrenschmidt { 1432fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1433fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1434fd6852c8SBenjamin Herrenschmidt 1435fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1436fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1437fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 1438ab444ec9SGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) 1439ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 1440fd6852c8SBenjamin Herrenschmidt 14416a040ce7SThadeu Lima de Souza Cascardo /* Fixup EEH */ 14426a040ce7SThadeu Lima de Souza Cascardo eeh_add_device_tree_late(bus); 14436a040ce7SThadeu Lima de Souza Cascardo 1444fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1445fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1446fd6852c8SBenjamin Herrenschmidt 14476a040ce7SThadeu Lima de Souza Cascardo /* sysfs files should only be added after devices are added */ 14486a040ce7SThadeu Lima de Souza Cascardo eeh_add_sysfs_files(bus); 1449fd6852c8SBenjamin Herrenschmidt } 1450fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1451fd6852c8SBenjamin Herrenschmidt 1452549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1453549beb9bSBenjamin Herrenschmidt { 1454467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 1455467efc2eSDaniel Axtens 1456467efc2eSDaniel Axtens if (phb->controller_ops.enable_device_hook) 1457467efc2eSDaniel Axtens if (!phb->controller_ops.enable_device_hook(dev)) 1458549beb9bSBenjamin Herrenschmidt return -EINVAL; 1459549beb9bSBenjamin Herrenschmidt 14607cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1461549beb9bSBenjamin Herrenschmidt } 146253280323SBenjamin Herrenschmidt 1463abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev) 1464abeeed6dSMichael Neuling { 1465abeeed6dSMichael Neuling struct pci_controller *phb = pci_bus_to_host(dev->bus); 1466abeeed6dSMichael Neuling 1467abeeed6dSMichael Neuling if (phb->controller_ops.disable_device) 1468abeeed6dSMichael Neuling phb->controller_ops.disable_device(dev); 1469abeeed6dSMichael Neuling } 1470abeeed6dSMichael Neuling 147138973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 147238973ba7SBjorn Helgaas { 147338973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 147438973ba7SBjorn Helgaas } 147538973ba7SBjorn Helgaas 1476cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1477cad5cef6SGreg Kroah-Hartman struct list_head *resources) 147853280323SBenjamin Herrenschmidt { 147953280323SBenjamin Herrenschmidt struct resource *res; 14803fd47f06SBenjamin Herrenschmidt resource_size_t offset; 148153280323SBenjamin Herrenschmidt int i; 148253280323SBenjamin Herrenschmidt 148353280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 148445a709f8SBjorn Helgaas res = &hose->io_resource; 148553280323SBenjamin Herrenschmidt 148653280323SBenjamin Herrenschmidt if (!res->flags) { 1487adb7cd73SAnton Blanchard pr_info("PCI: I/O resource not set for host" 148853280323SBenjamin Herrenschmidt " bridge %s (domain %d)\n", 148953280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 14903fd47f06SBenjamin Herrenschmidt } else { 14913fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 14923fd47f06SBenjamin Herrenschmidt 1493*ae2a84b4SKevin Hao pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n", 1494*ae2a84b4SKevin Hao res, (unsigned long long)offset); 14953fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1496a0b8e76fSBenjamin Herrenschmidt } 1497a0b8e76fSBenjamin Herrenschmidt 149853280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 149953280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 150053280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 150153280323SBenjamin Herrenschmidt if (!res->flags) { 1502bee7dd9cSBenjamin Herrenschmidt if (i == 0) 150353280323SBenjamin Herrenschmidt printk(KERN_ERR "PCI: Memory resource 0 not set for " 150453280323SBenjamin Herrenschmidt "host bridge %s (domain %d)\n", 150553280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 15063fd47f06SBenjamin Herrenschmidt continue; 150753280323SBenjamin Herrenschmidt } 15083fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 15093fd47f06SBenjamin Herrenschmidt 15103fd47f06SBenjamin Herrenschmidt 1511*ae2a84b4SKevin Hao pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i, 1512*ae2a84b4SKevin Hao res, (unsigned long long)offset); 151353280323SBenjamin Herrenschmidt 15143fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 15153fd47f06SBenjamin Herrenschmidt } 151653280323SBenjamin Herrenschmidt } 151789c2dd62SKumar Gala 151889c2dd62SKumar Gala /* 151989c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 152089c2dd62SKumar Gala * find a hose. 152189c2dd62SKumar Gala */ 152289c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 152389c2dd62SKumar Gala static int \ 152489c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 152589c2dd62SKumar Gala { \ 152689c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 152789c2dd62SKumar Gala } 152889c2dd62SKumar Gala 152989c2dd62SKumar Gala static int 153089c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 153189c2dd62SKumar Gala int len, u32 *val) 153289c2dd62SKumar Gala { 153389c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 153489c2dd62SKumar Gala } 153589c2dd62SKumar Gala 153689c2dd62SKumar Gala static int 153789c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 153889c2dd62SKumar Gala int len, u32 val) 153989c2dd62SKumar Gala { 154089c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 154189c2dd62SKumar Gala } 154289c2dd62SKumar Gala 154389c2dd62SKumar Gala static struct pci_ops null_pci_ops = 154489c2dd62SKumar Gala { 154589c2dd62SKumar Gala .read = null_read_config, 154689c2dd62SKumar Gala .write = null_write_config, 154789c2dd62SKumar Gala }; 154889c2dd62SKumar Gala 154989c2dd62SKumar Gala /* 155089c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 155189c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 155289c2dd62SKumar Gala */ 155389c2dd62SKumar Gala static struct pci_bus * 155489c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 155589c2dd62SKumar Gala { 155689c2dd62SKumar Gala static struct pci_bus bus; 155789c2dd62SKumar Gala 1558b0d436c7SAnton Blanchard if (hose == NULL) { 155989c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 156089c2dd62SKumar Gala } 156189c2dd62SKumar Gala bus.number = busnr; 156289c2dd62SKumar Gala bus.sysdata = hose; 156389c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 156489c2dd62SKumar Gala return &bus; 156589c2dd62SKumar Gala } 156689c2dd62SKumar Gala 156789c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 156889c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 156989c2dd62SKumar Gala int devfn, int offset, type value) \ 157089c2dd62SKumar Gala { \ 157189c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 157289c2dd62SKumar Gala devfn, offset, value); \ 157389c2dd62SKumar Gala } 157489c2dd62SKumar Gala 157589c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 157689c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 157789c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 157889c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 157989c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 158089c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 158189c2dd62SKumar Gala 158289c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 158389c2dd62SKumar Gala int cap) 158489c2dd62SKumar Gala { 158589c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 158689c2dd62SKumar Gala } 15870ed2c722SGrant Likely 158898d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 158998d9f30cSBenjamin Herrenschmidt { 159098d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 159198d9f30cSBenjamin Herrenschmidt 159298d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 159398d9f30cSBenjamin Herrenschmidt } 159498d9f30cSBenjamin Herrenschmidt 15950ed2c722SGrant Likely /** 15960ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 15970ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 15980ed2c722SGrant Likely */ 1599cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 16000ed2c722SGrant Likely { 160145a709f8SBjorn Helgaas LIST_HEAD(resources); 16020ed2c722SGrant Likely struct pci_bus *bus; 16030ed2c722SGrant Likely struct device_node *node = hose->dn; 16040ed2c722SGrant Likely int mode; 16050ed2c722SGrant Likely 160674a7f084SGrant Likely pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node)); 16070ed2c722SGrant Likely 16080ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16090ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16100ed2c722SGrant Likely 16110ed2c722SGrant Likely /* Wire up PHB bus resources */ 161245a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 161345a709f8SBjorn Helgaas 1614be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1615be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1616be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1617be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1618be8e60d8SYinghai Lu 161945a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 162045a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 162145a709f8SBjorn Helgaas hose->ops, hose, &resources); 162245a709f8SBjorn Helgaas if (bus == NULL) { 162345a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 162445a709f8SBjorn Helgaas hose->global_number); 162545a709f8SBjorn Helgaas pci_free_resource_list(&resources); 162645a709f8SBjorn Helgaas return; 162745a709f8SBjorn Helgaas } 162845a709f8SBjorn Helgaas hose->bus = bus; 16290ed2c722SGrant Likely 16300ed2c722SGrant Likely /* Get probe mode and perform scan */ 16310ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 1632467efc2eSDaniel Axtens if (node && hose->controller_ops.probe_mode) 1633467efc2eSDaniel Axtens mode = hose->controller_ops.probe_mode(bus); 16340ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1635be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 16360ed2c722SGrant Likely of_scan_bus(node, bus); 16370ed2c722SGrant Likely 1638be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1639be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1640be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1641be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1642be8e60d8SYinghai Lu } 1643781fb7a3SBenjamin Herrenschmidt 1644491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1645491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1646491b98c3SBenjamin Herrenschmidt */ 1647491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1648491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1649491b98c3SBenjamin Herrenschmidt 1650781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1651bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1652781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1653a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1654a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1655781fb7a3SBenjamin Herrenschmidt } 16560ed2c722SGrant Likely } 16575b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb); 1658c065488fSKumar Gala 1659c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1660c065488fSKumar Gala { 1661c065488fSKumar Gala int i, class = dev->class >> 8; 166205737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 166305737c7cSJason Jin int prog_if = dev->class & 0xf; 1664c065488fSKumar Gala 1665c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1666c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1667c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 166805737c7cSJason Jin (prog_if == 0) && 1669c065488fSKumar Gala (dev->bus->parent == NULL)) { 1670c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1671c065488fSKumar Gala dev->resource[i].start = 0; 1672c065488fSKumar Gala dev->resource[i].end = 0; 1673c065488fSKumar Gala dev->resource[i].flags = 0; 1674c065488fSKumar Gala } 1675c065488fSKumar Gala } 1676c065488fSKumar Gala } 1677c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1678c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1679c2e1d845SBrian King 1680c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev) 1681c2e1d845SBrian King { 1682c2e1d845SBrian King u16 cmd; 1683c2e1d845SBrian King 1684c2e1d845SBrian King pci_read_config_word(pdev, PCI_COMMAND, &cmd); 1685c2e1d845SBrian King if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device()) 1686c2e1d845SBrian King vga_set_default_device(pdev); 1687c2e1d845SBrian King 1688c2e1d845SBrian King } 1689c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, 1690c2e1d845SBrian King PCI_CLASS_DISPLAY_VGA, 8, fixup_vga); 1691