15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #include <linux/kernel.h> 205516b540SKumar Gala #include <linux/pci.h> 215516b540SKumar Gala #include <linux/string.h> 225516b540SKumar Gala #include <linux/init.h> 235516b540SKumar Gala #include <linux/bootmem.h> 2466b15db6SPaul Gortmaker #include <linux/export.h> 2522ae782fSGrant Likely #include <linux/of_address.h> 2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 275516b540SKumar Gala #include <linux/mm.h> 285516b540SKumar Gala #include <linux/list.h> 295516b540SKumar Gala #include <linux/syscalls.h> 305516b540SKumar Gala #include <linux/irq.h> 315516b540SKumar Gala #include <linux/vmalloc.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c2e1d845SBrian King #include <linux/vgaarb.h> 345516b540SKumar Gala 355516b540SKumar Gala #include <asm/processor.h> 365516b540SKumar Gala #include <asm/io.h> 375516b540SKumar Gala #include <asm/prom.h> 385516b540SKumar Gala #include <asm/pci-bridge.h> 395516b540SKumar Gala #include <asm/byteorder.h> 405516b540SKumar Gala #include <asm/machdep.h> 415516b540SKumar Gala #include <asm/ppc-pci.h> 428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 435516b540SKumar Gala 44a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 45c3bd517dSMilton Miller LIST_HEAD(hose_list); 46a4c9e328SKumar Gala 47a4c9e328SKumar Gala /* XXX kill that some day ... */ 48ebfc00f7SStephen Rothwell static int global_phb_number; /* Global phb counter */ 49a4c9e328SKumar Gala 5025e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5125e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 5225e81f92SBenjamin Herrenschmidt 53a4c9e328SKumar Gala 5445223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops; 554fc665b8SBecky Bruce 5645223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops) 574fc665b8SBecky Bruce { 584fc665b8SBecky Bruce pci_dma_ops = dma_ops; 594fc665b8SBecky Bruce } 604fc665b8SBecky Bruce 6145223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void) 624fc665b8SBecky Bruce { 634fc665b8SBecky Bruce return pci_dma_ops; 644fc665b8SBecky Bruce } 654fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops); 664fc665b8SBecky Bruce 672d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 68a4c9e328SKumar Gala { 69a4c9e328SKumar Gala struct pci_controller *phb; 70a4c9e328SKumar Gala 71e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 72a4c9e328SKumar Gala if (phb == NULL) 73a4c9e328SKumar Gala return NULL; 74e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 75e60516e3SStephen Rothwell phb->global_number = global_phb_number++; 76e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 77e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 7844ef3390SStephen Rothwell phb->dn = dev; 79a4c9e328SKumar Gala phb->is_dynamic = mem_init_done; 80a4c9e328SKumar Gala #ifdef CONFIG_PPC64 81a4c9e328SKumar Gala if (dev) { 82a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 83a4c9e328SKumar Gala 84a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 85a4c9e328SKumar Gala nid = -1; 86a4c9e328SKumar Gala 87a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 88a4c9e328SKumar Gala } 89a4c9e328SKumar Gala #endif 90a4c9e328SKumar Gala return phb; 91a4c9e328SKumar Gala } 92a4c9e328SKumar Gala 93a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 94a4c9e328SKumar Gala { 95a4c9e328SKumar Gala spin_lock(&hose_spinlock); 96a4c9e328SKumar Gala list_del(&phb->list_node); 97a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 98a4c9e328SKumar Gala 99a4c9e328SKumar Gala if (phb->is_dynamic) 100a4c9e328SKumar Gala kfree(phb); 101a4c9e328SKumar Gala } 102a4c9e328SKumar Gala 1034c2245bbSGavin Shan /* 1044c2245bbSGavin Shan * The function is used to return the minimal alignment 1054c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1064c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1074c2245bbSGavin Shan * memory windows. 1084c2245bbSGavin Shan */ 1094c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 1104c2245bbSGavin Shan unsigned long type) 1114c2245bbSGavin Shan { 1124c2245bbSGavin Shan if (ppc_md.pcibios_window_alignment) 1134c2245bbSGavin Shan return ppc_md.pcibios_window_alignment(bus, type); 1144c2245bbSGavin Shan 1154c2245bbSGavin Shan /* 1164c2245bbSGavin Shan * PCI core will figure out the default 1174c2245bbSGavin Shan * alignment: 4KiB for I/O and 1MiB for 1184c2245bbSGavin Shan * memory window. 1194c2245bbSGavin Shan */ 1204c2245bbSGavin Shan return 1; 1214c2245bbSGavin Shan } 1224c2245bbSGavin Shan 123c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 124c3bd517dSMilton Miller { 125c3bd517dSMilton Miller #ifdef CONFIG_PPC64 126c3bd517dSMilton Miller return hose->pci_io_size; 127c3bd517dSMilton Miller #else 12828f65c11SJoe Perches return resource_size(&hose->io_resource); 129c3bd517dSMilton Miller #endif 130c3bd517dSMilton Miller } 131c3bd517dSMilton Miller 1326dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 1336dfbde20SBenjamin Herrenschmidt { 1346dfbde20SBenjamin Herrenschmidt int ret = 0; 1356dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 136c3bd517dSMilton Miller resource_size_t size; 1376dfbde20SBenjamin Herrenschmidt 1386dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 1396dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 140c3bd517dSMilton Miller size = pcibios_io_size(hose); 1416dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 1426dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 1436dfbde20SBenjamin Herrenschmidt ret = 1; 1446dfbde20SBenjamin Herrenschmidt break; 1456dfbde20SBenjamin Herrenschmidt } 1466dfbde20SBenjamin Herrenschmidt } 1476dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 1486dfbde20SBenjamin Herrenschmidt return ret; 1496dfbde20SBenjamin Herrenschmidt } 1506dfbde20SBenjamin Herrenschmidt 151c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 152c3bd517dSMilton Miller { 153c3bd517dSMilton Miller struct pci_controller *hose; 154c3bd517dSMilton Miller resource_size_t size; 155c3bd517dSMilton Miller unsigned long ret = ~0; 156c3bd517dSMilton Miller 157c3bd517dSMilton Miller spin_lock(&hose_spinlock); 158c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 159c3bd517dSMilton Miller size = pcibios_io_size(hose); 160c3bd517dSMilton Miller if (address >= hose->io_base_phys && 161c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 162c3bd517dSMilton Miller unsigned long base = 163c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 164c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 165c3bd517dSMilton Miller break; 166c3bd517dSMilton Miller } 167c3bd517dSMilton Miller } 168c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 169c3bd517dSMilton Miller 170c3bd517dSMilton Miller return ret; 171c3bd517dSMilton Miller } 172c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 173c3bd517dSMilton Miller 1745516b540SKumar Gala /* 1755516b540SKumar Gala * Return the domain number for this bus. 1765516b540SKumar Gala */ 1775516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 1785516b540SKumar Gala { 1795516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 1805516b540SKumar Gala 1815516b540SKumar Gala return hose->global_number; 1825516b540SKumar Gala } 1835516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 18458083dadSKumar Gala 185a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 186a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 187a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 188a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 189a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 190a4c9e328SKumar Gala * config cycles. 191a4c9e328SKumar Gala */ 192a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 193a4c9e328SKumar Gala { 194a4c9e328SKumar Gala while(node) { 195a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 196a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 19744ef3390SStephen Rothwell if (hose->dn == node) 198a4c9e328SKumar Gala return hose; 199a4c9e328SKumar Gala node = node->parent; 200a4c9e328SKumar Gala } 201a4c9e328SKumar Gala return NULL; 202a4c9e328SKumar Gala } 203a4c9e328SKumar Gala 20458083dadSKumar Gala static ssize_t pci_show_devspec(struct device *dev, 20558083dadSKumar Gala struct device_attribute *attr, char *buf) 20658083dadSKumar Gala { 20758083dadSKumar Gala struct pci_dev *pdev; 20858083dadSKumar Gala struct device_node *np; 20958083dadSKumar Gala 21058083dadSKumar Gala pdev = to_pci_dev (dev); 21158083dadSKumar Gala np = pci_device_to_OF_node(pdev); 21258083dadSKumar Gala if (np == NULL || np->full_name == NULL) 21358083dadSKumar Gala return 0; 21458083dadSKumar Gala return sprintf(buf, "%s", np->full_name); 21558083dadSKumar Gala } 21658083dadSKumar Gala static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL); 21758083dadSKumar Gala 21858083dadSKumar Gala /* Add sysfs properties */ 2194f3731daSTony Breeds int pcibios_add_platform_entries(struct pci_dev *pdev) 22058083dadSKumar Gala { 2214f3731daSTony Breeds return device_create_file(&pdev->dev, &dev_attr_devspec); 22258083dadSKumar Gala } 22358083dadSKumar Gala 22458083dadSKumar Gala /* 22558083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 22658083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 22758083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 22858083dadSKumar Gala */ 2294666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 23058083dadSKumar Gala { 23158083dadSKumar Gala struct of_irq oirq; 23258083dadSKumar Gala unsigned int virq; 23358083dadSKumar Gala 234b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 23558083dadSKumar Gala 23658083dadSKumar Gala #ifdef DEBUG 23758083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 23858083dadSKumar Gala #endif 23958083dadSKumar Gala /* Try to get a mapping from the device-tree */ 24058083dadSKumar Gala if (of_irq_map_pci(pci_dev, &oirq)) { 24158083dadSKumar Gala u8 line, pin; 24258083dadSKumar Gala 24358083dadSKumar Gala /* If that fails, lets fallback to what is in the config 24458083dadSKumar Gala * space and map that through the default controller. We 24558083dadSKumar Gala * also set the type to level low since that's what PCI 24658083dadSKumar Gala * interrupts are. If your platform does differently, then 24758083dadSKumar Gala * either provide a proper interrupt tree or don't use this 24858083dadSKumar Gala * function. 24958083dadSKumar Gala */ 25058083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 25158083dadSKumar Gala return -1; 25258083dadSKumar Gala if (pin == 0) 25358083dadSKumar Gala return -1; 25458083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 25554a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 25658083dadSKumar Gala return -1; 25758083dadSKumar Gala } 258b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 25954a24cbbSBenjamin Herrenschmidt line, pin); 26058083dadSKumar Gala 26158083dadSKumar Gala virq = irq_create_mapping(NULL, line); 26258083dadSKumar Gala if (virq != NO_IRQ) 263ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 26458083dadSKumar Gala } else { 265b0494bc8SBenjamin Herrenschmidt pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n", 26658083dadSKumar Gala oirq.size, oirq.specifier[0], oirq.specifier[1], 26774a7f084SGrant Likely of_node_full_name(oirq.controller)); 26858083dadSKumar Gala 26958083dadSKumar Gala virq = irq_create_of_mapping(oirq.controller, oirq.specifier, 27058083dadSKumar Gala oirq.size); 27158083dadSKumar Gala } 27258083dadSKumar Gala if(virq == NO_IRQ) { 273b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 27458083dadSKumar Gala return -1; 27558083dadSKumar Gala } 27658083dadSKumar Gala 277b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 27858083dadSKumar Gala 27958083dadSKumar Gala pci_dev->irq = virq; 28058083dadSKumar Gala 28158083dadSKumar Gala return 0; 28258083dadSKumar Gala } 28358083dadSKumar Gala 28458083dadSKumar Gala /* 28558083dadSKumar Gala * Platform support for /proc/bus/pci/X/Y mmap()s, 28658083dadSKumar Gala * modelled on the sparc64 implementation by Dave Miller. 28758083dadSKumar Gala * -- paulus. 28858083dadSKumar Gala */ 28958083dadSKumar Gala 29058083dadSKumar Gala /* 29158083dadSKumar Gala * Adjust vm_pgoff of VMA such that it is the physical page offset 29258083dadSKumar Gala * corresponding to the 32-bit pci bus offset for DEV requested by the user. 29358083dadSKumar Gala * 29458083dadSKumar Gala * Basically, the user finds the base address for his device which he wishes 29558083dadSKumar Gala * to mmap. They read the 32-bit value from the config space base register, 29658083dadSKumar Gala * add whatever PAGE_SIZE multiple offset they wish, and feed this into the 29758083dadSKumar Gala * offset parameter of mmap on /proc/bus/pci/XXX for that device. 29858083dadSKumar Gala * 29958083dadSKumar Gala * Returns negative error code on failure, zero on success. 30058083dadSKumar Gala */ 30158083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev, 30258083dadSKumar Gala resource_size_t *offset, 30358083dadSKumar Gala enum pci_mmap_state mmap_state) 30458083dadSKumar Gala { 30558083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 30658083dadSKumar Gala unsigned long io_offset = 0; 30758083dadSKumar Gala int i, res_bit; 30858083dadSKumar Gala 30958083dadSKumar Gala if (hose == 0) 31058083dadSKumar Gala return NULL; /* should never happen */ 31158083dadSKumar Gala 31258083dadSKumar Gala /* If memory, add on the PCI bridge address offset */ 31358083dadSKumar Gala if (mmap_state == pci_mmap_mem) { 31458083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */ 31558083dadSKumar Gala *offset += hose->pci_mem_offset; 31658083dadSKumar Gala #endif 31758083dadSKumar Gala res_bit = IORESOURCE_MEM; 31858083dadSKumar Gala } else { 31958083dadSKumar Gala io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 32058083dadSKumar Gala *offset += io_offset; 32158083dadSKumar Gala res_bit = IORESOURCE_IO; 32258083dadSKumar Gala } 32358083dadSKumar Gala 32458083dadSKumar Gala /* 32558083dadSKumar Gala * Check that the offset requested corresponds to one of the 32658083dadSKumar Gala * resources of the device. 32758083dadSKumar Gala */ 32858083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 32958083dadSKumar Gala struct resource *rp = &dev->resource[i]; 33058083dadSKumar Gala int flags = rp->flags; 33158083dadSKumar Gala 33258083dadSKumar Gala /* treat ROM as memory (should be already) */ 33358083dadSKumar Gala if (i == PCI_ROM_RESOURCE) 33458083dadSKumar Gala flags |= IORESOURCE_MEM; 33558083dadSKumar Gala 33658083dadSKumar Gala /* Active and same type? */ 33758083dadSKumar Gala if ((flags & res_bit) == 0) 33858083dadSKumar Gala continue; 33958083dadSKumar Gala 34058083dadSKumar Gala /* In the range of this resource? */ 34158083dadSKumar Gala if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end) 34258083dadSKumar Gala continue; 34358083dadSKumar Gala 34458083dadSKumar Gala /* found it! construct the final physical address */ 34558083dadSKumar Gala if (mmap_state == pci_mmap_io) 34658083dadSKumar Gala *offset += hose->io_base_phys - io_offset; 34758083dadSKumar Gala return rp; 34858083dadSKumar Gala } 34958083dadSKumar Gala 35058083dadSKumar Gala return NULL; 35158083dadSKumar Gala } 35258083dadSKumar Gala 35358083dadSKumar Gala /* 35458083dadSKumar Gala * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci 35558083dadSKumar Gala * device mapping. 35658083dadSKumar Gala */ 35758083dadSKumar Gala static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp, 35858083dadSKumar Gala pgprot_t protection, 35958083dadSKumar Gala enum pci_mmap_state mmap_state, 36058083dadSKumar Gala int write_combine) 36158083dadSKumar Gala { 36258083dadSKumar Gala unsigned long prot = pgprot_val(protection); 36358083dadSKumar Gala 36458083dadSKumar Gala /* Write combine is always 0 on non-memory space mappings. On 36558083dadSKumar Gala * memory space, if the user didn't pass 1, we check for a 36658083dadSKumar Gala * "prefetchable" resource. This is a bit hackish, but we use 36758083dadSKumar Gala * this to workaround the inability of /sysfs to provide a write 36858083dadSKumar Gala * combine bit 36958083dadSKumar Gala */ 37058083dadSKumar Gala if (mmap_state != pci_mmap_mem) 37158083dadSKumar Gala write_combine = 0; 37258083dadSKumar Gala else if (write_combine == 0) { 37358083dadSKumar Gala if (rp->flags & IORESOURCE_PREFETCH) 37458083dadSKumar Gala write_combine = 1; 37558083dadSKumar Gala } 37658083dadSKumar Gala 37758083dadSKumar Gala /* XXX would be nice to have a way to ask for write-through */ 37858083dadSKumar Gala if (write_combine) 37964b3d0e8SBenjamin Herrenschmidt return pgprot_noncached_wc(prot); 38058083dadSKumar Gala else 38164b3d0e8SBenjamin Herrenschmidt return pgprot_noncached(prot); 38258083dadSKumar Gala } 38358083dadSKumar Gala 38458083dadSKumar Gala /* 38558083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 38658083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 38758083dadSKumar Gala * above routine 38858083dadSKumar Gala */ 38958083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 39058083dadSKumar Gala unsigned long pfn, 39158083dadSKumar Gala unsigned long size, 39264b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 39358083dadSKumar Gala { 39458083dadSKumar Gala struct pci_dev *pdev = NULL; 39558083dadSKumar Gala struct resource *found = NULL; 3967c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 39758083dadSKumar Gala int i; 39858083dadSKumar Gala 39958083dadSKumar Gala if (page_is_ram(pfn)) 40064b3d0e8SBenjamin Herrenschmidt return prot; 40158083dadSKumar Gala 40264b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 40358083dadSKumar Gala for_each_pci_dev(pdev) { 40458083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 40558083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 40658083dadSKumar Gala int flags = rp->flags; 40758083dadSKumar Gala 40858083dadSKumar Gala /* Active and same type? */ 40958083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 41058083dadSKumar Gala continue; 41158083dadSKumar Gala /* In the range of this resource? */ 41258083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 41358083dadSKumar Gala offset > rp->end) 41458083dadSKumar Gala continue; 41558083dadSKumar Gala found = rp; 41658083dadSKumar Gala break; 41758083dadSKumar Gala } 41858083dadSKumar Gala if (found) 41958083dadSKumar Gala break; 42058083dadSKumar Gala } 42158083dadSKumar Gala if (found) { 42258083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 42364b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 42458083dadSKumar Gala pci_dev_put(pdev); 42558083dadSKumar Gala } 42658083dadSKumar Gala 427b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 42864b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 42958083dadSKumar Gala 43064b3d0e8SBenjamin Herrenschmidt return prot; 43158083dadSKumar Gala } 43258083dadSKumar Gala 43358083dadSKumar Gala 43458083dadSKumar Gala /* 43558083dadSKumar Gala * Perform the actual remap of the pages for a PCI device mapping, as 43658083dadSKumar Gala * appropriate for this architecture. The region in the process to map 43758083dadSKumar Gala * is described by vm_start and vm_end members of VMA, the base physical 43858083dadSKumar Gala * address is found in vm_pgoff. 43958083dadSKumar Gala * The pci device structure is provided so that architectures may make mapping 44058083dadSKumar Gala * decisions on a per-device or per-bus basis. 44158083dadSKumar Gala * 44258083dadSKumar Gala * Returns a negative error code on failure, zero on success. 44358083dadSKumar Gala */ 44458083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, 44558083dadSKumar Gala enum pci_mmap_state mmap_state, int write_combine) 44658083dadSKumar Gala { 4477c12d906SBenjamin Herrenschmidt resource_size_t offset = 4487c12d906SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 44958083dadSKumar Gala struct resource *rp; 45058083dadSKumar Gala int ret; 45158083dadSKumar Gala 45258083dadSKumar Gala rp = __pci_mmap_make_offset(dev, &offset, mmap_state); 45358083dadSKumar Gala if (rp == NULL) 45458083dadSKumar Gala return -EINVAL; 45558083dadSKumar Gala 45658083dadSKumar Gala vma->vm_pgoff = offset >> PAGE_SHIFT; 45758083dadSKumar Gala vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp, 45858083dadSKumar Gala vma->vm_page_prot, 45958083dadSKumar Gala mmap_state, write_combine); 46058083dadSKumar Gala 46158083dadSKumar Gala ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 46258083dadSKumar Gala vma->vm_end - vma->vm_start, vma->vm_page_prot); 46358083dadSKumar Gala 46458083dadSKumar Gala return ret; 46558083dadSKumar Gala } 46658083dadSKumar Gala 467e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 468e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 469e9f82cb7SBenjamin Herrenschmidt { 470e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 471e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 472e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 473e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 474e9f82cb7SBenjamin Herrenschmidt 475e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 476e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 477e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 478e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 479e9f82cb7SBenjamin Herrenschmidt */ 480e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 481e9f82cb7SBenjamin Herrenschmidt offset += port; 482e9f82cb7SBenjamin Herrenschmidt 483e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 484e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 485e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 486e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 487e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 488e9f82cb7SBenjamin Herrenschmidt 489e9f82cb7SBenjamin Herrenschmidt switch(size) { 490e9f82cb7SBenjamin Herrenschmidt case 1: 491e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 492e9f82cb7SBenjamin Herrenschmidt return 1; 493e9f82cb7SBenjamin Herrenschmidt case 2: 494e9f82cb7SBenjamin Herrenschmidt if (port & 1) 495e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 496e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 497e9f82cb7SBenjamin Herrenschmidt return 2; 498e9f82cb7SBenjamin Herrenschmidt case 4: 499e9f82cb7SBenjamin Herrenschmidt if (port & 3) 500e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 501e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 502e9f82cb7SBenjamin Herrenschmidt return 4; 503e9f82cb7SBenjamin Herrenschmidt } 504e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 505e9f82cb7SBenjamin Herrenschmidt } 506e9f82cb7SBenjamin Herrenschmidt 507e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 508e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 509e9f82cb7SBenjamin Herrenschmidt { 510e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 511e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 512e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 513e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 514e9f82cb7SBenjamin Herrenschmidt 515e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 516e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 517e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 518e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 519e9f82cb7SBenjamin Herrenschmidt */ 520e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 521e9f82cb7SBenjamin Herrenschmidt offset += port; 522e9f82cb7SBenjamin Herrenschmidt 523e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 524e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 525e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 526e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 527e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 528e9f82cb7SBenjamin Herrenschmidt 529e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 530e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 531e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 532e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 533e9f82cb7SBenjamin Herrenschmidt */ 534e9f82cb7SBenjamin Herrenschmidt switch(size) { 535e9f82cb7SBenjamin Herrenschmidt case 1: 536e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 537e9f82cb7SBenjamin Herrenschmidt return 1; 538e9f82cb7SBenjamin Herrenschmidt case 2: 539e9f82cb7SBenjamin Herrenschmidt if (port & 1) 540e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 541e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 542e9f82cb7SBenjamin Herrenschmidt return 2; 543e9f82cb7SBenjamin Herrenschmidt case 4: 544e9f82cb7SBenjamin Herrenschmidt if (port & 3) 545e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 546e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 547e9f82cb7SBenjamin Herrenschmidt return 4; 548e9f82cb7SBenjamin Herrenschmidt } 549e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 550e9f82cb7SBenjamin Herrenschmidt } 551e9f82cb7SBenjamin Herrenschmidt 552e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 553e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 554e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 555e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 556e9f82cb7SBenjamin Herrenschmidt { 557e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 558e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 559e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 560e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 561e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 562e9f82cb7SBenjamin Herrenschmidt 563e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 564e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 565e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 566e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 567e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 568e9f82cb7SBenjamin Herrenschmidt 569e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 5705b11abfdSBenjamin Herrenschmidt /* Hack alert ! 5715b11abfdSBenjamin Herrenschmidt * 5725b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 5735b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 5745b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 5755b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 5765b11abfdSBenjamin Herrenschmidt */ 5775b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 5785b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 5795b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 5805b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 5815b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 5825b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 5835b11abfdSBenjamin Herrenschmidt return 0; 5845b11abfdSBenjamin Herrenschmidt } 585e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 586e9f82cb7SBenjamin Herrenschmidt } else { 587e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 588e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 589e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 590e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 591e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 592e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 593e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 594e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 595e9f82cb7SBenjamin Herrenschmidt } 596e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 597e9f82cb7SBenjamin Herrenschmidt 598e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 59964b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 600e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 601e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 602e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 603e9f82cb7SBenjamin Herrenschmidt } 604e9f82cb7SBenjamin Herrenschmidt 60558083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 60658083dadSKumar Gala const struct resource *rsrc, 60758083dadSKumar Gala resource_size_t *start, resource_size_t *end) 60858083dadSKumar Gala { 60958083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 61058083dadSKumar Gala resource_size_t offset = 0; 61158083dadSKumar Gala 61258083dadSKumar Gala if (hose == NULL) 61358083dadSKumar Gala return; 61458083dadSKumar Gala 61558083dadSKumar Gala if (rsrc->flags & IORESOURCE_IO) 61658083dadSKumar Gala offset = (unsigned long)hose->io_base_virt - _IO_BASE; 61758083dadSKumar Gala 61858083dadSKumar Gala /* We pass a fully fixed up address to userland for MMIO instead of 61958083dadSKumar Gala * a BAR value because X is lame and expects to be able to use that 62058083dadSKumar Gala * to pass to /dev/mem ! 62158083dadSKumar Gala * 62258083dadSKumar Gala * That means that we'll have potentially 64 bits values where some 62358083dadSKumar Gala * userland apps only expect 32 (like X itself since it thinks only 62458083dadSKumar Gala * Sparc has 64 bits MMIO) but if we don't do that, we break it on 62558083dadSKumar Gala * 32 bits CHRPs :-( 62658083dadSKumar Gala * 62758083dadSKumar Gala * Hopefully, the sysfs insterface is immune to that gunk. Once X 62858083dadSKumar Gala * has been fixed (and the fix spread enough), we can re-enable the 62958083dadSKumar Gala * 2 lines below and pass down a BAR value to userland. In that case 63058083dadSKumar Gala * we'll also have to re-enable the matching code in 63158083dadSKumar Gala * __pci_mmap_make_offset(). 63258083dadSKumar Gala * 63358083dadSKumar Gala * BenH. 63458083dadSKumar Gala */ 63558083dadSKumar Gala #if 0 63658083dadSKumar Gala else if (rsrc->flags & IORESOURCE_MEM) 63758083dadSKumar Gala offset = hose->pci_mem_offset; 63858083dadSKumar Gala #endif 63958083dadSKumar Gala 64058083dadSKumar Gala *start = rsrc->start - offset; 64158083dadSKumar Gala *end = rsrc->end - offset; 64258083dadSKumar Gala } 64313dccb9eSBenjamin Herrenschmidt 64413dccb9eSBenjamin Herrenschmidt /** 64513dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 64613dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 64713dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 64813dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 64913dccb9eSBenjamin Herrenschmidt * 65013dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 65113dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 65213dccb9eSBenjamin Herrenschmidt * content. 65313dccb9eSBenjamin Herrenschmidt * 65413dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 65513dccb9eSBenjamin Herrenschmidt * with here: 65613dccb9eSBenjamin Herrenschmidt * 65713dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 65813dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 65913dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 66013dccb9eSBenjamin Herrenschmidt * 66113dccb9eSBenjamin Herrenschmidt * - We can only cope with all memory ranges having the same offset 66213dccb9eSBenjamin Herrenschmidt * between CPU addresses and PCI addresses. Unfortunately, some bridges 66313dccb9eSBenjamin Herrenschmidt * are setup for a large 1:1 mapping along with a small "window" which 66413dccb9eSBenjamin Herrenschmidt * maps PCI address 0 to some arbitrary high address of the CPU space in 66513dccb9eSBenjamin Herrenschmidt * order to give access to the ISA memory hole. 66613dccb9eSBenjamin Herrenschmidt * The way out of here that I've chosen for now is to always set the 66713dccb9eSBenjamin Herrenschmidt * offset based on the first resource found, then override it if we 66813dccb9eSBenjamin Herrenschmidt * have a different offset and the previous was set by an ISA hole. 66913dccb9eSBenjamin Herrenschmidt * 67013dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 67113dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 67213dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 67313dccb9eSBenjamin Herrenschmidt * 67413dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 67513dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 67613dccb9eSBenjamin Herrenschmidt */ 677cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 678cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 67913dccb9eSBenjamin Herrenschmidt { 68013dccb9eSBenjamin Herrenschmidt const u32 *ranges; 68113dccb9eSBenjamin Herrenschmidt int rlen; 68213dccb9eSBenjamin Herrenschmidt int pna = of_n_addr_cells(dev); 68313dccb9eSBenjamin Herrenschmidt int np = pna + 5; 68413dccb9eSBenjamin Herrenschmidt int memno = 0, isa_hole = -1; 68513dccb9eSBenjamin Herrenschmidt u32 pci_space; 68613dccb9eSBenjamin Herrenschmidt unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size; 68713dccb9eSBenjamin Herrenschmidt unsigned long long isa_mb = 0; 68813dccb9eSBenjamin Herrenschmidt struct resource *res; 68913dccb9eSBenjamin Herrenschmidt 69013dccb9eSBenjamin Herrenschmidt printk(KERN_INFO "PCI host bridge %s %s ranges:\n", 69113dccb9eSBenjamin Herrenschmidt dev->full_name, primary ? "(primary)" : ""); 69213dccb9eSBenjamin Herrenschmidt 69313dccb9eSBenjamin Herrenschmidt /* Get ranges property */ 69413dccb9eSBenjamin Herrenschmidt ranges = of_get_property(dev, "ranges", &rlen); 69513dccb9eSBenjamin Herrenschmidt if (ranges == NULL) 69613dccb9eSBenjamin Herrenschmidt return; 69713dccb9eSBenjamin Herrenschmidt 69813dccb9eSBenjamin Herrenschmidt /* Parse it */ 69913dccb9eSBenjamin Herrenschmidt while ((rlen -= np * 4) >= 0) { 70013dccb9eSBenjamin Herrenschmidt /* Read next ranges element */ 70113dccb9eSBenjamin Herrenschmidt pci_space = ranges[0]; 70213dccb9eSBenjamin Herrenschmidt pci_addr = of_read_number(ranges + 1, 2); 70313dccb9eSBenjamin Herrenschmidt cpu_addr = of_translate_address(dev, ranges + 3); 70413dccb9eSBenjamin Herrenschmidt size = of_read_number(ranges + pna + 3, 2); 70513dccb9eSBenjamin Herrenschmidt ranges += np; 706e9f82cb7SBenjamin Herrenschmidt 707e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 708e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 709e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 710e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 711e9f82cb7SBenjamin Herrenschmidt */ 71213dccb9eSBenjamin Herrenschmidt if (cpu_addr == OF_BAD_ADDR || size == 0) 71313dccb9eSBenjamin Herrenschmidt continue; 71413dccb9eSBenjamin Herrenschmidt 71513dccb9eSBenjamin Herrenschmidt /* Now consume following elements while they are contiguous */ 71613dccb9eSBenjamin Herrenschmidt for (; rlen >= np * sizeof(u32); 71713dccb9eSBenjamin Herrenschmidt ranges += np, rlen -= np * 4) { 71813dccb9eSBenjamin Herrenschmidt if (ranges[0] != pci_space) 71913dccb9eSBenjamin Herrenschmidt break; 72013dccb9eSBenjamin Herrenschmidt pci_next = of_read_number(ranges + 1, 2); 72113dccb9eSBenjamin Herrenschmidt cpu_next = of_translate_address(dev, ranges + 3); 72213dccb9eSBenjamin Herrenschmidt if (pci_next != pci_addr + size || 72313dccb9eSBenjamin Herrenschmidt cpu_next != cpu_addr + size) 72413dccb9eSBenjamin Herrenschmidt break; 72513dccb9eSBenjamin Herrenschmidt size += of_read_number(ranges + pna + 3, 2); 72613dccb9eSBenjamin Herrenschmidt } 72713dccb9eSBenjamin Herrenschmidt 72813dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 72913dccb9eSBenjamin Herrenschmidt res = NULL; 73013dccb9eSBenjamin Herrenschmidt switch ((pci_space >> 24) & 0x3) { 73113dccb9eSBenjamin Herrenschmidt case 1: /* PCI IO space */ 73213dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 73313dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 73413dccb9eSBenjamin Herrenschmidt cpu_addr, cpu_addr + size - 1, pci_addr); 73513dccb9eSBenjamin Herrenschmidt 73613dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 73713dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 73813dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 73913dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 74013dccb9eSBenjamin Herrenschmidt continue; 74113dccb9eSBenjamin Herrenschmidt } 74213dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 74313dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 74413dccb9eSBenjamin Herrenschmidt if (size > 0x01000000) 74513dccb9eSBenjamin Herrenschmidt size = 0x01000000; 74613dccb9eSBenjamin Herrenschmidt 74713dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 74813dccb9eSBenjamin Herrenschmidt hose->io_base_virt = ioremap(cpu_addr, size); 74913dccb9eSBenjamin Herrenschmidt 75013dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 75113dccb9eSBenjamin Herrenschmidt if (primary) 75213dccb9eSBenjamin Herrenschmidt isa_io_base = 75313dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 75413dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 75513dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 75613dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 75713dccb9eSBenjamin Herrenschmidt */ 75813dccb9eSBenjamin Herrenschmidt hose->pci_io_size = pci_addr + size; 75913dccb9eSBenjamin Herrenschmidt hose->io_base_phys = cpu_addr - pci_addr; 76013dccb9eSBenjamin Herrenschmidt 76113dccb9eSBenjamin Herrenschmidt /* Build resource */ 76213dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 76313dccb9eSBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 76413dccb9eSBenjamin Herrenschmidt res->start = pci_addr; 76513dccb9eSBenjamin Herrenschmidt break; 76613dccb9eSBenjamin Herrenschmidt case 2: /* PCI Memory space */ 76767260ac9SBenjamin Herrenschmidt case 3: /* PCI 64 bits Memory space */ 76813dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 76913dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 77013dccb9eSBenjamin Herrenschmidt cpu_addr, cpu_addr + size - 1, pci_addr, 77113dccb9eSBenjamin Herrenschmidt (pci_space & 0x40000000) ? "Prefetch" : ""); 77213dccb9eSBenjamin Herrenschmidt 77313dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 77413dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 77513dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 77613dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 77713dccb9eSBenjamin Herrenschmidt continue; 77813dccb9eSBenjamin Herrenschmidt } 77913dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 78013dccb9eSBenjamin Herrenschmidt if (pci_addr == 0) { 78113dccb9eSBenjamin Herrenschmidt isa_mb = cpu_addr; 78213dccb9eSBenjamin Herrenschmidt isa_hole = memno; 78313dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 78413dccb9eSBenjamin Herrenschmidt isa_mem_base = cpu_addr; 785e9f82cb7SBenjamin Herrenschmidt hose->isa_mem_phys = cpu_addr; 786e9f82cb7SBenjamin Herrenschmidt hose->isa_mem_size = size; 78713dccb9eSBenjamin Herrenschmidt } 78813dccb9eSBenjamin Herrenschmidt 78913dccb9eSBenjamin Herrenschmidt /* We get the PCI/Mem offset from the first range or 79013dccb9eSBenjamin Herrenschmidt * the, current one if the offset came from an ISA 79113dccb9eSBenjamin Herrenschmidt * hole. If they don't match, bugger. 79213dccb9eSBenjamin Herrenschmidt */ 79313dccb9eSBenjamin Herrenschmidt if (memno == 0 || 79413dccb9eSBenjamin Herrenschmidt (isa_hole >= 0 && pci_addr != 0 && 79513dccb9eSBenjamin Herrenschmidt hose->pci_mem_offset == isa_mb)) 79613dccb9eSBenjamin Herrenschmidt hose->pci_mem_offset = cpu_addr - pci_addr; 79713dccb9eSBenjamin Herrenschmidt else if (pci_addr != 0 && 79813dccb9eSBenjamin Herrenschmidt hose->pci_mem_offset != cpu_addr - pci_addr) { 79913dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 80013dccb9eSBenjamin Herrenschmidt " \\--> Skipped (offset mismatch) !\n"); 80113dccb9eSBenjamin Herrenschmidt continue; 80213dccb9eSBenjamin Herrenschmidt } 80313dccb9eSBenjamin Herrenschmidt 80413dccb9eSBenjamin Herrenschmidt /* Build resource */ 80513dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 80613dccb9eSBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 80713dccb9eSBenjamin Herrenschmidt if (pci_space & 0x40000000) 80813dccb9eSBenjamin Herrenschmidt res->flags |= IORESOURCE_PREFETCH; 80913dccb9eSBenjamin Herrenschmidt res->start = cpu_addr; 81013dccb9eSBenjamin Herrenschmidt break; 81113dccb9eSBenjamin Herrenschmidt } 81213dccb9eSBenjamin Herrenschmidt if (res != NULL) { 81313dccb9eSBenjamin Herrenschmidt res->name = dev->full_name; 81413dccb9eSBenjamin Herrenschmidt res->end = res->start + size - 1; 81513dccb9eSBenjamin Herrenschmidt res->parent = NULL; 81613dccb9eSBenjamin Herrenschmidt res->sibling = NULL; 81713dccb9eSBenjamin Herrenschmidt res->child = NULL; 81813dccb9eSBenjamin Herrenschmidt } 81913dccb9eSBenjamin Herrenschmidt } 82013dccb9eSBenjamin Herrenschmidt 8218db13a0eSBenjamin Herrenschmidt /* If there's an ISA hole and the pci_mem_offset is -not- matching 8228db13a0eSBenjamin Herrenschmidt * the ISA hole offset, then we need to remove the ISA hole from 8238db13a0eSBenjamin Herrenschmidt * the resource list for that brige 8248db13a0eSBenjamin Herrenschmidt */ 8258db13a0eSBenjamin Herrenschmidt if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) { 8268db13a0eSBenjamin Herrenschmidt unsigned int next = isa_hole + 1; 8278db13a0eSBenjamin Herrenschmidt printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb); 8288db13a0eSBenjamin Herrenschmidt if (next < memno) 8298db13a0eSBenjamin Herrenschmidt memmove(&hose->mem_resources[isa_hole], 8308db13a0eSBenjamin Herrenschmidt &hose->mem_resources[next], 8318db13a0eSBenjamin Herrenschmidt sizeof(struct resource) * (memno - next)); 8328db13a0eSBenjamin Herrenschmidt hose->mem_resources[--memno].flags = 0; 83313dccb9eSBenjamin Herrenschmidt } 83413dccb9eSBenjamin Herrenschmidt } 835fa462f2dSBenjamin Herrenschmidt 836fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 837fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 838fa462f2dSBenjamin Herrenschmidt { 839fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 8401fd0f525SBenjamin Herrenschmidt 8410e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 842fa462f2dSBenjamin Herrenschmidt return 0; 8430e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 844fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 845fa462f2dSBenjamin Herrenschmidt return 1; 846fa462f2dSBenjamin Herrenschmidt } 847fa462f2dSBenjamin Herrenschmidt 848d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 849d82fb31aSKleber Sacilotto de Souza { 850d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 851d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 852d82fb31aSKleber Sacilotto de Souza 853d82fb31aSKleber Sacilotto de Souza return 0; 854d82fb31aSKleber Sacilotto de Souza } 855d82fb31aSKleber Sacilotto de Souza 856bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 857bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 858bf5e2ba2SBenjamin Herrenschmidt */ 859cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 860bf5e2ba2SBenjamin Herrenschmidt { 861bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 862bf5e2ba2SBenjamin Herrenschmidt int i; 863bf5e2ba2SBenjamin Herrenschmidt 864bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 865bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 866bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 867bf5e2ba2SBenjamin Herrenschmidt return; 868bf5e2ba2SBenjamin Herrenschmidt } 869bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 870bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 871bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 872bf5e2ba2SBenjamin Herrenschmidt continue; 87348c2ce97SBenjamin Herrenschmidt 87448c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 87548c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 87648c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 87748c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 8787f172890SBenjamin Herrenschmidt */ 87948c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 88048c2ce97SBenjamin Herrenschmidt (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 88148c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 88248c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 88348c2ce97SBenjamin Herrenschmidt pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] " 88448c2ce97SBenjamin Herrenschmidt "is unassigned\n", 885bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 886bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start, 887bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 888bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 889bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 890bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 891bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 892bf5e2ba2SBenjamin Herrenschmidt continue; 893bf5e2ba2SBenjamin Herrenschmidt } 894bf5e2ba2SBenjamin Herrenschmidt 8956c5705feSBjorn Helgaas pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n", 896bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 897bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start,\ 898bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 899bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 900bf5e2ba2SBenjamin Herrenschmidt } 901bf5e2ba2SBenjamin Herrenschmidt 902bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 903bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 904bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 905bf5e2ba2SBenjamin Herrenschmidt } 906bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 907bf5e2ba2SBenjamin Herrenschmidt 908b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 909b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 910b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 911b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 912b5561511SBenjamin Herrenschmidt */ 913cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 914b5561511SBenjamin Herrenschmidt struct resource *res) 915bf5e2ba2SBenjamin Herrenschmidt { 916be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 917bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 918b5561511SBenjamin Herrenschmidt resource_size_t offset; 919b5561511SBenjamin Herrenschmidt u16 command; 920b5561511SBenjamin Herrenschmidt int i; 921bf5e2ba2SBenjamin Herrenschmidt 922b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 9230e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 924b5561511SBenjamin Herrenschmidt return 0; 925bf5e2ba2SBenjamin Herrenschmidt 926b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 927b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 928b5561511SBenjamin Herrenschmidt /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been 929b5561511SBenjamin Herrenschmidt * initialized by somebody 930bf5e2ba2SBenjamin Herrenschmidt */ 931b5561511SBenjamin Herrenschmidt if (res->start != hose->pci_mem_offset) 932b5561511SBenjamin Herrenschmidt return 0; 933b5561511SBenjamin Herrenschmidt 934b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 935b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 936b5561511SBenjamin Herrenschmidt */ 937b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 938b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 939b5561511SBenjamin Herrenschmidt return 1; 940b5561511SBenjamin Herrenschmidt 941b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 942b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 943b5561511SBenjamin Herrenschmidt * us for memory 944b5561511SBenjamin Herrenschmidt */ 945b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 946b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 947b5561511SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->pci_mem_offset) 948b5561511SBenjamin Herrenschmidt return 0; 949b5561511SBenjamin Herrenschmidt } 950b5561511SBenjamin Herrenschmidt 951b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 952b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 953b5561511SBenjamin Herrenschmidt */ 954b5561511SBenjamin Herrenschmidt return 1; 955b5561511SBenjamin Herrenschmidt } else { 956b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 957b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 958b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 959b5561511SBenjamin Herrenschmidt return 0; 960b5561511SBenjamin Herrenschmidt 961b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 962b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 963b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 964b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 965b5561511SBenjamin Herrenschmidt */ 966b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 967b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 968b5561511SBenjamin Herrenschmidt return 0; 969b5561511SBenjamin Herrenschmidt 970b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 971b5561511SBenjamin Herrenschmidt * it unassigned 972b5561511SBenjamin Herrenschmidt */ 973b5561511SBenjamin Herrenschmidt return 1; 974b5561511SBenjamin Herrenschmidt } 975b5561511SBenjamin Herrenschmidt } 976b5561511SBenjamin Herrenschmidt 977b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 978cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 979b5561511SBenjamin Herrenschmidt { 980bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 981bf5e2ba2SBenjamin Herrenschmidt int i; 982bf5e2ba2SBenjamin Herrenschmidt 983b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 984b5561511SBenjamin Herrenschmidt 98589a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 98689a74eccSBjorn Helgaas if (!res || !res->flags) 987bf5e2ba2SBenjamin Herrenschmidt continue; 988b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 989b188b2aeSKumar Gala continue; 990be8cbcd8SBenjamin Herrenschmidt 991cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 992cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 993cf1a4cf8SGavin Shan * of 0 in order to save space. 99448c2ce97SBenjamin Herrenschmidt */ 99548c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 99648c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 99748c2ce97SBenjamin Herrenschmidt res->start = 0; 998cf1a4cf8SGavin Shan res->end = -1; 99948c2ce97SBenjamin Herrenschmidt continue; 100048c2ce97SBenjamin Herrenschmidt } 100148c2ce97SBenjamin Herrenschmidt 10026c5705feSBjorn Helgaas pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n", 1003bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 1004bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start,\ 1005bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 1006bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 1007bf5e2ba2SBenjamin Herrenschmidt 1008b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 1009b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 1010b5561511SBenjamin Herrenschmidt */ 1011b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 1012b5561511SBenjamin Herrenschmidt res->flags = 0; 1013b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 1014bf5e2ba2SBenjamin Herrenschmidt } 1015bf5e2ba2SBenjamin Herrenschmidt } 1016b5561511SBenjamin Herrenschmidt } 1017b5561511SBenjamin Herrenschmidt 1018cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 10198b8da358SBenjamin Herrenschmidt { 10207eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 10218b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 10228b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 10238b8da358SBenjamin Herrenschmidt 10248b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 10257eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 10268b8da358SBenjamin Herrenschmidt */ 10278b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 10288b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 10298b8da358SBenjamin Herrenschmidt 10308b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 10318b8da358SBenjamin Herrenschmidt if (ppc_md.pci_dma_bus_setup) 10328b8da358SBenjamin Herrenschmidt ppc_md.pci_dma_bus_setup(bus); 10338b8da358SBenjamin Herrenschmidt } 10348b8da358SBenjamin Herrenschmidt 103537f02195SYuanquan Chen void pcibios_setup_device(struct pci_dev *dev) 10367eef440aSBenjamin Herrenschmidt { 10377eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 10387eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 10397eef440aSBenjamin Herrenschmidt */ 10407eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 10417eef440aSBenjamin Herrenschmidt 10427eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 1043bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 1044738ef42eSBecky Bruce set_dma_offset(&dev->dev, PCI_DRAM_OFFSET); 10457eef440aSBenjamin Herrenschmidt 10467eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 10477eef440aSBenjamin Herrenschmidt if (ppc_md.pci_dma_dev_setup) 10487eef440aSBenjamin Herrenschmidt ppc_md.pci_dma_dev_setup(dev); 10497eef440aSBenjamin Herrenschmidt 10507eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 10517eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 10527eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 10537eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 10547eef440aSBenjamin Herrenschmidt } 105537f02195SYuanquan Chen 105637f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus) 105737f02195SYuanquan Chen { 105837f02195SYuanquan Chen struct pci_dev *dev; 105937f02195SYuanquan Chen 106037f02195SYuanquan Chen pr_debug("PCI: Fixup bus devices %d (%s)\n", 106137f02195SYuanquan Chen bus->number, bus->self ? pci_name(bus->self) : "PHB"); 106237f02195SYuanquan Chen 106337f02195SYuanquan Chen list_for_each_entry(dev, &bus->devices, bus_list) { 106437f02195SYuanquan Chen /* Cardbus can call us to add new devices to a bus, so ignore 106537f02195SYuanquan Chen * those who are already fully discovered 106637f02195SYuanquan Chen */ 106737f02195SYuanquan Chen if (dev->is_added) 106837f02195SYuanquan Chen continue; 106937f02195SYuanquan Chen 107037f02195SYuanquan Chen pcibios_setup_device(dev); 107137f02195SYuanquan Chen } 10727eef440aSBenjamin Herrenschmidt } 10737eef440aSBenjamin Herrenschmidt 107479c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 107579c8be83SMyron Stowe { 107679c8be83SMyron Stowe /* No special bus mastering setup handling */ 107779c8be83SMyron Stowe } 107879c8be83SMyron Stowe 1079cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1080bf5e2ba2SBenjamin Herrenschmidt { 1081bf5e2ba2SBenjamin Herrenschmidt /* When called from the generic PCI probe, read PCI<->PCI bridge 10827eef440aSBenjamin Herrenschmidt * bases. This is -not- called when generating the PCI tree from 10838b8da358SBenjamin Herrenschmidt * the OF device-tree. 1084bf5e2ba2SBenjamin Herrenschmidt */ 1085bf5e2ba2SBenjamin Herrenschmidt if (bus->self != NULL) 1086bf5e2ba2SBenjamin Herrenschmidt pci_read_bridge_bases(bus); 10878b8da358SBenjamin Herrenschmidt 10888b8da358SBenjamin Herrenschmidt /* Now fixup the bus bus */ 10898b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 10908b8da358SBenjamin Herrenschmidt 10918b8da358SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10928b8da358SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 1093bf5e2ba2SBenjamin Herrenschmidt } 1094bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1095bf5e2ba2SBenjamin Herrenschmidt 1096cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus) 10972d1c8618SBenjamin Herrenschmidt { 10982d1c8618SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10992d1c8618SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 11002d1c8618SBenjamin Herrenschmidt } 11012d1c8618SBenjamin Herrenschmidt 11022d1c8618SBenjamin Herrenschmidt 11033fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 11043fd94c6bSBenjamin Herrenschmidt { 11050e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 11063fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 11073fd94c6bSBenjamin Herrenschmidt return 1; 11083fd94c6bSBenjamin Herrenschmidt return 0; 11093fd94c6bSBenjamin Herrenschmidt } 11103fd94c6bSBenjamin Herrenschmidt 11113fd94c6bSBenjamin Herrenschmidt /* 11123fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 11133fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 11143fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 11153fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 11163fd94c6bSBenjamin Herrenschmidt * 11173fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 11183fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 11193fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 11203fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 11213fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 11223fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 11233fd94c6bSBenjamin Herrenschmidt */ 11243b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 11253fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 11263fd94c6bSBenjamin Herrenschmidt { 11273fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 11283fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 11293fd94c6bSBenjamin Herrenschmidt 1130b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 11313fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1132b26b2d49SDominik Brodowski return start; 1133b26b2d49SDominik Brodowski if (start & 0x300) 11343fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 11353fd94c6bSBenjamin Herrenschmidt } 1136b26b2d49SDominik Brodowski 1137b26b2d49SDominik Brodowski return start; 11383fd94c6bSBenjamin Herrenschmidt } 11393fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 11403fd94c6bSBenjamin Herrenschmidt 11413fd94c6bSBenjamin Herrenschmidt /* 11423fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 11433fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 11443fd94c6bSBenjamin Herrenschmidt */ 11450f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 11463fd94c6bSBenjamin Herrenschmidt struct resource *res) 11473fd94c6bSBenjamin Herrenschmidt { 11483fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 11493fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 11503fd94c6bSBenjamin Herrenschmidt 11513fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 11523fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 11533fd94c6bSBenjamin Herrenschmidt continue; 11543fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 11553fd94c6bSBenjamin Herrenschmidt break; 11563fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11573fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11583fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11593fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11603fd94c6bSBenjamin Herrenschmidt } 11613fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11623fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11633fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11643fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11653fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11663fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11673fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11683fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11693fd94c6bSBenjamin Herrenschmidt p->parent = res; 1170b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n", 11713fd94c6bSBenjamin Herrenschmidt p->name, 11723fd94c6bSBenjamin Herrenschmidt (unsigned long long)p->start, 11733fd94c6bSBenjamin Herrenschmidt (unsigned long long)p->end, res->name); 11743fd94c6bSBenjamin Herrenschmidt } 11753fd94c6bSBenjamin Herrenschmidt return 0; 11763fd94c6bSBenjamin Herrenschmidt } 11773fd94c6bSBenjamin Herrenschmidt 11783fd94c6bSBenjamin Herrenschmidt /* 11793fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11803fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11813fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11823fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11833fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11843fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11853fd94c6bSBenjamin Herrenschmidt * 11863fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11873fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11883fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11893fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11903fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11913fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11923fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11933fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11943fd94c6bSBenjamin Herrenschmidt * 11953fd94c6bSBenjamin Herrenschmidt * Our solution: 11963fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11973fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11983fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11993fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 12003fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 12013fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 12023fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 12033fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 12043fd94c6bSBenjamin Herrenschmidt * resources. 12053fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 12063fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 12073fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 12083fd94c6bSBenjamin Herrenschmidt * as well. 12093fd94c6bSBenjamin Herrenschmidt */ 12103fd94c6bSBenjamin Herrenschmidt 1211e90a1318SNathan Fontenot void pcibios_allocate_bus_resources(struct pci_bus *bus) 12123fd94c6bSBenjamin Herrenschmidt { 1213e90a1318SNathan Fontenot struct pci_bus *b; 12143fd94c6bSBenjamin Herrenschmidt int i; 12153fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 12163fd94c6bSBenjamin Herrenschmidt 1217b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1218b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1219b5ae5f91SBenjamin Herrenschmidt 122089a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 122189a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 12223fd94c6bSBenjamin Herrenschmidt continue; 122348c2ce97SBenjamin Herrenschmidt 122448c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 122548c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 122648c2ce97SBenjamin Herrenschmidt goto clear_resource; 122748c2ce97SBenjamin Herrenschmidt 12283fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 12293fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 12303fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 12313fd94c6bSBenjamin Herrenschmidt else { 12323fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 12333fd94c6bSBenjamin Herrenschmidt if (pr == res) { 12343fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 12353fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 12363fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 12373fd94c6bSBenjamin Herrenschmidt */ 12383fd94c6bSBenjamin Herrenschmidt continue; 12393fd94c6bSBenjamin Herrenschmidt } 12403fd94c6bSBenjamin Herrenschmidt } 12413fd94c6bSBenjamin Herrenschmidt 1242b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx " 12433fd94c6bSBenjamin Herrenschmidt "[0x%x], parent %p (%s)\n", 12443fd94c6bSBenjamin Herrenschmidt bus->self ? pci_name(bus->self) : "PHB", 12453fd94c6bSBenjamin Herrenschmidt bus->number, i, 12463fd94c6bSBenjamin Herrenschmidt (unsigned long long)res->start, 12473fd94c6bSBenjamin Herrenschmidt (unsigned long long)res->end, 12483fd94c6bSBenjamin Herrenschmidt (unsigned int)res->flags, 12493fd94c6bSBenjamin Herrenschmidt pr, (pr && pr->name) ? pr->name : "nil"); 12503fd94c6bSBenjamin Herrenschmidt 12513fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 12523fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 12533fd94c6bSBenjamin Herrenschmidt continue; 12543fd94c6bSBenjamin Herrenschmidt /* 12553fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12563fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12573fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12583fd94c6bSBenjamin Herrenschmidt */ 12593fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12603fd94c6bSBenjamin Herrenschmidt continue; 12613fd94c6bSBenjamin Herrenschmidt } 126248c2ce97SBenjamin Herrenschmidt pr_warning("PCI: Cannot allocate resource region " 1263e90a1318SNathan Fontenot "%d of PCI bridge %d, will remap\n", i, bus->number); 12643fd94c6bSBenjamin Herrenschmidt clear_resource: 1265cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1266cf1a4cf8SGavin Shan * reassignment based on the resources required 1267cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1268cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1269cf1a4cf8SGavin Shan * save more space. 1270cf1a4cf8SGavin Shan */ 1271cf1a4cf8SGavin Shan res->start = 0; 1272cf1a4cf8SGavin Shan res->end = -1; 12733fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12743fd94c6bSBenjamin Herrenschmidt } 1275e90a1318SNathan Fontenot 1276e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1277e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12783fd94c6bSBenjamin Herrenschmidt } 12793fd94c6bSBenjamin Herrenschmidt 1280cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12813fd94c6bSBenjamin Herrenschmidt { 12823fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12833fd94c6bSBenjamin Herrenschmidt 1284b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n", 12853fd94c6bSBenjamin Herrenschmidt pci_name(dev), idx, 12863fd94c6bSBenjamin Herrenschmidt (unsigned long long)r->start, 12873fd94c6bSBenjamin Herrenschmidt (unsigned long long)r->end, 12883fd94c6bSBenjamin Herrenschmidt (unsigned int)r->flags); 12893fd94c6bSBenjamin Herrenschmidt 12903fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12913fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12923fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12933fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12943fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12953fd94c6bSBenjamin Herrenschmidt if (pr) 1296b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n", 1297b0494bc8SBenjamin Herrenschmidt pr, 12983fd94c6bSBenjamin Herrenschmidt (unsigned long long)pr->start, 12993fd94c6bSBenjamin Herrenschmidt (unsigned long long)pr->end, 13003fd94c6bSBenjamin Herrenschmidt (unsigned int)pr->flags); 13013fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 13023fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 13033fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 13043fd94c6bSBenjamin Herrenschmidt r->start = 0; 13053fd94c6bSBenjamin Herrenschmidt } 13063fd94c6bSBenjamin Herrenschmidt } 13073fd94c6bSBenjamin Herrenschmidt 13083fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 13093fd94c6bSBenjamin Herrenschmidt { 13103fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 13113fd94c6bSBenjamin Herrenschmidt int idx, disabled; 13123fd94c6bSBenjamin Herrenschmidt u16 command; 13133fd94c6bSBenjamin Herrenschmidt struct resource *r; 13143fd94c6bSBenjamin Herrenschmidt 13153fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 13163fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1317ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 13183fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 13193fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 13203fd94c6bSBenjamin Herrenschmidt continue; 13213fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 13223fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1323ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1324ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1325ad892a63SBenjamin Herrenschmidt */ 1326ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1327ad892a63SBenjamin Herrenschmidt disabled = 1; 13283fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 13293fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 13303fd94c6bSBenjamin Herrenschmidt else 13313fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1332533b1928SPaul Mackerras if (pass == disabled) 1333533b1928SPaul Mackerras alloc_resource(dev, idx); 13343fd94c6bSBenjamin Herrenschmidt } 13353fd94c6bSBenjamin Herrenschmidt if (pass) 13363fd94c6bSBenjamin Herrenschmidt continue; 13373fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1338ad892a63SBenjamin Herrenschmidt if (r->flags) { 13393fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 13403fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 13413fd94c6bSBenjamin Herrenschmidt */ 13423fd94c6bSBenjamin Herrenschmidt u32 reg; 1343ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1344ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1345b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1346b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 13473fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 13483fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 13493fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 13503fd94c6bSBenjamin Herrenschmidt } 13513fd94c6bSBenjamin Herrenschmidt } 13523fd94c6bSBenjamin Herrenschmidt } 1353ad892a63SBenjamin Herrenschmidt } 13543fd94c6bSBenjamin Herrenschmidt 1355c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1356c1f34302SBenjamin Herrenschmidt { 1357c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1358c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1359c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1360c1f34302SBenjamin Herrenschmidt int i; 1361c1f34302SBenjamin Herrenschmidt 1362c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1363c1f34302SBenjamin Herrenschmidt 1364c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1365c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1366c1f34302SBenjamin Herrenschmidt goto no_io; 1367c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1368c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1369c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1370c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1371c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1372c1f34302SBenjamin Herrenschmidt res->start = offset; 1373c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1374c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1375c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1376c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1377c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1378c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1379c1f34302SBenjamin Herrenschmidt kfree(res); 1380c1f34302SBenjamin Herrenschmidt } 1381c1f34302SBenjamin Herrenschmidt 1382c1f34302SBenjamin Herrenschmidt no_io: 1383c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1384c1f34302SBenjamin Herrenschmidt offset = hose->pci_mem_offset; 1385c1f34302SBenjamin Herrenschmidt pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset); 1386c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1387c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 1388c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1389c1f34302SBenjamin Herrenschmidt continue; 1390c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1391c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1392c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1393c1f34302SBenjamin Herrenschmidt break; 1394c1f34302SBenjamin Herrenschmidt } 1395c1f34302SBenjamin Herrenschmidt if (i >= 3) 1396c1f34302SBenjamin Herrenschmidt return; 1397c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1398c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1399c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1400c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1401c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1402c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1403c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1404c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1405c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1406c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1407c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1408c1f34302SBenjamin Herrenschmidt kfree(res); 1409c1f34302SBenjamin Herrenschmidt } 1410c1f34302SBenjamin Herrenschmidt } 1411c1f34302SBenjamin Herrenschmidt 14123fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 14133fd94c6bSBenjamin Herrenschmidt { 1414e90a1318SNathan Fontenot struct pci_bus *b; 1415e90a1318SNathan Fontenot 141648c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1417e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1418e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 14193fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 14203fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 14213fd94c6bSBenjamin Herrenschmidt 1422c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1423c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1424c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1425c1f34302SBenjamin Herrenschmidt */ 14260e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1427c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1428c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1429c1f34302SBenjamin Herrenschmidt } 1430c1f34302SBenjamin Herrenschmidt 1431c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1432c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1433c1f34302SBenjamin Herrenschmidt */ 14340e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1435a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 14363fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 14373fd94c6bSBenjamin Herrenschmidt } 14383fd94c6bSBenjamin Herrenschmidt 14393fd94c6bSBenjamin Herrenschmidt /* Call machine dependent fixup */ 14403fd94c6bSBenjamin Herrenschmidt if (ppc_md.pcibios_fixup) 14413fd94c6bSBenjamin Herrenschmidt ppc_md.pcibios_fixup(); 14423fd94c6bSBenjamin Herrenschmidt } 14433fd94c6bSBenjamin Herrenschmidt 1444fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 14453fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1446fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1447fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 14483fd94c6bSBenjamin Herrenschmidt */ 1449baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 14503fd94c6bSBenjamin Herrenschmidt { 14513fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 14523fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 14533fd94c6bSBenjamin Herrenschmidt 14543fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 14553fd94c6bSBenjamin Herrenschmidt int i; 14563fd94c6bSBenjamin Herrenschmidt 14573fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14583fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14593fd94c6bSBenjamin Herrenschmidt 14603fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14613fd94c6bSBenjamin Herrenschmidt continue; 1462fd6852c8SBenjamin Herrenschmidt 1463fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Claiming %s: " 1464fd6852c8SBenjamin Herrenschmidt "Resource %d: %016llx..%016llx [%x]\n", 1465fd6852c8SBenjamin Herrenschmidt pci_name(dev), i, 1466fd6852c8SBenjamin Herrenschmidt (unsigned long long)r->start, 1467fd6852c8SBenjamin Herrenschmidt (unsigned long long)r->end, 1468fd6852c8SBenjamin Herrenschmidt (unsigned int)r->flags); 1469fd6852c8SBenjamin Herrenschmidt 14703fd94c6bSBenjamin Herrenschmidt pci_claim_resource(dev, i); 14713fd94c6bSBenjamin Herrenschmidt } 14723fd94c6bSBenjamin Herrenschmidt } 14733fd94c6bSBenjamin Herrenschmidt 14743fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14753fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14763fd94c6bSBenjamin Herrenschmidt } 1477fd6852c8SBenjamin Herrenschmidt 1478fd6852c8SBenjamin Herrenschmidt 1479fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1480fd6852c8SBenjamin Herrenschmidt * 1481fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1482fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1483fd6852c8SBenjamin Herrenschmidt * being added 1484fd6852c8SBenjamin Herrenschmidt */ 1485fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1486fd6852c8SBenjamin Herrenschmidt { 1487fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1488fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1489fd6852c8SBenjamin Herrenschmidt 1490fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1491fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1492fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 1493fd6852c8SBenjamin Herrenschmidt 14946a040ce7SThadeu Lima de Souza Cascardo /* Fixup EEH */ 14956a040ce7SThadeu Lima de Souza Cascardo eeh_add_device_tree_late(bus); 14966a040ce7SThadeu Lima de Souza Cascardo 1497fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1498fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1499fd6852c8SBenjamin Herrenschmidt 15006a040ce7SThadeu Lima de Souza Cascardo /* sysfs files should only be added after devices are added */ 15016a040ce7SThadeu Lima de Souza Cascardo eeh_add_sysfs_files(bus); 1502fd6852c8SBenjamin Herrenschmidt } 1503fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1504fd6852c8SBenjamin Herrenschmidt 1505549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1506549beb9bSBenjamin Herrenschmidt { 1507549beb9bSBenjamin Herrenschmidt if (ppc_md.pcibios_enable_device_hook) 1508549beb9bSBenjamin Herrenschmidt if (ppc_md.pcibios_enable_device_hook(dev)) 1509549beb9bSBenjamin Herrenschmidt return -EINVAL; 1510549beb9bSBenjamin Herrenschmidt 151137f02195SYuanquan Chen /* avoid pcie irq fix up impact on cardbus */ 151237f02195SYuanquan Chen if (dev->hdr_type != PCI_HEADER_TYPE_CARDBUS) 151337f02195SYuanquan Chen pcibios_setup_device(dev); 151437f02195SYuanquan Chen 15157cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1516549beb9bSBenjamin Herrenschmidt } 151753280323SBenjamin Herrenschmidt 151838973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 151938973ba7SBjorn Helgaas { 152038973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 152138973ba7SBjorn Helgaas } 152238973ba7SBjorn Helgaas 1523cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1524cad5cef6SGreg Kroah-Hartman struct list_head *resources) 152553280323SBenjamin Herrenschmidt { 152653280323SBenjamin Herrenschmidt struct resource *res; 152753280323SBenjamin Herrenschmidt int i; 152853280323SBenjamin Herrenschmidt 152953280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 153045a709f8SBjorn Helgaas res = &hose->io_resource; 153153280323SBenjamin Herrenschmidt 153253280323SBenjamin Herrenschmidt if (!res->flags) { 153353280323SBenjamin Herrenschmidt printk(KERN_WARNING "PCI: I/O resource not set for host" 153453280323SBenjamin Herrenschmidt " bridge %s (domain %d)\n", 153553280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 153653280323SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 153753280323SBenjamin Herrenschmidt /* Workaround for lack of IO resource only on 32-bit */ 153853280323SBenjamin Herrenschmidt res->start = (unsigned long)hose->io_base_virt - isa_io_base; 153953280323SBenjamin Herrenschmidt res->end = res->start + IO_SPACE_LIMIT; 154053280323SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 154153280323SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 154253280323SBenjamin Herrenschmidt } 1543*a0b8e76fSBenjamin Herrenschmidt if (res->flags) { 154453280323SBenjamin Herrenschmidt pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n", 154553280323SBenjamin Herrenschmidt (unsigned long long)res->start, 154653280323SBenjamin Herrenschmidt (unsigned long long)res->end, 154753280323SBenjamin Herrenschmidt (unsigned long)res->flags); 154838973ba7SBjorn Helgaas pci_add_resource_offset(resources, res, pcibios_io_space_offset(hose)); 154953280323SBenjamin Herrenschmidt 1550*a0b8e76fSBenjamin Herrenschmidt pr_debug("PCI: PHB IO offset = %08lx\n", 1551*a0b8e76fSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt - _IO_BASE); 1552*a0b8e76fSBenjamin Herrenschmidt } 1553*a0b8e76fSBenjamin Herrenschmidt 155453280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 155553280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 155653280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 155753280323SBenjamin Herrenschmidt if (!res->flags) { 155853280323SBenjamin Herrenschmidt if (i > 0) 155953280323SBenjamin Herrenschmidt continue; 156053280323SBenjamin Herrenschmidt printk(KERN_ERR "PCI: Memory resource 0 not set for " 156153280323SBenjamin Herrenschmidt "host bridge %s (domain %d)\n", 156253280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 156353280323SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 156453280323SBenjamin Herrenschmidt /* Workaround for lack of MEM resource only on 32-bit */ 156553280323SBenjamin Herrenschmidt res->start = hose->pci_mem_offset; 156653280323SBenjamin Herrenschmidt res->end = (resource_size_t)-1LL; 156753280323SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 156853280323SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 156953280323SBenjamin Herrenschmidt } 1570*a0b8e76fSBenjamin Herrenschmidt if (res->flags) { 157153280323SBenjamin Herrenschmidt pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i, 157253280323SBenjamin Herrenschmidt (unsigned long long)res->start, 157353280323SBenjamin Herrenschmidt (unsigned long long)res->end, 157453280323SBenjamin Herrenschmidt (unsigned long)res->flags); 15756c5705feSBjorn Helgaas pci_add_resource_offset(resources, res, hose->pci_mem_offset); 157653280323SBenjamin Herrenschmidt } 1577*a0b8e76fSBenjamin Herrenschmidt } 157853280323SBenjamin Herrenschmidt 157953280323SBenjamin Herrenschmidt pr_debug("PCI: PHB MEM offset = %016llx\n", 158053280323SBenjamin Herrenschmidt (unsigned long long)hose->pci_mem_offset); 158153280323SBenjamin Herrenschmidt } 158289c2dd62SKumar Gala 158389c2dd62SKumar Gala /* 158489c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 158589c2dd62SKumar Gala * find a hose. 158689c2dd62SKumar Gala */ 158789c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 158889c2dd62SKumar Gala static int \ 158989c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 159089c2dd62SKumar Gala { \ 159189c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 159289c2dd62SKumar Gala } 159389c2dd62SKumar Gala 159489c2dd62SKumar Gala static int 159589c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 159689c2dd62SKumar Gala int len, u32 *val) 159789c2dd62SKumar Gala { 159889c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 159989c2dd62SKumar Gala } 160089c2dd62SKumar Gala 160189c2dd62SKumar Gala static int 160289c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 160389c2dd62SKumar Gala int len, u32 val) 160489c2dd62SKumar Gala { 160589c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 160689c2dd62SKumar Gala } 160789c2dd62SKumar Gala 160889c2dd62SKumar Gala static struct pci_ops null_pci_ops = 160989c2dd62SKumar Gala { 161089c2dd62SKumar Gala .read = null_read_config, 161189c2dd62SKumar Gala .write = null_write_config, 161289c2dd62SKumar Gala }; 161389c2dd62SKumar Gala 161489c2dd62SKumar Gala /* 161589c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 161689c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 161789c2dd62SKumar Gala */ 161889c2dd62SKumar Gala static struct pci_bus * 161989c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 162089c2dd62SKumar Gala { 162189c2dd62SKumar Gala static struct pci_bus bus; 162289c2dd62SKumar Gala 162389c2dd62SKumar Gala if (hose == 0) { 162489c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 162589c2dd62SKumar Gala } 162689c2dd62SKumar Gala bus.number = busnr; 162789c2dd62SKumar Gala bus.sysdata = hose; 162889c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 162989c2dd62SKumar Gala return &bus; 163089c2dd62SKumar Gala } 163189c2dd62SKumar Gala 163289c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 163389c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 163489c2dd62SKumar Gala int devfn, int offset, type value) \ 163589c2dd62SKumar Gala { \ 163689c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 163789c2dd62SKumar Gala devfn, offset, value); \ 163889c2dd62SKumar Gala } 163989c2dd62SKumar Gala 164089c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 164189c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 164289c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 164389c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 164489c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 164589c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 164689c2dd62SKumar Gala 164789c2dd62SKumar Gala extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap); 164889c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 164989c2dd62SKumar Gala int cap) 165089c2dd62SKumar Gala { 165189c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 165289c2dd62SKumar Gala } 16530ed2c722SGrant Likely 165498d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 165598d9f30cSBenjamin Herrenschmidt { 165698d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 165798d9f30cSBenjamin Herrenschmidt 165898d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 165998d9f30cSBenjamin Herrenschmidt } 166098d9f30cSBenjamin Herrenschmidt 16610ed2c722SGrant Likely /** 16620ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 16630ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 16640ed2c722SGrant Likely */ 1665cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 16660ed2c722SGrant Likely { 166745a709f8SBjorn Helgaas LIST_HEAD(resources); 16680ed2c722SGrant Likely struct pci_bus *bus; 16690ed2c722SGrant Likely struct device_node *node = hose->dn; 16700ed2c722SGrant Likely int mode; 16710ed2c722SGrant Likely 167274a7f084SGrant Likely pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node)); 16730ed2c722SGrant Likely 16740ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16750ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16760ed2c722SGrant Likely 16770ed2c722SGrant Likely /* Wire up PHB bus resources */ 167845a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 167945a709f8SBjorn Helgaas 1680be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1681be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1682be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1683be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1684be8e60d8SYinghai Lu 168545a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 168645a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 168745a709f8SBjorn Helgaas hose->ops, hose, &resources); 168845a709f8SBjorn Helgaas if (bus == NULL) { 168945a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 169045a709f8SBjorn Helgaas hose->global_number); 169145a709f8SBjorn Helgaas pci_free_resource_list(&resources); 169245a709f8SBjorn Helgaas return; 169345a709f8SBjorn Helgaas } 169445a709f8SBjorn Helgaas hose->bus = bus; 16950ed2c722SGrant Likely 16960ed2c722SGrant Likely /* Get probe mode and perform scan */ 16970ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 16980ed2c722SGrant Likely if (node && ppc_md.pci_probe_mode) 16990ed2c722SGrant Likely mode = ppc_md.pci_probe_mode(bus); 17000ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1701be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 17020ed2c722SGrant Likely of_scan_bus(node, bus); 17030ed2c722SGrant Likely 1704be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1705be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1706be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1707be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1708be8e60d8SYinghai Lu } 1709781fb7a3SBenjamin Herrenschmidt 1710491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1711491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1712491b98c3SBenjamin Herrenschmidt */ 1713491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1714491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1715491b98c3SBenjamin Herrenschmidt 1716781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1717bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1718781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1719781fb7a3SBenjamin Herrenschmidt list_for_each_entry(child, &bus->children, node) { 1720781fb7a3SBenjamin Herrenschmidt struct pci_dev *self = child->self; 1721781fb7a3SBenjamin Herrenschmidt if (!self) 1722781fb7a3SBenjamin Herrenschmidt continue; 1723781fb7a3SBenjamin Herrenschmidt pcie_bus_configure_settings(child, self->pcie_mpss); 1724781fb7a3SBenjamin Herrenschmidt } 1725781fb7a3SBenjamin Herrenschmidt } 17260ed2c722SGrant Likely } 1727c065488fSKumar Gala 1728c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1729c065488fSKumar Gala { 1730c065488fSKumar Gala int i, class = dev->class >> 8; 173105737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 173205737c7cSJason Jin int prog_if = dev->class & 0xf; 1733c065488fSKumar Gala 1734c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1735c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1736c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 173705737c7cSJason Jin (prog_if == 0) && 1738c065488fSKumar Gala (dev->bus->parent == NULL)) { 1739c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1740c065488fSKumar Gala dev->resource[i].start = 0; 1741c065488fSKumar Gala dev->resource[i].end = 0; 1742c065488fSKumar Gala dev->resource[i].flags = 0; 1743c065488fSKumar Gala } 1744c065488fSKumar Gala } 1745c065488fSKumar Gala } 1746c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1747c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1748c2e1d845SBrian King 1749c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev) 1750c2e1d845SBrian King { 1751c2e1d845SBrian King u16 cmd; 1752c2e1d845SBrian King 1753c2e1d845SBrian King pci_read_config_word(pdev, PCI_COMMAND, &cmd); 1754c2e1d845SBrian King if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device()) 1755c2e1d845SBrian King vga_set_default_device(pdev); 1756c2e1d845SBrian King 1757c2e1d845SBrian King } 1758c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, 1759c2e1d845SBrian King PCI_CLASS_DISPLAY_VGA, 8, fixup_vga); 1760