xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision 988fc3ba5653278a8c14d6ccf687371775930d2b)
15516b540SKumar Gala /*
25516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
3cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
4cf1d8a8aSKumar Gala  *
5cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
6cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7cf1d8a8aSKumar Gala  *
8cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
10cf1d8a8aSKumar Gala  *
11cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
125516b540SKumar Gala  *
135516b540SKumar Gala  * This program is free software; you can redistribute it and/or
145516b540SKumar Gala  * modify it under the terms of the GNU General Public License
155516b540SKumar Gala  * as published by the Free Software Foundation; either version
165516b540SKumar Gala  * 2 of the License, or (at your option) any later version.
175516b540SKumar Gala  */
185516b540SKumar Gala 
195516b540SKumar Gala #include <linux/kernel.h>
205516b540SKumar Gala #include <linux/pci.h>
215516b540SKumar Gala #include <linux/string.h>
225516b540SKumar Gala #include <linux/init.h>
23d92a208dSGavin Shan #include <linux/delay.h>
2466b15db6SPaul Gortmaker #include <linux/export.h>
2522ae782fSGrant Likely #include <linux/of_address.h>
2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
275516b540SKumar Gala #include <linux/mm.h>
283a4f8a0bSHugh Dickins #include <linux/shmem_fs.h>
295516b540SKumar Gala #include <linux/list.h>
305516b540SKumar Gala #include <linux/syscalls.h>
315516b540SKumar Gala #include <linux/irq.h>
325516b540SKumar Gala #include <linux/vmalloc.h>
335a0e3ad6STejun Heo #include <linux/slab.h>
34c2e1d845SBrian King #include <linux/vgaarb.h>
355516b540SKumar Gala 
365516b540SKumar Gala #include <asm/processor.h>
375516b540SKumar Gala #include <asm/io.h>
385516b540SKumar Gala #include <asm/prom.h>
395516b540SKumar Gala #include <asm/pci-bridge.h>
405516b540SKumar Gala #include <asm/byteorder.h>
415516b540SKumar Gala #include <asm/machdep.h>
425516b540SKumar Gala #include <asm/ppc-pci.h>
438b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
445516b540SKumar Gala 
4563a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */
46a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
47c3bd517dSMilton Miller LIST_HEAD(hose_list);
48a4c9e328SKumar Gala 
4963a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
5063a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000
5163a72284SGuilherme G. Piccoli 
5263a72284SGuilherme G. Piccoli /*
5363a72284SGuilherme G. Piccoli  * For dynamic PHB numbering: used/free PHBs tracking bitmap.
5463a72284SGuilherme G. Piccoli  * Accesses to this bitmap should be protected by hose_spinlock.
5563a72284SGuilherme G. Piccoli  */
5663a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
57a4c9e328SKumar Gala 
5825e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
5925e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
609445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base);
6125e81f92SBenjamin Herrenschmidt 
62a4c9e328SKumar Gala 
635299709dSBart Van Assche static const struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
644fc665b8SBecky Bruce 
655299709dSBart Van Assche void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
664fc665b8SBecky Bruce {
674fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
684fc665b8SBecky Bruce }
694fc665b8SBecky Bruce 
705299709dSBart Van Assche const struct dma_map_ops *get_pci_dma_ops(void)
714fc665b8SBecky Bruce {
724fc665b8SBecky Bruce 	return pci_dma_ops;
734fc665b8SBecky Bruce }
744fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops);
754fc665b8SBecky Bruce 
7663a72284SGuilherme G. Piccoli /*
7763a72284SGuilherme G. Piccoli  * This function should run under locking protection, specifically
7863a72284SGuilherme G. Piccoli  * hose_spinlock.
7963a72284SGuilherme G. Piccoli  */
8063a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn)
8163a72284SGuilherme G. Piccoli {
8263a72284SGuilherme G. Piccoli 	int ret, phb_id = -1;
8361e8a0d5SMichael Ellerman 	u32 prop_32;
8463a72284SGuilherme G. Piccoli 	u64 prop;
8563a72284SGuilherme G. Piccoli 
8663a72284SGuilherme G. Piccoli 	/*
8763a72284SGuilherme G. Piccoli 	 * Try fixed PHB numbering first, by checking archs and reading
8863a72284SGuilherme G. Piccoli 	 * the respective device-tree properties. Firstly, try powernv by
8963a72284SGuilherme G. Piccoli 	 * reading "ibm,opal-phbid", only present in OPAL environment.
9063a72284SGuilherme G. Piccoli 	 */
9163a72284SGuilherme G. Piccoli 	ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
9261e8a0d5SMichael Ellerman 	if (ret) {
9361e8a0d5SMichael Ellerman 		ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
9461e8a0d5SMichael Ellerman 		prop = prop_32;
9561e8a0d5SMichael Ellerman 	}
9663a72284SGuilherme G. Piccoli 
9763a72284SGuilherme G. Piccoli 	if (!ret)
9863a72284SGuilherme G. Piccoli 		phb_id = (int)(prop & (MAX_PHBS - 1));
9963a72284SGuilherme G. Piccoli 
10063a72284SGuilherme G. Piccoli 	/* We need to be sure to not use the same PHB number twice. */
10163a72284SGuilherme G. Piccoli 	if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
10263a72284SGuilherme G. Piccoli 		return phb_id;
10363a72284SGuilherme G. Piccoli 
10463a72284SGuilherme G. Piccoli 	/*
10563a72284SGuilherme G. Piccoli 	 * If not pseries nor powernv, or if fixed PHB numbering tried to add
10663a72284SGuilherme G. Piccoli 	 * the same PHB number twice, then fallback to dynamic PHB numbering.
10763a72284SGuilherme G. Piccoli 	 */
10863a72284SGuilherme G. Piccoli 	phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
10963a72284SGuilherme G. Piccoli 	BUG_ON(phb_id >= MAX_PHBS);
11063a72284SGuilherme G. Piccoli 	set_bit(phb_id, phb_bitmap);
11163a72284SGuilherme G. Piccoli 
11263a72284SGuilherme G. Piccoli 	return phb_id;
11363a72284SGuilherme G. Piccoli }
11463a72284SGuilherme G. Piccoli 
1152d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
116a4c9e328SKumar Gala {
117a4c9e328SKumar Gala 	struct pci_controller *phb;
118a4c9e328SKumar Gala 
119e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
120a4c9e328SKumar Gala 	if (phb == NULL)
121a4c9e328SKumar Gala 		return NULL;
122e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
12363a72284SGuilherme G. Piccoli 	phb->global_number = get_phb_number(dev);
124e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
125e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
12644ef3390SStephen Rothwell 	phb->dn = dev;
127f691fa10SMichael Ellerman 	phb->is_dynamic = slab_is_available();
128a4c9e328SKumar Gala #ifdef CONFIG_PPC64
129a4c9e328SKumar Gala 	if (dev) {
130a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
131a4c9e328SKumar Gala 
132a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
133a4c9e328SKumar Gala 			nid = -1;
134a4c9e328SKumar Gala 
135a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
136a4c9e328SKumar Gala 	}
137a4c9e328SKumar Gala #endif
138a4c9e328SKumar Gala 	return phb;
139a4c9e328SKumar Gala }
1405b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
141a4c9e328SKumar Gala 
142a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
143a4c9e328SKumar Gala {
144a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
14563a72284SGuilherme G. Piccoli 
14663a72284SGuilherme G. Piccoli 	/* Clear bit of phb_bitmap to allow reuse of this PHB number. */
14763a72284SGuilherme G. Piccoli 	if (phb->global_number < MAX_PHBS)
14863a72284SGuilherme G. Piccoli 		clear_bit(phb->global_number, phb_bitmap);
14963a72284SGuilherme G. Piccoli 
150a4c9e328SKumar Gala 	list_del(&phb->list_node);
151a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
152a4c9e328SKumar Gala 
153a4c9e328SKumar Gala 	if (phb->is_dynamic)
154a4c9e328SKumar Gala 		kfree(phb);
155a4c9e328SKumar Gala }
1566b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller);
157a4c9e328SKumar Gala 
1584c2245bbSGavin Shan /*
1592dd9c11bSMauricio Faria de Oliveira  * This function is used to call pcibios_free_controller()
1602dd9c11bSMauricio Faria de Oliveira  * in a deferred manner: a callback from the PCI subsystem.
1612dd9c11bSMauricio Faria de Oliveira  *
1622dd9c11bSMauricio Faria de Oliveira  * _*DO NOT*_ call pcibios_free_controller() explicitly if
1632dd9c11bSMauricio Faria de Oliveira  * this is used (or it may access an invalid *phb pointer).
1642dd9c11bSMauricio Faria de Oliveira  *
1652dd9c11bSMauricio Faria de Oliveira  * The callback occurs when all references to the root bus
1662dd9c11bSMauricio Faria de Oliveira  * are dropped (e.g., child buses/devices and their users).
1672dd9c11bSMauricio Faria de Oliveira  *
1682dd9c11bSMauricio Faria de Oliveira  * It's called as .release_fn() of 'struct pci_host_bridge'
1692dd9c11bSMauricio Faria de Oliveira  * which is associated with the 'struct pci_controller.bus'
1702dd9c11bSMauricio Faria de Oliveira  * (root bus) - it expects .release_data to hold a pointer
1712dd9c11bSMauricio Faria de Oliveira  * to 'struct pci_controller'.
1722dd9c11bSMauricio Faria de Oliveira  *
1732dd9c11bSMauricio Faria de Oliveira  * In order to use it, register .release_fn()/release_data
1742dd9c11bSMauricio Faria de Oliveira  * like this:
1752dd9c11bSMauricio Faria de Oliveira  *
1762dd9c11bSMauricio Faria de Oliveira  * pci_set_host_bridge_release(bridge,
1772dd9c11bSMauricio Faria de Oliveira  *                             pcibios_free_controller_deferred
1782dd9c11bSMauricio Faria de Oliveira  *                             (void *) phb);
1792dd9c11bSMauricio Faria de Oliveira  *
1802dd9c11bSMauricio Faria de Oliveira  * e.g. in the pcibios_root_bridge_prepare() callback from
1812dd9c11bSMauricio Faria de Oliveira  * pci_create_root_bus().
1822dd9c11bSMauricio Faria de Oliveira  */
1832dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
1842dd9c11bSMauricio Faria de Oliveira {
1852dd9c11bSMauricio Faria de Oliveira 	struct pci_controller *phb = (struct pci_controller *)
1862dd9c11bSMauricio Faria de Oliveira 					 bridge->release_data;
1872dd9c11bSMauricio Faria de Oliveira 
1882dd9c11bSMauricio Faria de Oliveira 	pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
1892dd9c11bSMauricio Faria de Oliveira 
1902dd9c11bSMauricio Faria de Oliveira 	pcibios_free_controller(phb);
1912dd9c11bSMauricio Faria de Oliveira }
1922dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
1932dd9c11bSMauricio Faria de Oliveira 
1942dd9c11bSMauricio Faria de Oliveira /*
1954c2245bbSGavin Shan  * The function is used to return the minimal alignment
1964c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1974c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1984c2245bbSGavin Shan  * memory windows.
1994c2245bbSGavin Shan  */
2004c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
2014c2245bbSGavin Shan 					 unsigned long type)
2024c2245bbSGavin Shan {
203467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(bus);
204467efc2eSDaniel Axtens 
205467efc2eSDaniel Axtens 	if (phb->controller_ops.window_alignment)
206467efc2eSDaniel Axtens 		return phb->controller_ops.window_alignment(bus, type);
207467efc2eSDaniel Axtens 
208467efc2eSDaniel Axtens 	/*
209467efc2eSDaniel Axtens 	 * PCI core will figure out the default
210467efc2eSDaniel Axtens 	 * alignment: 4KiB for I/O and 1MiB for
211467efc2eSDaniel Axtens 	 * memory window.
212467efc2eSDaniel Axtens 	 */
213467efc2eSDaniel Axtens 	return 1;
2144c2245bbSGavin Shan }
2154c2245bbSGavin Shan 
216c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
217c5fcb29aSGavin Shan {
218c5fcb29aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
219c5fcb29aSGavin Shan 
220c5fcb29aSGavin Shan 	if (hose->controller_ops.setup_bridge)
221c5fcb29aSGavin Shan 		hose->controller_ops.setup_bridge(bus, type);
222c5fcb29aSGavin Shan }
223c5fcb29aSGavin Shan 
224d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev)
225d92a208dSGavin Shan {
226467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
227467efc2eSDaniel Axtens 
228467efc2eSDaniel Axtens 	if (phb->controller_ops.reset_secondary_bus) {
229467efc2eSDaniel Axtens 		phb->controller_ops.reset_secondary_bus(dev);
230467efc2eSDaniel Axtens 		return;
231467efc2eSDaniel Axtens 	}
232467efc2eSDaniel Axtens 
233467efc2eSDaniel Axtens 	pci_reset_secondary_bus(dev);
234d92a208dSGavin Shan }
235d92a208dSGavin Shan 
23638274637SYongji Xie resource_size_t pcibios_default_alignment(void)
23738274637SYongji Xie {
23838274637SYongji Xie 	if (ppc_md.pcibios_default_alignment)
23938274637SYongji Xie 		return ppc_md.pcibios_default_alignment();
24038274637SYongji Xie 
24138274637SYongji Xie 	return 0;
24238274637SYongji Xie }
24338274637SYongji Xie 
2445350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
2455350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
2465350ab3fSWei Yang {
2475350ab3fSWei Yang 	if (ppc_md.pcibios_iov_resource_alignment)
2485350ab3fSWei Yang 		return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
2495350ab3fSWei Yang 
2505350ab3fSWei Yang 	return pci_iov_resource_size(pdev, resno);
2515350ab3fSWei Yang }
252*988fc3baSBryant G. Ly 
253*988fc3baSBryant G. Ly int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
254*988fc3baSBryant G. Ly {
255*988fc3baSBryant G. Ly 	if (ppc_md.pcibios_sriov_enable)
256*988fc3baSBryant G. Ly 		return ppc_md.pcibios_sriov_enable(pdev, num_vfs);
257*988fc3baSBryant G. Ly 
258*988fc3baSBryant G. Ly 	return 0;
259*988fc3baSBryant G. Ly }
260*988fc3baSBryant G. Ly 
261*988fc3baSBryant G. Ly int pcibios_sriov_disable(struct pci_dev *pdev)
262*988fc3baSBryant G. Ly {
263*988fc3baSBryant G. Ly 	if (ppc_md.pcibios_sriov_disable)
264*988fc3baSBryant G. Ly 		return ppc_md.pcibios_sriov_disable(pdev);
265*988fc3baSBryant G. Ly 
266*988fc3baSBryant G. Ly 	return 0;
267*988fc3baSBryant G. Ly }
268*988fc3baSBryant G. Ly 
2695350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
2705350ab3fSWei Yang 
271*988fc3baSBryant G. Ly void pcibios_bus_add_device(struct pci_dev *pdev)
272*988fc3baSBryant G. Ly {
273*988fc3baSBryant G. Ly 	if (ppc_md.pcibios_bus_add_device)
274*988fc3baSBryant G. Ly 		ppc_md.pcibios_bus_add_device(pdev);
275*988fc3baSBryant G. Ly }
276*988fc3baSBryant G. Ly 
277c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
278c3bd517dSMilton Miller {
279c3bd517dSMilton Miller #ifdef CONFIG_PPC64
280c3bd517dSMilton Miller 	return hose->pci_io_size;
281c3bd517dSMilton Miller #else
28228f65c11SJoe Perches 	return resource_size(&hose->io_resource);
283c3bd517dSMilton Miller #endif
284c3bd517dSMilton Miller }
285c3bd517dSMilton Miller 
2866dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
2876dfbde20SBenjamin Herrenschmidt {
2886dfbde20SBenjamin Herrenschmidt 	int ret = 0;
2896dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
290c3bd517dSMilton Miller 	resource_size_t size;
2916dfbde20SBenjamin Herrenschmidt 
2926dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
2936dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
294c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
2956dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
2966dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
2976dfbde20SBenjamin Herrenschmidt 			ret = 1;
2986dfbde20SBenjamin Herrenschmidt 			break;
2996dfbde20SBenjamin Herrenschmidt 		}
3006dfbde20SBenjamin Herrenschmidt 	}
3016dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
3026dfbde20SBenjamin Herrenschmidt 	return ret;
3036dfbde20SBenjamin Herrenschmidt }
3046dfbde20SBenjamin Herrenschmidt 
305c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
306c3bd517dSMilton Miller {
307c3bd517dSMilton Miller 	struct pci_controller *hose;
308c3bd517dSMilton Miller 	resource_size_t size;
309c3bd517dSMilton Miller 	unsigned long ret = ~0;
310c3bd517dSMilton Miller 
311c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
312c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
313c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
314c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
315c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
316c3bd517dSMilton Miller 			unsigned long base =
317c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
318c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
319c3bd517dSMilton Miller 			break;
320c3bd517dSMilton Miller 		}
321c3bd517dSMilton Miller 	}
322c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
323c3bd517dSMilton Miller 
324c3bd517dSMilton Miller 	return ret;
325c3bd517dSMilton Miller }
326c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
327c3bd517dSMilton Miller 
3285516b540SKumar Gala /*
3295516b540SKumar Gala  * Return the domain number for this bus.
3305516b540SKumar Gala  */
3315516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
3325516b540SKumar Gala {
3335516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
3345516b540SKumar Gala 
3355516b540SKumar Gala 	return hose->global_number;
3365516b540SKumar Gala }
3375516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
33858083dadSKumar Gala 
339a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
340a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
341a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
342a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
343a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
344a4c9e328SKumar Gala  * config cycles.
345a4c9e328SKumar Gala  */
346a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
347a4c9e328SKumar Gala {
348a4c9e328SKumar Gala 	while(node) {
349a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
350a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
35144ef3390SStephen Rothwell 			if (hose->dn == node)
352a4c9e328SKumar Gala 				return hose;
353a4c9e328SKumar Gala 		node = node->parent;
354a4c9e328SKumar Gala 	}
355a4c9e328SKumar Gala 	return NULL;
356a4c9e328SKumar Gala }
357a4c9e328SKumar Gala 
35858083dadSKumar Gala /*
35958083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
36058083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
36158083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
36258083dadSKumar Gala  */
3634666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
36458083dadSKumar Gala {
365530210c7SGrant Likely 	struct of_phandle_args oirq;
36658083dadSKumar Gala 	unsigned int virq;
36758083dadSKumar Gala 
368b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
36958083dadSKumar Gala 
37058083dadSKumar Gala #ifdef DEBUG
37158083dadSKumar Gala 	memset(&oirq, 0xff, sizeof(oirq));
37258083dadSKumar Gala #endif
37358083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
3740c02c800SGrant Likely 	if (of_irq_parse_pci(pci_dev, &oirq)) {
37558083dadSKumar Gala 		u8 line, pin;
37658083dadSKumar Gala 
37758083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
37858083dadSKumar Gala 		 * space and map that through the default controller. We
37958083dadSKumar Gala 		 * also set the type to level low since that's what PCI
38058083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
38158083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
38258083dadSKumar Gala 		 * function.
38358083dadSKumar Gala 		 */
38458083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
38558083dadSKumar Gala 			return -1;
38658083dadSKumar Gala 		if (pin == 0)
38758083dadSKumar Gala 			return -1;
38858083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
38954a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
39058083dadSKumar Gala 			return -1;
39158083dadSKumar Gala 		}
392b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
39354a24cbbSBenjamin Herrenschmidt 			 line, pin);
39458083dadSKumar Gala 
39558083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
396ef24ba70SMichael Ellerman 		if (virq)
397ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
39858083dadSKumar Gala 	} else {
399b7c670d6SRob Herring 		pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %pOF\n",
400b7c670d6SRob Herring 			 oirq.args_count, oirq.args[0], oirq.args[1], oirq.np);
40158083dadSKumar Gala 
402e6d30ab1SGrant Likely 		virq = irq_create_of_mapping(&oirq);
40358083dadSKumar Gala 	}
404ef24ba70SMichael Ellerman 
405ef24ba70SMichael Ellerman 	if (!virq) {
406b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
40758083dadSKumar Gala 		return -1;
40858083dadSKumar Gala 	}
40958083dadSKumar Gala 
410b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
41158083dadSKumar Gala 
41258083dadSKumar Gala 	pci_dev->irq = virq;
41358083dadSKumar Gala 
41458083dadSKumar Gala 	return 0;
41558083dadSKumar Gala }
41658083dadSKumar Gala 
41758083dadSKumar Gala /*
41858083dadSKumar Gala  * Platform support for /proc/bus/pci/X/Y mmap()s,
41958083dadSKumar Gala  * modelled on the sparc64 implementation by Dave Miller.
42058083dadSKumar Gala  *  -- paulus.
42158083dadSKumar Gala  */
42258083dadSKumar Gala 
42358083dadSKumar Gala /*
42458083dadSKumar Gala  * Adjust vm_pgoff of VMA such that it is the physical page offset
42558083dadSKumar Gala  * corresponding to the 32-bit pci bus offset for DEV requested by the user.
42658083dadSKumar Gala  *
42758083dadSKumar Gala  * Basically, the user finds the base address for his device which he wishes
42858083dadSKumar Gala  * to mmap.  They read the 32-bit value from the config space base register,
42958083dadSKumar Gala  * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
43058083dadSKumar Gala  * offset parameter of mmap on /proc/bus/pci/XXX for that device.
43158083dadSKumar Gala  *
43258083dadSKumar Gala  * Returns negative error code on failure, zero on success.
43358083dadSKumar Gala  */
43458083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
43558083dadSKumar Gala 					       resource_size_t *offset,
43658083dadSKumar Gala 					       enum pci_mmap_state mmap_state)
43758083dadSKumar Gala {
43858083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
43958083dadSKumar Gala 	unsigned long io_offset = 0;
44058083dadSKumar Gala 	int i, res_bit;
44158083dadSKumar Gala 
442b0d436c7SAnton Blanchard 	if (hose == NULL)
44358083dadSKumar Gala 		return NULL;		/* should never happen */
44458083dadSKumar Gala 
44558083dadSKumar Gala 	/* If memory, add on the PCI bridge address offset */
44658083dadSKumar Gala 	if (mmap_state == pci_mmap_mem) {
44758083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
44858083dadSKumar Gala 		*offset += hose->pci_mem_offset;
44958083dadSKumar Gala #endif
45058083dadSKumar Gala 		res_bit = IORESOURCE_MEM;
45158083dadSKumar Gala 	} else {
45258083dadSKumar Gala 		io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
45358083dadSKumar Gala 		*offset += io_offset;
45458083dadSKumar Gala 		res_bit = IORESOURCE_IO;
45558083dadSKumar Gala 	}
45658083dadSKumar Gala 
45758083dadSKumar Gala 	/*
45858083dadSKumar Gala 	 * Check that the offset requested corresponds to one of the
45958083dadSKumar Gala 	 * resources of the device.
46058083dadSKumar Gala 	 */
46158083dadSKumar Gala 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
46258083dadSKumar Gala 		struct resource *rp = &dev->resource[i];
46358083dadSKumar Gala 		int flags = rp->flags;
46458083dadSKumar Gala 
46558083dadSKumar Gala 		/* treat ROM as memory (should be already) */
46658083dadSKumar Gala 		if (i == PCI_ROM_RESOURCE)
46758083dadSKumar Gala 			flags |= IORESOURCE_MEM;
46858083dadSKumar Gala 
46958083dadSKumar Gala 		/* Active and same type? */
47058083dadSKumar Gala 		if ((flags & res_bit) == 0)
47158083dadSKumar Gala 			continue;
47258083dadSKumar Gala 
47358083dadSKumar Gala 		/* In the range of this resource? */
47458083dadSKumar Gala 		if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
47558083dadSKumar Gala 			continue;
47658083dadSKumar Gala 
47758083dadSKumar Gala 		/* found it! construct the final physical address */
47858083dadSKumar Gala 		if (mmap_state == pci_mmap_io)
47958083dadSKumar Gala 			*offset += hose->io_base_phys - io_offset;
48058083dadSKumar Gala 		return rp;
48158083dadSKumar Gala 	}
48258083dadSKumar Gala 
48358083dadSKumar Gala 	return NULL;
48458083dadSKumar Gala }
48558083dadSKumar Gala 
48658083dadSKumar Gala /*
48758083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
48858083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
48958083dadSKumar Gala  * above routine
49058083dadSKumar Gala  */
49158083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
49258083dadSKumar Gala 				  unsigned long pfn,
49358083dadSKumar Gala 				  unsigned long size,
49464b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
49558083dadSKumar Gala {
49658083dadSKumar Gala 	struct pci_dev *pdev = NULL;
49758083dadSKumar Gala 	struct resource *found = NULL;
4987c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
49958083dadSKumar Gala 	int i;
50058083dadSKumar Gala 
50158083dadSKumar Gala 	if (page_is_ram(pfn))
50264b3d0e8SBenjamin Herrenschmidt 		return prot;
50358083dadSKumar Gala 
50464b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
50558083dadSKumar Gala 	for_each_pci_dev(pdev) {
50658083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
50758083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
50858083dadSKumar Gala 			int flags = rp->flags;
50958083dadSKumar Gala 
51058083dadSKumar Gala 			/* Active and same type? */
51158083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
51258083dadSKumar Gala 				continue;
51358083dadSKumar Gala 			/* In the range of this resource? */
51458083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
51558083dadSKumar Gala 			    offset > rp->end)
51658083dadSKumar Gala 				continue;
51758083dadSKumar Gala 			found = rp;
51858083dadSKumar Gala 			break;
51958083dadSKumar Gala 		}
52058083dadSKumar Gala 		if (found)
52158083dadSKumar Gala 			break;
52258083dadSKumar Gala 	}
52358083dadSKumar Gala 	if (found) {
52458083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
52564b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
52658083dadSKumar Gala 		pci_dev_put(pdev);
52758083dadSKumar Gala 	}
52858083dadSKumar Gala 
529b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
53064b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
53158083dadSKumar Gala 
53264b3d0e8SBenjamin Herrenschmidt 	return prot;
53358083dadSKumar Gala }
53458083dadSKumar Gala 
53558083dadSKumar Gala 
53658083dadSKumar Gala /*
53758083dadSKumar Gala  * Perform the actual remap of the pages for a PCI device mapping, as
53858083dadSKumar Gala  * appropriate for this architecture.  The region in the process to map
53958083dadSKumar Gala  * is described by vm_start and vm_end members of VMA, the base physical
54058083dadSKumar Gala  * address is found in vm_pgoff.
54158083dadSKumar Gala  * The pci device structure is provided so that architectures may make mapping
54258083dadSKumar Gala  * decisions on a per-device or per-bus basis.
54358083dadSKumar Gala  *
54458083dadSKumar Gala  * Returns a negative error code on failure, zero on success.
54558083dadSKumar Gala  */
546f66e2258SDavid Woodhouse int pci_mmap_page_range(struct pci_dev *dev, int bar,
547f66e2258SDavid Woodhouse 			struct vm_area_struct *vma,
54858083dadSKumar Gala 			enum pci_mmap_state mmap_state, int write_combine)
54958083dadSKumar Gala {
5507c12d906SBenjamin Herrenschmidt 	resource_size_t offset =
5517c12d906SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
55258083dadSKumar Gala 	struct resource *rp;
55358083dadSKumar Gala 	int ret;
55458083dadSKumar Gala 
55558083dadSKumar Gala 	rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
55658083dadSKumar Gala 	if (rp == NULL)
55758083dadSKumar Gala 		return -EINVAL;
55858083dadSKumar Gala 
55958083dadSKumar Gala 	vma->vm_pgoff = offset >> PAGE_SHIFT;
5601e70cdd6SYinghai Lu 	if (write_combine)
5611e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached_wc(vma->vm_page_prot);
5621e70cdd6SYinghai Lu 	else
5631e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
56458083dadSKumar Gala 
56558083dadSKumar Gala 	ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
56658083dadSKumar Gala 			       vma->vm_end - vma->vm_start, vma->vm_page_prot);
56758083dadSKumar Gala 
56858083dadSKumar Gala 	return ret;
56958083dadSKumar Gala }
57058083dadSKumar Gala 
571e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
572e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
573e9f82cb7SBenjamin Herrenschmidt {
574e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
575e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
576e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
577e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
578e9f82cb7SBenjamin Herrenschmidt 
579e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
580e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
581e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
582e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
583e9f82cb7SBenjamin Herrenschmidt 	 */
584e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
585e9f82cb7SBenjamin Herrenschmidt 	offset += port;
586e9f82cb7SBenjamin Herrenschmidt 
587e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
588e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
589e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
590e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
591e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
592e9f82cb7SBenjamin Herrenschmidt 
593e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
594e9f82cb7SBenjamin Herrenschmidt 	case 1:
595e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
596e9f82cb7SBenjamin Herrenschmidt 		return 1;
597e9f82cb7SBenjamin Herrenschmidt 	case 2:
598e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
599e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
600e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
601e9f82cb7SBenjamin Herrenschmidt 		return 2;
602e9f82cb7SBenjamin Herrenschmidt 	case 4:
603e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
604e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
605e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
606e9f82cb7SBenjamin Herrenschmidt 		return 4;
607e9f82cb7SBenjamin Herrenschmidt 	}
608e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
609e9f82cb7SBenjamin Herrenschmidt }
610e9f82cb7SBenjamin Herrenschmidt 
611e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
612e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
613e9f82cb7SBenjamin Herrenschmidt {
614e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
615e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
616e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
617e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
618e9f82cb7SBenjamin Herrenschmidt 
619e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
620e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
621e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
622e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
623e9f82cb7SBenjamin Herrenschmidt 	 */
624e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
625e9f82cb7SBenjamin Herrenschmidt 	offset += port;
626e9f82cb7SBenjamin Herrenschmidt 
627e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
628e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
629e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
630e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
631e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
632e9f82cb7SBenjamin Herrenschmidt 
633e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
634e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
635e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
636e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
637e9f82cb7SBenjamin Herrenschmidt 	 */
638e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
639e9f82cb7SBenjamin Herrenschmidt 	case 1:
640e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
641e9f82cb7SBenjamin Herrenschmidt 		return 1;
642e9f82cb7SBenjamin Herrenschmidt 	case 2:
643e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
644e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
645e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
646e9f82cb7SBenjamin Herrenschmidt 		return 2;
647e9f82cb7SBenjamin Herrenschmidt 	case 4:
648e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
649e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
650e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
651e9f82cb7SBenjamin Herrenschmidt 		return 4;
652e9f82cb7SBenjamin Herrenschmidt 	}
653e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
654e9f82cb7SBenjamin Herrenschmidt }
655e9f82cb7SBenjamin Herrenschmidt 
656e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
657e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
658e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
659e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
660e9f82cb7SBenjamin Herrenschmidt {
661e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
662e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
663e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
664e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
665e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
666e9f82cb7SBenjamin Herrenschmidt 
667e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
668e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
669e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
670e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
671e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
672e9f82cb7SBenjamin Herrenschmidt 
673e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
6745b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
6755b11abfdSBenjamin Herrenschmidt 		 *
6765b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
6775b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
6785b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
6795b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
6805b11abfdSBenjamin Herrenschmidt 		 */
6815b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
6825b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
6835b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
6845b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
6855b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
6865b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
6875b11abfdSBenjamin Herrenschmidt 			return 0;
6885b11abfdSBenjamin Herrenschmidt 		}
689e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
690e9f82cb7SBenjamin Herrenschmidt 	} else {
691e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
692e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
693e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
694e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
695e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
696e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
697e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
698e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
699e9f82cb7SBenjamin Herrenschmidt 	}
700e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
701e9f82cb7SBenjamin Herrenschmidt 
702e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
70364b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
704e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
705e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
706e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
707e9f82cb7SBenjamin Herrenschmidt }
708e9f82cb7SBenjamin Herrenschmidt 
70958083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
71058083dadSKumar Gala 			  const struct resource *rsrc,
71158083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
71258083dadSKumar Gala {
71338301358SBjorn Helgaas 	struct pci_bus_region region;
71458083dadSKumar Gala 
71538301358SBjorn Helgaas 	if (rsrc->flags & IORESOURCE_IO) {
71638301358SBjorn Helgaas 		pcibios_resource_to_bus(dev->bus, &region,
71738301358SBjorn Helgaas 					(struct resource *) rsrc);
71838301358SBjorn Helgaas 		*start = region.start;
71938301358SBjorn Helgaas 		*end = region.end;
72058083dadSKumar Gala 		return;
72138301358SBjorn Helgaas 	}
72258083dadSKumar Gala 
72338301358SBjorn Helgaas 	/* We pass a CPU physical address to userland for MMIO instead of a
72438301358SBjorn Helgaas 	 * BAR value because X is lame and expects to be able to use that
72558083dadSKumar Gala 	 * to pass to /dev/mem!
72658083dadSKumar Gala 	 *
72738301358SBjorn Helgaas 	 * That means we may have 64-bit values where some apps only expect
72838301358SBjorn Helgaas 	 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
72958083dadSKumar Gala 	 */
73038301358SBjorn Helgaas 	*start = rsrc->start;
73138301358SBjorn Helgaas 	*end = rsrc->end;
73258083dadSKumar Gala }
73313dccb9eSBenjamin Herrenschmidt 
73413dccb9eSBenjamin Herrenschmidt /**
73513dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
73613dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
73713dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
73813dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
73913dccb9eSBenjamin Herrenschmidt  *
74013dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
74113dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
74213dccb9eSBenjamin Herrenschmidt  * content.
74313dccb9eSBenjamin Herrenschmidt  *
74413dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
74513dccb9eSBenjamin Herrenschmidt  * with here:
74613dccb9eSBenjamin Herrenschmidt  *
74713dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
74813dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
74913dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
75013dccb9eSBenjamin Herrenschmidt  *
75113dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
75213dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
75313dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
75413dccb9eSBenjamin Herrenschmidt  *
75513dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
75613dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
75713dccb9eSBenjamin Herrenschmidt  */
758cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
759cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
76013dccb9eSBenjamin Herrenschmidt {
761858957abSKevin Hao 	int memno = 0;
76213dccb9eSBenjamin Herrenschmidt 	struct resource *res;
763654837e8SAndrew Murray 	struct of_pci_range range;
764654837e8SAndrew Murray 	struct of_pci_range_parser parser;
76513dccb9eSBenjamin Herrenschmidt 
766b7c670d6SRob Herring 	printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
767b7c670d6SRob Herring 	       dev, primary ? "(primary)" : "");
76813dccb9eSBenjamin Herrenschmidt 
769654837e8SAndrew Murray 	/* Check for ranges property */
770654837e8SAndrew Murray 	if (of_pci_range_parser_init(&parser, dev))
77113dccb9eSBenjamin Herrenschmidt 		return;
77213dccb9eSBenjamin Herrenschmidt 
77313dccb9eSBenjamin Herrenschmidt 	/* Parse it */
774654837e8SAndrew Murray 	for_each_of_pci_range(&parser, &range) {
775e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
776e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
777e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
778e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
779e9f82cb7SBenjamin Herrenschmidt 		 */
780654837e8SAndrew Murray 		if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
78113dccb9eSBenjamin Herrenschmidt 			continue;
78213dccb9eSBenjamin Herrenschmidt 
78313dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
78413dccb9eSBenjamin Herrenschmidt 		res = NULL;
785654837e8SAndrew Murray 		switch (range.flags & IORESOURCE_TYPE_BITS) {
786654837e8SAndrew Murray 		case IORESOURCE_IO:
78713dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
78813dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
789654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
790654837e8SAndrew Murray 			       range.pci_addr);
79113dccb9eSBenjamin Herrenschmidt 
79213dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
79313dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
79413dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
79513dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
79613dccb9eSBenjamin Herrenschmidt 				continue;
79713dccb9eSBenjamin Herrenschmidt 			}
79813dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
79913dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
800654837e8SAndrew Murray 			if (range.size > 0x01000000)
801654837e8SAndrew Murray 				range.size = 0x01000000;
80213dccb9eSBenjamin Herrenschmidt 
80313dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
804654837e8SAndrew Murray 			hose->io_base_virt = ioremap(range.cpu_addr,
805654837e8SAndrew Murray 						range.size);
80613dccb9eSBenjamin Herrenschmidt 
80713dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
80813dccb9eSBenjamin Herrenschmidt 			if (primary)
80913dccb9eSBenjamin Herrenschmidt 				isa_io_base =
81013dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
81113dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
81213dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
81313dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
81413dccb9eSBenjamin Herrenschmidt 			 */
815654837e8SAndrew Murray 			hose->pci_io_size = range.pci_addr + range.size;
816654837e8SAndrew Murray 			hose->io_base_phys = range.cpu_addr - range.pci_addr;
81713dccb9eSBenjamin Herrenschmidt 
81813dccb9eSBenjamin Herrenschmidt 			/* Build resource */
81913dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
820654837e8SAndrew Murray 			range.cpu_addr = range.pci_addr;
82113dccb9eSBenjamin Herrenschmidt 			break;
822654837e8SAndrew Murray 		case IORESOURCE_MEM:
82313dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
82413dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
825654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
826654837e8SAndrew Murray 			       range.pci_addr,
827654837e8SAndrew Murray 			       (range.pci_space & 0x40000000) ?
828654837e8SAndrew Murray 			       "Prefetch" : "");
82913dccb9eSBenjamin Herrenschmidt 
83013dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
83113dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
83213dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
83313dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
83413dccb9eSBenjamin Herrenschmidt 				continue;
83513dccb9eSBenjamin Herrenschmidt 			}
83613dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
837654837e8SAndrew Murray 			if (range.pci_addr == 0) {
83813dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
839654837e8SAndrew Murray 					isa_mem_base = range.cpu_addr;
840654837e8SAndrew Murray 				hose->isa_mem_phys = range.cpu_addr;
841654837e8SAndrew Murray 				hose->isa_mem_size = range.size;
84213dccb9eSBenjamin Herrenschmidt 			}
84313dccb9eSBenjamin Herrenschmidt 
84413dccb9eSBenjamin Herrenschmidt 			/* Build resource */
845654837e8SAndrew Murray 			hose->mem_offset[memno] = range.cpu_addr -
846654837e8SAndrew Murray 							range.pci_addr;
84713dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
84813dccb9eSBenjamin Herrenschmidt 			break;
84913dccb9eSBenjamin Herrenschmidt 		}
85013dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
851aeba3731SMichael Ellerman 			res->name = dev->full_name;
852aeba3731SMichael Ellerman 			res->flags = range.flags;
853aeba3731SMichael Ellerman 			res->start = range.cpu_addr;
854aeba3731SMichael Ellerman 			res->end = range.cpu_addr + range.size - 1;
855aeba3731SMichael Ellerman 			res->parent = res->child = res->sibling = NULL;
85613dccb9eSBenjamin Herrenschmidt 		}
85713dccb9eSBenjamin Herrenschmidt 	}
85813dccb9eSBenjamin Herrenschmidt }
859fa462f2dSBenjamin Herrenschmidt 
860fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
861fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
862fa462f2dSBenjamin Herrenschmidt {
863fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
8641fd0f525SBenjamin Herrenschmidt 
8650e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
866fa462f2dSBenjamin Herrenschmidt 		return 0;
8670e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
868fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
869fa462f2dSBenjamin Herrenschmidt 	return 1;
870fa462f2dSBenjamin Herrenschmidt }
871fa462f2dSBenjamin Herrenschmidt 
872d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
873d82fb31aSKleber Sacilotto de Souza {
874d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
875d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
876d82fb31aSKleber Sacilotto de Souza 
877d82fb31aSKleber Sacilotto de Souza 	return 0;
878d82fb31aSKleber Sacilotto de Souza }
879d82fb31aSKleber Sacilotto de Souza 
880bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
881bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
882bf5e2ba2SBenjamin Herrenschmidt  */
883cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
884bf5e2ba2SBenjamin Herrenschmidt {
885bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
886bf5e2ba2SBenjamin Herrenschmidt 	int i;
887bf5e2ba2SBenjamin Herrenschmidt 
888bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
889bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
890bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
891bf5e2ba2SBenjamin Herrenschmidt 		return;
892bf5e2ba2SBenjamin Herrenschmidt 	}
893c3b80fb0SWei Yang 
894c3b80fb0SWei Yang 	if (dev->is_virtfn)
895c3b80fb0SWei Yang 		return;
896c3b80fb0SWei Yang 
897bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
898bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
899c5df457fSKevin Hao 		struct pci_bus_region reg;
900bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
901bf5e2ba2SBenjamin Herrenschmidt 			continue;
90248c2ce97SBenjamin Herrenschmidt 
90348c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
90448c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
90548c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
90648c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
9077f172890SBenjamin Herrenschmidt 		 */
908fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &reg, res);
90948c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
910c5df457fSKevin Hao 		    (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
91148c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
91248c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
913ae2a84b4SKevin Hao 				pr_debug("PCI:%s Resource %d %pR is unassigned\n",
914ae2a84b4SKevin Hao 					 pci_name(dev), i, res);
915bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
916bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
917bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
918bf5e2ba2SBenjamin Herrenschmidt 			continue;
919bf5e2ba2SBenjamin Herrenschmidt 		}
920bf5e2ba2SBenjamin Herrenschmidt 
921ae2a84b4SKevin Hao 		pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
922bf5e2ba2SBenjamin Herrenschmidt 	}
923bf5e2ba2SBenjamin Herrenschmidt 
924bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
925bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
926bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
927bf5e2ba2SBenjamin Herrenschmidt }
928bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
929bf5e2ba2SBenjamin Herrenschmidt 
930b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
931b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
932b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
933b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
934b5561511SBenjamin Herrenschmidt  */
935cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
936b5561511SBenjamin Herrenschmidt 						 struct resource *res)
937bf5e2ba2SBenjamin Herrenschmidt {
938be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
939bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
940b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
9413fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
942b5561511SBenjamin Herrenschmidt 	u16 command;
943b5561511SBenjamin Herrenschmidt 	int i;
944bf5e2ba2SBenjamin Herrenschmidt 
945b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
9460e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
947b5561511SBenjamin Herrenschmidt 		return 0;
948bf5e2ba2SBenjamin Herrenschmidt 
949b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
950b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
951fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, res);
9523fd47f06SBenjamin Herrenschmidt 
9533fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
9543fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
955b5561511SBenjamin Herrenschmidt 			return 0;
956b5561511SBenjamin Herrenschmidt 
957b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
958b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
959b5561511SBenjamin Herrenschmidt 		 */
960b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
961b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
962b5561511SBenjamin Herrenschmidt 			return 1;
963b5561511SBenjamin Herrenschmidt 
964b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
965b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
9663fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
967b5561511SBenjamin Herrenschmidt 		 */
968b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
969b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
9703fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
971b5561511SBenjamin Herrenschmidt 				return 0;
972b5561511SBenjamin Herrenschmidt 		}
973b5561511SBenjamin Herrenschmidt 
974b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
975b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
976b5561511SBenjamin Herrenschmidt 		 */
977b5561511SBenjamin Herrenschmidt 		return 1;
978b5561511SBenjamin Herrenschmidt 	} else {
979b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
980b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
981b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
982b5561511SBenjamin Herrenschmidt 			return 0;
983b5561511SBenjamin Herrenschmidt 
984b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
985b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
986b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
987b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
988b5561511SBenjamin Herrenschmidt 		 */
989b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
990b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
991b5561511SBenjamin Herrenschmidt 			return 0;
992b5561511SBenjamin Herrenschmidt 
993b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
994b5561511SBenjamin Herrenschmidt 		 * it unassigned
995b5561511SBenjamin Herrenschmidt 		 */
996b5561511SBenjamin Herrenschmidt 		return 1;
997b5561511SBenjamin Herrenschmidt 	}
998b5561511SBenjamin Herrenschmidt }
999b5561511SBenjamin Herrenschmidt 
1000b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
1001cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
1002b5561511SBenjamin Herrenschmidt {
1003bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
1004bf5e2ba2SBenjamin Herrenschmidt 	int i;
1005bf5e2ba2SBenjamin Herrenschmidt 
1006b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
1007b5561511SBenjamin Herrenschmidt 
100889a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
100989a74eccSBjorn Helgaas 		if (!res || !res->flags)
1010bf5e2ba2SBenjamin Herrenschmidt 			continue;
1011b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
1012b188b2aeSKumar Gala 			continue;
1013be8cbcd8SBenjamin Herrenschmidt 
1014cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
1015cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
1016cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
101748c2ce97SBenjamin Herrenschmidt 		 */
101848c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
101948c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
102048c2ce97SBenjamin Herrenschmidt 			res->start = 0;
1021cf1a4cf8SGavin Shan 			res->end = -1;
102248c2ce97SBenjamin Herrenschmidt 			continue;
102348c2ce97SBenjamin Herrenschmidt 		}
102448c2ce97SBenjamin Herrenschmidt 
1025ae2a84b4SKevin Hao 		pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
1026bf5e2ba2SBenjamin Herrenschmidt 
1027b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
1028b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
1029b5561511SBenjamin Herrenschmidt 		 */
1030b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
1031b5561511SBenjamin Herrenschmidt 			res->flags = 0;
1032b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
1033bf5e2ba2SBenjamin Herrenschmidt 		}
1034bf5e2ba2SBenjamin Herrenschmidt 	}
1035b5561511SBenjamin Herrenschmidt }
1036b5561511SBenjamin Herrenschmidt 
1037cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
10388b8da358SBenjamin Herrenschmidt {
1039467efc2eSDaniel Axtens 	struct pci_controller *phb;
1040467efc2eSDaniel Axtens 
10417eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
10428b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
10438b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
10448b8da358SBenjamin Herrenschmidt 
10458b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
10467eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
10478b8da358SBenjamin Herrenschmidt 	 */
10488b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
10498b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
10508b8da358SBenjamin Herrenschmidt 
10518b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
1052467efc2eSDaniel Axtens 	phb = pci_bus_to_host(bus);
1053467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_bus_setup)
1054467efc2eSDaniel Axtens 		phb->controller_ops.dma_bus_setup(bus);
10558b8da358SBenjamin Herrenschmidt }
10568b8da358SBenjamin Herrenschmidt 
10577846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev)
10587eef440aSBenjamin Herrenschmidt {
1059467efc2eSDaniel Axtens 	struct pci_controller *phb;
10607eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
10617eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
10627eef440aSBenjamin Herrenschmidt 	 */
10637eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
10647eef440aSBenjamin Herrenschmidt 
10657eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
1066bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
1067738ef42eSBecky Bruce 	set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
10687eef440aSBenjamin Herrenschmidt 
10697eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
1070467efc2eSDaniel Axtens 	phb = pci_bus_to_host(dev->bus);
1071467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_dev_setup)
1072467efc2eSDaniel Axtens 		phb->controller_ops.dma_dev_setup(dev);
10737eef440aSBenjamin Herrenschmidt 
10747eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
10757eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
10767eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
10777eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
10787eef440aSBenjamin Herrenschmidt }
107937f02195SYuanquan Chen 
10807846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev)
10817846de40SGuenter Roeck {
10827846de40SGuenter Roeck 	/*
10837846de40SGuenter Roeck 	 * We can only call pcibios_setup_device() after bus setup is complete,
10847846de40SGuenter Roeck 	 * since some of the platform specific DMA setup code depends on it.
10857846de40SGuenter Roeck 	 */
10867846de40SGuenter Roeck 	if (dev->bus->is_added)
10877846de40SGuenter Roeck 		pcibios_setup_device(dev);
10886e628c7dSWei Yang 
10896e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
10906e628c7dSWei Yang 	if (ppc_md.pcibios_fixup_sriov)
10916e628c7dSWei Yang 		ppc_md.pcibios_fixup_sriov(dev);
10926e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
10936e628c7dSWei Yang 
10947846de40SGuenter Roeck 	return 0;
10957846de40SGuenter Roeck }
10967846de40SGuenter Roeck 
109737f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus)
109837f02195SYuanquan Chen {
109937f02195SYuanquan Chen 	struct pci_dev *dev;
110037f02195SYuanquan Chen 
110137f02195SYuanquan Chen 	pr_debug("PCI: Fixup bus devices %d (%s)\n",
110237f02195SYuanquan Chen 		 bus->number, bus->self ? pci_name(bus->self) : "PHB");
110337f02195SYuanquan Chen 
110437f02195SYuanquan Chen 	list_for_each_entry(dev, &bus->devices, bus_list) {
110537f02195SYuanquan Chen 		/* Cardbus can call us to add new devices to a bus, so ignore
110637f02195SYuanquan Chen 		 * those who are already fully discovered
110737f02195SYuanquan Chen 		 */
110837f02195SYuanquan Chen 		if (dev->is_added)
110937f02195SYuanquan Chen 			continue;
111037f02195SYuanquan Chen 
111137f02195SYuanquan Chen 		pcibios_setup_device(dev);
111237f02195SYuanquan Chen 	}
11137eef440aSBenjamin Herrenschmidt }
11147eef440aSBenjamin Herrenschmidt 
111579c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
111679c8be83SMyron Stowe {
111779c8be83SMyron Stowe 	/* No special bus mastering setup handling */
111879c8be83SMyron Stowe }
111979c8be83SMyron Stowe 
1120cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1121bf5e2ba2SBenjamin Herrenschmidt {
1122237865f1SBjorn Helgaas 	/* When called from the generic PCI probe, read PCI<->PCI bridge
1123237865f1SBjorn Helgaas 	 * bases. This is -not- called when generating the PCI tree from
1124237865f1SBjorn Helgaas 	 * the OF device-tree.
1125237865f1SBjorn Helgaas 	 */
1126237865f1SBjorn Helgaas 	pci_read_bridge_bases(bus);
1127237865f1SBjorn Helgaas 
1128237865f1SBjorn Helgaas 	/* Now fixup the bus bus */
11298b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
11308b8da358SBenjamin Herrenschmidt 
11318b8da358SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11328b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
1133bf5e2ba2SBenjamin Herrenschmidt }
1134bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1135bf5e2ba2SBenjamin Herrenschmidt 
1136cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus)
11372d1c8618SBenjamin Herrenschmidt {
11382d1c8618SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11392d1c8618SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
11402d1c8618SBenjamin Herrenschmidt }
11412d1c8618SBenjamin Herrenschmidt 
11422d1c8618SBenjamin Herrenschmidt 
11433fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
11443fd94c6bSBenjamin Herrenschmidt {
11450e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
11463fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
11473fd94c6bSBenjamin Herrenschmidt 		return 1;
11483fd94c6bSBenjamin Herrenschmidt 	return 0;
11493fd94c6bSBenjamin Herrenschmidt }
11503fd94c6bSBenjamin Herrenschmidt 
11513fd94c6bSBenjamin Herrenschmidt /*
11523fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
11533fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
11543fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
11553fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
11563fd94c6bSBenjamin Herrenschmidt  *
11573fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
11583fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
11593fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
11603fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
11613fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
11623fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
11633fd94c6bSBenjamin Herrenschmidt  */
11643b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
11653fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
11663fd94c6bSBenjamin Herrenschmidt {
11673fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
11683fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
11693fd94c6bSBenjamin Herrenschmidt 
1170b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
11713fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1172b26b2d49SDominik Brodowski 			return start;
1173b26b2d49SDominik Brodowski 		if (start & 0x300)
11743fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
11753fd94c6bSBenjamin Herrenschmidt 	}
1176b26b2d49SDominik Brodowski 
1177b26b2d49SDominik Brodowski 	return start;
11783fd94c6bSBenjamin Herrenschmidt }
11793fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
11803fd94c6bSBenjamin Herrenschmidt 
11813fd94c6bSBenjamin Herrenschmidt /*
11823fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
11833fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
11843fd94c6bSBenjamin Herrenschmidt  */
11850f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
11863fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
11873fd94c6bSBenjamin Herrenschmidt {
11883fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
11893fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
11903fd94c6bSBenjamin Herrenschmidt 
11913fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
11923fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
11933fd94c6bSBenjamin Herrenschmidt 			continue;
11943fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
11953fd94c6bSBenjamin Herrenschmidt 			break;
11963fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
11973fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11983fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11993fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
12003fd94c6bSBenjamin Herrenschmidt 	}
12013fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
12023fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
12033fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
12043fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
12053fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
12063fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
12073fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
12083fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
12093fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1210ae2a84b4SKevin Hao 		pr_debug("PCI: Reparented %s %pR under %s\n",
1211ae2a84b4SKevin Hao 			 p->name, p, res->name);
12123fd94c6bSBenjamin Herrenschmidt 	}
12133fd94c6bSBenjamin Herrenschmidt 	return 0;
12143fd94c6bSBenjamin Herrenschmidt }
12153fd94c6bSBenjamin Herrenschmidt 
12163fd94c6bSBenjamin Herrenschmidt /*
12173fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
12183fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
12193fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
12203fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
12213fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
12223fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
12233fd94c6bSBenjamin Herrenschmidt  *
12243fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
12253fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
12263fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
12273fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
12283fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
12293fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
12303fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
12313fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
12323fd94c6bSBenjamin Herrenschmidt  *
12333fd94c6bSBenjamin Herrenschmidt  *  Our solution:
12343fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
12353fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
12363fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
12373fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
12383fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
12393fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
12403fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
12413fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
12423fd94c6bSBenjamin Herrenschmidt  *	    resources.
12433fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
12443fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
12453fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
12463fd94c6bSBenjamin Herrenschmidt  *	    as well.
12473fd94c6bSBenjamin Herrenschmidt  */
12483fd94c6bSBenjamin Herrenschmidt 
1249e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus)
12503fd94c6bSBenjamin Herrenschmidt {
1251e90a1318SNathan Fontenot 	struct pci_bus *b;
12523fd94c6bSBenjamin Herrenschmidt 	int i;
12533fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
12543fd94c6bSBenjamin Herrenschmidt 
1255b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1256b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1257b5ae5f91SBenjamin Herrenschmidt 
125889a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
125989a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
12603fd94c6bSBenjamin Herrenschmidt 			continue;
126148c2ce97SBenjamin Herrenschmidt 
126248c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
126348c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
126448c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
126548c2ce97SBenjamin Herrenschmidt 
12663fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
12673fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
12683fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
12693fd94c6bSBenjamin Herrenschmidt 		else {
12703fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
12713fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
12723fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
12733fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
12743fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
12753fd94c6bSBenjamin Herrenschmidt 				 */
12763fd94c6bSBenjamin Herrenschmidt 				continue;
12773fd94c6bSBenjamin Herrenschmidt 			}
12783fd94c6bSBenjamin Herrenschmidt 		}
12793fd94c6bSBenjamin Herrenschmidt 
1280ae2a84b4SKevin Hao 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1281ae2a84b4SKevin Hao 			 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1282ae2a84b4SKevin Hao 			 i, res, pr, (pr && pr->name) ? pr->name : "nil");
12833fd94c6bSBenjamin Herrenschmidt 
12843fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
12853ebfe46aSYinghai Lu 			struct pci_dev *dev = bus->self;
12863ebfe46aSYinghai Lu 
12873fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
12883fd94c6bSBenjamin Herrenschmidt 				continue;
12893fd94c6bSBenjamin Herrenschmidt 			/*
12903fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
12913fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
12923fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
12933fd94c6bSBenjamin Herrenschmidt 			 */
12943fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
12953fd94c6bSBenjamin Herrenschmidt 				continue;
12963ebfe46aSYinghai Lu 
12973ebfe46aSYinghai Lu 			if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
12983ebfe46aSYinghai Lu 			    pci_claim_bridge_resource(dev,
12993ebfe46aSYinghai Lu 						i + PCI_BRIDGE_RESOURCES) == 0)
13003ebfe46aSYinghai Lu 				continue;
13013fd94c6bSBenjamin Herrenschmidt 		}
1302f2c2cbccSJoe Perches 		pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n",
1303f2c2cbccSJoe Perches 			i, bus->number);
13043fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1305cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1306cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1307cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1308cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1309cf1a4cf8SGavin Shan 		 * save more space.
1310cf1a4cf8SGavin Shan 		 */
1311cf1a4cf8SGavin Shan 		res->start = 0;
1312cf1a4cf8SGavin Shan 		res->end = -1;
13133fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
13143fd94c6bSBenjamin Herrenschmidt 	}
1315e90a1318SNathan Fontenot 
1316e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1317e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
13183fd94c6bSBenjamin Herrenschmidt }
13193fd94c6bSBenjamin Herrenschmidt 
1320cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
13213fd94c6bSBenjamin Herrenschmidt {
13223fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
13233fd94c6bSBenjamin Herrenschmidt 
1324ae2a84b4SKevin Hao 	pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1325ae2a84b4SKevin Hao 		 pci_name(dev), idx, r);
13263fd94c6bSBenjamin Herrenschmidt 
13273fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
13283fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
13293fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
13303fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
13313fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
13323fd94c6bSBenjamin Herrenschmidt 		if (pr)
1333ae2a84b4SKevin Hao 			pr_debug("PCI:  parent is %p: %pR\n", pr, pr);
13343fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
13353fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
13363fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
13373fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
13383fd94c6bSBenjamin Herrenschmidt 	}
13393fd94c6bSBenjamin Herrenschmidt }
13403fd94c6bSBenjamin Herrenschmidt 
13413fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
13423fd94c6bSBenjamin Herrenschmidt {
13433fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
13443fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
13453fd94c6bSBenjamin Herrenschmidt 	u16 command;
13463fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
13473fd94c6bSBenjamin Herrenschmidt 
13483fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
13493fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1350ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
13513fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
13523fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
13533fd94c6bSBenjamin Herrenschmidt 				continue;
13543fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
13553fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1356ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1357ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1358ad892a63SBenjamin Herrenschmidt 			 */
1359ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1360ad892a63SBenjamin Herrenschmidt 				disabled = 1;
13613fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
13623fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
13633fd94c6bSBenjamin Herrenschmidt 			else
13643fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1365533b1928SPaul Mackerras 			if (pass == disabled)
1366533b1928SPaul Mackerras 				alloc_resource(dev, idx);
13673fd94c6bSBenjamin Herrenschmidt 		}
13683fd94c6bSBenjamin Herrenschmidt 		if (pass)
13693fd94c6bSBenjamin Herrenschmidt 			continue;
13703fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1371ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
13723fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
13733fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
13743fd94c6bSBenjamin Herrenschmidt 			 */
13753fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1376ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1377ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1378b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1379b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
13803fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
13813fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
13823fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
13833fd94c6bSBenjamin Herrenschmidt 			}
13843fd94c6bSBenjamin Herrenschmidt 		}
13853fd94c6bSBenjamin Herrenschmidt 	}
1386ad892a63SBenjamin Herrenschmidt }
13873fd94c6bSBenjamin Herrenschmidt 
1388c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1389c1f34302SBenjamin Herrenschmidt {
1390c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1391c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1392c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1393c1f34302SBenjamin Herrenschmidt 	int i;
1394c1f34302SBenjamin Herrenschmidt 
1395c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1396c1f34302SBenjamin Herrenschmidt 
1397c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1398c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1399c1f34302SBenjamin Herrenschmidt 		goto no_io;
1400c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1401c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1402c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1403c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1404c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1405c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1406c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1407c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1408c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1409c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1410c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1411c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1412c1f34302SBenjamin Herrenschmidt 		kfree(res);
1413c1f34302SBenjamin Herrenschmidt 	}
1414c1f34302SBenjamin Herrenschmidt 
1415c1f34302SBenjamin Herrenschmidt  no_io:
1416c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1417c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1418c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
14193fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1420c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1421c1f34302SBenjamin Herrenschmidt 			continue;
1422c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1423c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1424c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1425c1f34302SBenjamin Herrenschmidt 			break;
1426c1f34302SBenjamin Herrenschmidt 	}
1427c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1428c1f34302SBenjamin Herrenschmidt 		return;
1429c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1430c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1431c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1432c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1433c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1434c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1435c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1436c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1437c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1438c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1439c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1440c1f34302SBenjamin Herrenschmidt 		kfree(res);
1441c1f34302SBenjamin Herrenschmidt 	}
1442c1f34302SBenjamin Herrenschmidt }
1443c1f34302SBenjamin Herrenschmidt 
14443fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
14453fd94c6bSBenjamin Herrenschmidt {
1446e90a1318SNathan Fontenot 	struct pci_bus *b;
1447e90a1318SNathan Fontenot 
144848c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1449e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1450e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
14519a1a70aeSBenjamin Herrenschmidt 	if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
14523fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(0);
14533fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(1);
14549a1a70aeSBenjamin Herrenschmidt 	}
14553fd94c6bSBenjamin Herrenschmidt 
1456c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1457c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1458c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1459c1f34302SBenjamin Herrenschmidt 	 */
14600e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1461c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1462c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1463c1f34302SBenjamin Herrenschmidt 	}
1464c1f34302SBenjamin Herrenschmidt 
1465c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1466c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1467c1f34302SBenjamin Herrenschmidt 	 */
14680e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1469a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
14703fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
14713fd94c6bSBenjamin Herrenschmidt 	}
14723fd94c6bSBenjamin Herrenschmidt 
14733fd94c6bSBenjamin Herrenschmidt 	/* Call machine dependent fixup */
14743fd94c6bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup)
14753fd94c6bSBenjamin Herrenschmidt 		ppc_md.pcibios_fixup();
14763fd94c6bSBenjamin Herrenschmidt }
14773fd94c6bSBenjamin Herrenschmidt 
1478fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
14793fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1480fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1481fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
14823fd94c6bSBenjamin Herrenschmidt  */
1483baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
14843fd94c6bSBenjamin Herrenschmidt {
14853fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
14863fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
14873fd94c6bSBenjamin Herrenschmidt 
14883fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
14893fd94c6bSBenjamin Herrenschmidt 		int i;
14903fd94c6bSBenjamin Herrenschmidt 
14913fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14923fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
14933fd94c6bSBenjamin Herrenschmidt 
14943fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
14953fd94c6bSBenjamin Herrenschmidt 				continue;
1496fd6852c8SBenjamin Herrenschmidt 
1497ae2a84b4SKevin Hao 			pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1498ae2a84b4SKevin Hao 				 pci_name(dev), i, r);
1499fd6852c8SBenjamin Herrenschmidt 
15003ebfe46aSYinghai Lu 			if (pci_claim_resource(dev, i) == 0)
15013ebfe46aSYinghai Lu 				continue;
15023ebfe46aSYinghai Lu 
15033ebfe46aSYinghai Lu 			pci_claim_bridge_resource(dev, i);
15043fd94c6bSBenjamin Herrenschmidt 		}
15053fd94c6bSBenjamin Herrenschmidt 	}
15063fd94c6bSBenjamin Herrenschmidt 
15073fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
15083fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
15093fd94c6bSBenjamin Herrenschmidt }
15105b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1511fd6852c8SBenjamin Herrenschmidt 
1512fd6852c8SBenjamin Herrenschmidt 
1513fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1514fd6852c8SBenjamin Herrenschmidt  *
1515fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1516fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1517fd6852c8SBenjamin Herrenschmidt  * being added
1518fd6852c8SBenjamin Herrenschmidt  */
1519fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1520fd6852c8SBenjamin Herrenschmidt {
1521fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1522fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1523fd6852c8SBenjamin Herrenschmidt 
1524fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1525fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1526fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
15277415c14cSGavin Shan 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
15287415c14cSGavin Shan 		if (bus->self)
15297415c14cSGavin Shan 			pci_assign_unassigned_bridge_resources(bus->self);
15307415c14cSGavin Shan 		else
1531ab444ec9SGavin Shan 			pci_assign_unassigned_bus_resources(bus);
15327415c14cSGavin Shan 	}
1533fd6852c8SBenjamin Herrenschmidt 
15346a040ce7SThadeu Lima de Souza Cascardo 	/* Fixup EEH */
15356a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_device_tree_late(bus);
15366a040ce7SThadeu Lima de Souza Cascardo 
1537fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1538fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1539fd6852c8SBenjamin Herrenschmidt 
15406a040ce7SThadeu Lima de Souza Cascardo 	/* sysfs files should only be added after devices are added */
15416a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_sysfs_files(bus);
1542fd6852c8SBenjamin Herrenschmidt }
1543fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1544fd6852c8SBenjamin Herrenschmidt 
1545549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1546549beb9bSBenjamin Herrenschmidt {
1547467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1548467efc2eSDaniel Axtens 
1549467efc2eSDaniel Axtens 	if (phb->controller_ops.enable_device_hook)
1550467efc2eSDaniel Axtens 		if (!phb->controller_ops.enable_device_hook(dev))
1551549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1552549beb9bSBenjamin Herrenschmidt 
15537cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1554549beb9bSBenjamin Herrenschmidt }
155553280323SBenjamin Herrenschmidt 
1556abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev)
1557abeeed6dSMichael Neuling {
1558abeeed6dSMichael Neuling 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1559abeeed6dSMichael Neuling 
1560abeeed6dSMichael Neuling 	if (phb->controller_ops.disable_device)
1561abeeed6dSMichael Neuling 		phb->controller_ops.disable_device(dev);
1562abeeed6dSMichael Neuling }
1563abeeed6dSMichael Neuling 
156438973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
156538973ba7SBjorn Helgaas {
156638973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
156738973ba7SBjorn Helgaas }
156838973ba7SBjorn Helgaas 
1569cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1570cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
157153280323SBenjamin Herrenschmidt {
157253280323SBenjamin Herrenschmidt 	struct resource *res;
15733fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
157453280323SBenjamin Herrenschmidt 	int i;
157553280323SBenjamin Herrenschmidt 
157653280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
157745a709f8SBjorn Helgaas 	res = &hose->io_resource;
157853280323SBenjamin Herrenschmidt 
157953280323SBenjamin Herrenschmidt 	if (!res->flags) {
1580cdb1b342SBenjamin Herrenschmidt 		pr_debug("PCI: I/O resource not set for host"
1581b7c670d6SRob Herring 			 " bridge %pOF (domain %d)\n",
1582b7c670d6SRob Herring 			 hose->dn, hose->global_number);
15833fd47f06SBenjamin Herrenschmidt 	} else {
15843fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
15853fd47f06SBenjamin Herrenschmidt 
1586ae2a84b4SKevin Hao 		pr_debug("PCI: PHB IO resource    = %pR off 0x%08llx\n",
1587ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
15883fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1589a0b8e76fSBenjamin Herrenschmidt 	}
1590a0b8e76fSBenjamin Herrenschmidt 
159153280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
159253280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
159353280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
1594727597d1SGavin Shan 		if (!res->flags)
15953fd47f06SBenjamin Herrenschmidt 			continue;
1596727597d1SGavin Shan 
15973fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1598ae2a84b4SKevin Hao 		pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1599ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
160053280323SBenjamin Herrenschmidt 
16013fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
16023fd47f06SBenjamin Herrenschmidt 	}
160353280323SBenjamin Herrenschmidt }
160489c2dd62SKumar Gala 
160589c2dd62SKumar Gala /*
160689c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
160789c2dd62SKumar Gala  * find a hose.
160889c2dd62SKumar Gala  */
160989c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
161089c2dd62SKumar Gala static int								\
161189c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
161289c2dd62SKumar Gala {									\
161389c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
161489c2dd62SKumar Gala }
161589c2dd62SKumar Gala 
161689c2dd62SKumar Gala static int
161789c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
161889c2dd62SKumar Gala 		 int len, u32 *val)
161989c2dd62SKumar Gala {
162089c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
162189c2dd62SKumar Gala }
162289c2dd62SKumar Gala 
162389c2dd62SKumar Gala static int
162489c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
162589c2dd62SKumar Gala 		  int len, u32 val)
162689c2dd62SKumar Gala {
162789c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
162889c2dd62SKumar Gala }
162989c2dd62SKumar Gala 
163089c2dd62SKumar Gala static struct pci_ops null_pci_ops =
163189c2dd62SKumar Gala {
163289c2dd62SKumar Gala 	.read = null_read_config,
163389c2dd62SKumar Gala 	.write = null_write_config,
163489c2dd62SKumar Gala };
163589c2dd62SKumar Gala 
163689c2dd62SKumar Gala /*
163789c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
163889c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
163989c2dd62SKumar Gala  */
164089c2dd62SKumar Gala static struct pci_bus *
164189c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
164289c2dd62SKumar Gala {
164389c2dd62SKumar Gala 	static struct pci_bus bus;
164489c2dd62SKumar Gala 
1645b0d436c7SAnton Blanchard 	if (hose == NULL) {
164689c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
164789c2dd62SKumar Gala 	}
164889c2dd62SKumar Gala 	bus.number = busnr;
164989c2dd62SKumar Gala 	bus.sysdata = hose;
165089c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
165189c2dd62SKumar Gala 	return &bus;
165289c2dd62SKumar Gala }
165389c2dd62SKumar Gala 
165489c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
165589c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
165689c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
165789c2dd62SKumar Gala {									\
165889c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
165989c2dd62SKumar Gala 					    devfn, offset, value);	\
166089c2dd62SKumar Gala }
166189c2dd62SKumar Gala 
166289c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
166389c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
166489c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
166589c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
166689c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
166789c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
166889c2dd62SKumar Gala 
166989c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
167089c2dd62SKumar Gala 			  int cap)
167189c2dd62SKumar Gala {
167289c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
167389c2dd62SKumar Gala }
16740ed2c722SGrant Likely 
167598d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
167698d9f30cSBenjamin Herrenschmidt {
167798d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
167898d9f30cSBenjamin Herrenschmidt 
167998d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
168098d9f30cSBenjamin Herrenschmidt }
168198d9f30cSBenjamin Herrenschmidt 
16820ed2c722SGrant Likely /**
16830ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
16840ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
16850ed2c722SGrant Likely  */
1686cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
16870ed2c722SGrant Likely {
168845a709f8SBjorn Helgaas 	LIST_HEAD(resources);
16890ed2c722SGrant Likely 	struct pci_bus *bus;
16900ed2c722SGrant Likely 	struct device_node *node = hose->dn;
16910ed2c722SGrant Likely 	int mode;
16920ed2c722SGrant Likely 
1693b7c670d6SRob Herring 	pr_debug("PCI: Scanning PHB %pOF\n", node);
16940ed2c722SGrant Likely 
16950ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
16960ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
16970ed2c722SGrant Likely 
16980ed2c722SGrant Likely 	/* Wire up PHB bus resources */
169945a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
170045a709f8SBjorn Helgaas 
1701be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1702be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1703be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1704be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1705be8e60d8SYinghai Lu 
170645a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
170745a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
170845a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
170945a709f8SBjorn Helgaas 	if (bus == NULL) {
171045a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
171145a709f8SBjorn Helgaas 			hose->global_number);
171245a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
171345a709f8SBjorn Helgaas 		return;
171445a709f8SBjorn Helgaas 	}
171545a709f8SBjorn Helgaas 	hose->bus = bus;
17160ed2c722SGrant Likely 
17170ed2c722SGrant Likely 	/* Get probe mode and perform scan */
17180ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
1719467efc2eSDaniel Axtens 	if (node && hose->controller_ops.probe_mode)
1720467efc2eSDaniel Axtens 		mode = hose->controller_ops.probe_mode(bus);
17210ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1722be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
17230ed2c722SGrant Likely 		of_scan_bus(node, bus);
17240ed2c722SGrant Likely 
1725be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1726be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1727be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1728be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1729be8e60d8SYinghai Lu 	}
1730781fb7a3SBenjamin Herrenschmidt 
1731491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1732491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1733491b98c3SBenjamin Herrenschmidt 	 */
1734491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1735491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1736491b98c3SBenjamin Herrenschmidt 
1737781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1738bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1739781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1740a58674ffSBjorn Helgaas 		list_for_each_entry(child, &bus->children, node)
1741a58674ffSBjorn Helgaas 			pcie_bus_configure_settings(child);
1742781fb7a3SBenjamin Herrenschmidt 	}
17430ed2c722SGrant Likely }
17445b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1745c065488fSKumar Gala 
1746c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1747c065488fSKumar Gala {
1748c065488fSKumar Gala 	int i, class = dev->class >> 8;
174905737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
175005737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1751c065488fSKumar Gala 
1752c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1753c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1754c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
175505737c7cSJason Jin 		(prog_if == 0) &&
1756c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1757c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1758c065488fSKumar Gala 			dev->resource[i].start = 0;
1759c065488fSKumar Gala 			dev->resource[i].end = 0;
1760c065488fSKumar Gala 			dev->resource[i].flags = 0;
1761c065488fSKumar Gala 		}
1762c065488fSKumar Gala 	}
1763c065488fSKumar Gala }
1764c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1765c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1766