xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision 63a72284b159c569ec52f380c9a8dd9342d43bb8)
15516b540SKumar Gala /*
25516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
3cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
4cf1d8a8aSKumar Gala  *
5cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
6cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7cf1d8a8aSKumar Gala  *
8cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
10cf1d8a8aSKumar Gala  *
11cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
125516b540SKumar Gala  *
135516b540SKumar Gala  * This program is free software; you can redistribute it and/or
145516b540SKumar Gala  * modify it under the terms of the GNU General Public License
155516b540SKumar Gala  * as published by the Free Software Foundation; either version
165516b540SKumar Gala  * 2 of the License, or (at your option) any later version.
175516b540SKumar Gala  */
185516b540SKumar Gala 
195516b540SKumar Gala #include <linux/kernel.h>
205516b540SKumar Gala #include <linux/pci.h>
215516b540SKumar Gala #include <linux/string.h>
225516b540SKumar Gala #include <linux/init.h>
23d92a208dSGavin Shan #include <linux/delay.h>
2466b15db6SPaul Gortmaker #include <linux/export.h>
2522ae782fSGrant Likely #include <linux/of_address.h>
2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
275516b540SKumar Gala #include <linux/mm.h>
285516b540SKumar Gala #include <linux/list.h>
295516b540SKumar Gala #include <linux/syscalls.h>
305516b540SKumar Gala #include <linux/irq.h>
315516b540SKumar Gala #include <linux/vmalloc.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c2e1d845SBrian King #include <linux/vgaarb.h>
345516b540SKumar Gala 
355516b540SKumar Gala #include <asm/processor.h>
365516b540SKumar Gala #include <asm/io.h>
375516b540SKumar Gala #include <asm/prom.h>
385516b540SKumar Gala #include <asm/pci-bridge.h>
395516b540SKumar Gala #include <asm/byteorder.h>
405516b540SKumar Gala #include <asm/machdep.h>
415516b540SKumar Gala #include <asm/ppc-pci.h>
428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
435516b540SKumar Gala 
44*63a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */
45a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
46c3bd517dSMilton Miller LIST_HEAD(hose_list);
47a4c9e328SKumar Gala 
48*63a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
49*63a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000
50*63a72284SGuilherme G. Piccoli 
51*63a72284SGuilherme G. Piccoli /*
52*63a72284SGuilherme G. Piccoli  * For dynamic PHB numbering: used/free PHBs tracking bitmap.
53*63a72284SGuilherme G. Piccoli  * Accesses to this bitmap should be protected by hose_spinlock.
54*63a72284SGuilherme G. Piccoli  */
55*63a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
56a4c9e328SKumar Gala 
5725e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
5825e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
5925e81f92SBenjamin Herrenschmidt 
60a4c9e328SKumar Gala 
6145223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
624fc665b8SBecky Bruce 
6345223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops)
644fc665b8SBecky Bruce {
654fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
664fc665b8SBecky Bruce }
674fc665b8SBecky Bruce 
6845223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void)
694fc665b8SBecky Bruce {
704fc665b8SBecky Bruce 	return pci_dma_ops;
714fc665b8SBecky Bruce }
724fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops);
734fc665b8SBecky Bruce 
74*63a72284SGuilherme G. Piccoli /*
75*63a72284SGuilherme G. Piccoli  * This function should run under locking protection, specifically
76*63a72284SGuilherme G. Piccoli  * hose_spinlock.
77*63a72284SGuilherme G. Piccoli  */
78*63a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn)
79*63a72284SGuilherme G. Piccoli {
80*63a72284SGuilherme G. Piccoli 	int ret, phb_id = -1;
81*63a72284SGuilherme G. Piccoli 	u64 prop;
82*63a72284SGuilherme G. Piccoli 
83*63a72284SGuilherme G. Piccoli 	/*
84*63a72284SGuilherme G. Piccoli 	 * Try fixed PHB numbering first, by checking archs and reading
85*63a72284SGuilherme G. Piccoli 	 * the respective device-tree properties. Firstly, try powernv by
86*63a72284SGuilherme G. Piccoli 	 * reading "ibm,opal-phbid", only present in OPAL environment.
87*63a72284SGuilherme G. Piccoli 	 */
88*63a72284SGuilherme G. Piccoli 	ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
89*63a72284SGuilherme G. Piccoli 	if (ret)
90*63a72284SGuilherme G. Piccoli 		ret = of_property_read_u32_index(dn, "reg", 1, (u32 *)&prop);
91*63a72284SGuilherme G. Piccoli 
92*63a72284SGuilherme G. Piccoli 	if (!ret)
93*63a72284SGuilherme G. Piccoli 		phb_id = (int)(prop & (MAX_PHBS - 1));
94*63a72284SGuilherme G. Piccoli 
95*63a72284SGuilherme G. Piccoli 	/* We need to be sure to not use the same PHB number twice. */
96*63a72284SGuilherme G. Piccoli 	if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
97*63a72284SGuilherme G. Piccoli 		return phb_id;
98*63a72284SGuilherme G. Piccoli 
99*63a72284SGuilherme G. Piccoli 	/*
100*63a72284SGuilherme G. Piccoli 	 * If not pseries nor powernv, or if fixed PHB numbering tried to add
101*63a72284SGuilherme G. Piccoli 	 * the same PHB number twice, then fallback to dynamic PHB numbering.
102*63a72284SGuilherme G. Piccoli 	 */
103*63a72284SGuilherme G. Piccoli 	phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
104*63a72284SGuilherme G. Piccoli 	BUG_ON(phb_id >= MAX_PHBS);
105*63a72284SGuilherme G. Piccoli 	set_bit(phb_id, phb_bitmap);
106*63a72284SGuilherme G. Piccoli 
107*63a72284SGuilherme G. Piccoli 	return phb_id;
108*63a72284SGuilherme G. Piccoli }
109*63a72284SGuilherme G. Piccoli 
1102d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
111a4c9e328SKumar Gala {
112a4c9e328SKumar Gala 	struct pci_controller *phb;
113a4c9e328SKumar Gala 
114e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
115a4c9e328SKumar Gala 	if (phb == NULL)
116a4c9e328SKumar Gala 		return NULL;
117e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
118*63a72284SGuilherme G. Piccoli 	phb->global_number = get_phb_number(dev);
119e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
120e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
12144ef3390SStephen Rothwell 	phb->dn = dev;
122f691fa10SMichael Ellerman 	phb->is_dynamic = slab_is_available();
123a4c9e328SKumar Gala #ifdef CONFIG_PPC64
124a4c9e328SKumar Gala 	if (dev) {
125a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
126a4c9e328SKumar Gala 
127a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
128a4c9e328SKumar Gala 			nid = -1;
129a4c9e328SKumar Gala 
130a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
131a4c9e328SKumar Gala 	}
132a4c9e328SKumar Gala #endif
133a4c9e328SKumar Gala 	return phb;
134a4c9e328SKumar Gala }
1355b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
136a4c9e328SKumar Gala 
137a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
138a4c9e328SKumar Gala {
139a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
140*63a72284SGuilherme G. Piccoli 
141*63a72284SGuilherme G. Piccoli 	/* Clear bit of phb_bitmap to allow reuse of this PHB number. */
142*63a72284SGuilherme G. Piccoli 	if (phb->global_number < MAX_PHBS)
143*63a72284SGuilherme G. Piccoli 		clear_bit(phb->global_number, phb_bitmap);
144*63a72284SGuilherme G. Piccoli 
145a4c9e328SKumar Gala 	list_del(&phb->list_node);
146a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
147a4c9e328SKumar Gala 
148a4c9e328SKumar Gala 	if (phb->is_dynamic)
149a4c9e328SKumar Gala 		kfree(phb);
150a4c9e328SKumar Gala }
1516b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller);
152a4c9e328SKumar Gala 
1534c2245bbSGavin Shan /*
1544c2245bbSGavin Shan  * The function is used to return the minimal alignment
1554c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1564c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1574c2245bbSGavin Shan  * memory windows.
1584c2245bbSGavin Shan  */
1594c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1604c2245bbSGavin Shan 					 unsigned long type)
1614c2245bbSGavin Shan {
162467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(bus);
163467efc2eSDaniel Axtens 
164467efc2eSDaniel Axtens 	if (phb->controller_ops.window_alignment)
165467efc2eSDaniel Axtens 		return phb->controller_ops.window_alignment(bus, type);
166467efc2eSDaniel Axtens 
167467efc2eSDaniel Axtens 	/*
168467efc2eSDaniel Axtens 	 * PCI core will figure out the default
169467efc2eSDaniel Axtens 	 * alignment: 4KiB for I/O and 1MiB for
170467efc2eSDaniel Axtens 	 * memory window.
171467efc2eSDaniel Axtens 	 */
172467efc2eSDaniel Axtens 	return 1;
1734c2245bbSGavin Shan }
1744c2245bbSGavin Shan 
175c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
176c5fcb29aSGavin Shan {
177c5fcb29aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
178c5fcb29aSGavin Shan 
179c5fcb29aSGavin Shan 	if (hose->controller_ops.setup_bridge)
180c5fcb29aSGavin Shan 		hose->controller_ops.setup_bridge(bus, type);
181c5fcb29aSGavin Shan }
182c5fcb29aSGavin Shan 
183d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev)
184d92a208dSGavin Shan {
185467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
186467efc2eSDaniel Axtens 
187467efc2eSDaniel Axtens 	if (phb->controller_ops.reset_secondary_bus) {
188467efc2eSDaniel Axtens 		phb->controller_ops.reset_secondary_bus(dev);
189467efc2eSDaniel Axtens 		return;
190467efc2eSDaniel Axtens 	}
191467efc2eSDaniel Axtens 
192467efc2eSDaniel Axtens 	pci_reset_secondary_bus(dev);
193d92a208dSGavin Shan }
194d92a208dSGavin Shan 
1955350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
1965350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
1975350ab3fSWei Yang {
1985350ab3fSWei Yang 	if (ppc_md.pcibios_iov_resource_alignment)
1995350ab3fSWei Yang 		return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
2005350ab3fSWei Yang 
2015350ab3fSWei Yang 	return pci_iov_resource_size(pdev, resno);
2025350ab3fSWei Yang }
2035350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
2045350ab3fSWei Yang 
205c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
206c3bd517dSMilton Miller {
207c3bd517dSMilton Miller #ifdef CONFIG_PPC64
208c3bd517dSMilton Miller 	return hose->pci_io_size;
209c3bd517dSMilton Miller #else
21028f65c11SJoe Perches 	return resource_size(&hose->io_resource);
211c3bd517dSMilton Miller #endif
212c3bd517dSMilton Miller }
213c3bd517dSMilton Miller 
2146dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
2156dfbde20SBenjamin Herrenschmidt {
2166dfbde20SBenjamin Herrenschmidt 	int ret = 0;
2176dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
218c3bd517dSMilton Miller 	resource_size_t size;
2196dfbde20SBenjamin Herrenschmidt 
2206dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
2216dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
222c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
2236dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
2246dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
2256dfbde20SBenjamin Herrenschmidt 			ret = 1;
2266dfbde20SBenjamin Herrenschmidt 			break;
2276dfbde20SBenjamin Herrenschmidt 		}
2286dfbde20SBenjamin Herrenschmidt 	}
2296dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
2306dfbde20SBenjamin Herrenschmidt 	return ret;
2316dfbde20SBenjamin Herrenschmidt }
2326dfbde20SBenjamin Herrenschmidt 
233c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
234c3bd517dSMilton Miller {
235c3bd517dSMilton Miller 	struct pci_controller *hose;
236c3bd517dSMilton Miller 	resource_size_t size;
237c3bd517dSMilton Miller 	unsigned long ret = ~0;
238c3bd517dSMilton Miller 
239c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
240c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
241c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
242c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
243c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
244c3bd517dSMilton Miller 			unsigned long base =
245c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
246c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
247c3bd517dSMilton Miller 			break;
248c3bd517dSMilton Miller 		}
249c3bd517dSMilton Miller 	}
250c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
251c3bd517dSMilton Miller 
252c3bd517dSMilton Miller 	return ret;
253c3bd517dSMilton Miller }
254c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
255c3bd517dSMilton Miller 
2565516b540SKumar Gala /*
2575516b540SKumar Gala  * Return the domain number for this bus.
2585516b540SKumar Gala  */
2595516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
2605516b540SKumar Gala {
2615516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
2625516b540SKumar Gala 
2635516b540SKumar Gala 	return hose->global_number;
2645516b540SKumar Gala }
2655516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
26658083dadSKumar Gala 
267a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
268a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
269a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
270a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
271a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
272a4c9e328SKumar Gala  * config cycles.
273a4c9e328SKumar Gala  */
274a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
275a4c9e328SKumar Gala {
276a4c9e328SKumar Gala 	while(node) {
277a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
278a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
27944ef3390SStephen Rothwell 			if (hose->dn == node)
280a4c9e328SKumar Gala 				return hose;
281a4c9e328SKumar Gala 		node = node->parent;
282a4c9e328SKumar Gala 	}
283a4c9e328SKumar Gala 	return NULL;
284a4c9e328SKumar Gala }
285a4c9e328SKumar Gala 
28658083dadSKumar Gala /*
28758083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
28858083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
28958083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
29058083dadSKumar Gala  */
2914666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
29258083dadSKumar Gala {
293530210c7SGrant Likely 	struct of_phandle_args oirq;
29458083dadSKumar Gala 	unsigned int virq;
29558083dadSKumar Gala 
296b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
29758083dadSKumar Gala 
29858083dadSKumar Gala #ifdef DEBUG
29958083dadSKumar Gala 	memset(&oirq, 0xff, sizeof(oirq));
30058083dadSKumar Gala #endif
30158083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
3020c02c800SGrant Likely 	if (of_irq_parse_pci(pci_dev, &oirq)) {
30358083dadSKumar Gala 		u8 line, pin;
30458083dadSKumar Gala 
30558083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
30658083dadSKumar Gala 		 * space and map that through the default controller. We
30758083dadSKumar Gala 		 * also set the type to level low since that's what PCI
30858083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
30958083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
31058083dadSKumar Gala 		 * function.
31158083dadSKumar Gala 		 */
31258083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
31358083dadSKumar Gala 			return -1;
31458083dadSKumar Gala 		if (pin == 0)
31558083dadSKumar Gala 			return -1;
31658083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
31754a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
31858083dadSKumar Gala 			return -1;
31958083dadSKumar Gala 		}
320b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
32154a24cbbSBenjamin Herrenschmidt 			 line, pin);
32258083dadSKumar Gala 
32358083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
32458083dadSKumar Gala 		if (virq != NO_IRQ)
325ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
32658083dadSKumar Gala 	} else {
327b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
328530210c7SGrant Likely 			 oirq.args_count, oirq.args[0], oirq.args[1],
329530210c7SGrant Likely 			 of_node_full_name(oirq.np));
33058083dadSKumar Gala 
331e6d30ab1SGrant Likely 		virq = irq_create_of_mapping(&oirq);
33258083dadSKumar Gala 	}
33358083dadSKumar Gala 	if(virq == NO_IRQ) {
334b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
33558083dadSKumar Gala 		return -1;
33658083dadSKumar Gala 	}
33758083dadSKumar Gala 
338b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
33958083dadSKumar Gala 
34058083dadSKumar Gala 	pci_dev->irq = virq;
34158083dadSKumar Gala 
34258083dadSKumar Gala 	return 0;
34358083dadSKumar Gala }
34458083dadSKumar Gala 
34558083dadSKumar Gala /*
34658083dadSKumar Gala  * Platform support for /proc/bus/pci/X/Y mmap()s,
34758083dadSKumar Gala  * modelled on the sparc64 implementation by Dave Miller.
34858083dadSKumar Gala  *  -- paulus.
34958083dadSKumar Gala  */
35058083dadSKumar Gala 
35158083dadSKumar Gala /*
35258083dadSKumar Gala  * Adjust vm_pgoff of VMA such that it is the physical page offset
35358083dadSKumar Gala  * corresponding to the 32-bit pci bus offset for DEV requested by the user.
35458083dadSKumar Gala  *
35558083dadSKumar Gala  * Basically, the user finds the base address for his device which he wishes
35658083dadSKumar Gala  * to mmap.  They read the 32-bit value from the config space base register,
35758083dadSKumar Gala  * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
35858083dadSKumar Gala  * offset parameter of mmap on /proc/bus/pci/XXX for that device.
35958083dadSKumar Gala  *
36058083dadSKumar Gala  * Returns negative error code on failure, zero on success.
36158083dadSKumar Gala  */
36258083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
36358083dadSKumar Gala 					       resource_size_t *offset,
36458083dadSKumar Gala 					       enum pci_mmap_state mmap_state)
36558083dadSKumar Gala {
36658083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
36758083dadSKumar Gala 	unsigned long io_offset = 0;
36858083dadSKumar Gala 	int i, res_bit;
36958083dadSKumar Gala 
370b0d436c7SAnton Blanchard 	if (hose == NULL)
37158083dadSKumar Gala 		return NULL;		/* should never happen */
37258083dadSKumar Gala 
37358083dadSKumar Gala 	/* If memory, add on the PCI bridge address offset */
37458083dadSKumar Gala 	if (mmap_state == pci_mmap_mem) {
37558083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
37658083dadSKumar Gala 		*offset += hose->pci_mem_offset;
37758083dadSKumar Gala #endif
37858083dadSKumar Gala 		res_bit = IORESOURCE_MEM;
37958083dadSKumar Gala 	} else {
38058083dadSKumar Gala 		io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
38158083dadSKumar Gala 		*offset += io_offset;
38258083dadSKumar Gala 		res_bit = IORESOURCE_IO;
38358083dadSKumar Gala 	}
38458083dadSKumar Gala 
38558083dadSKumar Gala 	/*
38658083dadSKumar Gala 	 * Check that the offset requested corresponds to one of the
38758083dadSKumar Gala 	 * resources of the device.
38858083dadSKumar Gala 	 */
38958083dadSKumar Gala 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
39058083dadSKumar Gala 		struct resource *rp = &dev->resource[i];
39158083dadSKumar Gala 		int flags = rp->flags;
39258083dadSKumar Gala 
39358083dadSKumar Gala 		/* treat ROM as memory (should be already) */
39458083dadSKumar Gala 		if (i == PCI_ROM_RESOURCE)
39558083dadSKumar Gala 			flags |= IORESOURCE_MEM;
39658083dadSKumar Gala 
39758083dadSKumar Gala 		/* Active and same type? */
39858083dadSKumar Gala 		if ((flags & res_bit) == 0)
39958083dadSKumar Gala 			continue;
40058083dadSKumar Gala 
40158083dadSKumar Gala 		/* In the range of this resource? */
40258083dadSKumar Gala 		if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
40358083dadSKumar Gala 			continue;
40458083dadSKumar Gala 
40558083dadSKumar Gala 		/* found it! construct the final physical address */
40658083dadSKumar Gala 		if (mmap_state == pci_mmap_io)
40758083dadSKumar Gala 			*offset += hose->io_base_phys - io_offset;
40858083dadSKumar Gala 		return rp;
40958083dadSKumar Gala 	}
41058083dadSKumar Gala 
41158083dadSKumar Gala 	return NULL;
41258083dadSKumar Gala }
41358083dadSKumar Gala 
41458083dadSKumar Gala /*
41558083dadSKumar Gala  * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
41658083dadSKumar Gala  * device mapping.
41758083dadSKumar Gala  */
41858083dadSKumar Gala static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
41958083dadSKumar Gala 				      pgprot_t protection,
42058083dadSKumar Gala 				      enum pci_mmap_state mmap_state,
42158083dadSKumar Gala 				      int write_combine)
42258083dadSKumar Gala {
42358083dadSKumar Gala 
42458083dadSKumar Gala 	/* Write combine is always 0 on non-memory space mappings. On
42558083dadSKumar Gala 	 * memory space, if the user didn't pass 1, we check for a
42658083dadSKumar Gala 	 * "prefetchable" resource. This is a bit hackish, but we use
42758083dadSKumar Gala 	 * this to workaround the inability of /sysfs to provide a write
42858083dadSKumar Gala 	 * combine bit
42958083dadSKumar Gala 	 */
43058083dadSKumar Gala 	if (mmap_state != pci_mmap_mem)
43158083dadSKumar Gala 		write_combine = 0;
43258083dadSKumar Gala 	else if (write_combine == 0) {
43358083dadSKumar Gala 		if (rp->flags & IORESOURCE_PREFETCH)
43458083dadSKumar Gala 			write_combine = 1;
43558083dadSKumar Gala 	}
43658083dadSKumar Gala 
43758083dadSKumar Gala 	/* XXX would be nice to have a way to ask for write-through */
43858083dadSKumar Gala 	if (write_combine)
43983d5e64bSAneesh Kumar K.V 		return pgprot_noncached_wc(protection);
44058083dadSKumar Gala 	else
44183d5e64bSAneesh Kumar K.V 		return pgprot_noncached(protection);
44258083dadSKumar Gala }
44358083dadSKumar Gala 
44458083dadSKumar Gala /*
44558083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
44658083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
44758083dadSKumar Gala  * above routine
44858083dadSKumar Gala  */
44958083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
45058083dadSKumar Gala 				  unsigned long pfn,
45158083dadSKumar Gala 				  unsigned long size,
45264b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
45358083dadSKumar Gala {
45458083dadSKumar Gala 	struct pci_dev *pdev = NULL;
45558083dadSKumar Gala 	struct resource *found = NULL;
4567c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
45758083dadSKumar Gala 	int i;
45858083dadSKumar Gala 
45958083dadSKumar Gala 	if (page_is_ram(pfn))
46064b3d0e8SBenjamin Herrenschmidt 		return prot;
46158083dadSKumar Gala 
46264b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
46358083dadSKumar Gala 	for_each_pci_dev(pdev) {
46458083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
46558083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
46658083dadSKumar Gala 			int flags = rp->flags;
46758083dadSKumar Gala 
46858083dadSKumar Gala 			/* Active and same type? */
46958083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
47058083dadSKumar Gala 				continue;
47158083dadSKumar Gala 			/* In the range of this resource? */
47258083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
47358083dadSKumar Gala 			    offset > rp->end)
47458083dadSKumar Gala 				continue;
47558083dadSKumar Gala 			found = rp;
47658083dadSKumar Gala 			break;
47758083dadSKumar Gala 		}
47858083dadSKumar Gala 		if (found)
47958083dadSKumar Gala 			break;
48058083dadSKumar Gala 	}
48158083dadSKumar Gala 	if (found) {
48258083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
48364b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
48458083dadSKumar Gala 		pci_dev_put(pdev);
48558083dadSKumar Gala 	}
48658083dadSKumar Gala 
487b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
48864b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
48958083dadSKumar Gala 
49064b3d0e8SBenjamin Herrenschmidt 	return prot;
49158083dadSKumar Gala }
49258083dadSKumar Gala 
49358083dadSKumar Gala 
49458083dadSKumar Gala /*
49558083dadSKumar Gala  * Perform the actual remap of the pages for a PCI device mapping, as
49658083dadSKumar Gala  * appropriate for this architecture.  The region in the process to map
49758083dadSKumar Gala  * is described by vm_start and vm_end members of VMA, the base physical
49858083dadSKumar Gala  * address is found in vm_pgoff.
49958083dadSKumar Gala  * The pci device structure is provided so that architectures may make mapping
50058083dadSKumar Gala  * decisions on a per-device or per-bus basis.
50158083dadSKumar Gala  *
50258083dadSKumar Gala  * Returns a negative error code on failure, zero on success.
50358083dadSKumar Gala  */
50458083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
50558083dadSKumar Gala 			enum pci_mmap_state mmap_state, int write_combine)
50658083dadSKumar Gala {
5077c12d906SBenjamin Herrenschmidt 	resource_size_t offset =
5087c12d906SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
50958083dadSKumar Gala 	struct resource *rp;
51058083dadSKumar Gala 	int ret;
51158083dadSKumar Gala 
51258083dadSKumar Gala 	rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
51358083dadSKumar Gala 	if (rp == NULL)
51458083dadSKumar Gala 		return -EINVAL;
51558083dadSKumar Gala 
51658083dadSKumar Gala 	vma->vm_pgoff = offset >> PAGE_SHIFT;
51758083dadSKumar Gala 	vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
51858083dadSKumar Gala 						  vma->vm_page_prot,
51958083dadSKumar Gala 						  mmap_state, write_combine);
52058083dadSKumar Gala 
52158083dadSKumar Gala 	ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
52258083dadSKumar Gala 			       vma->vm_end - vma->vm_start, vma->vm_page_prot);
52358083dadSKumar Gala 
52458083dadSKumar Gala 	return ret;
52558083dadSKumar Gala }
52658083dadSKumar Gala 
527e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
528e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
529e9f82cb7SBenjamin Herrenschmidt {
530e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
531e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
532e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
533e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
534e9f82cb7SBenjamin Herrenschmidt 
535e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
536e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
537e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
538e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
539e9f82cb7SBenjamin Herrenschmidt 	 */
540e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
541e9f82cb7SBenjamin Herrenschmidt 	offset += port;
542e9f82cb7SBenjamin Herrenschmidt 
543e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
544e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
545e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
546e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
547e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
548e9f82cb7SBenjamin Herrenschmidt 
549e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
550e9f82cb7SBenjamin Herrenschmidt 	case 1:
551e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
552e9f82cb7SBenjamin Herrenschmidt 		return 1;
553e9f82cb7SBenjamin Herrenschmidt 	case 2:
554e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
555e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
556e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
557e9f82cb7SBenjamin Herrenschmidt 		return 2;
558e9f82cb7SBenjamin Herrenschmidt 	case 4:
559e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
560e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
561e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
562e9f82cb7SBenjamin Herrenschmidt 		return 4;
563e9f82cb7SBenjamin Herrenschmidt 	}
564e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
565e9f82cb7SBenjamin Herrenschmidt }
566e9f82cb7SBenjamin Herrenschmidt 
567e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
568e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
569e9f82cb7SBenjamin Herrenschmidt {
570e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
571e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
572e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
573e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
574e9f82cb7SBenjamin Herrenschmidt 
575e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
576e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
577e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
578e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
579e9f82cb7SBenjamin Herrenschmidt 	 */
580e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
581e9f82cb7SBenjamin Herrenschmidt 	offset += port;
582e9f82cb7SBenjamin Herrenschmidt 
583e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
584e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
585e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
586e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
587e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
588e9f82cb7SBenjamin Herrenschmidt 
589e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
590e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
591e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
592e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
593e9f82cb7SBenjamin Herrenschmidt 	 */
594e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
595e9f82cb7SBenjamin Herrenschmidt 	case 1:
596e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
597e9f82cb7SBenjamin Herrenschmidt 		return 1;
598e9f82cb7SBenjamin Herrenschmidt 	case 2:
599e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
600e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
601e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
602e9f82cb7SBenjamin Herrenschmidt 		return 2;
603e9f82cb7SBenjamin Herrenschmidt 	case 4:
604e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
605e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
606e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
607e9f82cb7SBenjamin Herrenschmidt 		return 4;
608e9f82cb7SBenjamin Herrenschmidt 	}
609e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
610e9f82cb7SBenjamin Herrenschmidt }
611e9f82cb7SBenjamin Herrenschmidt 
612e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
613e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
614e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
615e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
616e9f82cb7SBenjamin Herrenschmidt {
617e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
618e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
619e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
620e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
621e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
622e9f82cb7SBenjamin Herrenschmidt 
623e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
624e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
625e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
626e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
627e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
628e9f82cb7SBenjamin Herrenschmidt 
629e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
6305b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
6315b11abfdSBenjamin Herrenschmidt 		 *
6325b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
6335b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
6345b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
6355b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
6365b11abfdSBenjamin Herrenschmidt 		 */
6375b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
6385b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
6395b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
6405b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
6415b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
6425b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
6435b11abfdSBenjamin Herrenschmidt 			return 0;
6445b11abfdSBenjamin Herrenschmidt 		}
645e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
646e9f82cb7SBenjamin Herrenschmidt 	} else {
647e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
648e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
649e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
650e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
651e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
652e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
653e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
654e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
655e9f82cb7SBenjamin Herrenschmidt 	}
656e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
657e9f82cb7SBenjamin Herrenschmidt 
658e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
65964b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
660e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
661e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
662e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
663e9f82cb7SBenjamin Herrenschmidt }
664e9f82cb7SBenjamin Herrenschmidt 
66558083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
66658083dadSKumar Gala 			  const struct resource *rsrc,
66758083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
66858083dadSKumar Gala {
66958083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
67058083dadSKumar Gala 	resource_size_t offset = 0;
67158083dadSKumar Gala 
67258083dadSKumar Gala 	if (hose == NULL)
67358083dadSKumar Gala 		return;
67458083dadSKumar Gala 
67558083dadSKumar Gala 	if (rsrc->flags & IORESOURCE_IO)
67658083dadSKumar Gala 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
67758083dadSKumar Gala 
67858083dadSKumar Gala 	/* We pass a fully fixed up address to userland for MMIO instead of
67958083dadSKumar Gala 	 * a BAR value because X is lame and expects to be able to use that
68058083dadSKumar Gala 	 * to pass to /dev/mem !
68158083dadSKumar Gala 	 *
68258083dadSKumar Gala 	 * That means that we'll have potentially 64 bits values where some
68358083dadSKumar Gala 	 * userland apps only expect 32 (like X itself since it thinks only
68458083dadSKumar Gala 	 * Sparc has 64 bits MMIO) but if we don't do that, we break it on
68558083dadSKumar Gala 	 * 32 bits CHRPs :-(
68658083dadSKumar Gala 	 *
68758083dadSKumar Gala 	 * Hopefully, the sysfs insterface is immune to that gunk. Once X
68858083dadSKumar Gala 	 * has been fixed (and the fix spread enough), we can re-enable the
68958083dadSKumar Gala 	 * 2 lines below and pass down a BAR value to userland. In that case
69058083dadSKumar Gala 	 * we'll also have to re-enable the matching code in
69158083dadSKumar Gala 	 * __pci_mmap_make_offset().
69258083dadSKumar Gala 	 *
69358083dadSKumar Gala 	 * BenH.
69458083dadSKumar Gala 	 */
69558083dadSKumar Gala #if 0
69658083dadSKumar Gala 	else if (rsrc->flags & IORESOURCE_MEM)
69758083dadSKumar Gala 		offset = hose->pci_mem_offset;
69858083dadSKumar Gala #endif
69958083dadSKumar Gala 
70058083dadSKumar Gala 	*start = rsrc->start - offset;
70158083dadSKumar Gala 	*end = rsrc->end - offset;
70258083dadSKumar Gala }
70313dccb9eSBenjamin Herrenschmidt 
70413dccb9eSBenjamin Herrenschmidt /**
70513dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
70613dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
70713dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
70813dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
70913dccb9eSBenjamin Herrenschmidt  *
71013dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
71113dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
71213dccb9eSBenjamin Herrenschmidt  * content.
71313dccb9eSBenjamin Herrenschmidt  *
71413dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
71513dccb9eSBenjamin Herrenschmidt  * with here:
71613dccb9eSBenjamin Herrenschmidt  *
71713dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
71813dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
71913dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
72013dccb9eSBenjamin Herrenschmidt  *
72113dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
72213dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
72313dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
72413dccb9eSBenjamin Herrenschmidt  *
72513dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
72613dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
72713dccb9eSBenjamin Herrenschmidt  */
728cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
729cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
73013dccb9eSBenjamin Herrenschmidt {
731858957abSKevin Hao 	int memno = 0;
73213dccb9eSBenjamin Herrenschmidt 	struct resource *res;
733654837e8SAndrew Murray 	struct of_pci_range range;
734654837e8SAndrew Murray 	struct of_pci_range_parser parser;
73513dccb9eSBenjamin Herrenschmidt 
73613dccb9eSBenjamin Herrenschmidt 	printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
73713dccb9eSBenjamin Herrenschmidt 	       dev->full_name, primary ? "(primary)" : "");
73813dccb9eSBenjamin Herrenschmidt 
739654837e8SAndrew Murray 	/* Check for ranges property */
740654837e8SAndrew Murray 	if (of_pci_range_parser_init(&parser, dev))
74113dccb9eSBenjamin Herrenschmidt 		return;
74213dccb9eSBenjamin Herrenschmidt 
74313dccb9eSBenjamin Herrenschmidt 	/* Parse it */
744654837e8SAndrew Murray 	for_each_of_pci_range(&parser, &range) {
745e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
746e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
747e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
748e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
749e9f82cb7SBenjamin Herrenschmidt 		 */
750654837e8SAndrew Murray 		if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
75113dccb9eSBenjamin Herrenschmidt 			continue;
75213dccb9eSBenjamin Herrenschmidt 
75313dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
75413dccb9eSBenjamin Herrenschmidt 		res = NULL;
755654837e8SAndrew Murray 		switch (range.flags & IORESOURCE_TYPE_BITS) {
756654837e8SAndrew Murray 		case IORESOURCE_IO:
75713dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
75813dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
759654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
760654837e8SAndrew Murray 			       range.pci_addr);
76113dccb9eSBenjamin Herrenschmidt 
76213dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
76313dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
76413dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
76513dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
76613dccb9eSBenjamin Herrenschmidt 				continue;
76713dccb9eSBenjamin Herrenschmidt 			}
76813dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
76913dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
770654837e8SAndrew Murray 			if (range.size > 0x01000000)
771654837e8SAndrew Murray 				range.size = 0x01000000;
77213dccb9eSBenjamin Herrenschmidt 
77313dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
774654837e8SAndrew Murray 			hose->io_base_virt = ioremap(range.cpu_addr,
775654837e8SAndrew Murray 						range.size);
77613dccb9eSBenjamin Herrenschmidt 
77713dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
77813dccb9eSBenjamin Herrenschmidt 			if (primary)
77913dccb9eSBenjamin Herrenschmidt 				isa_io_base =
78013dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
78113dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
78213dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
78313dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
78413dccb9eSBenjamin Herrenschmidt 			 */
785654837e8SAndrew Murray 			hose->pci_io_size = range.pci_addr + range.size;
786654837e8SAndrew Murray 			hose->io_base_phys = range.cpu_addr - range.pci_addr;
78713dccb9eSBenjamin Herrenschmidt 
78813dccb9eSBenjamin Herrenschmidt 			/* Build resource */
78913dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
790654837e8SAndrew Murray 			range.cpu_addr = range.pci_addr;
79113dccb9eSBenjamin Herrenschmidt 			break;
792654837e8SAndrew Murray 		case IORESOURCE_MEM:
79313dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
79413dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
795654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
796654837e8SAndrew Murray 			       range.pci_addr,
797654837e8SAndrew Murray 			       (range.pci_space & 0x40000000) ?
798654837e8SAndrew Murray 			       "Prefetch" : "");
79913dccb9eSBenjamin Herrenschmidt 
80013dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
80113dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
80213dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
80313dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
80413dccb9eSBenjamin Herrenschmidt 				continue;
80513dccb9eSBenjamin Herrenschmidt 			}
80613dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
807654837e8SAndrew Murray 			if (range.pci_addr == 0) {
80813dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
809654837e8SAndrew Murray 					isa_mem_base = range.cpu_addr;
810654837e8SAndrew Murray 				hose->isa_mem_phys = range.cpu_addr;
811654837e8SAndrew Murray 				hose->isa_mem_size = range.size;
81213dccb9eSBenjamin Herrenschmidt 			}
81313dccb9eSBenjamin Herrenschmidt 
81413dccb9eSBenjamin Herrenschmidt 			/* Build resource */
815654837e8SAndrew Murray 			hose->mem_offset[memno] = range.cpu_addr -
816654837e8SAndrew Murray 							range.pci_addr;
81713dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
81813dccb9eSBenjamin Herrenschmidt 			break;
81913dccb9eSBenjamin Herrenschmidt 		}
82013dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
821aeba3731SMichael Ellerman 			res->name = dev->full_name;
822aeba3731SMichael Ellerman 			res->flags = range.flags;
823aeba3731SMichael Ellerman 			res->start = range.cpu_addr;
824aeba3731SMichael Ellerman 			res->end = range.cpu_addr + range.size - 1;
825aeba3731SMichael Ellerman 			res->parent = res->child = res->sibling = NULL;
82613dccb9eSBenjamin Herrenschmidt 		}
82713dccb9eSBenjamin Herrenschmidt 	}
82813dccb9eSBenjamin Herrenschmidt }
829fa462f2dSBenjamin Herrenschmidt 
830fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
831fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
832fa462f2dSBenjamin Herrenschmidt {
833fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
8341fd0f525SBenjamin Herrenschmidt 
8350e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
836fa462f2dSBenjamin Herrenschmidt 		return 0;
8370e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
838fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
839fa462f2dSBenjamin Herrenschmidt 	return 1;
840fa462f2dSBenjamin Herrenschmidt }
841fa462f2dSBenjamin Herrenschmidt 
842d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
843d82fb31aSKleber Sacilotto de Souza {
844d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
845d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
846d82fb31aSKleber Sacilotto de Souza 
847d82fb31aSKleber Sacilotto de Souza 	return 0;
848d82fb31aSKleber Sacilotto de Souza }
849d82fb31aSKleber Sacilotto de Souza 
850bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
851bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
852bf5e2ba2SBenjamin Herrenschmidt  */
853cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
854bf5e2ba2SBenjamin Herrenschmidt {
855bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
856bf5e2ba2SBenjamin Herrenschmidt 	int i;
857bf5e2ba2SBenjamin Herrenschmidt 
858bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
859bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
860bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
861bf5e2ba2SBenjamin Herrenschmidt 		return;
862bf5e2ba2SBenjamin Herrenschmidt 	}
863c3b80fb0SWei Yang 
864c3b80fb0SWei Yang 	if (dev->is_virtfn)
865c3b80fb0SWei Yang 		return;
866c3b80fb0SWei Yang 
867bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
868bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
869c5df457fSKevin Hao 		struct pci_bus_region reg;
870bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
871bf5e2ba2SBenjamin Herrenschmidt 			continue;
87248c2ce97SBenjamin Herrenschmidt 
87348c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
87448c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
87548c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
87648c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
8777f172890SBenjamin Herrenschmidt 		 */
878fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &reg, res);
87948c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
880c5df457fSKevin Hao 		    (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
88148c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
88248c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
883ae2a84b4SKevin Hao 				pr_debug("PCI:%s Resource %d %pR is unassigned\n",
884ae2a84b4SKevin Hao 					 pci_name(dev), i, res);
885bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
886bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
887bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
888bf5e2ba2SBenjamin Herrenschmidt 			continue;
889bf5e2ba2SBenjamin Herrenschmidt 		}
890bf5e2ba2SBenjamin Herrenschmidt 
891ae2a84b4SKevin Hao 		pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
892bf5e2ba2SBenjamin Herrenschmidt 	}
893bf5e2ba2SBenjamin Herrenschmidt 
894bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
895bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
896bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
897bf5e2ba2SBenjamin Herrenschmidt }
898bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
899bf5e2ba2SBenjamin Herrenschmidt 
900b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
901b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
902b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
903b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
904b5561511SBenjamin Herrenschmidt  */
905cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
906b5561511SBenjamin Herrenschmidt 						 struct resource *res)
907bf5e2ba2SBenjamin Herrenschmidt {
908be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
909bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
910b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
9113fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
912b5561511SBenjamin Herrenschmidt 	u16 command;
913b5561511SBenjamin Herrenschmidt 	int i;
914bf5e2ba2SBenjamin Herrenschmidt 
915b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
9160e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
917b5561511SBenjamin Herrenschmidt 		return 0;
918bf5e2ba2SBenjamin Herrenschmidt 
919b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
920b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
921fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, res);
9223fd47f06SBenjamin Herrenschmidt 
9233fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
9243fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
925b5561511SBenjamin Herrenschmidt 			return 0;
926b5561511SBenjamin Herrenschmidt 
927b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
928b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
929b5561511SBenjamin Herrenschmidt 		 */
930b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
931b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
932b5561511SBenjamin Herrenschmidt 			return 1;
933b5561511SBenjamin Herrenschmidt 
934b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
935b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
9363fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
937b5561511SBenjamin Herrenschmidt 		 */
938b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
939b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
9403fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
941b5561511SBenjamin Herrenschmidt 				return 0;
942b5561511SBenjamin Herrenschmidt 		}
943b5561511SBenjamin Herrenschmidt 
944b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
945b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
946b5561511SBenjamin Herrenschmidt 		 */
947b5561511SBenjamin Herrenschmidt 		return 1;
948b5561511SBenjamin Herrenschmidt 	} else {
949b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
950b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
951b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
952b5561511SBenjamin Herrenschmidt 			return 0;
953b5561511SBenjamin Herrenschmidt 
954b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
955b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
956b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
957b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
958b5561511SBenjamin Herrenschmidt 		 */
959b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
960b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
961b5561511SBenjamin Herrenschmidt 			return 0;
962b5561511SBenjamin Herrenschmidt 
963b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
964b5561511SBenjamin Herrenschmidt 		 * it unassigned
965b5561511SBenjamin Herrenschmidt 		 */
966b5561511SBenjamin Herrenschmidt 		return 1;
967b5561511SBenjamin Herrenschmidt 	}
968b5561511SBenjamin Herrenschmidt }
969b5561511SBenjamin Herrenschmidt 
970b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
971cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
972b5561511SBenjamin Herrenschmidt {
973bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
974bf5e2ba2SBenjamin Herrenschmidt 	int i;
975bf5e2ba2SBenjamin Herrenschmidt 
976b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
977b5561511SBenjamin Herrenschmidt 
97889a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
97989a74eccSBjorn Helgaas 		if (!res || !res->flags)
980bf5e2ba2SBenjamin Herrenschmidt 			continue;
981b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
982b188b2aeSKumar Gala 			continue;
983be8cbcd8SBenjamin Herrenschmidt 
984cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
985cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
986cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
98748c2ce97SBenjamin Herrenschmidt 		 */
98848c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
98948c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
99048c2ce97SBenjamin Herrenschmidt 			res->start = 0;
991cf1a4cf8SGavin Shan 			res->end = -1;
99248c2ce97SBenjamin Herrenschmidt 			continue;
99348c2ce97SBenjamin Herrenschmidt 		}
99448c2ce97SBenjamin Herrenschmidt 
995ae2a84b4SKevin Hao 		pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
996bf5e2ba2SBenjamin Herrenschmidt 
997b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
998b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
999b5561511SBenjamin Herrenschmidt 		 */
1000b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
1001b5561511SBenjamin Herrenschmidt 			res->flags = 0;
1002b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
1003bf5e2ba2SBenjamin Herrenschmidt 		}
1004bf5e2ba2SBenjamin Herrenschmidt 	}
1005b5561511SBenjamin Herrenschmidt }
1006b5561511SBenjamin Herrenschmidt 
1007cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
10088b8da358SBenjamin Herrenschmidt {
1009467efc2eSDaniel Axtens 	struct pci_controller *phb;
1010467efc2eSDaniel Axtens 
10117eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
10128b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
10138b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
10148b8da358SBenjamin Herrenschmidt 
10158b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
10167eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
10178b8da358SBenjamin Herrenschmidt 	 */
10188b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
10198b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
10208b8da358SBenjamin Herrenschmidt 
10218b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
1022467efc2eSDaniel Axtens 	phb = pci_bus_to_host(bus);
1023467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_bus_setup)
1024467efc2eSDaniel Axtens 		phb->controller_ops.dma_bus_setup(bus);
10258b8da358SBenjamin Herrenschmidt }
10268b8da358SBenjamin Herrenschmidt 
10277846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev)
10287eef440aSBenjamin Herrenschmidt {
1029467efc2eSDaniel Axtens 	struct pci_controller *phb;
10307eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
10317eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
10327eef440aSBenjamin Herrenschmidt 	 */
10337eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
10347eef440aSBenjamin Herrenschmidt 
10357eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
1036bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
1037738ef42eSBecky Bruce 	set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
10387eef440aSBenjamin Herrenschmidt 
10397eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
1040467efc2eSDaniel Axtens 	phb = pci_bus_to_host(dev->bus);
1041467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_dev_setup)
1042467efc2eSDaniel Axtens 		phb->controller_ops.dma_dev_setup(dev);
10437eef440aSBenjamin Herrenschmidt 
10447eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
10457eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
10467eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
10477eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
10487eef440aSBenjamin Herrenschmidt }
104937f02195SYuanquan Chen 
10507846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev)
10517846de40SGuenter Roeck {
10527846de40SGuenter Roeck 	/*
10537846de40SGuenter Roeck 	 * We can only call pcibios_setup_device() after bus setup is complete,
10547846de40SGuenter Roeck 	 * since some of the platform specific DMA setup code depends on it.
10557846de40SGuenter Roeck 	 */
10567846de40SGuenter Roeck 	if (dev->bus->is_added)
10577846de40SGuenter Roeck 		pcibios_setup_device(dev);
10586e628c7dSWei Yang 
10596e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
10606e628c7dSWei Yang 	if (ppc_md.pcibios_fixup_sriov)
10616e628c7dSWei Yang 		ppc_md.pcibios_fixup_sriov(dev);
10626e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
10636e628c7dSWei Yang 
10647846de40SGuenter Roeck 	return 0;
10657846de40SGuenter Roeck }
10667846de40SGuenter Roeck 
106737f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus)
106837f02195SYuanquan Chen {
106937f02195SYuanquan Chen 	struct pci_dev *dev;
107037f02195SYuanquan Chen 
107137f02195SYuanquan Chen 	pr_debug("PCI: Fixup bus devices %d (%s)\n",
107237f02195SYuanquan Chen 		 bus->number, bus->self ? pci_name(bus->self) : "PHB");
107337f02195SYuanquan Chen 
107437f02195SYuanquan Chen 	list_for_each_entry(dev, &bus->devices, bus_list) {
107537f02195SYuanquan Chen 		/* Cardbus can call us to add new devices to a bus, so ignore
107637f02195SYuanquan Chen 		 * those who are already fully discovered
107737f02195SYuanquan Chen 		 */
107837f02195SYuanquan Chen 		if (dev->is_added)
107937f02195SYuanquan Chen 			continue;
108037f02195SYuanquan Chen 
108137f02195SYuanquan Chen 		pcibios_setup_device(dev);
108237f02195SYuanquan Chen 	}
10837eef440aSBenjamin Herrenschmidt }
10847eef440aSBenjamin Herrenschmidt 
108579c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
108679c8be83SMyron Stowe {
108779c8be83SMyron Stowe 	/* No special bus mastering setup handling */
108879c8be83SMyron Stowe }
108979c8be83SMyron Stowe 
1090cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1091bf5e2ba2SBenjamin Herrenschmidt {
1092237865f1SBjorn Helgaas 	/* When called from the generic PCI probe, read PCI<->PCI bridge
1093237865f1SBjorn Helgaas 	 * bases. This is -not- called when generating the PCI tree from
1094237865f1SBjorn Helgaas 	 * the OF device-tree.
1095237865f1SBjorn Helgaas 	 */
1096237865f1SBjorn Helgaas 	pci_read_bridge_bases(bus);
1097237865f1SBjorn Helgaas 
1098237865f1SBjorn Helgaas 	/* Now fixup the bus bus */
10998b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
11008b8da358SBenjamin Herrenschmidt 
11018b8da358SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11028b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
1103bf5e2ba2SBenjamin Herrenschmidt }
1104bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1105bf5e2ba2SBenjamin Herrenschmidt 
1106cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus)
11072d1c8618SBenjamin Herrenschmidt {
11082d1c8618SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11092d1c8618SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
11102d1c8618SBenjamin Herrenschmidt }
11112d1c8618SBenjamin Herrenschmidt 
11122d1c8618SBenjamin Herrenschmidt 
11133fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
11143fd94c6bSBenjamin Herrenschmidt {
11150e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
11163fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
11173fd94c6bSBenjamin Herrenschmidt 		return 1;
11183fd94c6bSBenjamin Herrenschmidt 	return 0;
11193fd94c6bSBenjamin Herrenschmidt }
11203fd94c6bSBenjamin Herrenschmidt 
11213fd94c6bSBenjamin Herrenschmidt /*
11223fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
11233fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
11243fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
11253fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
11263fd94c6bSBenjamin Herrenschmidt  *
11273fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
11283fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
11293fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
11303fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
11313fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
11323fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
11333fd94c6bSBenjamin Herrenschmidt  */
11343b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
11353fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
11363fd94c6bSBenjamin Herrenschmidt {
11373fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
11383fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
11393fd94c6bSBenjamin Herrenschmidt 
1140b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
11413fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1142b26b2d49SDominik Brodowski 			return start;
1143b26b2d49SDominik Brodowski 		if (start & 0x300)
11443fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
11453fd94c6bSBenjamin Herrenschmidt 	}
1146b26b2d49SDominik Brodowski 
1147b26b2d49SDominik Brodowski 	return start;
11483fd94c6bSBenjamin Herrenschmidt }
11493fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
11503fd94c6bSBenjamin Herrenschmidt 
11513fd94c6bSBenjamin Herrenschmidt /*
11523fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
11533fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
11543fd94c6bSBenjamin Herrenschmidt  */
11550f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
11563fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
11573fd94c6bSBenjamin Herrenschmidt {
11583fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
11593fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
11603fd94c6bSBenjamin Herrenschmidt 
11613fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
11623fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
11633fd94c6bSBenjamin Herrenschmidt 			continue;
11643fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
11653fd94c6bSBenjamin Herrenschmidt 			break;
11663fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
11673fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11683fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11693fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
11703fd94c6bSBenjamin Herrenschmidt 	}
11713fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
11723fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
11733fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
11743fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
11753fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
11763fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
11773fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
11783fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
11793fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1180ae2a84b4SKevin Hao 		pr_debug("PCI: Reparented %s %pR under %s\n",
1181ae2a84b4SKevin Hao 			 p->name, p, res->name);
11823fd94c6bSBenjamin Herrenschmidt 	}
11833fd94c6bSBenjamin Herrenschmidt 	return 0;
11843fd94c6bSBenjamin Herrenschmidt }
11853fd94c6bSBenjamin Herrenschmidt 
11863fd94c6bSBenjamin Herrenschmidt /*
11873fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
11883fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
11893fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
11903fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
11913fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
11923fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
11933fd94c6bSBenjamin Herrenschmidt  *
11943fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
11953fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
11963fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
11973fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
11983fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
11993fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
12003fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
12013fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
12023fd94c6bSBenjamin Herrenschmidt  *
12033fd94c6bSBenjamin Herrenschmidt  *  Our solution:
12043fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
12053fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
12063fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
12073fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
12083fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
12093fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
12103fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
12113fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
12123fd94c6bSBenjamin Herrenschmidt  *	    resources.
12133fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
12143fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
12153fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
12163fd94c6bSBenjamin Herrenschmidt  *	    as well.
12173fd94c6bSBenjamin Herrenschmidt  */
12183fd94c6bSBenjamin Herrenschmidt 
1219e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus)
12203fd94c6bSBenjamin Herrenschmidt {
1221e90a1318SNathan Fontenot 	struct pci_bus *b;
12223fd94c6bSBenjamin Herrenschmidt 	int i;
12233fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
12243fd94c6bSBenjamin Herrenschmidt 
1225b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1226b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1227b5ae5f91SBenjamin Herrenschmidt 
122889a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
122989a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
12303fd94c6bSBenjamin Herrenschmidt 			continue;
123148c2ce97SBenjamin Herrenschmidt 
123248c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
123348c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
123448c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
123548c2ce97SBenjamin Herrenschmidt 
12363fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
12373fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
12383fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
12393fd94c6bSBenjamin Herrenschmidt 		else {
12403fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
12413fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
12423fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
12433fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
12443fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
12453fd94c6bSBenjamin Herrenschmidt 				 */
12463fd94c6bSBenjamin Herrenschmidt 				continue;
12473fd94c6bSBenjamin Herrenschmidt 			}
12483fd94c6bSBenjamin Herrenschmidt 		}
12493fd94c6bSBenjamin Herrenschmidt 
1250ae2a84b4SKevin Hao 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1251ae2a84b4SKevin Hao 			 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1252ae2a84b4SKevin Hao 			 i, res, pr, (pr && pr->name) ? pr->name : "nil");
12533fd94c6bSBenjamin Herrenschmidt 
12543fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
12553ebfe46aSYinghai Lu 			struct pci_dev *dev = bus->self;
12563ebfe46aSYinghai Lu 
12573fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
12583fd94c6bSBenjamin Herrenschmidt 				continue;
12593fd94c6bSBenjamin Herrenschmidt 			/*
12603fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
12613fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
12623fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
12633fd94c6bSBenjamin Herrenschmidt 			 */
12643fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
12653fd94c6bSBenjamin Herrenschmidt 				continue;
12663ebfe46aSYinghai Lu 
12673ebfe46aSYinghai Lu 			if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
12683ebfe46aSYinghai Lu 			    pci_claim_bridge_resource(dev,
12693ebfe46aSYinghai Lu 						i + PCI_BRIDGE_RESOURCES) == 0)
12703ebfe46aSYinghai Lu 				continue;
12713fd94c6bSBenjamin Herrenschmidt 		}
127248c2ce97SBenjamin Herrenschmidt 		pr_warning("PCI: Cannot allocate resource region "
1273e90a1318SNathan Fontenot 			   "%d of PCI bridge %d, will remap\n", i, bus->number);
12743fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1275cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1276cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1277cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1278cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1279cf1a4cf8SGavin Shan 		 * save more space.
1280cf1a4cf8SGavin Shan 		 */
1281cf1a4cf8SGavin Shan 		res->start = 0;
1282cf1a4cf8SGavin Shan 		res->end = -1;
12833fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
12843fd94c6bSBenjamin Herrenschmidt 	}
1285e90a1318SNathan Fontenot 
1286e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1287e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
12883fd94c6bSBenjamin Herrenschmidt }
12893fd94c6bSBenjamin Herrenschmidt 
1290cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
12913fd94c6bSBenjamin Herrenschmidt {
12923fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
12933fd94c6bSBenjamin Herrenschmidt 
1294ae2a84b4SKevin Hao 	pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1295ae2a84b4SKevin Hao 		 pci_name(dev), idx, r);
12963fd94c6bSBenjamin Herrenschmidt 
12973fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
12983fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
12993fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
13003fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
13013fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
13023fd94c6bSBenjamin Herrenschmidt 		if (pr)
1303ae2a84b4SKevin Hao 			pr_debug("PCI:  parent is %p: %pR\n", pr, pr);
13043fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
13053fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
13063fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
13073fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
13083fd94c6bSBenjamin Herrenschmidt 	}
13093fd94c6bSBenjamin Herrenschmidt }
13103fd94c6bSBenjamin Herrenschmidt 
13113fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
13123fd94c6bSBenjamin Herrenschmidt {
13133fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
13143fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
13153fd94c6bSBenjamin Herrenschmidt 	u16 command;
13163fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
13173fd94c6bSBenjamin Herrenschmidt 
13183fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
13193fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1320ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
13213fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
13223fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
13233fd94c6bSBenjamin Herrenschmidt 				continue;
13243fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
13253fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1326ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1327ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1328ad892a63SBenjamin Herrenschmidt 			 */
1329ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1330ad892a63SBenjamin Herrenschmidt 				disabled = 1;
13313fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
13323fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
13333fd94c6bSBenjamin Herrenschmidt 			else
13343fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1335533b1928SPaul Mackerras 			if (pass == disabled)
1336533b1928SPaul Mackerras 				alloc_resource(dev, idx);
13373fd94c6bSBenjamin Herrenschmidt 		}
13383fd94c6bSBenjamin Herrenschmidt 		if (pass)
13393fd94c6bSBenjamin Herrenschmidt 			continue;
13403fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1341ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
13423fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
13433fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
13443fd94c6bSBenjamin Herrenschmidt 			 */
13453fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1346ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1347ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1348b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1349b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
13503fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
13513fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
13523fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
13533fd94c6bSBenjamin Herrenschmidt 			}
13543fd94c6bSBenjamin Herrenschmidt 		}
13553fd94c6bSBenjamin Herrenschmidt 	}
1356ad892a63SBenjamin Herrenschmidt }
13573fd94c6bSBenjamin Herrenschmidt 
1358c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1359c1f34302SBenjamin Herrenschmidt {
1360c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1361c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1362c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1363c1f34302SBenjamin Herrenschmidt 	int i;
1364c1f34302SBenjamin Herrenschmidt 
1365c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1366c1f34302SBenjamin Herrenschmidt 
1367c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1368c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1369c1f34302SBenjamin Herrenschmidt 		goto no_io;
1370c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1371c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1372c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1373c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1374c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1375c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1376c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1377c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1378c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1379c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1380c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1381c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1382c1f34302SBenjamin Herrenschmidt 		kfree(res);
1383c1f34302SBenjamin Herrenschmidt 	}
1384c1f34302SBenjamin Herrenschmidt 
1385c1f34302SBenjamin Herrenschmidt  no_io:
1386c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1387c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1388c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
13893fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1390c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1391c1f34302SBenjamin Herrenschmidt 			continue;
1392c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1393c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1394c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1395c1f34302SBenjamin Herrenschmidt 			break;
1396c1f34302SBenjamin Herrenschmidt 	}
1397c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1398c1f34302SBenjamin Herrenschmidt 		return;
1399c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1400c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1401c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1402c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1403c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1404c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1405c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1406c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1407c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1408c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1409c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1410c1f34302SBenjamin Herrenschmidt 		kfree(res);
1411c1f34302SBenjamin Herrenschmidt 	}
1412c1f34302SBenjamin Herrenschmidt }
1413c1f34302SBenjamin Herrenschmidt 
14143fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
14153fd94c6bSBenjamin Herrenschmidt {
1416e90a1318SNathan Fontenot 	struct pci_bus *b;
1417e90a1318SNathan Fontenot 
141848c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1419e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1420e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
14213fd94c6bSBenjamin Herrenschmidt 	pcibios_allocate_resources(0);
14223fd94c6bSBenjamin Herrenschmidt 	pcibios_allocate_resources(1);
14233fd94c6bSBenjamin Herrenschmidt 
1424c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1425c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1426c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1427c1f34302SBenjamin Herrenschmidt 	 */
14280e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1429c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1430c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1431c1f34302SBenjamin Herrenschmidt 	}
1432c1f34302SBenjamin Herrenschmidt 
1433c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1434c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1435c1f34302SBenjamin Herrenschmidt 	 */
14360e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1437a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
14383fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
14393fd94c6bSBenjamin Herrenschmidt 	}
14403fd94c6bSBenjamin Herrenschmidt 
14413fd94c6bSBenjamin Herrenschmidt 	/* Call machine dependent fixup */
14423fd94c6bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup)
14433fd94c6bSBenjamin Herrenschmidt 		ppc_md.pcibios_fixup();
14443fd94c6bSBenjamin Herrenschmidt }
14453fd94c6bSBenjamin Herrenschmidt 
1446fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
14473fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1448fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1449fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
14503fd94c6bSBenjamin Herrenschmidt  */
1451baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
14523fd94c6bSBenjamin Herrenschmidt {
14533fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
14543fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
14553fd94c6bSBenjamin Herrenschmidt 
14563fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
14573fd94c6bSBenjamin Herrenschmidt 		int i;
14583fd94c6bSBenjamin Herrenschmidt 
14593fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14603fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
14613fd94c6bSBenjamin Herrenschmidt 
14623fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
14633fd94c6bSBenjamin Herrenschmidt 				continue;
1464fd6852c8SBenjamin Herrenschmidt 
1465ae2a84b4SKevin Hao 			pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1466ae2a84b4SKevin Hao 				 pci_name(dev), i, r);
1467fd6852c8SBenjamin Herrenschmidt 
14683ebfe46aSYinghai Lu 			if (pci_claim_resource(dev, i) == 0)
14693ebfe46aSYinghai Lu 				continue;
14703ebfe46aSYinghai Lu 
14713ebfe46aSYinghai Lu 			pci_claim_bridge_resource(dev, i);
14723fd94c6bSBenjamin Herrenschmidt 		}
14733fd94c6bSBenjamin Herrenschmidt 	}
14743fd94c6bSBenjamin Herrenschmidt 
14753fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
14763fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
14773fd94c6bSBenjamin Herrenschmidt }
14785b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1479fd6852c8SBenjamin Herrenschmidt 
1480fd6852c8SBenjamin Herrenschmidt 
1481fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1482fd6852c8SBenjamin Herrenschmidt  *
1483fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1484fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1485fd6852c8SBenjamin Herrenschmidt  * being added
1486fd6852c8SBenjamin Herrenschmidt  */
1487fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1488fd6852c8SBenjamin Herrenschmidt {
1489fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1490fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1491fd6852c8SBenjamin Herrenschmidt 
1492fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1493fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1494fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
14957415c14cSGavin Shan 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
14967415c14cSGavin Shan 		if (bus->self)
14977415c14cSGavin Shan 			pci_assign_unassigned_bridge_resources(bus->self);
14987415c14cSGavin Shan 		else
1499ab444ec9SGavin Shan 			pci_assign_unassigned_bus_resources(bus);
15007415c14cSGavin Shan 	}
1501fd6852c8SBenjamin Herrenschmidt 
15026a040ce7SThadeu Lima de Souza Cascardo 	/* Fixup EEH */
15036a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_device_tree_late(bus);
15046a040ce7SThadeu Lima de Souza Cascardo 
1505fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1506fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1507fd6852c8SBenjamin Herrenschmidt 
15086a040ce7SThadeu Lima de Souza Cascardo 	/* sysfs files should only be added after devices are added */
15096a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_sysfs_files(bus);
1510fd6852c8SBenjamin Herrenschmidt }
1511fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1512fd6852c8SBenjamin Herrenschmidt 
1513549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1514549beb9bSBenjamin Herrenschmidt {
1515467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1516467efc2eSDaniel Axtens 
1517467efc2eSDaniel Axtens 	if (phb->controller_ops.enable_device_hook)
1518467efc2eSDaniel Axtens 		if (!phb->controller_ops.enable_device_hook(dev))
1519549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1520549beb9bSBenjamin Herrenschmidt 
15217cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1522549beb9bSBenjamin Herrenschmidt }
152353280323SBenjamin Herrenschmidt 
1524abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev)
1525abeeed6dSMichael Neuling {
1526abeeed6dSMichael Neuling 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1527abeeed6dSMichael Neuling 
1528abeeed6dSMichael Neuling 	if (phb->controller_ops.disable_device)
1529abeeed6dSMichael Neuling 		phb->controller_ops.disable_device(dev);
1530abeeed6dSMichael Neuling }
1531abeeed6dSMichael Neuling 
153238973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
153338973ba7SBjorn Helgaas {
153438973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
153538973ba7SBjorn Helgaas }
153638973ba7SBjorn Helgaas 
1537cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1538cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
153953280323SBenjamin Herrenschmidt {
154053280323SBenjamin Herrenschmidt 	struct resource *res;
15413fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
154253280323SBenjamin Herrenschmidt 	int i;
154353280323SBenjamin Herrenschmidt 
154453280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
154545a709f8SBjorn Helgaas 	res = &hose->io_resource;
154653280323SBenjamin Herrenschmidt 
154753280323SBenjamin Herrenschmidt 	if (!res->flags) {
1548cdb1b342SBenjamin Herrenschmidt 		pr_debug("PCI: I/O resource not set for host"
154953280323SBenjamin Herrenschmidt 			 " bridge %s (domain %d)\n",
155053280323SBenjamin Herrenschmidt 			 hose->dn->full_name, hose->global_number);
15513fd47f06SBenjamin Herrenschmidt 	} else {
15523fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
15533fd47f06SBenjamin Herrenschmidt 
1554ae2a84b4SKevin Hao 		pr_debug("PCI: PHB IO resource    = %pR off 0x%08llx\n",
1555ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
15563fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1557a0b8e76fSBenjamin Herrenschmidt 	}
1558a0b8e76fSBenjamin Herrenschmidt 
155953280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
156053280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
156153280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
156253280323SBenjamin Herrenschmidt 		if (!res->flags) {
1563bee7dd9cSBenjamin Herrenschmidt 			if (i == 0)
156453280323SBenjamin Herrenschmidt 				printk(KERN_ERR "PCI: Memory resource 0 not set for "
156553280323SBenjamin Herrenschmidt 				       "host bridge %s (domain %d)\n",
156653280323SBenjamin Herrenschmidt 				       hose->dn->full_name, hose->global_number);
15673fd47f06SBenjamin Herrenschmidt 			continue;
156853280323SBenjamin Herrenschmidt 		}
15693fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
15703fd47f06SBenjamin Herrenschmidt 
15713fd47f06SBenjamin Herrenschmidt 
1572ae2a84b4SKevin Hao 		pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1573ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
157453280323SBenjamin Herrenschmidt 
15753fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
15763fd47f06SBenjamin Herrenschmidt 	}
157753280323SBenjamin Herrenschmidt }
157889c2dd62SKumar Gala 
157989c2dd62SKumar Gala /*
158089c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
158189c2dd62SKumar Gala  * find a hose.
158289c2dd62SKumar Gala  */
158389c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
158489c2dd62SKumar Gala static int								\
158589c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
158689c2dd62SKumar Gala {									\
158789c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
158889c2dd62SKumar Gala }
158989c2dd62SKumar Gala 
159089c2dd62SKumar Gala static int
159189c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
159289c2dd62SKumar Gala 		 int len, u32 *val)
159389c2dd62SKumar Gala {
159489c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
159589c2dd62SKumar Gala }
159689c2dd62SKumar Gala 
159789c2dd62SKumar Gala static int
159889c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
159989c2dd62SKumar Gala 		  int len, u32 val)
160089c2dd62SKumar Gala {
160189c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
160289c2dd62SKumar Gala }
160389c2dd62SKumar Gala 
160489c2dd62SKumar Gala static struct pci_ops null_pci_ops =
160589c2dd62SKumar Gala {
160689c2dd62SKumar Gala 	.read = null_read_config,
160789c2dd62SKumar Gala 	.write = null_write_config,
160889c2dd62SKumar Gala };
160989c2dd62SKumar Gala 
161089c2dd62SKumar Gala /*
161189c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
161289c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
161389c2dd62SKumar Gala  */
161489c2dd62SKumar Gala static struct pci_bus *
161589c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
161689c2dd62SKumar Gala {
161789c2dd62SKumar Gala 	static struct pci_bus bus;
161889c2dd62SKumar Gala 
1619b0d436c7SAnton Blanchard 	if (hose == NULL) {
162089c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
162189c2dd62SKumar Gala 	}
162289c2dd62SKumar Gala 	bus.number = busnr;
162389c2dd62SKumar Gala 	bus.sysdata = hose;
162489c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
162589c2dd62SKumar Gala 	return &bus;
162689c2dd62SKumar Gala }
162789c2dd62SKumar Gala 
162889c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
162989c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
163089c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
163189c2dd62SKumar Gala {									\
163289c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
163389c2dd62SKumar Gala 					    devfn, offset, value);	\
163489c2dd62SKumar Gala }
163589c2dd62SKumar Gala 
163689c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
163789c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
163889c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
163989c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
164089c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
164189c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
164289c2dd62SKumar Gala 
164389c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
164489c2dd62SKumar Gala 			  int cap)
164589c2dd62SKumar Gala {
164689c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
164789c2dd62SKumar Gala }
16480ed2c722SGrant Likely 
164998d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
165098d9f30cSBenjamin Herrenschmidt {
165198d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
165298d9f30cSBenjamin Herrenschmidt 
165398d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
165498d9f30cSBenjamin Herrenschmidt }
165598d9f30cSBenjamin Herrenschmidt 
16560ed2c722SGrant Likely /**
16570ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
16580ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
16590ed2c722SGrant Likely  */
1660cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
16610ed2c722SGrant Likely {
166245a709f8SBjorn Helgaas 	LIST_HEAD(resources);
16630ed2c722SGrant Likely 	struct pci_bus *bus;
16640ed2c722SGrant Likely 	struct device_node *node = hose->dn;
16650ed2c722SGrant Likely 	int mode;
16660ed2c722SGrant Likely 
166774a7f084SGrant Likely 	pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
16680ed2c722SGrant Likely 
16690ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
16700ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
16710ed2c722SGrant Likely 
16720ed2c722SGrant Likely 	/* Wire up PHB bus resources */
167345a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
167445a709f8SBjorn Helgaas 
1675be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1676be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1677be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1678be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1679be8e60d8SYinghai Lu 
168045a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
168145a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
168245a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
168345a709f8SBjorn Helgaas 	if (bus == NULL) {
168445a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
168545a709f8SBjorn Helgaas 			hose->global_number);
168645a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
168745a709f8SBjorn Helgaas 		return;
168845a709f8SBjorn Helgaas 	}
168945a709f8SBjorn Helgaas 	hose->bus = bus;
16900ed2c722SGrant Likely 
16910ed2c722SGrant Likely 	/* Get probe mode and perform scan */
16920ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
1693467efc2eSDaniel Axtens 	if (node && hose->controller_ops.probe_mode)
1694467efc2eSDaniel Axtens 		mode = hose->controller_ops.probe_mode(bus);
16950ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1696be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
16970ed2c722SGrant Likely 		of_scan_bus(node, bus);
16980ed2c722SGrant Likely 
1699be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1700be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1701be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1702be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1703be8e60d8SYinghai Lu 	}
1704781fb7a3SBenjamin Herrenschmidt 
1705491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1706491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1707491b98c3SBenjamin Herrenschmidt 	 */
1708491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1709491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1710491b98c3SBenjamin Herrenschmidt 
1711781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1712bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1713781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1714a58674ffSBjorn Helgaas 		list_for_each_entry(child, &bus->children, node)
1715a58674ffSBjorn Helgaas 			pcie_bus_configure_settings(child);
1716781fb7a3SBenjamin Herrenschmidt 	}
17170ed2c722SGrant Likely }
17185b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1719c065488fSKumar Gala 
1720c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1721c065488fSKumar Gala {
1722c065488fSKumar Gala 	int i, class = dev->class >> 8;
172305737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
172405737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1725c065488fSKumar Gala 
1726c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1727c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1728c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
172905737c7cSJason Jin 		(prog_if == 0) &&
1730c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1731c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1732c065488fSKumar Gala 			dev->resource[i].start = 0;
1733c065488fSKumar Gala 			dev->resource[i].end = 0;
1734c065488fSKumar Gala 			dev->resource[i].flags = 0;
1735c065488fSKumar Gala 		}
1736c065488fSKumar Gala 	}
1737c065488fSKumar Gala }
1738c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1739c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1740c2e1d845SBrian King 
1741c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev)
1742c2e1d845SBrian King {
1743c2e1d845SBrian King 	u16 cmd;
1744c2e1d845SBrian King 
1745c2e1d845SBrian King 	pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1746c2e1d845SBrian King 	if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
1747c2e1d845SBrian King 		vga_set_default_device(pdev);
1748c2e1d845SBrian King 
1749c2e1d845SBrian King }
1750c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1751c2e1d845SBrian King 			      PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);
1752