15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #include <linux/kernel.h> 205516b540SKumar Gala #include <linux/pci.h> 215516b540SKumar Gala #include <linux/string.h> 225516b540SKumar Gala #include <linux/init.h> 23d92a208dSGavin Shan #include <linux/delay.h> 2466b15db6SPaul Gortmaker #include <linux/export.h> 2522ae782fSGrant Likely #include <linux/of_address.h> 2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 275516b540SKumar Gala #include <linux/mm.h> 285516b540SKumar Gala #include <linux/list.h> 295516b540SKumar Gala #include <linux/syscalls.h> 305516b540SKumar Gala #include <linux/irq.h> 315516b540SKumar Gala #include <linux/vmalloc.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c2e1d845SBrian King #include <linux/vgaarb.h> 345516b540SKumar Gala 355516b540SKumar Gala #include <asm/processor.h> 365516b540SKumar Gala #include <asm/io.h> 375516b540SKumar Gala #include <asm/prom.h> 385516b540SKumar Gala #include <asm/pci-bridge.h> 395516b540SKumar Gala #include <asm/byteorder.h> 405516b540SKumar Gala #include <asm/machdep.h> 415516b540SKumar Gala #include <asm/ppc-pci.h> 428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 435516b540SKumar Gala 4463a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */ 45a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 46c3bd517dSMilton Miller LIST_HEAD(hose_list); 47a4c9e328SKumar Gala 4863a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */ 4963a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000 5063a72284SGuilherme G. Piccoli 5163a72284SGuilherme G. Piccoli /* 5263a72284SGuilherme G. Piccoli * For dynamic PHB numbering: used/free PHBs tracking bitmap. 5363a72284SGuilherme G. Piccoli * Accesses to this bitmap should be protected by hose_spinlock. 5463a72284SGuilherme G. Piccoli */ 5563a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS); 56a4c9e328SKumar Gala 5725e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5825e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 5925e81f92SBenjamin Herrenschmidt 60a4c9e328SKumar Gala 6145223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops; 624fc665b8SBecky Bruce 6345223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops) 644fc665b8SBecky Bruce { 654fc665b8SBecky Bruce pci_dma_ops = dma_ops; 664fc665b8SBecky Bruce } 674fc665b8SBecky Bruce 6845223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void) 694fc665b8SBecky Bruce { 704fc665b8SBecky Bruce return pci_dma_ops; 714fc665b8SBecky Bruce } 724fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops); 734fc665b8SBecky Bruce 7463a72284SGuilherme G. Piccoli /* 7563a72284SGuilherme G. Piccoli * This function should run under locking protection, specifically 7663a72284SGuilherme G. Piccoli * hose_spinlock. 7763a72284SGuilherme G. Piccoli */ 7863a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn) 7963a72284SGuilherme G. Piccoli { 8063a72284SGuilherme G. Piccoli int ret, phb_id = -1; 81*61e8a0d5SMichael Ellerman u32 prop_32; 8263a72284SGuilherme G. Piccoli u64 prop; 8363a72284SGuilherme G. Piccoli 8463a72284SGuilherme G. Piccoli /* 8563a72284SGuilherme G. Piccoli * Try fixed PHB numbering first, by checking archs and reading 8663a72284SGuilherme G. Piccoli * the respective device-tree properties. Firstly, try powernv by 8763a72284SGuilherme G. Piccoli * reading "ibm,opal-phbid", only present in OPAL environment. 8863a72284SGuilherme G. Piccoli */ 8963a72284SGuilherme G. Piccoli ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop); 90*61e8a0d5SMichael Ellerman if (ret) { 91*61e8a0d5SMichael Ellerman ret = of_property_read_u32_index(dn, "reg", 1, &prop_32); 92*61e8a0d5SMichael Ellerman prop = prop_32; 93*61e8a0d5SMichael Ellerman } 9463a72284SGuilherme G. Piccoli 9563a72284SGuilherme G. Piccoli if (!ret) 9663a72284SGuilherme G. Piccoli phb_id = (int)(prop & (MAX_PHBS - 1)); 9763a72284SGuilherme G. Piccoli 9863a72284SGuilherme G. Piccoli /* We need to be sure to not use the same PHB number twice. */ 9963a72284SGuilherme G. Piccoli if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap)) 10063a72284SGuilherme G. Piccoli return phb_id; 10163a72284SGuilherme G. Piccoli 10263a72284SGuilherme G. Piccoli /* 10363a72284SGuilherme G. Piccoli * If not pseries nor powernv, or if fixed PHB numbering tried to add 10463a72284SGuilherme G. Piccoli * the same PHB number twice, then fallback to dynamic PHB numbering. 10563a72284SGuilherme G. Piccoli */ 10663a72284SGuilherme G. Piccoli phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS); 10763a72284SGuilherme G. Piccoli BUG_ON(phb_id >= MAX_PHBS); 10863a72284SGuilherme G. Piccoli set_bit(phb_id, phb_bitmap); 10963a72284SGuilherme G. Piccoli 11063a72284SGuilherme G. Piccoli return phb_id; 11163a72284SGuilherme G. Piccoli } 11263a72284SGuilherme G. Piccoli 1132d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 114a4c9e328SKumar Gala { 115a4c9e328SKumar Gala struct pci_controller *phb; 116a4c9e328SKumar Gala 117e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 118a4c9e328SKumar Gala if (phb == NULL) 119a4c9e328SKumar Gala return NULL; 120e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 12163a72284SGuilherme G. Piccoli phb->global_number = get_phb_number(dev); 122e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 123e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 12444ef3390SStephen Rothwell phb->dn = dev; 125f691fa10SMichael Ellerman phb->is_dynamic = slab_is_available(); 126a4c9e328SKumar Gala #ifdef CONFIG_PPC64 127a4c9e328SKumar Gala if (dev) { 128a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 129a4c9e328SKumar Gala 130a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 131a4c9e328SKumar Gala nid = -1; 132a4c9e328SKumar Gala 133a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 134a4c9e328SKumar Gala } 135a4c9e328SKumar Gala #endif 136a4c9e328SKumar Gala return phb; 137a4c9e328SKumar Gala } 1385b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller); 139a4c9e328SKumar Gala 140a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 141a4c9e328SKumar Gala { 142a4c9e328SKumar Gala spin_lock(&hose_spinlock); 14363a72284SGuilherme G. Piccoli 14463a72284SGuilherme G. Piccoli /* Clear bit of phb_bitmap to allow reuse of this PHB number. */ 14563a72284SGuilherme G. Piccoli if (phb->global_number < MAX_PHBS) 14663a72284SGuilherme G. Piccoli clear_bit(phb->global_number, phb_bitmap); 14763a72284SGuilherme G. Piccoli 148a4c9e328SKumar Gala list_del(&phb->list_node); 149a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 150a4c9e328SKumar Gala 151a4c9e328SKumar Gala if (phb->is_dynamic) 152a4c9e328SKumar Gala kfree(phb); 153a4c9e328SKumar Gala } 1546b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller); 155a4c9e328SKumar Gala 1564c2245bbSGavin Shan /* 1574c2245bbSGavin Shan * The function is used to return the minimal alignment 1584c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1594c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1604c2245bbSGavin Shan * memory windows. 1614c2245bbSGavin Shan */ 1624c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 1634c2245bbSGavin Shan unsigned long type) 1644c2245bbSGavin Shan { 165467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(bus); 166467efc2eSDaniel Axtens 167467efc2eSDaniel Axtens if (phb->controller_ops.window_alignment) 168467efc2eSDaniel Axtens return phb->controller_ops.window_alignment(bus, type); 169467efc2eSDaniel Axtens 170467efc2eSDaniel Axtens /* 171467efc2eSDaniel Axtens * PCI core will figure out the default 172467efc2eSDaniel Axtens * alignment: 4KiB for I/O and 1MiB for 173467efc2eSDaniel Axtens * memory window. 174467efc2eSDaniel Axtens */ 175467efc2eSDaniel Axtens return 1; 1764c2245bbSGavin Shan } 1774c2245bbSGavin Shan 178c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) 179c5fcb29aSGavin Shan { 180c5fcb29aSGavin Shan struct pci_controller *hose = pci_bus_to_host(bus); 181c5fcb29aSGavin Shan 182c5fcb29aSGavin Shan if (hose->controller_ops.setup_bridge) 183c5fcb29aSGavin Shan hose->controller_ops.setup_bridge(bus, type); 184c5fcb29aSGavin Shan } 185c5fcb29aSGavin Shan 186d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 187d92a208dSGavin Shan { 188467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 189467efc2eSDaniel Axtens 190467efc2eSDaniel Axtens if (phb->controller_ops.reset_secondary_bus) { 191467efc2eSDaniel Axtens phb->controller_ops.reset_secondary_bus(dev); 192467efc2eSDaniel Axtens return; 193467efc2eSDaniel Axtens } 194467efc2eSDaniel Axtens 195467efc2eSDaniel Axtens pci_reset_secondary_bus(dev); 196d92a208dSGavin Shan } 197d92a208dSGavin Shan 1985350ab3fSWei Yang #ifdef CONFIG_PCI_IOV 1995350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno) 2005350ab3fSWei Yang { 2015350ab3fSWei Yang if (ppc_md.pcibios_iov_resource_alignment) 2025350ab3fSWei Yang return ppc_md.pcibios_iov_resource_alignment(pdev, resno); 2035350ab3fSWei Yang 2045350ab3fSWei Yang return pci_iov_resource_size(pdev, resno); 2055350ab3fSWei Yang } 2065350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */ 2075350ab3fSWei Yang 208c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 209c3bd517dSMilton Miller { 210c3bd517dSMilton Miller #ifdef CONFIG_PPC64 211c3bd517dSMilton Miller return hose->pci_io_size; 212c3bd517dSMilton Miller #else 21328f65c11SJoe Perches return resource_size(&hose->io_resource); 214c3bd517dSMilton Miller #endif 215c3bd517dSMilton Miller } 216c3bd517dSMilton Miller 2176dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 2186dfbde20SBenjamin Herrenschmidt { 2196dfbde20SBenjamin Herrenschmidt int ret = 0; 2206dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 221c3bd517dSMilton Miller resource_size_t size; 2226dfbde20SBenjamin Herrenschmidt 2236dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 2246dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 225c3bd517dSMilton Miller size = pcibios_io_size(hose); 2266dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 2276dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 2286dfbde20SBenjamin Herrenschmidt ret = 1; 2296dfbde20SBenjamin Herrenschmidt break; 2306dfbde20SBenjamin Herrenschmidt } 2316dfbde20SBenjamin Herrenschmidt } 2326dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 2336dfbde20SBenjamin Herrenschmidt return ret; 2346dfbde20SBenjamin Herrenschmidt } 2356dfbde20SBenjamin Herrenschmidt 236c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 237c3bd517dSMilton Miller { 238c3bd517dSMilton Miller struct pci_controller *hose; 239c3bd517dSMilton Miller resource_size_t size; 240c3bd517dSMilton Miller unsigned long ret = ~0; 241c3bd517dSMilton Miller 242c3bd517dSMilton Miller spin_lock(&hose_spinlock); 243c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 244c3bd517dSMilton Miller size = pcibios_io_size(hose); 245c3bd517dSMilton Miller if (address >= hose->io_base_phys && 246c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 247c3bd517dSMilton Miller unsigned long base = 248c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 249c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 250c3bd517dSMilton Miller break; 251c3bd517dSMilton Miller } 252c3bd517dSMilton Miller } 253c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 254c3bd517dSMilton Miller 255c3bd517dSMilton Miller return ret; 256c3bd517dSMilton Miller } 257c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 258c3bd517dSMilton Miller 2595516b540SKumar Gala /* 2605516b540SKumar Gala * Return the domain number for this bus. 2615516b540SKumar Gala */ 2625516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 2635516b540SKumar Gala { 2645516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 2655516b540SKumar Gala 2665516b540SKumar Gala return hose->global_number; 2675516b540SKumar Gala } 2685516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 26958083dadSKumar Gala 270a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 271a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 272a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 273a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 274a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 275a4c9e328SKumar Gala * config cycles. 276a4c9e328SKumar Gala */ 277a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 278a4c9e328SKumar Gala { 279a4c9e328SKumar Gala while(node) { 280a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 281a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 28244ef3390SStephen Rothwell if (hose->dn == node) 283a4c9e328SKumar Gala return hose; 284a4c9e328SKumar Gala node = node->parent; 285a4c9e328SKumar Gala } 286a4c9e328SKumar Gala return NULL; 287a4c9e328SKumar Gala } 288a4c9e328SKumar Gala 28958083dadSKumar Gala /* 29058083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 29158083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 29258083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 29358083dadSKumar Gala */ 2944666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 29558083dadSKumar Gala { 296530210c7SGrant Likely struct of_phandle_args oirq; 29758083dadSKumar Gala unsigned int virq; 29858083dadSKumar Gala 299b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 30058083dadSKumar Gala 30158083dadSKumar Gala #ifdef DEBUG 30258083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 30358083dadSKumar Gala #endif 30458083dadSKumar Gala /* Try to get a mapping from the device-tree */ 3050c02c800SGrant Likely if (of_irq_parse_pci(pci_dev, &oirq)) { 30658083dadSKumar Gala u8 line, pin; 30758083dadSKumar Gala 30858083dadSKumar Gala /* If that fails, lets fallback to what is in the config 30958083dadSKumar Gala * space and map that through the default controller. We 31058083dadSKumar Gala * also set the type to level low since that's what PCI 31158083dadSKumar Gala * interrupts are. If your platform does differently, then 31258083dadSKumar Gala * either provide a proper interrupt tree or don't use this 31358083dadSKumar Gala * function. 31458083dadSKumar Gala */ 31558083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 31658083dadSKumar Gala return -1; 31758083dadSKumar Gala if (pin == 0) 31858083dadSKumar Gala return -1; 31958083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 32054a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 32158083dadSKumar Gala return -1; 32258083dadSKumar Gala } 323b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 32454a24cbbSBenjamin Herrenschmidt line, pin); 32558083dadSKumar Gala 32658083dadSKumar Gala virq = irq_create_mapping(NULL, line); 32758083dadSKumar Gala if (virq != NO_IRQ) 328ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 32958083dadSKumar Gala } else { 330b0494bc8SBenjamin Herrenschmidt pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n", 331530210c7SGrant Likely oirq.args_count, oirq.args[0], oirq.args[1], 332530210c7SGrant Likely of_node_full_name(oirq.np)); 33358083dadSKumar Gala 334e6d30ab1SGrant Likely virq = irq_create_of_mapping(&oirq); 33558083dadSKumar Gala } 33658083dadSKumar Gala if(virq == NO_IRQ) { 337b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 33858083dadSKumar Gala return -1; 33958083dadSKumar Gala } 34058083dadSKumar Gala 341b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 34258083dadSKumar Gala 34358083dadSKumar Gala pci_dev->irq = virq; 34458083dadSKumar Gala 34558083dadSKumar Gala return 0; 34658083dadSKumar Gala } 34758083dadSKumar Gala 34858083dadSKumar Gala /* 34958083dadSKumar Gala * Platform support for /proc/bus/pci/X/Y mmap()s, 35058083dadSKumar Gala * modelled on the sparc64 implementation by Dave Miller. 35158083dadSKumar Gala * -- paulus. 35258083dadSKumar Gala */ 35358083dadSKumar Gala 35458083dadSKumar Gala /* 35558083dadSKumar Gala * Adjust vm_pgoff of VMA such that it is the physical page offset 35658083dadSKumar Gala * corresponding to the 32-bit pci bus offset for DEV requested by the user. 35758083dadSKumar Gala * 35858083dadSKumar Gala * Basically, the user finds the base address for his device which he wishes 35958083dadSKumar Gala * to mmap. They read the 32-bit value from the config space base register, 36058083dadSKumar Gala * add whatever PAGE_SIZE multiple offset they wish, and feed this into the 36158083dadSKumar Gala * offset parameter of mmap on /proc/bus/pci/XXX for that device. 36258083dadSKumar Gala * 36358083dadSKumar Gala * Returns negative error code on failure, zero on success. 36458083dadSKumar Gala */ 36558083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev, 36658083dadSKumar Gala resource_size_t *offset, 36758083dadSKumar Gala enum pci_mmap_state mmap_state) 36858083dadSKumar Gala { 36958083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 37058083dadSKumar Gala unsigned long io_offset = 0; 37158083dadSKumar Gala int i, res_bit; 37258083dadSKumar Gala 373b0d436c7SAnton Blanchard if (hose == NULL) 37458083dadSKumar Gala return NULL; /* should never happen */ 37558083dadSKumar Gala 37658083dadSKumar Gala /* If memory, add on the PCI bridge address offset */ 37758083dadSKumar Gala if (mmap_state == pci_mmap_mem) { 37858083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */ 37958083dadSKumar Gala *offset += hose->pci_mem_offset; 38058083dadSKumar Gala #endif 38158083dadSKumar Gala res_bit = IORESOURCE_MEM; 38258083dadSKumar Gala } else { 38358083dadSKumar Gala io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 38458083dadSKumar Gala *offset += io_offset; 38558083dadSKumar Gala res_bit = IORESOURCE_IO; 38658083dadSKumar Gala } 38758083dadSKumar Gala 38858083dadSKumar Gala /* 38958083dadSKumar Gala * Check that the offset requested corresponds to one of the 39058083dadSKumar Gala * resources of the device. 39158083dadSKumar Gala */ 39258083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 39358083dadSKumar Gala struct resource *rp = &dev->resource[i]; 39458083dadSKumar Gala int flags = rp->flags; 39558083dadSKumar Gala 39658083dadSKumar Gala /* treat ROM as memory (should be already) */ 39758083dadSKumar Gala if (i == PCI_ROM_RESOURCE) 39858083dadSKumar Gala flags |= IORESOURCE_MEM; 39958083dadSKumar Gala 40058083dadSKumar Gala /* Active and same type? */ 40158083dadSKumar Gala if ((flags & res_bit) == 0) 40258083dadSKumar Gala continue; 40358083dadSKumar Gala 40458083dadSKumar Gala /* In the range of this resource? */ 40558083dadSKumar Gala if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end) 40658083dadSKumar Gala continue; 40758083dadSKumar Gala 40858083dadSKumar Gala /* found it! construct the final physical address */ 40958083dadSKumar Gala if (mmap_state == pci_mmap_io) 41058083dadSKumar Gala *offset += hose->io_base_phys - io_offset; 41158083dadSKumar Gala return rp; 41258083dadSKumar Gala } 41358083dadSKumar Gala 41458083dadSKumar Gala return NULL; 41558083dadSKumar Gala } 41658083dadSKumar Gala 41758083dadSKumar Gala /* 41858083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 41958083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 42058083dadSKumar Gala * above routine 42158083dadSKumar Gala */ 42258083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 42358083dadSKumar Gala unsigned long pfn, 42458083dadSKumar Gala unsigned long size, 42564b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 42658083dadSKumar Gala { 42758083dadSKumar Gala struct pci_dev *pdev = NULL; 42858083dadSKumar Gala struct resource *found = NULL; 4297c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 43058083dadSKumar Gala int i; 43158083dadSKumar Gala 43258083dadSKumar Gala if (page_is_ram(pfn)) 43364b3d0e8SBenjamin Herrenschmidt return prot; 43458083dadSKumar Gala 43564b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 43658083dadSKumar Gala for_each_pci_dev(pdev) { 43758083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 43858083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 43958083dadSKumar Gala int flags = rp->flags; 44058083dadSKumar Gala 44158083dadSKumar Gala /* Active and same type? */ 44258083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 44358083dadSKumar Gala continue; 44458083dadSKumar Gala /* In the range of this resource? */ 44558083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 44658083dadSKumar Gala offset > rp->end) 44758083dadSKumar Gala continue; 44858083dadSKumar Gala found = rp; 44958083dadSKumar Gala break; 45058083dadSKumar Gala } 45158083dadSKumar Gala if (found) 45258083dadSKumar Gala break; 45358083dadSKumar Gala } 45458083dadSKumar Gala if (found) { 45558083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 45664b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 45758083dadSKumar Gala pci_dev_put(pdev); 45858083dadSKumar Gala } 45958083dadSKumar Gala 460b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 46164b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 46258083dadSKumar Gala 46364b3d0e8SBenjamin Herrenschmidt return prot; 46458083dadSKumar Gala } 46558083dadSKumar Gala 46658083dadSKumar Gala 46758083dadSKumar Gala /* 46858083dadSKumar Gala * Perform the actual remap of the pages for a PCI device mapping, as 46958083dadSKumar Gala * appropriate for this architecture. The region in the process to map 47058083dadSKumar Gala * is described by vm_start and vm_end members of VMA, the base physical 47158083dadSKumar Gala * address is found in vm_pgoff. 47258083dadSKumar Gala * The pci device structure is provided so that architectures may make mapping 47358083dadSKumar Gala * decisions on a per-device or per-bus basis. 47458083dadSKumar Gala * 47558083dadSKumar Gala * Returns a negative error code on failure, zero on success. 47658083dadSKumar Gala */ 47758083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, 47858083dadSKumar Gala enum pci_mmap_state mmap_state, int write_combine) 47958083dadSKumar Gala { 4807c12d906SBenjamin Herrenschmidt resource_size_t offset = 4817c12d906SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 48258083dadSKumar Gala struct resource *rp; 48358083dadSKumar Gala int ret; 48458083dadSKumar Gala 48558083dadSKumar Gala rp = __pci_mmap_make_offset(dev, &offset, mmap_state); 48658083dadSKumar Gala if (rp == NULL) 48758083dadSKumar Gala return -EINVAL; 48858083dadSKumar Gala 48958083dadSKumar Gala vma->vm_pgoff = offset >> PAGE_SHIFT; 4901e70cdd6SYinghai Lu if (write_combine) 4911e70cdd6SYinghai Lu vma->vm_page_prot = pgprot_noncached_wc(vma->vm_page_prot); 4921e70cdd6SYinghai Lu else 4931e70cdd6SYinghai Lu vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 49458083dadSKumar Gala 49558083dadSKumar Gala ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 49658083dadSKumar Gala vma->vm_end - vma->vm_start, vma->vm_page_prot); 49758083dadSKumar Gala 49858083dadSKumar Gala return ret; 49958083dadSKumar Gala } 50058083dadSKumar Gala 501e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 502e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 503e9f82cb7SBenjamin Herrenschmidt { 504e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 505e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 506e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 507e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 508e9f82cb7SBenjamin Herrenschmidt 509e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 510e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 511e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 512e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 513e9f82cb7SBenjamin Herrenschmidt */ 514e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 515e9f82cb7SBenjamin Herrenschmidt offset += port; 516e9f82cb7SBenjamin Herrenschmidt 517e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 518e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 519e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 520e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 521e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 522e9f82cb7SBenjamin Herrenschmidt 523e9f82cb7SBenjamin Herrenschmidt switch(size) { 524e9f82cb7SBenjamin Herrenschmidt case 1: 525e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 526e9f82cb7SBenjamin Herrenschmidt return 1; 527e9f82cb7SBenjamin Herrenschmidt case 2: 528e9f82cb7SBenjamin Herrenschmidt if (port & 1) 529e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 530e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 531e9f82cb7SBenjamin Herrenschmidt return 2; 532e9f82cb7SBenjamin Herrenschmidt case 4: 533e9f82cb7SBenjamin Herrenschmidt if (port & 3) 534e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 535e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 536e9f82cb7SBenjamin Herrenschmidt return 4; 537e9f82cb7SBenjamin Herrenschmidt } 538e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 539e9f82cb7SBenjamin Herrenschmidt } 540e9f82cb7SBenjamin Herrenschmidt 541e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 542e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 543e9f82cb7SBenjamin Herrenschmidt { 544e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 545e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 546e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 547e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 548e9f82cb7SBenjamin Herrenschmidt 549e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 550e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 551e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 552e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 553e9f82cb7SBenjamin Herrenschmidt */ 554e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 555e9f82cb7SBenjamin Herrenschmidt offset += port; 556e9f82cb7SBenjamin Herrenschmidt 557e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 558e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 559e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 560e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 561e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 562e9f82cb7SBenjamin Herrenschmidt 563e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 564e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 565e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 566e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 567e9f82cb7SBenjamin Herrenschmidt */ 568e9f82cb7SBenjamin Herrenschmidt switch(size) { 569e9f82cb7SBenjamin Herrenschmidt case 1: 570e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 571e9f82cb7SBenjamin Herrenschmidt return 1; 572e9f82cb7SBenjamin Herrenschmidt case 2: 573e9f82cb7SBenjamin Herrenschmidt if (port & 1) 574e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 575e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 576e9f82cb7SBenjamin Herrenschmidt return 2; 577e9f82cb7SBenjamin Herrenschmidt case 4: 578e9f82cb7SBenjamin Herrenschmidt if (port & 3) 579e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 580e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 581e9f82cb7SBenjamin Herrenschmidt return 4; 582e9f82cb7SBenjamin Herrenschmidt } 583e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 584e9f82cb7SBenjamin Herrenschmidt } 585e9f82cb7SBenjamin Herrenschmidt 586e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 587e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 588e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 589e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 590e9f82cb7SBenjamin Herrenschmidt { 591e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 592e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 593e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 594e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 595e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 596e9f82cb7SBenjamin Herrenschmidt 597e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 598e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 599e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 600e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 601e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 602e9f82cb7SBenjamin Herrenschmidt 603e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 6045b11abfdSBenjamin Herrenschmidt /* Hack alert ! 6055b11abfdSBenjamin Herrenschmidt * 6065b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 6075b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 6085b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 6095b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 6105b11abfdSBenjamin Herrenschmidt */ 6115b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 6125b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 6135b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 6145b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 6155b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 6165b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 6175b11abfdSBenjamin Herrenschmidt return 0; 6185b11abfdSBenjamin Herrenschmidt } 619e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 620e9f82cb7SBenjamin Herrenschmidt } else { 621e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 622e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 623e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 624e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 625e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 626e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 627e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 628e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 629e9f82cb7SBenjamin Herrenschmidt } 630e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 631e9f82cb7SBenjamin Herrenschmidt 632e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 63364b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 634e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 635e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 636e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 637e9f82cb7SBenjamin Herrenschmidt } 638e9f82cb7SBenjamin Herrenschmidt 63958083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 64058083dadSKumar Gala const struct resource *rsrc, 64158083dadSKumar Gala resource_size_t *start, resource_size_t *end) 64258083dadSKumar Gala { 64338301358SBjorn Helgaas struct pci_bus_region region; 64458083dadSKumar Gala 64538301358SBjorn Helgaas if (rsrc->flags & IORESOURCE_IO) { 64638301358SBjorn Helgaas pcibios_resource_to_bus(dev->bus, ®ion, 64738301358SBjorn Helgaas (struct resource *) rsrc); 64838301358SBjorn Helgaas *start = region.start; 64938301358SBjorn Helgaas *end = region.end; 65058083dadSKumar Gala return; 65138301358SBjorn Helgaas } 65258083dadSKumar Gala 65338301358SBjorn Helgaas /* We pass a CPU physical address to userland for MMIO instead of a 65438301358SBjorn Helgaas * BAR value because X is lame and expects to be able to use that 65558083dadSKumar Gala * to pass to /dev/mem! 65658083dadSKumar Gala * 65738301358SBjorn Helgaas * That means we may have 64-bit values where some apps only expect 65838301358SBjorn Helgaas * 32 (like X itself since it thinks only Sparc has 64-bit MMIO). 65958083dadSKumar Gala */ 66038301358SBjorn Helgaas *start = rsrc->start; 66138301358SBjorn Helgaas *end = rsrc->end; 66258083dadSKumar Gala } 66313dccb9eSBenjamin Herrenschmidt 66413dccb9eSBenjamin Herrenschmidt /** 66513dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 66613dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 66713dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 66813dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 66913dccb9eSBenjamin Herrenschmidt * 67013dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 67113dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 67213dccb9eSBenjamin Herrenschmidt * content. 67313dccb9eSBenjamin Herrenschmidt * 67413dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 67513dccb9eSBenjamin Herrenschmidt * with here: 67613dccb9eSBenjamin Herrenschmidt * 67713dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 67813dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 67913dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 68013dccb9eSBenjamin Herrenschmidt * 68113dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 68213dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 68313dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 68413dccb9eSBenjamin Herrenschmidt * 68513dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 68613dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 68713dccb9eSBenjamin Herrenschmidt */ 688cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 689cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 69013dccb9eSBenjamin Herrenschmidt { 691858957abSKevin Hao int memno = 0; 69213dccb9eSBenjamin Herrenschmidt struct resource *res; 693654837e8SAndrew Murray struct of_pci_range range; 694654837e8SAndrew Murray struct of_pci_range_parser parser; 69513dccb9eSBenjamin Herrenschmidt 69613dccb9eSBenjamin Herrenschmidt printk(KERN_INFO "PCI host bridge %s %s ranges:\n", 69713dccb9eSBenjamin Herrenschmidt dev->full_name, primary ? "(primary)" : ""); 69813dccb9eSBenjamin Herrenschmidt 699654837e8SAndrew Murray /* Check for ranges property */ 700654837e8SAndrew Murray if (of_pci_range_parser_init(&parser, dev)) 70113dccb9eSBenjamin Herrenschmidt return; 70213dccb9eSBenjamin Herrenschmidt 70313dccb9eSBenjamin Herrenschmidt /* Parse it */ 704654837e8SAndrew Murray for_each_of_pci_range(&parser, &range) { 705e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 706e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 707e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 708e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 709e9f82cb7SBenjamin Herrenschmidt */ 710654837e8SAndrew Murray if (range.cpu_addr == OF_BAD_ADDR || range.size == 0) 71113dccb9eSBenjamin Herrenschmidt continue; 71213dccb9eSBenjamin Herrenschmidt 71313dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 71413dccb9eSBenjamin Herrenschmidt res = NULL; 715654837e8SAndrew Murray switch (range.flags & IORESOURCE_TYPE_BITS) { 716654837e8SAndrew Murray case IORESOURCE_IO: 71713dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 71813dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 719654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 720654837e8SAndrew Murray range.pci_addr); 72113dccb9eSBenjamin Herrenschmidt 72213dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 72313dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 72413dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 72513dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 72613dccb9eSBenjamin Herrenschmidt continue; 72713dccb9eSBenjamin Herrenschmidt } 72813dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 72913dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 730654837e8SAndrew Murray if (range.size > 0x01000000) 731654837e8SAndrew Murray range.size = 0x01000000; 73213dccb9eSBenjamin Herrenschmidt 73313dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 734654837e8SAndrew Murray hose->io_base_virt = ioremap(range.cpu_addr, 735654837e8SAndrew Murray range.size); 73613dccb9eSBenjamin Herrenschmidt 73713dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 73813dccb9eSBenjamin Herrenschmidt if (primary) 73913dccb9eSBenjamin Herrenschmidt isa_io_base = 74013dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 74113dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 74213dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 74313dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 74413dccb9eSBenjamin Herrenschmidt */ 745654837e8SAndrew Murray hose->pci_io_size = range.pci_addr + range.size; 746654837e8SAndrew Murray hose->io_base_phys = range.cpu_addr - range.pci_addr; 74713dccb9eSBenjamin Herrenschmidt 74813dccb9eSBenjamin Herrenschmidt /* Build resource */ 74913dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 750654837e8SAndrew Murray range.cpu_addr = range.pci_addr; 75113dccb9eSBenjamin Herrenschmidt break; 752654837e8SAndrew Murray case IORESOURCE_MEM: 75313dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 75413dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 755654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 756654837e8SAndrew Murray range.pci_addr, 757654837e8SAndrew Murray (range.pci_space & 0x40000000) ? 758654837e8SAndrew Murray "Prefetch" : ""); 75913dccb9eSBenjamin Herrenschmidt 76013dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 76113dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 76213dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 76313dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 76413dccb9eSBenjamin Herrenschmidt continue; 76513dccb9eSBenjamin Herrenschmidt } 76613dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 767654837e8SAndrew Murray if (range.pci_addr == 0) { 76813dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 769654837e8SAndrew Murray isa_mem_base = range.cpu_addr; 770654837e8SAndrew Murray hose->isa_mem_phys = range.cpu_addr; 771654837e8SAndrew Murray hose->isa_mem_size = range.size; 77213dccb9eSBenjamin Herrenschmidt } 77313dccb9eSBenjamin Herrenschmidt 77413dccb9eSBenjamin Herrenschmidt /* Build resource */ 775654837e8SAndrew Murray hose->mem_offset[memno] = range.cpu_addr - 776654837e8SAndrew Murray range.pci_addr; 77713dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 77813dccb9eSBenjamin Herrenschmidt break; 77913dccb9eSBenjamin Herrenschmidt } 78013dccb9eSBenjamin Herrenschmidt if (res != NULL) { 781aeba3731SMichael Ellerman res->name = dev->full_name; 782aeba3731SMichael Ellerman res->flags = range.flags; 783aeba3731SMichael Ellerman res->start = range.cpu_addr; 784aeba3731SMichael Ellerman res->end = range.cpu_addr + range.size - 1; 785aeba3731SMichael Ellerman res->parent = res->child = res->sibling = NULL; 78613dccb9eSBenjamin Herrenschmidt } 78713dccb9eSBenjamin Herrenschmidt } 78813dccb9eSBenjamin Herrenschmidt } 789fa462f2dSBenjamin Herrenschmidt 790fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 791fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 792fa462f2dSBenjamin Herrenschmidt { 793fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 7941fd0f525SBenjamin Herrenschmidt 7950e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 796fa462f2dSBenjamin Herrenschmidt return 0; 7970e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 798fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 799fa462f2dSBenjamin Herrenschmidt return 1; 800fa462f2dSBenjamin Herrenschmidt } 801fa462f2dSBenjamin Herrenschmidt 802d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 803d82fb31aSKleber Sacilotto de Souza { 804d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 805d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 806d82fb31aSKleber Sacilotto de Souza 807d82fb31aSKleber Sacilotto de Souza return 0; 808d82fb31aSKleber Sacilotto de Souza } 809d82fb31aSKleber Sacilotto de Souza 810bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 811bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 812bf5e2ba2SBenjamin Herrenschmidt */ 813cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 814bf5e2ba2SBenjamin Herrenschmidt { 815bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 816bf5e2ba2SBenjamin Herrenschmidt int i; 817bf5e2ba2SBenjamin Herrenschmidt 818bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 819bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 820bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 821bf5e2ba2SBenjamin Herrenschmidt return; 822bf5e2ba2SBenjamin Herrenschmidt } 823c3b80fb0SWei Yang 824c3b80fb0SWei Yang if (dev->is_virtfn) 825c3b80fb0SWei Yang return; 826c3b80fb0SWei Yang 827bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 828bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 829c5df457fSKevin Hao struct pci_bus_region reg; 830bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 831bf5e2ba2SBenjamin Herrenschmidt continue; 83248c2ce97SBenjamin Herrenschmidt 83348c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 83448c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 83548c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 83648c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 8377f172890SBenjamin Herrenschmidt */ 838fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 83948c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 840c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 84148c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 84248c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 843ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR is unassigned\n", 844ae2a84b4SKevin Hao pci_name(dev), i, res); 845bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 846bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 847bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 848bf5e2ba2SBenjamin Herrenschmidt continue; 849bf5e2ba2SBenjamin Herrenschmidt } 850bf5e2ba2SBenjamin Herrenschmidt 851ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res); 852bf5e2ba2SBenjamin Herrenschmidt } 853bf5e2ba2SBenjamin Herrenschmidt 854bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 855bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 856bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 857bf5e2ba2SBenjamin Herrenschmidt } 858bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 859bf5e2ba2SBenjamin Herrenschmidt 860b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 861b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 862b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 863b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 864b5561511SBenjamin Herrenschmidt */ 865cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 866b5561511SBenjamin Herrenschmidt struct resource *res) 867bf5e2ba2SBenjamin Herrenschmidt { 868be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 869bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 870b5561511SBenjamin Herrenschmidt resource_size_t offset; 8713fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 872b5561511SBenjamin Herrenschmidt u16 command; 873b5561511SBenjamin Herrenschmidt int i; 874bf5e2ba2SBenjamin Herrenschmidt 875b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 8760e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 877b5561511SBenjamin Herrenschmidt return 0; 878bf5e2ba2SBenjamin Herrenschmidt 879b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 880b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 881fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 8823fd47f06SBenjamin Herrenschmidt 8833fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 8843fd47f06SBenjamin Herrenschmidt if (region.start != 0) 885b5561511SBenjamin Herrenschmidt return 0; 886b5561511SBenjamin Herrenschmidt 887b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 888b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 889b5561511SBenjamin Herrenschmidt */ 890b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 891b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 892b5561511SBenjamin Herrenschmidt return 1; 893b5561511SBenjamin Herrenschmidt 894b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 895b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 8963fd47f06SBenjamin Herrenschmidt * us for memory space) 897b5561511SBenjamin Herrenschmidt */ 898b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 899b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 9003fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 901b5561511SBenjamin Herrenschmidt return 0; 902b5561511SBenjamin Herrenschmidt } 903b5561511SBenjamin Herrenschmidt 904b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 905b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 906b5561511SBenjamin Herrenschmidt */ 907b5561511SBenjamin Herrenschmidt return 1; 908b5561511SBenjamin Herrenschmidt } else { 909b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 910b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 911b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 912b5561511SBenjamin Herrenschmidt return 0; 913b5561511SBenjamin Herrenschmidt 914b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 915b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 916b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 917b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 918b5561511SBenjamin Herrenschmidt */ 919b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 920b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 921b5561511SBenjamin Herrenschmidt return 0; 922b5561511SBenjamin Herrenschmidt 923b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 924b5561511SBenjamin Herrenschmidt * it unassigned 925b5561511SBenjamin Herrenschmidt */ 926b5561511SBenjamin Herrenschmidt return 1; 927b5561511SBenjamin Herrenschmidt } 928b5561511SBenjamin Herrenschmidt } 929b5561511SBenjamin Herrenschmidt 930b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 931cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 932b5561511SBenjamin Herrenschmidt { 933bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 934bf5e2ba2SBenjamin Herrenschmidt int i; 935bf5e2ba2SBenjamin Herrenschmidt 936b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 937b5561511SBenjamin Herrenschmidt 93889a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 93989a74eccSBjorn Helgaas if (!res || !res->flags) 940bf5e2ba2SBenjamin Herrenschmidt continue; 941b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 942b188b2aeSKumar Gala continue; 943be8cbcd8SBenjamin Herrenschmidt 944cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 945cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 946cf1a4cf8SGavin Shan * of 0 in order to save space. 94748c2ce97SBenjamin Herrenschmidt */ 94848c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 94948c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 95048c2ce97SBenjamin Herrenschmidt res->start = 0; 951cf1a4cf8SGavin Shan res->end = -1; 95248c2ce97SBenjamin Herrenschmidt continue; 95348c2ce97SBenjamin Herrenschmidt } 95448c2ce97SBenjamin Herrenschmidt 955ae2a84b4SKevin Hao pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res); 956bf5e2ba2SBenjamin Herrenschmidt 957b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 958b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 959b5561511SBenjamin Herrenschmidt */ 960b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 961b5561511SBenjamin Herrenschmidt res->flags = 0; 962b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 963bf5e2ba2SBenjamin Herrenschmidt } 964bf5e2ba2SBenjamin Herrenschmidt } 965b5561511SBenjamin Herrenschmidt } 966b5561511SBenjamin Herrenschmidt 967cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 9688b8da358SBenjamin Herrenschmidt { 969467efc2eSDaniel Axtens struct pci_controller *phb; 970467efc2eSDaniel Axtens 9717eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 9728b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 9738b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 9748b8da358SBenjamin Herrenschmidt 9758b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 9767eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 9778b8da358SBenjamin Herrenschmidt */ 9788b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 9798b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 9808b8da358SBenjamin Herrenschmidt 9818b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 982467efc2eSDaniel Axtens phb = pci_bus_to_host(bus); 983467efc2eSDaniel Axtens if (phb->controller_ops.dma_bus_setup) 984467efc2eSDaniel Axtens phb->controller_ops.dma_bus_setup(bus); 9858b8da358SBenjamin Herrenschmidt } 9868b8da358SBenjamin Herrenschmidt 9877846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev) 9887eef440aSBenjamin Herrenschmidt { 989467efc2eSDaniel Axtens struct pci_controller *phb; 9907eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 9917eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 9927eef440aSBenjamin Herrenschmidt */ 9937eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 9947eef440aSBenjamin Herrenschmidt 9957eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 996bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 997738ef42eSBecky Bruce set_dma_offset(&dev->dev, PCI_DRAM_OFFSET); 9987eef440aSBenjamin Herrenschmidt 9997eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 1000467efc2eSDaniel Axtens phb = pci_bus_to_host(dev->bus); 1001467efc2eSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 1002467efc2eSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 10037eef440aSBenjamin Herrenschmidt 10047eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 10057eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 10067eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 10077eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 10087eef440aSBenjamin Herrenschmidt } 100937f02195SYuanquan Chen 10107846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev) 10117846de40SGuenter Roeck { 10127846de40SGuenter Roeck /* 10137846de40SGuenter Roeck * We can only call pcibios_setup_device() after bus setup is complete, 10147846de40SGuenter Roeck * since some of the platform specific DMA setup code depends on it. 10157846de40SGuenter Roeck */ 10167846de40SGuenter Roeck if (dev->bus->is_added) 10177846de40SGuenter Roeck pcibios_setup_device(dev); 10186e628c7dSWei Yang 10196e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 10206e628c7dSWei Yang if (ppc_md.pcibios_fixup_sriov) 10216e628c7dSWei Yang ppc_md.pcibios_fixup_sriov(dev); 10226e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 10236e628c7dSWei Yang 10247846de40SGuenter Roeck return 0; 10257846de40SGuenter Roeck } 10267846de40SGuenter Roeck 102737f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus) 102837f02195SYuanquan Chen { 102937f02195SYuanquan Chen struct pci_dev *dev; 103037f02195SYuanquan Chen 103137f02195SYuanquan Chen pr_debug("PCI: Fixup bus devices %d (%s)\n", 103237f02195SYuanquan Chen bus->number, bus->self ? pci_name(bus->self) : "PHB"); 103337f02195SYuanquan Chen 103437f02195SYuanquan Chen list_for_each_entry(dev, &bus->devices, bus_list) { 103537f02195SYuanquan Chen /* Cardbus can call us to add new devices to a bus, so ignore 103637f02195SYuanquan Chen * those who are already fully discovered 103737f02195SYuanquan Chen */ 103837f02195SYuanquan Chen if (dev->is_added) 103937f02195SYuanquan Chen continue; 104037f02195SYuanquan Chen 104137f02195SYuanquan Chen pcibios_setup_device(dev); 104237f02195SYuanquan Chen } 10437eef440aSBenjamin Herrenschmidt } 10447eef440aSBenjamin Herrenschmidt 104579c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 104679c8be83SMyron Stowe { 104779c8be83SMyron Stowe /* No special bus mastering setup handling */ 104879c8be83SMyron Stowe } 104979c8be83SMyron Stowe 1050cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1051bf5e2ba2SBenjamin Herrenschmidt { 1052237865f1SBjorn Helgaas /* When called from the generic PCI probe, read PCI<->PCI bridge 1053237865f1SBjorn Helgaas * bases. This is -not- called when generating the PCI tree from 1054237865f1SBjorn Helgaas * the OF device-tree. 1055237865f1SBjorn Helgaas */ 1056237865f1SBjorn Helgaas pci_read_bridge_bases(bus); 1057237865f1SBjorn Helgaas 1058237865f1SBjorn Helgaas /* Now fixup the bus bus */ 10598b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 10608b8da358SBenjamin Herrenschmidt 10618b8da358SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10628b8da358SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 1063bf5e2ba2SBenjamin Herrenschmidt } 1064bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1065bf5e2ba2SBenjamin Herrenschmidt 1066cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus) 10672d1c8618SBenjamin Herrenschmidt { 10682d1c8618SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10692d1c8618SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 10702d1c8618SBenjamin Herrenschmidt } 10712d1c8618SBenjamin Herrenschmidt 10722d1c8618SBenjamin Herrenschmidt 10733fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 10743fd94c6bSBenjamin Herrenschmidt { 10750e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 10763fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 10773fd94c6bSBenjamin Herrenschmidt return 1; 10783fd94c6bSBenjamin Herrenschmidt return 0; 10793fd94c6bSBenjamin Herrenschmidt } 10803fd94c6bSBenjamin Herrenschmidt 10813fd94c6bSBenjamin Herrenschmidt /* 10823fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 10833fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 10843fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 10853fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 10863fd94c6bSBenjamin Herrenschmidt * 10873fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 10883fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 10893fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 10903fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 10913fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 10923fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 10933fd94c6bSBenjamin Herrenschmidt */ 10943b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 10953fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 10963fd94c6bSBenjamin Herrenschmidt { 10973fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 10983fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 10993fd94c6bSBenjamin Herrenschmidt 1100b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 11013fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1102b26b2d49SDominik Brodowski return start; 1103b26b2d49SDominik Brodowski if (start & 0x300) 11043fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 11053fd94c6bSBenjamin Herrenschmidt } 1106b26b2d49SDominik Brodowski 1107b26b2d49SDominik Brodowski return start; 11083fd94c6bSBenjamin Herrenschmidt } 11093fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 11103fd94c6bSBenjamin Herrenschmidt 11113fd94c6bSBenjamin Herrenschmidt /* 11123fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 11133fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 11143fd94c6bSBenjamin Herrenschmidt */ 11150f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 11163fd94c6bSBenjamin Herrenschmidt struct resource *res) 11173fd94c6bSBenjamin Herrenschmidt { 11183fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 11193fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 11203fd94c6bSBenjamin Herrenschmidt 11213fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 11223fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 11233fd94c6bSBenjamin Herrenschmidt continue; 11243fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 11253fd94c6bSBenjamin Herrenschmidt break; 11263fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11273fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11283fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11293fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11303fd94c6bSBenjamin Herrenschmidt } 11313fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11323fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11333fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11343fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11353fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11363fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11373fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11383fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11393fd94c6bSBenjamin Herrenschmidt p->parent = res; 1140ae2a84b4SKevin Hao pr_debug("PCI: Reparented %s %pR under %s\n", 1141ae2a84b4SKevin Hao p->name, p, res->name); 11423fd94c6bSBenjamin Herrenschmidt } 11433fd94c6bSBenjamin Herrenschmidt return 0; 11443fd94c6bSBenjamin Herrenschmidt } 11453fd94c6bSBenjamin Herrenschmidt 11463fd94c6bSBenjamin Herrenschmidt /* 11473fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11483fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11493fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11503fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11513fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11523fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11533fd94c6bSBenjamin Herrenschmidt * 11543fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11553fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11563fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11573fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11583fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11593fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11603fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11613fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11623fd94c6bSBenjamin Herrenschmidt * 11633fd94c6bSBenjamin Herrenschmidt * Our solution: 11643fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11653fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11663fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11673fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 11683fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 11693fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 11703fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 11713fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 11723fd94c6bSBenjamin Herrenschmidt * resources. 11733fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 11743fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 11753fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 11763fd94c6bSBenjamin Herrenschmidt * as well. 11773fd94c6bSBenjamin Herrenschmidt */ 11783fd94c6bSBenjamin Herrenschmidt 1179e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus) 11803fd94c6bSBenjamin Herrenschmidt { 1181e90a1318SNathan Fontenot struct pci_bus *b; 11823fd94c6bSBenjamin Herrenschmidt int i; 11833fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 11843fd94c6bSBenjamin Herrenschmidt 1185b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1186b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1187b5ae5f91SBenjamin Herrenschmidt 118889a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 118989a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 11903fd94c6bSBenjamin Herrenschmidt continue; 119148c2ce97SBenjamin Herrenschmidt 119248c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 119348c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 119448c2ce97SBenjamin Herrenschmidt goto clear_resource; 119548c2ce97SBenjamin Herrenschmidt 11963fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 11973fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 11983fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 11993fd94c6bSBenjamin Herrenschmidt else { 12003fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 12013fd94c6bSBenjamin Herrenschmidt if (pr == res) { 12023fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 12033fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 12043fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 12053fd94c6bSBenjamin Herrenschmidt */ 12063fd94c6bSBenjamin Herrenschmidt continue; 12073fd94c6bSBenjamin Herrenschmidt } 12083fd94c6bSBenjamin Herrenschmidt } 12093fd94c6bSBenjamin Herrenschmidt 1210ae2a84b4SKevin Hao pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n", 1211ae2a84b4SKevin Hao bus->self ? pci_name(bus->self) : "PHB", bus->number, 1212ae2a84b4SKevin Hao i, res, pr, (pr && pr->name) ? pr->name : "nil"); 12133fd94c6bSBenjamin Herrenschmidt 12143fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 12153ebfe46aSYinghai Lu struct pci_dev *dev = bus->self; 12163ebfe46aSYinghai Lu 12173fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 12183fd94c6bSBenjamin Herrenschmidt continue; 12193fd94c6bSBenjamin Herrenschmidt /* 12203fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12213fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12223fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12233fd94c6bSBenjamin Herrenschmidt */ 12243fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12253fd94c6bSBenjamin Herrenschmidt continue; 12263ebfe46aSYinghai Lu 12273ebfe46aSYinghai Lu if (dev && i < PCI_BRIDGE_RESOURCE_NUM && 12283ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, 12293ebfe46aSYinghai Lu i + PCI_BRIDGE_RESOURCES) == 0) 12303ebfe46aSYinghai Lu continue; 12313fd94c6bSBenjamin Herrenschmidt } 123248c2ce97SBenjamin Herrenschmidt pr_warning("PCI: Cannot allocate resource region " 1233e90a1318SNathan Fontenot "%d of PCI bridge %d, will remap\n", i, bus->number); 12343fd94c6bSBenjamin Herrenschmidt clear_resource: 1235cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1236cf1a4cf8SGavin Shan * reassignment based on the resources required 1237cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1238cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1239cf1a4cf8SGavin Shan * save more space. 1240cf1a4cf8SGavin Shan */ 1241cf1a4cf8SGavin Shan res->start = 0; 1242cf1a4cf8SGavin Shan res->end = -1; 12433fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12443fd94c6bSBenjamin Herrenschmidt } 1245e90a1318SNathan Fontenot 1246e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1247e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12483fd94c6bSBenjamin Herrenschmidt } 12493fd94c6bSBenjamin Herrenschmidt 1250cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12513fd94c6bSBenjamin Herrenschmidt { 12523fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12533fd94c6bSBenjamin Herrenschmidt 1254ae2a84b4SKevin Hao pr_debug("PCI: Allocating %s: Resource %d: %pR\n", 1255ae2a84b4SKevin Hao pci_name(dev), idx, r); 12563fd94c6bSBenjamin Herrenschmidt 12573fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12583fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12593fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12603fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12613fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12623fd94c6bSBenjamin Herrenschmidt if (pr) 1263ae2a84b4SKevin Hao pr_debug("PCI: parent is %p: %pR\n", pr, pr); 12643fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 12653fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 12663fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 12673fd94c6bSBenjamin Herrenschmidt r->start = 0; 12683fd94c6bSBenjamin Herrenschmidt } 12693fd94c6bSBenjamin Herrenschmidt } 12703fd94c6bSBenjamin Herrenschmidt 12713fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 12723fd94c6bSBenjamin Herrenschmidt { 12733fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 12743fd94c6bSBenjamin Herrenschmidt int idx, disabled; 12753fd94c6bSBenjamin Herrenschmidt u16 command; 12763fd94c6bSBenjamin Herrenschmidt struct resource *r; 12773fd94c6bSBenjamin Herrenschmidt 12783fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 12793fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1280ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 12813fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 12823fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 12833fd94c6bSBenjamin Herrenschmidt continue; 12843fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 12853fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1286ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1287ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1288ad892a63SBenjamin Herrenschmidt */ 1289ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1290ad892a63SBenjamin Herrenschmidt disabled = 1; 12913fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 12923fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 12933fd94c6bSBenjamin Herrenschmidt else 12943fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1295533b1928SPaul Mackerras if (pass == disabled) 1296533b1928SPaul Mackerras alloc_resource(dev, idx); 12973fd94c6bSBenjamin Herrenschmidt } 12983fd94c6bSBenjamin Herrenschmidt if (pass) 12993fd94c6bSBenjamin Herrenschmidt continue; 13003fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1301ad892a63SBenjamin Herrenschmidt if (r->flags) { 13023fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 13033fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 13043fd94c6bSBenjamin Herrenschmidt */ 13053fd94c6bSBenjamin Herrenschmidt u32 reg; 1306ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1307ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1308b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1309b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 13103fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 13113fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 13123fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 13133fd94c6bSBenjamin Herrenschmidt } 13143fd94c6bSBenjamin Herrenschmidt } 13153fd94c6bSBenjamin Herrenschmidt } 1316ad892a63SBenjamin Herrenschmidt } 13173fd94c6bSBenjamin Herrenschmidt 1318c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1319c1f34302SBenjamin Herrenschmidt { 1320c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1321c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1322c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1323c1f34302SBenjamin Herrenschmidt int i; 1324c1f34302SBenjamin Herrenschmidt 1325c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1326c1f34302SBenjamin Herrenschmidt 1327c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1328c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1329c1f34302SBenjamin Herrenschmidt goto no_io; 1330c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1331c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1332c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1333c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1334c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1335c1f34302SBenjamin Herrenschmidt res->start = offset; 1336c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1337c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1338c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1339c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1340c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1341c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1342c1f34302SBenjamin Herrenschmidt kfree(res); 1343c1f34302SBenjamin Herrenschmidt } 1344c1f34302SBenjamin Herrenschmidt 1345c1f34302SBenjamin Herrenschmidt no_io: 1346c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1347c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1348c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 13493fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1350c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1351c1f34302SBenjamin Herrenschmidt continue; 1352c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1353c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1354c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1355c1f34302SBenjamin Herrenschmidt break; 1356c1f34302SBenjamin Herrenschmidt } 1357c1f34302SBenjamin Herrenschmidt if (i >= 3) 1358c1f34302SBenjamin Herrenschmidt return; 1359c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1360c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1361c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1362c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1363c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1364c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1365c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1366c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1367c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1368c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1369c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1370c1f34302SBenjamin Herrenschmidt kfree(res); 1371c1f34302SBenjamin Herrenschmidt } 1372c1f34302SBenjamin Herrenschmidt } 1373c1f34302SBenjamin Herrenschmidt 13743fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 13753fd94c6bSBenjamin Herrenschmidt { 1376e90a1318SNathan Fontenot struct pci_bus *b; 1377e90a1318SNathan Fontenot 137848c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1379e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1380e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 13819a1a70aeSBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 13823fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 13833fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 13849a1a70aeSBenjamin Herrenschmidt } 13853fd94c6bSBenjamin Herrenschmidt 1386c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1387c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1388c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1389c1f34302SBenjamin Herrenschmidt */ 13900e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1391c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1392c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1393c1f34302SBenjamin Herrenschmidt } 1394c1f34302SBenjamin Herrenschmidt 1395c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1396c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1397c1f34302SBenjamin Herrenschmidt */ 13980e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1399a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 14003fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 14013fd94c6bSBenjamin Herrenschmidt } 14023fd94c6bSBenjamin Herrenschmidt 14033fd94c6bSBenjamin Herrenschmidt /* Call machine dependent fixup */ 14043fd94c6bSBenjamin Herrenschmidt if (ppc_md.pcibios_fixup) 14053fd94c6bSBenjamin Herrenschmidt ppc_md.pcibios_fixup(); 14063fd94c6bSBenjamin Herrenschmidt } 14073fd94c6bSBenjamin Herrenschmidt 1408fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 14093fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1410fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1411fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 14123fd94c6bSBenjamin Herrenschmidt */ 1413baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 14143fd94c6bSBenjamin Herrenschmidt { 14153fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 14163fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 14173fd94c6bSBenjamin Herrenschmidt 14183fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 14193fd94c6bSBenjamin Herrenschmidt int i; 14203fd94c6bSBenjamin Herrenschmidt 14213fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14223fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14233fd94c6bSBenjamin Herrenschmidt 14243fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14253fd94c6bSBenjamin Herrenschmidt continue; 1426fd6852c8SBenjamin Herrenschmidt 1427ae2a84b4SKevin Hao pr_debug("PCI: Claiming %s: Resource %d: %pR\n", 1428ae2a84b4SKevin Hao pci_name(dev), i, r); 1429fd6852c8SBenjamin Herrenschmidt 14303ebfe46aSYinghai Lu if (pci_claim_resource(dev, i) == 0) 14313ebfe46aSYinghai Lu continue; 14323ebfe46aSYinghai Lu 14333ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, i); 14343fd94c6bSBenjamin Herrenschmidt } 14353fd94c6bSBenjamin Herrenschmidt } 14363fd94c6bSBenjamin Herrenschmidt 14373fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14383fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14393fd94c6bSBenjamin Herrenschmidt } 14405b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus); 1441fd6852c8SBenjamin Herrenschmidt 1442fd6852c8SBenjamin Herrenschmidt 1443fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1444fd6852c8SBenjamin Herrenschmidt * 1445fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1446fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1447fd6852c8SBenjamin Herrenschmidt * being added 1448fd6852c8SBenjamin Herrenschmidt */ 1449fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1450fd6852c8SBenjamin Herrenschmidt { 1451fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1452fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1453fd6852c8SBenjamin Herrenschmidt 1454fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1455fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1456fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 14577415c14cSGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) { 14587415c14cSGavin Shan if (bus->self) 14597415c14cSGavin Shan pci_assign_unassigned_bridge_resources(bus->self); 14607415c14cSGavin Shan else 1461ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 14627415c14cSGavin Shan } 1463fd6852c8SBenjamin Herrenschmidt 14646a040ce7SThadeu Lima de Souza Cascardo /* Fixup EEH */ 14656a040ce7SThadeu Lima de Souza Cascardo eeh_add_device_tree_late(bus); 14666a040ce7SThadeu Lima de Souza Cascardo 1467fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1468fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1469fd6852c8SBenjamin Herrenschmidt 14706a040ce7SThadeu Lima de Souza Cascardo /* sysfs files should only be added after devices are added */ 14716a040ce7SThadeu Lima de Souza Cascardo eeh_add_sysfs_files(bus); 1472fd6852c8SBenjamin Herrenschmidt } 1473fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1474fd6852c8SBenjamin Herrenschmidt 1475549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1476549beb9bSBenjamin Herrenschmidt { 1477467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 1478467efc2eSDaniel Axtens 1479467efc2eSDaniel Axtens if (phb->controller_ops.enable_device_hook) 1480467efc2eSDaniel Axtens if (!phb->controller_ops.enable_device_hook(dev)) 1481549beb9bSBenjamin Herrenschmidt return -EINVAL; 1482549beb9bSBenjamin Herrenschmidt 14837cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1484549beb9bSBenjamin Herrenschmidt } 148553280323SBenjamin Herrenschmidt 1486abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev) 1487abeeed6dSMichael Neuling { 1488abeeed6dSMichael Neuling struct pci_controller *phb = pci_bus_to_host(dev->bus); 1489abeeed6dSMichael Neuling 1490abeeed6dSMichael Neuling if (phb->controller_ops.disable_device) 1491abeeed6dSMichael Neuling phb->controller_ops.disable_device(dev); 1492abeeed6dSMichael Neuling } 1493abeeed6dSMichael Neuling 149438973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 149538973ba7SBjorn Helgaas { 149638973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 149738973ba7SBjorn Helgaas } 149838973ba7SBjorn Helgaas 1499cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1500cad5cef6SGreg Kroah-Hartman struct list_head *resources) 150153280323SBenjamin Herrenschmidt { 150253280323SBenjamin Herrenschmidt struct resource *res; 15033fd47f06SBenjamin Herrenschmidt resource_size_t offset; 150453280323SBenjamin Herrenschmidt int i; 150553280323SBenjamin Herrenschmidt 150653280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 150745a709f8SBjorn Helgaas res = &hose->io_resource; 150853280323SBenjamin Herrenschmidt 150953280323SBenjamin Herrenschmidt if (!res->flags) { 1510cdb1b342SBenjamin Herrenschmidt pr_debug("PCI: I/O resource not set for host" 151153280323SBenjamin Herrenschmidt " bridge %s (domain %d)\n", 151253280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 15133fd47f06SBenjamin Herrenschmidt } else { 15143fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 15153fd47f06SBenjamin Herrenschmidt 1516ae2a84b4SKevin Hao pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n", 1517ae2a84b4SKevin Hao res, (unsigned long long)offset); 15183fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1519a0b8e76fSBenjamin Herrenschmidt } 1520a0b8e76fSBenjamin Herrenschmidt 152153280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 152253280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 152353280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 152453280323SBenjamin Herrenschmidt if (!res->flags) { 1525bee7dd9cSBenjamin Herrenschmidt if (i == 0) 152653280323SBenjamin Herrenschmidt printk(KERN_ERR "PCI: Memory resource 0 not set for " 152753280323SBenjamin Herrenschmidt "host bridge %s (domain %d)\n", 152853280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 15293fd47f06SBenjamin Herrenschmidt continue; 153053280323SBenjamin Herrenschmidt } 15313fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 15323fd47f06SBenjamin Herrenschmidt 15333fd47f06SBenjamin Herrenschmidt 1534ae2a84b4SKevin Hao pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i, 1535ae2a84b4SKevin Hao res, (unsigned long long)offset); 153653280323SBenjamin Herrenschmidt 15373fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 15383fd47f06SBenjamin Herrenschmidt } 153953280323SBenjamin Herrenschmidt } 154089c2dd62SKumar Gala 154189c2dd62SKumar Gala /* 154289c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 154389c2dd62SKumar Gala * find a hose. 154489c2dd62SKumar Gala */ 154589c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 154689c2dd62SKumar Gala static int \ 154789c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 154889c2dd62SKumar Gala { \ 154989c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 155089c2dd62SKumar Gala } 155189c2dd62SKumar Gala 155289c2dd62SKumar Gala static int 155389c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 155489c2dd62SKumar Gala int len, u32 *val) 155589c2dd62SKumar Gala { 155689c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 155789c2dd62SKumar Gala } 155889c2dd62SKumar Gala 155989c2dd62SKumar Gala static int 156089c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 156189c2dd62SKumar Gala int len, u32 val) 156289c2dd62SKumar Gala { 156389c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 156489c2dd62SKumar Gala } 156589c2dd62SKumar Gala 156689c2dd62SKumar Gala static struct pci_ops null_pci_ops = 156789c2dd62SKumar Gala { 156889c2dd62SKumar Gala .read = null_read_config, 156989c2dd62SKumar Gala .write = null_write_config, 157089c2dd62SKumar Gala }; 157189c2dd62SKumar Gala 157289c2dd62SKumar Gala /* 157389c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 157489c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 157589c2dd62SKumar Gala */ 157689c2dd62SKumar Gala static struct pci_bus * 157789c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 157889c2dd62SKumar Gala { 157989c2dd62SKumar Gala static struct pci_bus bus; 158089c2dd62SKumar Gala 1581b0d436c7SAnton Blanchard if (hose == NULL) { 158289c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 158389c2dd62SKumar Gala } 158489c2dd62SKumar Gala bus.number = busnr; 158589c2dd62SKumar Gala bus.sysdata = hose; 158689c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 158789c2dd62SKumar Gala return &bus; 158889c2dd62SKumar Gala } 158989c2dd62SKumar Gala 159089c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 159189c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 159289c2dd62SKumar Gala int devfn, int offset, type value) \ 159389c2dd62SKumar Gala { \ 159489c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 159589c2dd62SKumar Gala devfn, offset, value); \ 159689c2dd62SKumar Gala } 159789c2dd62SKumar Gala 159889c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 159989c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 160089c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 160189c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 160289c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 160389c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 160489c2dd62SKumar Gala 160589c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 160689c2dd62SKumar Gala int cap) 160789c2dd62SKumar Gala { 160889c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 160989c2dd62SKumar Gala } 16100ed2c722SGrant Likely 161198d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 161298d9f30cSBenjamin Herrenschmidt { 161398d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 161498d9f30cSBenjamin Herrenschmidt 161598d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 161698d9f30cSBenjamin Herrenschmidt } 161798d9f30cSBenjamin Herrenschmidt 16180ed2c722SGrant Likely /** 16190ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 16200ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 16210ed2c722SGrant Likely */ 1622cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 16230ed2c722SGrant Likely { 162445a709f8SBjorn Helgaas LIST_HEAD(resources); 16250ed2c722SGrant Likely struct pci_bus *bus; 16260ed2c722SGrant Likely struct device_node *node = hose->dn; 16270ed2c722SGrant Likely int mode; 16280ed2c722SGrant Likely 162974a7f084SGrant Likely pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node)); 16300ed2c722SGrant Likely 16310ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16320ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16330ed2c722SGrant Likely 16340ed2c722SGrant Likely /* Wire up PHB bus resources */ 163545a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 163645a709f8SBjorn Helgaas 1637be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1638be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1639be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1640be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1641be8e60d8SYinghai Lu 164245a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 164345a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 164445a709f8SBjorn Helgaas hose->ops, hose, &resources); 164545a709f8SBjorn Helgaas if (bus == NULL) { 164645a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 164745a709f8SBjorn Helgaas hose->global_number); 164845a709f8SBjorn Helgaas pci_free_resource_list(&resources); 164945a709f8SBjorn Helgaas return; 165045a709f8SBjorn Helgaas } 165145a709f8SBjorn Helgaas hose->bus = bus; 16520ed2c722SGrant Likely 16530ed2c722SGrant Likely /* Get probe mode and perform scan */ 16540ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 1655467efc2eSDaniel Axtens if (node && hose->controller_ops.probe_mode) 1656467efc2eSDaniel Axtens mode = hose->controller_ops.probe_mode(bus); 16570ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1658be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 16590ed2c722SGrant Likely of_scan_bus(node, bus); 16600ed2c722SGrant Likely 1661be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1662be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1663be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1664be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1665be8e60d8SYinghai Lu } 1666781fb7a3SBenjamin Herrenschmidt 1667491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1668491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1669491b98c3SBenjamin Herrenschmidt */ 1670491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1671491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1672491b98c3SBenjamin Herrenschmidt 1673781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1674bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1675781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1676a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1677a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1678781fb7a3SBenjamin Herrenschmidt } 16790ed2c722SGrant Likely } 16805b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb); 1681c065488fSKumar Gala 1682c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1683c065488fSKumar Gala { 1684c065488fSKumar Gala int i, class = dev->class >> 8; 168505737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 168605737c7cSJason Jin int prog_if = dev->class & 0xf; 1687c065488fSKumar Gala 1688c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1689c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1690c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 169105737c7cSJason Jin (prog_if == 0) && 1692c065488fSKumar Gala (dev->bus->parent == NULL)) { 1693c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1694c065488fSKumar Gala dev->resource[i].start = 0; 1695c065488fSKumar Gala dev->resource[i].end = 0; 1696c065488fSKumar Gala dev->resource[i].flags = 0; 1697c065488fSKumar Gala } 1698c065488fSKumar Gala } 1699c065488fSKumar Gala } 1700c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1701c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1702c2e1d845SBrian King 1703c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev) 1704c2e1d845SBrian King { 1705c2e1d845SBrian King u16 cmd; 1706c2e1d845SBrian King 1707c2e1d845SBrian King pci_read_config_word(pdev, PCI_COMMAND, &cmd); 1708c2e1d845SBrian King if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device()) 1709c2e1d845SBrian King vga_set_default_device(pdev); 1710c2e1d845SBrian King 1711c2e1d845SBrian King } 1712c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, 1713c2e1d845SBrian King PCI_CLASS_DISPLAY_VGA, 8, fixup_vga); 1714