12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 25516b540SKumar Gala /* 35516b540SKumar Gala * Contains common pci routines for ALL ppc platform 4cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 5cf1d8a8aSKumar Gala * 6cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 7cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 8cf1d8a8aSKumar Gala * 9cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 10cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 11cf1d8a8aSKumar Gala * 12cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 135516b540SKumar Gala */ 145516b540SKumar Gala 155516b540SKumar Gala #include <linux/kernel.h> 165516b540SKumar Gala #include <linux/pci.h> 175516b540SKumar Gala #include <linux/string.h> 185516b540SKumar Gala #include <linux/init.h> 19d92a208dSGavin Shan #include <linux/delay.h> 2066b15db6SPaul Gortmaker #include <linux/export.h> 2122ae782fSGrant Likely #include <linux/of_address.h> 2204bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 235516b540SKumar Gala #include <linux/mm.h> 243a4f8a0bSHugh Dickins #include <linux/shmem_fs.h> 255516b540SKumar Gala #include <linux/list.h> 265516b540SKumar Gala #include <linux/syscalls.h> 275516b540SKumar Gala #include <linux/irq.h> 285516b540SKumar Gala #include <linux/vmalloc.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30c2e1d845SBrian King #include <linux/vgaarb.h> 3198fa15f3SAnshuman Khandual #include <linux/numa.h> 325516b540SKumar Gala 335516b540SKumar Gala #include <asm/processor.h> 345516b540SKumar Gala #include <asm/io.h> 355516b540SKumar Gala #include <asm/prom.h> 365516b540SKumar Gala #include <asm/pci-bridge.h> 375516b540SKumar Gala #include <asm/byteorder.h> 385516b540SKumar Gala #include <asm/machdep.h> 395516b540SKumar Gala #include <asm/ppc-pci.h> 408b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 415516b540SKumar Gala 4244bda4b7SHari Vyas #include "../../../drivers/pci/pci.h" 4344bda4b7SHari Vyas 4463a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */ 45a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 46c3bd517dSMilton Miller LIST_HEAD(hose_list); 47a4c9e328SKumar Gala 4863a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */ 4963a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000 5063a72284SGuilherme G. Piccoli 5163a72284SGuilherme G. Piccoli /* 5263a72284SGuilherme G. Piccoli * For dynamic PHB numbering: used/free PHBs tracking bitmap. 5363a72284SGuilherme G. Piccoli * Accesses to this bitmap should be protected by hose_spinlock. 5463a72284SGuilherme G. Piccoli */ 5563a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS); 56a4c9e328SKumar Gala 5725e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5825e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 599445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base); 6025e81f92SBenjamin Herrenschmidt 61a4c9e328SKumar Gala 6268005b67SChristoph Hellwig static const struct dma_map_ops *pci_dma_ops; 634fc665b8SBecky Bruce 645299709dSBart Van Assche void set_pci_dma_ops(const struct dma_map_ops *dma_ops) 654fc665b8SBecky Bruce { 664fc665b8SBecky Bruce pci_dma_ops = dma_ops; 674fc665b8SBecky Bruce } 684fc665b8SBecky Bruce 6963a72284SGuilherme G. Piccoli /* 7063a72284SGuilherme G. Piccoli * This function should run under locking protection, specifically 7163a72284SGuilherme G. Piccoli * hose_spinlock. 7263a72284SGuilherme G. Piccoli */ 7363a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn) 7463a72284SGuilherme G. Piccoli { 7563a72284SGuilherme G. Piccoli int ret, phb_id = -1; 7661e8a0d5SMichael Ellerman u32 prop_32; 7763a72284SGuilherme G. Piccoli u64 prop; 7863a72284SGuilherme G. Piccoli 7963a72284SGuilherme G. Piccoli /* 8063a72284SGuilherme G. Piccoli * Try fixed PHB numbering first, by checking archs and reading 8163a72284SGuilherme G. Piccoli * the respective device-tree properties. Firstly, try powernv by 8263a72284SGuilherme G. Piccoli * reading "ibm,opal-phbid", only present in OPAL environment. 8363a72284SGuilherme G. Piccoli */ 8463a72284SGuilherme G. Piccoli ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop); 8561e8a0d5SMichael Ellerman if (ret) { 8661e8a0d5SMichael Ellerman ret = of_property_read_u32_index(dn, "reg", 1, &prop_32); 8761e8a0d5SMichael Ellerman prop = prop_32; 8861e8a0d5SMichael Ellerman } 8963a72284SGuilherme G. Piccoli 9063a72284SGuilherme G. Piccoli if (!ret) 9163a72284SGuilherme G. Piccoli phb_id = (int)(prop & (MAX_PHBS - 1)); 9263a72284SGuilherme G. Piccoli 9363a72284SGuilherme G. Piccoli /* We need to be sure to not use the same PHB number twice. */ 9463a72284SGuilherme G. Piccoli if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap)) 9563a72284SGuilherme G. Piccoli return phb_id; 9663a72284SGuilherme G. Piccoli 9763a72284SGuilherme G. Piccoli /* 9863a72284SGuilherme G. Piccoli * If not pseries nor powernv, or if fixed PHB numbering tried to add 9963a72284SGuilherme G. Piccoli * the same PHB number twice, then fallback to dynamic PHB numbering. 10063a72284SGuilherme G. Piccoli */ 10163a72284SGuilherme G. Piccoli phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS); 10263a72284SGuilherme G. Piccoli BUG_ON(phb_id >= MAX_PHBS); 10363a72284SGuilherme G. Piccoli set_bit(phb_id, phb_bitmap); 10463a72284SGuilherme G. Piccoli 10563a72284SGuilherme G. Piccoli return phb_id; 10663a72284SGuilherme G. Piccoli } 10763a72284SGuilherme G. Piccoli 1082d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 109a4c9e328SKumar Gala { 110a4c9e328SKumar Gala struct pci_controller *phb; 111a4c9e328SKumar Gala 112e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 113a4c9e328SKumar Gala if (phb == NULL) 114a4c9e328SKumar Gala return NULL; 115e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 11663a72284SGuilherme G. Piccoli phb->global_number = get_phb_number(dev); 117e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 118e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 11944ef3390SStephen Rothwell phb->dn = dev; 120f691fa10SMichael Ellerman phb->is_dynamic = slab_is_available(); 121a4c9e328SKumar Gala #ifdef CONFIG_PPC64 122a4c9e328SKumar Gala if (dev) { 123a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 124a4c9e328SKumar Gala 125a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 12698fa15f3SAnshuman Khandual nid = NUMA_NO_NODE; 127a4c9e328SKumar Gala 128a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 129a4c9e328SKumar Gala } 130a4c9e328SKumar Gala #endif 131a4c9e328SKumar Gala return phb; 132a4c9e328SKumar Gala } 1335b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller); 134a4c9e328SKumar Gala 135a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 136a4c9e328SKumar Gala { 137a4c9e328SKumar Gala spin_lock(&hose_spinlock); 13863a72284SGuilherme G. Piccoli 13963a72284SGuilherme G. Piccoli /* Clear bit of phb_bitmap to allow reuse of this PHB number. */ 14063a72284SGuilherme G. Piccoli if (phb->global_number < MAX_PHBS) 14163a72284SGuilherme G. Piccoli clear_bit(phb->global_number, phb_bitmap); 14263a72284SGuilherme G. Piccoli 143a4c9e328SKumar Gala list_del(&phb->list_node); 144a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 145a4c9e328SKumar Gala 146a4c9e328SKumar Gala if (phb->is_dynamic) 147a4c9e328SKumar Gala kfree(phb); 148a4c9e328SKumar Gala } 1496b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller); 150a4c9e328SKumar Gala 1514c2245bbSGavin Shan /* 1522dd9c11bSMauricio Faria de Oliveira * This function is used to call pcibios_free_controller() 1532dd9c11bSMauricio Faria de Oliveira * in a deferred manner: a callback from the PCI subsystem. 1542dd9c11bSMauricio Faria de Oliveira * 1552dd9c11bSMauricio Faria de Oliveira * _*DO NOT*_ call pcibios_free_controller() explicitly if 1562dd9c11bSMauricio Faria de Oliveira * this is used (or it may access an invalid *phb pointer). 1572dd9c11bSMauricio Faria de Oliveira * 1582dd9c11bSMauricio Faria de Oliveira * The callback occurs when all references to the root bus 1592dd9c11bSMauricio Faria de Oliveira * are dropped (e.g., child buses/devices and their users). 1602dd9c11bSMauricio Faria de Oliveira * 1612dd9c11bSMauricio Faria de Oliveira * It's called as .release_fn() of 'struct pci_host_bridge' 1622dd9c11bSMauricio Faria de Oliveira * which is associated with the 'struct pci_controller.bus' 1632dd9c11bSMauricio Faria de Oliveira * (root bus) - it expects .release_data to hold a pointer 1642dd9c11bSMauricio Faria de Oliveira * to 'struct pci_controller'. 1652dd9c11bSMauricio Faria de Oliveira * 1662dd9c11bSMauricio Faria de Oliveira * In order to use it, register .release_fn()/release_data 1672dd9c11bSMauricio Faria de Oliveira * like this: 1682dd9c11bSMauricio Faria de Oliveira * 1692dd9c11bSMauricio Faria de Oliveira * pci_set_host_bridge_release(bridge, 1702dd9c11bSMauricio Faria de Oliveira * pcibios_free_controller_deferred 1712dd9c11bSMauricio Faria de Oliveira * (void *) phb); 1722dd9c11bSMauricio Faria de Oliveira * 1732dd9c11bSMauricio Faria de Oliveira * e.g. in the pcibios_root_bridge_prepare() callback from 1742dd9c11bSMauricio Faria de Oliveira * pci_create_root_bus(). 1752dd9c11bSMauricio Faria de Oliveira */ 1762dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge) 1772dd9c11bSMauricio Faria de Oliveira { 1782dd9c11bSMauricio Faria de Oliveira struct pci_controller *phb = (struct pci_controller *) 1792dd9c11bSMauricio Faria de Oliveira bridge->release_data; 1802dd9c11bSMauricio Faria de Oliveira 1812dd9c11bSMauricio Faria de Oliveira pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic); 1822dd9c11bSMauricio Faria de Oliveira 1832dd9c11bSMauricio Faria de Oliveira pcibios_free_controller(phb); 1842dd9c11bSMauricio Faria de Oliveira } 1852dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred); 1862dd9c11bSMauricio Faria de Oliveira 1872dd9c11bSMauricio Faria de Oliveira /* 1884c2245bbSGavin Shan * The function is used to return the minimal alignment 1894c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1904c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1914c2245bbSGavin Shan * memory windows. 1924c2245bbSGavin Shan */ 1934c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 1944c2245bbSGavin Shan unsigned long type) 1954c2245bbSGavin Shan { 196467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(bus); 197467efc2eSDaniel Axtens 198467efc2eSDaniel Axtens if (phb->controller_ops.window_alignment) 199467efc2eSDaniel Axtens return phb->controller_ops.window_alignment(bus, type); 200467efc2eSDaniel Axtens 201467efc2eSDaniel Axtens /* 202467efc2eSDaniel Axtens * PCI core will figure out the default 203467efc2eSDaniel Axtens * alignment: 4KiB for I/O and 1MiB for 204467efc2eSDaniel Axtens * memory window. 205467efc2eSDaniel Axtens */ 206467efc2eSDaniel Axtens return 1; 2074c2245bbSGavin Shan } 2084c2245bbSGavin Shan 209c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) 210c5fcb29aSGavin Shan { 211c5fcb29aSGavin Shan struct pci_controller *hose = pci_bus_to_host(bus); 212c5fcb29aSGavin Shan 213c5fcb29aSGavin Shan if (hose->controller_ops.setup_bridge) 214c5fcb29aSGavin Shan hose->controller_ops.setup_bridge(bus, type); 215c5fcb29aSGavin Shan } 216c5fcb29aSGavin Shan 217d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 218d92a208dSGavin Shan { 219467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 220467efc2eSDaniel Axtens 221467efc2eSDaniel Axtens if (phb->controller_ops.reset_secondary_bus) { 222467efc2eSDaniel Axtens phb->controller_ops.reset_secondary_bus(dev); 223467efc2eSDaniel Axtens return; 224467efc2eSDaniel Axtens } 225467efc2eSDaniel Axtens 226467efc2eSDaniel Axtens pci_reset_secondary_bus(dev); 227d92a208dSGavin Shan } 228d92a208dSGavin Shan 22938274637SYongji Xie resource_size_t pcibios_default_alignment(void) 23038274637SYongji Xie { 23138274637SYongji Xie if (ppc_md.pcibios_default_alignment) 23238274637SYongji Xie return ppc_md.pcibios_default_alignment(); 23338274637SYongji Xie 23438274637SYongji Xie return 0; 23538274637SYongji Xie } 23638274637SYongji Xie 2375350ab3fSWei Yang #ifdef CONFIG_PCI_IOV 2385350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno) 2395350ab3fSWei Yang { 2405350ab3fSWei Yang if (ppc_md.pcibios_iov_resource_alignment) 2415350ab3fSWei Yang return ppc_md.pcibios_iov_resource_alignment(pdev, resno); 2425350ab3fSWei Yang 2435350ab3fSWei Yang return pci_iov_resource_size(pdev, resno); 2445350ab3fSWei Yang } 245988fc3baSBryant G. Ly 246988fc3baSBryant G. Ly int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs) 247988fc3baSBryant G. Ly { 248988fc3baSBryant G. Ly if (ppc_md.pcibios_sriov_enable) 249988fc3baSBryant G. Ly return ppc_md.pcibios_sriov_enable(pdev, num_vfs); 250988fc3baSBryant G. Ly 251988fc3baSBryant G. Ly return 0; 252988fc3baSBryant G. Ly } 253988fc3baSBryant G. Ly 254988fc3baSBryant G. Ly int pcibios_sriov_disable(struct pci_dev *pdev) 255988fc3baSBryant G. Ly { 256988fc3baSBryant G. Ly if (ppc_md.pcibios_sriov_disable) 257988fc3baSBryant G. Ly return ppc_md.pcibios_sriov_disable(pdev); 258988fc3baSBryant G. Ly 259988fc3baSBryant G. Ly return 0; 260988fc3baSBryant G. Ly } 261988fc3baSBryant G. Ly 2625350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */ 2635350ab3fSWei Yang 264c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 265c3bd517dSMilton Miller { 266c3bd517dSMilton Miller #ifdef CONFIG_PPC64 267c3bd517dSMilton Miller return hose->pci_io_size; 268c3bd517dSMilton Miller #else 26928f65c11SJoe Perches return resource_size(&hose->io_resource); 270c3bd517dSMilton Miller #endif 271c3bd517dSMilton Miller } 272c3bd517dSMilton Miller 2736dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 2746dfbde20SBenjamin Herrenschmidt { 2756dfbde20SBenjamin Herrenschmidt int ret = 0; 2766dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 277c3bd517dSMilton Miller resource_size_t size; 2786dfbde20SBenjamin Herrenschmidt 2796dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 2806dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 281c3bd517dSMilton Miller size = pcibios_io_size(hose); 2826dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 2836dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 2846dfbde20SBenjamin Herrenschmidt ret = 1; 2856dfbde20SBenjamin Herrenschmidt break; 2866dfbde20SBenjamin Herrenschmidt } 2876dfbde20SBenjamin Herrenschmidt } 2886dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 2896dfbde20SBenjamin Herrenschmidt return ret; 2906dfbde20SBenjamin Herrenschmidt } 2916dfbde20SBenjamin Herrenschmidt 292c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 293c3bd517dSMilton Miller { 294c3bd517dSMilton Miller struct pci_controller *hose; 295c3bd517dSMilton Miller resource_size_t size; 296c3bd517dSMilton Miller unsigned long ret = ~0; 297c3bd517dSMilton Miller 298c3bd517dSMilton Miller spin_lock(&hose_spinlock); 299c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 300c3bd517dSMilton Miller size = pcibios_io_size(hose); 301c3bd517dSMilton Miller if (address >= hose->io_base_phys && 302c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 303c3bd517dSMilton Miller unsigned long base = 304c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 305c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 306c3bd517dSMilton Miller break; 307c3bd517dSMilton Miller } 308c3bd517dSMilton Miller } 309c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 310c3bd517dSMilton Miller 311c3bd517dSMilton Miller return ret; 312c3bd517dSMilton Miller } 313c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 314c3bd517dSMilton Miller 3155516b540SKumar Gala /* 3165516b540SKumar Gala * Return the domain number for this bus. 3175516b540SKumar Gala */ 3185516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 3195516b540SKumar Gala { 3205516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 3215516b540SKumar Gala 3225516b540SKumar Gala return hose->global_number; 3235516b540SKumar Gala } 3245516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 32558083dadSKumar Gala 326a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 327a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 328a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 329a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 330a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 331a4c9e328SKumar Gala * config cycles. 332a4c9e328SKumar Gala */ 333a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 334a4c9e328SKumar Gala { 335a4c9e328SKumar Gala while(node) { 336a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 337a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 33844ef3390SStephen Rothwell if (hose->dn == node) 339a4c9e328SKumar Gala return hose; 340a4c9e328SKumar Gala node = node->parent; 341a4c9e328SKumar Gala } 342a4c9e328SKumar Gala return NULL; 343a4c9e328SKumar Gala } 344a4c9e328SKumar Gala 34567060cb1SOliver O'Halloran struct pci_controller *pci_find_controller_for_domain(int domain_nr) 34667060cb1SOliver O'Halloran { 34767060cb1SOliver O'Halloran struct pci_controller *hose; 34867060cb1SOliver O'Halloran 34967060cb1SOliver O'Halloran list_for_each_entry(hose, &hose_list, list_node) 35067060cb1SOliver O'Halloran if (hose->global_number == domain_nr) 35167060cb1SOliver O'Halloran return hose; 35267060cb1SOliver O'Halloran 35367060cb1SOliver O'Halloran return NULL; 35467060cb1SOliver O'Halloran } 35567060cb1SOliver O'Halloran 356450be496SOliver O'Halloran struct pci_intx_virq { 357450be496SOliver O'Halloran int virq; 358450be496SOliver O'Halloran struct kref kref; 359450be496SOliver O'Halloran struct list_head list_node; 360450be496SOliver O'Halloran }; 361450be496SOliver O'Halloran 362450be496SOliver O'Halloran static LIST_HEAD(intx_list); 363450be496SOliver O'Halloran static DEFINE_MUTEX(intx_mutex); 364450be496SOliver O'Halloran 365450be496SOliver O'Halloran static void ppc_pci_intx_release(struct kref *kref) 366450be496SOliver O'Halloran { 367450be496SOliver O'Halloran struct pci_intx_virq *vi = container_of(kref, struct pci_intx_virq, kref); 368450be496SOliver O'Halloran 369450be496SOliver O'Halloran list_del(&vi->list_node); 370450be496SOliver O'Halloran irq_dispose_mapping(vi->virq); 371450be496SOliver O'Halloran kfree(vi); 372450be496SOliver O'Halloran } 373450be496SOliver O'Halloran 374450be496SOliver O'Halloran static int ppc_pci_unmap_irq_line(struct notifier_block *nb, 375450be496SOliver O'Halloran unsigned long action, void *data) 376450be496SOliver O'Halloran { 377450be496SOliver O'Halloran struct pci_dev *pdev = to_pci_dev(data); 378450be496SOliver O'Halloran 379450be496SOliver O'Halloran if (action == BUS_NOTIFY_DEL_DEVICE) { 380450be496SOliver O'Halloran struct pci_intx_virq *vi; 381450be496SOliver O'Halloran 382450be496SOliver O'Halloran mutex_lock(&intx_mutex); 383450be496SOliver O'Halloran list_for_each_entry(vi, &intx_list, list_node) { 384450be496SOliver O'Halloran if (vi->virq == pdev->irq) { 385450be496SOliver O'Halloran kref_put(&vi->kref, ppc_pci_intx_release); 386450be496SOliver O'Halloran break; 387450be496SOliver O'Halloran } 388450be496SOliver O'Halloran } 389450be496SOliver O'Halloran mutex_unlock(&intx_mutex); 390450be496SOliver O'Halloran } 391450be496SOliver O'Halloran 392450be496SOliver O'Halloran return NOTIFY_DONE; 393450be496SOliver O'Halloran } 394450be496SOliver O'Halloran 395450be496SOliver O'Halloran static struct notifier_block ppc_pci_unmap_irq_notifier = { 396450be496SOliver O'Halloran .notifier_call = ppc_pci_unmap_irq_line, 397450be496SOliver O'Halloran }; 398450be496SOliver O'Halloran 399450be496SOliver O'Halloran static int ppc_pci_register_irq_notifier(void) 400450be496SOliver O'Halloran { 401450be496SOliver O'Halloran return bus_register_notifier(&pci_bus_type, &ppc_pci_unmap_irq_notifier); 402450be496SOliver O'Halloran } 403450be496SOliver O'Halloran arch_initcall(ppc_pci_register_irq_notifier); 404450be496SOliver O'Halloran 40558083dadSKumar Gala /* 40658083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 40758083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 40858083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 40958083dadSKumar Gala */ 4104666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 41158083dadSKumar Gala { 412c591c2e3SAlexey Kardashevskiy int virq; 413450be496SOliver O'Halloran struct pci_intx_virq *vi, *vitmp; 414450be496SOliver O'Halloran 415450be496SOliver O'Halloran /* Preallocate vi as rewind is complex if this fails after mapping */ 416450be496SOliver O'Halloran vi = kzalloc(sizeof(struct pci_intx_virq), GFP_KERNEL); 417450be496SOliver O'Halloran if (!vi) 418450be496SOliver O'Halloran return -1; 41958083dadSKumar Gala 420b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 42158083dadSKumar Gala 42258083dadSKumar Gala /* Try to get a mapping from the device-tree */ 423c591c2e3SAlexey Kardashevskiy virq = of_irq_parse_and_map_pci(pci_dev, 0, 0); 424c591c2e3SAlexey Kardashevskiy if (virq <= 0) { 42558083dadSKumar Gala u8 line, pin; 42658083dadSKumar Gala 42758083dadSKumar Gala /* If that fails, lets fallback to what is in the config 42858083dadSKumar Gala * space and map that through the default controller. We 42958083dadSKumar Gala * also set the type to level low since that's what PCI 43058083dadSKumar Gala * interrupts are. If your platform does differently, then 43158083dadSKumar Gala * either provide a proper interrupt tree or don't use this 43258083dadSKumar Gala * function. 43358083dadSKumar Gala */ 43458083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 435450be496SOliver O'Halloran goto error_exit; 43658083dadSKumar Gala if (pin == 0) 437450be496SOliver O'Halloran goto error_exit; 43858083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 43954a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 440450be496SOliver O'Halloran goto error_exit; 44158083dadSKumar Gala } 442b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 44354a24cbbSBenjamin Herrenschmidt line, pin); 44458083dadSKumar Gala 44558083dadSKumar Gala virq = irq_create_mapping(NULL, line); 446ef24ba70SMichael Ellerman if (virq) 447ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 44858083dadSKumar Gala } 449ef24ba70SMichael Ellerman 450ef24ba70SMichael Ellerman if (!virq) { 451b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 452450be496SOliver O'Halloran goto error_exit; 45358083dadSKumar Gala } 45458083dadSKumar Gala 455b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 45658083dadSKumar Gala 45758083dadSKumar Gala pci_dev->irq = virq; 45858083dadSKumar Gala 459450be496SOliver O'Halloran mutex_lock(&intx_mutex); 460450be496SOliver O'Halloran list_for_each_entry(vitmp, &intx_list, list_node) { 461450be496SOliver O'Halloran if (vitmp->virq == virq) { 462450be496SOliver O'Halloran kref_get(&vitmp->kref); 463450be496SOliver O'Halloran kfree(vi); 464450be496SOliver O'Halloran vi = NULL; 465450be496SOliver O'Halloran break; 466450be496SOliver O'Halloran } 467450be496SOliver O'Halloran } 468450be496SOliver O'Halloran if (vi) { 469450be496SOliver O'Halloran vi->virq = virq; 470450be496SOliver O'Halloran kref_init(&vi->kref); 471450be496SOliver O'Halloran list_add_tail(&vi->list_node, &intx_list); 472450be496SOliver O'Halloran } 473450be496SOliver O'Halloran mutex_unlock(&intx_mutex); 474450be496SOliver O'Halloran 47558083dadSKumar Gala return 0; 476450be496SOliver O'Halloran error_exit: 477450be496SOliver O'Halloran kfree(vi); 478450be496SOliver O'Halloran return -1; 47958083dadSKumar Gala } 48058083dadSKumar Gala 48158083dadSKumar Gala /* 48228f8f183SDavid Woodhouse * Platform support for /proc/bus/pci/X/Y mmap()s. 48358083dadSKumar Gala * -- paulus. 48458083dadSKumar Gala */ 48528f8f183SDavid Woodhouse int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma) 48658083dadSKumar Gala { 48728f8f183SDavid Woodhouse struct pci_controller *hose = pci_bus_to_host(pdev->bus); 48828f8f183SDavid Woodhouse resource_size_t ioaddr = pci_resource_start(pdev, bar); 48958083dadSKumar Gala 49028f8f183SDavid Woodhouse if (!hose) 49128f8f183SDavid Woodhouse return -EINVAL; 49258083dadSKumar Gala 49328f8f183SDavid Woodhouse /* Convert to an offset within this PCI controller */ 49428f8f183SDavid Woodhouse ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE; 49558083dadSKumar Gala 49628f8f183SDavid Woodhouse vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT; 49728f8f183SDavid Woodhouse return 0; 49858083dadSKumar Gala } 49958083dadSKumar Gala 50058083dadSKumar Gala /* 50158083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 50258083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 50358083dadSKumar Gala * above routine 50458083dadSKumar Gala */ 50558083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 50658083dadSKumar Gala unsigned long pfn, 50758083dadSKumar Gala unsigned long size, 50864b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 50958083dadSKumar Gala { 51058083dadSKumar Gala struct pci_dev *pdev = NULL; 51158083dadSKumar Gala struct resource *found = NULL; 5127c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 51358083dadSKumar Gala int i; 51458083dadSKumar Gala 51558083dadSKumar Gala if (page_is_ram(pfn)) 51664b3d0e8SBenjamin Herrenschmidt return prot; 51758083dadSKumar Gala 51864b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 51958083dadSKumar Gala for_each_pci_dev(pdev) { 52058083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 52158083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 52258083dadSKumar Gala int flags = rp->flags; 52358083dadSKumar Gala 52458083dadSKumar Gala /* Active and same type? */ 52558083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 52658083dadSKumar Gala continue; 52758083dadSKumar Gala /* In the range of this resource? */ 52858083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 52958083dadSKumar Gala offset > rp->end) 53058083dadSKumar Gala continue; 53158083dadSKumar Gala found = rp; 53258083dadSKumar Gala break; 53358083dadSKumar Gala } 53458083dadSKumar Gala if (found) 53558083dadSKumar Gala break; 53658083dadSKumar Gala } 53758083dadSKumar Gala if (found) { 53858083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 53964b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 54058083dadSKumar Gala pci_dev_put(pdev); 54158083dadSKumar Gala } 54258083dadSKumar Gala 543b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 54464b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 54558083dadSKumar Gala 54664b3d0e8SBenjamin Herrenschmidt return prot; 54758083dadSKumar Gala } 54858083dadSKumar Gala 549e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 550e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 551e9f82cb7SBenjamin Herrenschmidt { 552e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 553e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 554e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 555e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 556e9f82cb7SBenjamin Herrenschmidt 557e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 558e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 559e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 560e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 561e9f82cb7SBenjamin Herrenschmidt */ 562e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 563e9f82cb7SBenjamin Herrenschmidt offset += port; 564e9f82cb7SBenjamin Herrenschmidt 565e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 566e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 567e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 568e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 569e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 570e9f82cb7SBenjamin Herrenschmidt 571e9f82cb7SBenjamin Herrenschmidt switch(size) { 572e9f82cb7SBenjamin Herrenschmidt case 1: 573e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 574e9f82cb7SBenjamin Herrenschmidt return 1; 575e9f82cb7SBenjamin Herrenschmidt case 2: 576e9f82cb7SBenjamin Herrenschmidt if (port & 1) 577e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 578e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 579e9f82cb7SBenjamin Herrenschmidt return 2; 580e9f82cb7SBenjamin Herrenschmidt case 4: 581e9f82cb7SBenjamin Herrenschmidt if (port & 3) 582e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 583e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 584e9f82cb7SBenjamin Herrenschmidt return 4; 585e9f82cb7SBenjamin Herrenschmidt } 586e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 587e9f82cb7SBenjamin Herrenschmidt } 588e9f82cb7SBenjamin Herrenschmidt 589e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 590e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 591e9f82cb7SBenjamin Herrenschmidt { 592e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 593e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 594e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 595e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 596e9f82cb7SBenjamin Herrenschmidt 597e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 598e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 599e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 600e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 601e9f82cb7SBenjamin Herrenschmidt */ 602e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 603e9f82cb7SBenjamin Herrenschmidt offset += port; 604e9f82cb7SBenjamin Herrenschmidt 605e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 606e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 607e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 608e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 609e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 610e9f82cb7SBenjamin Herrenschmidt 611e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 612e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 613e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 614e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 615e9f82cb7SBenjamin Herrenschmidt */ 616e9f82cb7SBenjamin Herrenschmidt switch(size) { 617e9f82cb7SBenjamin Herrenschmidt case 1: 618e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 619e9f82cb7SBenjamin Herrenschmidt return 1; 620e9f82cb7SBenjamin Herrenschmidt case 2: 621e9f82cb7SBenjamin Herrenschmidt if (port & 1) 622e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 623e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 624e9f82cb7SBenjamin Herrenschmidt return 2; 625e9f82cb7SBenjamin Herrenschmidt case 4: 626e9f82cb7SBenjamin Herrenschmidt if (port & 3) 627e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 628e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 629e9f82cb7SBenjamin Herrenschmidt return 4; 630e9f82cb7SBenjamin Herrenschmidt } 631e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 632e9f82cb7SBenjamin Herrenschmidt } 633e9f82cb7SBenjamin Herrenschmidt 634e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 635e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 636e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 637e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 638e9f82cb7SBenjamin Herrenschmidt { 639e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 640e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 641e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 642e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 643e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 644e9f82cb7SBenjamin Herrenschmidt 645e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 646e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 647e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 648e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 649e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 650e9f82cb7SBenjamin Herrenschmidt 651e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 6525b11abfdSBenjamin Herrenschmidt /* Hack alert ! 6535b11abfdSBenjamin Herrenschmidt * 6545b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 6555b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 6565b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 6575b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 6585b11abfdSBenjamin Herrenschmidt */ 6595b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 6605b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 6615b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 6625b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 6635b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 6645b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 6655b11abfdSBenjamin Herrenschmidt return 0; 6665b11abfdSBenjamin Herrenschmidt } 667e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 668e9f82cb7SBenjamin Herrenschmidt } else { 669e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 670e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 671e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 672e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 673e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 674e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 675e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 676e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 677e9f82cb7SBenjamin Herrenschmidt } 678e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 679e9f82cb7SBenjamin Herrenschmidt 680e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 68164b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 682e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 683e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 684e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 685e9f82cb7SBenjamin Herrenschmidt } 686e9f82cb7SBenjamin Herrenschmidt 68758083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 68858083dadSKumar Gala const struct resource *rsrc, 68958083dadSKumar Gala resource_size_t *start, resource_size_t *end) 69058083dadSKumar Gala { 69138301358SBjorn Helgaas struct pci_bus_region region; 69258083dadSKumar Gala 69338301358SBjorn Helgaas if (rsrc->flags & IORESOURCE_IO) { 69438301358SBjorn Helgaas pcibios_resource_to_bus(dev->bus, ®ion, 69538301358SBjorn Helgaas (struct resource *) rsrc); 69638301358SBjorn Helgaas *start = region.start; 69738301358SBjorn Helgaas *end = region.end; 69858083dadSKumar Gala return; 69938301358SBjorn Helgaas } 70058083dadSKumar Gala 70138301358SBjorn Helgaas /* We pass a CPU physical address to userland for MMIO instead of a 70238301358SBjorn Helgaas * BAR value because X is lame and expects to be able to use that 70358083dadSKumar Gala * to pass to /dev/mem! 70458083dadSKumar Gala * 70538301358SBjorn Helgaas * That means we may have 64-bit values where some apps only expect 70638301358SBjorn Helgaas * 32 (like X itself since it thinks only Sparc has 64-bit MMIO). 70758083dadSKumar Gala */ 70838301358SBjorn Helgaas *start = rsrc->start; 70938301358SBjorn Helgaas *end = rsrc->end; 71058083dadSKumar Gala } 71113dccb9eSBenjamin Herrenschmidt 71213dccb9eSBenjamin Herrenschmidt /** 71313dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 71413dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 71513dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 71613dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 71713dccb9eSBenjamin Herrenschmidt * 71813dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 71913dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 72013dccb9eSBenjamin Herrenschmidt * content. 72113dccb9eSBenjamin Herrenschmidt * 72213dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 72313dccb9eSBenjamin Herrenschmidt * with here: 72413dccb9eSBenjamin Herrenschmidt * 72513dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 72613dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 72713dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 72813dccb9eSBenjamin Herrenschmidt * 72913dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 73013dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 73113dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 73213dccb9eSBenjamin Herrenschmidt * 73313dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 73413dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 73513dccb9eSBenjamin Herrenschmidt */ 736cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 737cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 73813dccb9eSBenjamin Herrenschmidt { 739858957abSKevin Hao int memno = 0; 74013dccb9eSBenjamin Herrenschmidt struct resource *res; 741654837e8SAndrew Murray struct of_pci_range range; 742654837e8SAndrew Murray struct of_pci_range_parser parser; 74313dccb9eSBenjamin Herrenschmidt 744b7c670d6SRob Herring printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n", 745b7c670d6SRob Herring dev, primary ? "(primary)" : ""); 74613dccb9eSBenjamin Herrenschmidt 747654837e8SAndrew Murray /* Check for ranges property */ 748654837e8SAndrew Murray if (of_pci_range_parser_init(&parser, dev)) 74913dccb9eSBenjamin Herrenschmidt return; 75013dccb9eSBenjamin Herrenschmidt 75113dccb9eSBenjamin Herrenschmidt /* Parse it */ 752654837e8SAndrew Murray for_each_of_pci_range(&parser, &range) { 753e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 754e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 755e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 756e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 757e9f82cb7SBenjamin Herrenschmidt */ 758654837e8SAndrew Murray if (range.cpu_addr == OF_BAD_ADDR || range.size == 0) 75913dccb9eSBenjamin Herrenschmidt continue; 76013dccb9eSBenjamin Herrenschmidt 76113dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 76213dccb9eSBenjamin Herrenschmidt res = NULL; 763654837e8SAndrew Murray switch (range.flags & IORESOURCE_TYPE_BITS) { 764654837e8SAndrew Murray case IORESOURCE_IO: 76513dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 76613dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 767654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 768654837e8SAndrew Murray range.pci_addr); 76913dccb9eSBenjamin Herrenschmidt 77013dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 77113dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 77213dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 77313dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 77413dccb9eSBenjamin Herrenschmidt continue; 77513dccb9eSBenjamin Herrenschmidt } 77613dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 77713dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 778654837e8SAndrew Murray if (range.size > 0x01000000) 779654837e8SAndrew Murray range.size = 0x01000000; 78013dccb9eSBenjamin Herrenschmidt 78113dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 782654837e8SAndrew Murray hose->io_base_virt = ioremap(range.cpu_addr, 783654837e8SAndrew Murray range.size); 78413dccb9eSBenjamin Herrenschmidt 78513dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 78613dccb9eSBenjamin Herrenschmidt if (primary) 78713dccb9eSBenjamin Herrenschmidt isa_io_base = 78813dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 78913dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 79013dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 79113dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 79213dccb9eSBenjamin Herrenschmidt */ 793654837e8SAndrew Murray hose->pci_io_size = range.pci_addr + range.size; 794654837e8SAndrew Murray hose->io_base_phys = range.cpu_addr - range.pci_addr; 79513dccb9eSBenjamin Herrenschmidt 79613dccb9eSBenjamin Herrenschmidt /* Build resource */ 79713dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 798654837e8SAndrew Murray range.cpu_addr = range.pci_addr; 79913dccb9eSBenjamin Herrenschmidt break; 800654837e8SAndrew Murray case IORESOURCE_MEM: 80113dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 80213dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 803654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 804654837e8SAndrew Murray range.pci_addr, 8056a9166b5SRob Herring (range.flags & IORESOURCE_PREFETCH) ? 806654837e8SAndrew Murray "Prefetch" : ""); 80713dccb9eSBenjamin Herrenschmidt 80813dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 80913dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 81013dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 81113dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 81213dccb9eSBenjamin Herrenschmidt continue; 81313dccb9eSBenjamin Herrenschmidt } 81413dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 815654837e8SAndrew Murray if (range.pci_addr == 0) { 81613dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 817654837e8SAndrew Murray isa_mem_base = range.cpu_addr; 818654837e8SAndrew Murray hose->isa_mem_phys = range.cpu_addr; 819654837e8SAndrew Murray hose->isa_mem_size = range.size; 82013dccb9eSBenjamin Herrenschmidt } 82113dccb9eSBenjamin Herrenschmidt 82213dccb9eSBenjamin Herrenschmidt /* Build resource */ 823654837e8SAndrew Murray hose->mem_offset[memno] = range.cpu_addr - 824654837e8SAndrew Murray range.pci_addr; 82513dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 82613dccb9eSBenjamin Herrenschmidt break; 82713dccb9eSBenjamin Herrenschmidt } 82813dccb9eSBenjamin Herrenschmidt if (res != NULL) { 829aeba3731SMichael Ellerman res->name = dev->full_name; 830aeba3731SMichael Ellerman res->flags = range.flags; 831aeba3731SMichael Ellerman res->start = range.cpu_addr; 832aeba3731SMichael Ellerman res->end = range.cpu_addr + range.size - 1; 833aeba3731SMichael Ellerman res->parent = res->child = res->sibling = NULL; 83413dccb9eSBenjamin Herrenschmidt } 83513dccb9eSBenjamin Herrenschmidt } 83613dccb9eSBenjamin Herrenschmidt } 837fa462f2dSBenjamin Herrenschmidt 838fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 839fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 840fa462f2dSBenjamin Herrenschmidt { 841fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 8421fd0f525SBenjamin Herrenschmidt 8430e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 844fa462f2dSBenjamin Herrenschmidt return 0; 8450e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 846fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 847fa462f2dSBenjamin Herrenschmidt return 1; 848fa462f2dSBenjamin Herrenschmidt } 849fa462f2dSBenjamin Herrenschmidt 850d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 851d82fb31aSKleber Sacilotto de Souza { 852d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 853d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 854d82fb31aSKleber Sacilotto de Souza 855d82fb31aSKleber Sacilotto de Souza return 0; 856d82fb31aSKleber Sacilotto de Souza } 857d82fb31aSKleber Sacilotto de Souza 858bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 859bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 860bf5e2ba2SBenjamin Herrenschmidt */ 861cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 862bf5e2ba2SBenjamin Herrenschmidt { 863bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 864bf5e2ba2SBenjamin Herrenschmidt int i; 865bf5e2ba2SBenjamin Herrenschmidt 866bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 867bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 868bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 869bf5e2ba2SBenjamin Herrenschmidt return; 870bf5e2ba2SBenjamin Herrenschmidt } 871c3b80fb0SWei Yang 872c3b80fb0SWei Yang if (dev->is_virtfn) 873c3b80fb0SWei Yang return; 874c3b80fb0SWei Yang 875bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 876bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 877c5df457fSKevin Hao struct pci_bus_region reg; 878bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 879bf5e2ba2SBenjamin Herrenschmidt continue; 88048c2ce97SBenjamin Herrenschmidt 88148c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 88248c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 88348c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 88448c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 8857f172890SBenjamin Herrenschmidt */ 886fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 88748c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 888c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 88948c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 89048c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 891ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR is unassigned\n", 892ae2a84b4SKevin Hao pci_name(dev), i, res); 893bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 894bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 895bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 896bf5e2ba2SBenjamin Herrenschmidt continue; 897bf5e2ba2SBenjamin Herrenschmidt } 898bf5e2ba2SBenjamin Herrenschmidt 899ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res); 900bf5e2ba2SBenjamin Herrenschmidt } 901bf5e2ba2SBenjamin Herrenschmidt 902bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 903bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 904bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 905bf5e2ba2SBenjamin Herrenschmidt } 906bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 907bf5e2ba2SBenjamin Herrenschmidt 908b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 909b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 910b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 911b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 912b5561511SBenjamin Herrenschmidt */ 913cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 914b5561511SBenjamin Herrenschmidt struct resource *res) 915bf5e2ba2SBenjamin Herrenschmidt { 916be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 917bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 918b5561511SBenjamin Herrenschmidt resource_size_t offset; 9193fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 920b5561511SBenjamin Herrenschmidt u16 command; 921b5561511SBenjamin Herrenschmidt int i; 922bf5e2ba2SBenjamin Herrenschmidt 923b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 9240e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 925b5561511SBenjamin Herrenschmidt return 0; 926bf5e2ba2SBenjamin Herrenschmidt 927b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 928b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 929fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 9303fd47f06SBenjamin Herrenschmidt 9313fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 9323fd47f06SBenjamin Herrenschmidt if (region.start != 0) 933b5561511SBenjamin Herrenschmidt return 0; 934b5561511SBenjamin Herrenschmidt 935b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 936b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 937b5561511SBenjamin Herrenschmidt */ 938b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 939b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 940b5561511SBenjamin Herrenschmidt return 1; 941b5561511SBenjamin Herrenschmidt 942b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 943b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 9443fd47f06SBenjamin Herrenschmidt * us for memory space) 945b5561511SBenjamin Herrenschmidt */ 946b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 947b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 9483fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 949b5561511SBenjamin Herrenschmidt return 0; 950b5561511SBenjamin Herrenschmidt } 951b5561511SBenjamin Herrenschmidt 952b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 953b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 954b5561511SBenjamin Herrenschmidt */ 955b5561511SBenjamin Herrenschmidt return 1; 956b5561511SBenjamin Herrenschmidt } else { 957b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 958b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 959b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 960b5561511SBenjamin Herrenschmidt return 0; 961b5561511SBenjamin Herrenschmidt 962b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 963b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 964b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 965b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 966b5561511SBenjamin Herrenschmidt */ 967b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 968b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 969b5561511SBenjamin Herrenschmidt return 0; 970b5561511SBenjamin Herrenschmidt 971b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 972b5561511SBenjamin Herrenschmidt * it unassigned 973b5561511SBenjamin Herrenschmidt */ 974b5561511SBenjamin Herrenschmidt return 1; 975b5561511SBenjamin Herrenschmidt } 976b5561511SBenjamin Herrenschmidt } 977b5561511SBenjamin Herrenschmidt 978b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 979cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 980b5561511SBenjamin Herrenschmidt { 981bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 982bf5e2ba2SBenjamin Herrenschmidt int i; 983bf5e2ba2SBenjamin Herrenschmidt 984b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 985b5561511SBenjamin Herrenschmidt 98689a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 98789a74eccSBjorn Helgaas if (!res || !res->flags) 988bf5e2ba2SBenjamin Herrenschmidt continue; 989b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 990b188b2aeSKumar Gala continue; 991be8cbcd8SBenjamin Herrenschmidt 992cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 993cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 994cf1a4cf8SGavin Shan * of 0 in order to save space. 99548c2ce97SBenjamin Herrenschmidt */ 99648c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 99748c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 99848c2ce97SBenjamin Herrenschmidt res->start = 0; 999cf1a4cf8SGavin Shan res->end = -1; 100048c2ce97SBenjamin Herrenschmidt continue; 100148c2ce97SBenjamin Herrenschmidt } 100248c2ce97SBenjamin Herrenschmidt 1003ae2a84b4SKevin Hao pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res); 1004bf5e2ba2SBenjamin Herrenschmidt 1005b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 1006b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 1007b5561511SBenjamin Herrenschmidt */ 1008b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 1009b5561511SBenjamin Herrenschmidt res->flags = 0; 1010b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 1011bf5e2ba2SBenjamin Herrenschmidt } 1012bf5e2ba2SBenjamin Herrenschmidt } 1013b5561511SBenjamin Herrenschmidt } 1014b5561511SBenjamin Herrenschmidt 1015cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 10168b8da358SBenjamin Herrenschmidt { 1017467efc2eSDaniel Axtens struct pci_controller *phb; 1018467efc2eSDaniel Axtens 10197eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 10208b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 10218b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 10228b8da358SBenjamin Herrenschmidt 10238b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 10247eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 10258b8da358SBenjamin Herrenschmidt */ 10268b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 10278b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 10288b8da358SBenjamin Herrenschmidt 10298b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 1030467efc2eSDaniel Axtens phb = pci_bus_to_host(bus); 1031467efc2eSDaniel Axtens if (phb->controller_ops.dma_bus_setup) 1032467efc2eSDaniel Axtens phb->controller_ops.dma_bus_setup(bus); 10338b8da358SBenjamin Herrenschmidt } 10348b8da358SBenjamin Herrenschmidt 10353ab3f3c9SOliver O'Halloran void pcibios_bus_add_device(struct pci_dev *dev) 10367eef440aSBenjamin Herrenschmidt { 1037467efc2eSDaniel Axtens struct pci_controller *phb; 10387eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 10397eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 10407eef440aSBenjamin Herrenschmidt */ 10417eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 10427eef440aSBenjamin Herrenschmidt 10437eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 1044bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 10450617fc0cSChristoph Hellwig dev->dev.archdata.dma_offset = PCI_DRAM_OFFSET; 10467eef440aSBenjamin Herrenschmidt 10477eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 1048467efc2eSDaniel Axtens phb = pci_bus_to_host(dev->bus); 1049467efc2eSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 1050467efc2eSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 10517eef440aSBenjamin Herrenschmidt 10527eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 10537eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 10547eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 10557eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 105630d87ef8SShawn Anastasio 105730d87ef8SShawn Anastasio if (ppc_md.pcibios_bus_add_device) 10583ab3f3c9SOliver O'Halloran ppc_md.pcibios_bus_add_device(dev); 105930d87ef8SShawn Anastasio } 106030d87ef8SShawn Anastasio 10617846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev) 10627846de40SGuenter Roeck { 10636e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 10646e628c7dSWei Yang if (ppc_md.pcibios_fixup_sriov) 10656e628c7dSWei Yang ppc_md.pcibios_fixup_sriov(dev); 10666e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 10676e628c7dSWei Yang 10687846de40SGuenter Roeck return 0; 10697846de40SGuenter Roeck } 10707846de40SGuenter Roeck 107179c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 107279c8be83SMyron Stowe { 107379c8be83SMyron Stowe /* No special bus mastering setup handling */ 107479c8be83SMyron Stowe } 107579c8be83SMyron Stowe 1076cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1077bf5e2ba2SBenjamin Herrenschmidt { 1078237865f1SBjorn Helgaas /* When called from the generic PCI probe, read PCI<->PCI bridge 1079237865f1SBjorn Helgaas * bases. This is -not- called when generating the PCI tree from 1080237865f1SBjorn Helgaas * the OF device-tree. 1081237865f1SBjorn Helgaas */ 1082237865f1SBjorn Helgaas pci_read_bridge_bases(bus); 1083237865f1SBjorn Helgaas 1084237865f1SBjorn Helgaas /* Now fixup the bus bus */ 10858b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 1086bf5e2ba2SBenjamin Herrenschmidt } 1087bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1088bf5e2ba2SBenjamin Herrenschmidt 10893fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 10903fd94c6bSBenjamin Herrenschmidt { 10910e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 10923fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 10933fd94c6bSBenjamin Herrenschmidt return 1; 10943fd94c6bSBenjamin Herrenschmidt return 0; 10953fd94c6bSBenjamin Herrenschmidt } 10963fd94c6bSBenjamin Herrenschmidt 10973fd94c6bSBenjamin Herrenschmidt /* 10983fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 10993fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 11003fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 11013fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 11023fd94c6bSBenjamin Herrenschmidt * 11033fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 11043fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 11053fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 11063fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 11073fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 11083fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 11093fd94c6bSBenjamin Herrenschmidt */ 11103b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 11113fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 11123fd94c6bSBenjamin Herrenschmidt { 11133fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 11143fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 11153fd94c6bSBenjamin Herrenschmidt 1116b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 11173fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1118b26b2d49SDominik Brodowski return start; 1119b26b2d49SDominik Brodowski if (start & 0x300) 11203fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 11213fd94c6bSBenjamin Herrenschmidt } 1122b26b2d49SDominik Brodowski 1123b26b2d49SDominik Brodowski return start; 11243fd94c6bSBenjamin Herrenschmidt } 11253fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 11263fd94c6bSBenjamin Herrenschmidt 11273fd94c6bSBenjamin Herrenschmidt /* 11283fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 11293fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 11303fd94c6bSBenjamin Herrenschmidt */ 11310f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 11323fd94c6bSBenjamin Herrenschmidt struct resource *res) 11333fd94c6bSBenjamin Herrenschmidt { 11343fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 11353fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 11363fd94c6bSBenjamin Herrenschmidt 11373fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 11383fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 11393fd94c6bSBenjamin Herrenschmidt continue; 11403fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 11413fd94c6bSBenjamin Herrenschmidt break; 11423fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11433fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11443fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11453fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11463fd94c6bSBenjamin Herrenschmidt } 11473fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11483fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11493fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11503fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11513fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11523fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11533fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11543fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11553fd94c6bSBenjamin Herrenschmidt p->parent = res; 1156ae2a84b4SKevin Hao pr_debug("PCI: Reparented %s %pR under %s\n", 1157ae2a84b4SKevin Hao p->name, p, res->name); 11583fd94c6bSBenjamin Herrenschmidt } 11593fd94c6bSBenjamin Herrenschmidt return 0; 11603fd94c6bSBenjamin Herrenschmidt } 11613fd94c6bSBenjamin Herrenschmidt 11623fd94c6bSBenjamin Herrenschmidt /* 11633fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11643fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11653fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11663fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11673fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11683fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11693fd94c6bSBenjamin Herrenschmidt * 11703fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11713fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11723fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11733fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11743fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11753fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11763fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11773fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11783fd94c6bSBenjamin Herrenschmidt * 11793fd94c6bSBenjamin Herrenschmidt * Our solution: 11803fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11813fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11823fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11833fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 11843fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 11853fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 11863fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 11873fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 11883fd94c6bSBenjamin Herrenschmidt * resources. 11893fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 11903fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 11913fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 11923fd94c6bSBenjamin Herrenschmidt * as well. 11933fd94c6bSBenjamin Herrenschmidt */ 11943fd94c6bSBenjamin Herrenschmidt 1195e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus) 11963fd94c6bSBenjamin Herrenschmidt { 1197e90a1318SNathan Fontenot struct pci_bus *b; 11983fd94c6bSBenjamin Herrenschmidt int i; 11993fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 12003fd94c6bSBenjamin Herrenschmidt 1201b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1202b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1203b5ae5f91SBenjamin Herrenschmidt 120489a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 120589a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 12063fd94c6bSBenjamin Herrenschmidt continue; 120748c2ce97SBenjamin Herrenschmidt 120848c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 120948c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 121048c2ce97SBenjamin Herrenschmidt goto clear_resource; 121148c2ce97SBenjamin Herrenschmidt 12123fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 12133fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 12143fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 12153fd94c6bSBenjamin Herrenschmidt else { 12163fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 12173fd94c6bSBenjamin Herrenschmidt if (pr == res) { 12183fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 12193fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 12203fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 12213fd94c6bSBenjamin Herrenschmidt */ 12223fd94c6bSBenjamin Herrenschmidt continue; 12233fd94c6bSBenjamin Herrenschmidt } 12243fd94c6bSBenjamin Herrenschmidt } 12253fd94c6bSBenjamin Herrenschmidt 1226ae2a84b4SKevin Hao pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n", 1227ae2a84b4SKevin Hao bus->self ? pci_name(bus->self) : "PHB", bus->number, 1228ae2a84b4SKevin Hao i, res, pr, (pr && pr->name) ? pr->name : "nil"); 12293fd94c6bSBenjamin Herrenschmidt 12303fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 12313ebfe46aSYinghai Lu struct pci_dev *dev = bus->self; 12323ebfe46aSYinghai Lu 12333fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 12343fd94c6bSBenjamin Herrenschmidt continue; 12353fd94c6bSBenjamin Herrenschmidt /* 12363fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12373fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12383fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12393fd94c6bSBenjamin Herrenschmidt */ 12403fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12413fd94c6bSBenjamin Herrenschmidt continue; 12423ebfe46aSYinghai Lu 12433ebfe46aSYinghai Lu if (dev && i < PCI_BRIDGE_RESOURCE_NUM && 12443ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, 12453ebfe46aSYinghai Lu i + PCI_BRIDGE_RESOURCES) == 0) 12463ebfe46aSYinghai Lu continue; 12473fd94c6bSBenjamin Herrenschmidt } 1248f2c2cbccSJoe Perches pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n", 1249f2c2cbccSJoe Perches i, bus->number); 12503fd94c6bSBenjamin Herrenschmidt clear_resource: 1251cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1252cf1a4cf8SGavin Shan * reassignment based on the resources required 1253cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1254cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1255cf1a4cf8SGavin Shan * save more space. 1256cf1a4cf8SGavin Shan */ 1257cf1a4cf8SGavin Shan res->start = 0; 1258cf1a4cf8SGavin Shan res->end = -1; 12593fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12603fd94c6bSBenjamin Herrenschmidt } 1261e90a1318SNathan Fontenot 1262e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1263e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12643fd94c6bSBenjamin Herrenschmidt } 12653fd94c6bSBenjamin Herrenschmidt 1266cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12673fd94c6bSBenjamin Herrenschmidt { 12683fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12693fd94c6bSBenjamin Herrenschmidt 1270ae2a84b4SKevin Hao pr_debug("PCI: Allocating %s: Resource %d: %pR\n", 1271ae2a84b4SKevin Hao pci_name(dev), idx, r); 12723fd94c6bSBenjamin Herrenschmidt 12733fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12743fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12753fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12763fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12773fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12783fd94c6bSBenjamin Herrenschmidt if (pr) 1279ae2a84b4SKevin Hao pr_debug("PCI: parent is %p: %pR\n", pr, pr); 12803fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 12813fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 12823fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 12833fd94c6bSBenjamin Herrenschmidt r->start = 0; 12843fd94c6bSBenjamin Herrenschmidt } 12853fd94c6bSBenjamin Herrenschmidt } 12863fd94c6bSBenjamin Herrenschmidt 12873fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 12883fd94c6bSBenjamin Herrenschmidt { 12893fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 12903fd94c6bSBenjamin Herrenschmidt int idx, disabled; 12913fd94c6bSBenjamin Herrenschmidt u16 command; 12923fd94c6bSBenjamin Herrenschmidt struct resource *r; 12933fd94c6bSBenjamin Herrenschmidt 12943fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 12953fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1296ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 12973fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 12983fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 12993fd94c6bSBenjamin Herrenschmidt continue; 13003fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 13013fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1302ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1303ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1304ad892a63SBenjamin Herrenschmidt */ 1305ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1306ad892a63SBenjamin Herrenschmidt disabled = 1; 13073fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 13083fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 13093fd94c6bSBenjamin Herrenschmidt else 13103fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1311533b1928SPaul Mackerras if (pass == disabled) 1312533b1928SPaul Mackerras alloc_resource(dev, idx); 13133fd94c6bSBenjamin Herrenschmidt } 13143fd94c6bSBenjamin Herrenschmidt if (pass) 13153fd94c6bSBenjamin Herrenschmidt continue; 13163fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1317ad892a63SBenjamin Herrenschmidt if (r->flags) { 13183fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 13193fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 13203fd94c6bSBenjamin Herrenschmidt */ 13213fd94c6bSBenjamin Herrenschmidt u32 reg; 1322ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1323ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1324b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1325b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 13263fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 13273fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 13283fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 13293fd94c6bSBenjamin Herrenschmidt } 13303fd94c6bSBenjamin Herrenschmidt } 13313fd94c6bSBenjamin Herrenschmidt } 1332ad892a63SBenjamin Herrenschmidt } 13333fd94c6bSBenjamin Herrenschmidt 1334c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1335c1f34302SBenjamin Herrenschmidt { 1336c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1337c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1338c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1339c1f34302SBenjamin Herrenschmidt int i; 1340c1f34302SBenjamin Herrenschmidt 1341c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1342c1f34302SBenjamin Herrenschmidt 1343c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1344c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1345c1f34302SBenjamin Herrenschmidt goto no_io; 1346c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1347c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1348c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1349c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1350c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1351c1f34302SBenjamin Herrenschmidt res->start = offset; 1352c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1353c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1354c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1355c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1356c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1357c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1358c1f34302SBenjamin Herrenschmidt kfree(res); 1359c1f34302SBenjamin Herrenschmidt } 1360c1f34302SBenjamin Herrenschmidt 1361c1f34302SBenjamin Herrenschmidt no_io: 1362c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1363c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1364c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 13653fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1366c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1367c1f34302SBenjamin Herrenschmidt continue; 1368c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1369c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1370c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1371c1f34302SBenjamin Herrenschmidt break; 1372c1f34302SBenjamin Herrenschmidt } 1373c1f34302SBenjamin Herrenschmidt if (i >= 3) 1374c1f34302SBenjamin Herrenschmidt return; 1375c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1376c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1377c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1378c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1379c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1380c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1381c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1382c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1383c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1384c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1385c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1386c1f34302SBenjamin Herrenschmidt kfree(res); 1387c1f34302SBenjamin Herrenschmidt } 1388c1f34302SBenjamin Herrenschmidt } 1389c1f34302SBenjamin Herrenschmidt 13903fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 13913fd94c6bSBenjamin Herrenschmidt { 1392e90a1318SNathan Fontenot struct pci_bus *b; 1393e90a1318SNathan Fontenot 139448c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1395e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1396e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 13979a1a70aeSBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 13983fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 13993fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 14009a1a70aeSBenjamin Herrenschmidt } 14013fd94c6bSBenjamin Herrenschmidt 1402c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1403c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1404c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1405c1f34302SBenjamin Herrenschmidt */ 14060e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1407c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1408c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1409c1f34302SBenjamin Herrenschmidt } 1410c1f34302SBenjamin Herrenschmidt 1411c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1412c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1413c1f34302SBenjamin Herrenschmidt */ 14140e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1415a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 14163fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 14173fd94c6bSBenjamin Herrenschmidt } 14183fd94c6bSBenjamin Herrenschmidt } 14193fd94c6bSBenjamin Herrenschmidt 1420fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 14213fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1422fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1423fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 14243fd94c6bSBenjamin Herrenschmidt */ 1425baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 14263fd94c6bSBenjamin Herrenschmidt { 14273fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 14283fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 14293fd94c6bSBenjamin Herrenschmidt 14303fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 14313fd94c6bSBenjamin Herrenschmidt int i; 14323fd94c6bSBenjamin Herrenschmidt 14333fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14343fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14353fd94c6bSBenjamin Herrenschmidt 14363fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14373fd94c6bSBenjamin Herrenschmidt continue; 1438fd6852c8SBenjamin Herrenschmidt 1439ae2a84b4SKevin Hao pr_debug("PCI: Claiming %s: Resource %d: %pR\n", 1440ae2a84b4SKevin Hao pci_name(dev), i, r); 1441fd6852c8SBenjamin Herrenschmidt 14423ebfe46aSYinghai Lu if (pci_claim_resource(dev, i) == 0) 14433ebfe46aSYinghai Lu continue; 14443ebfe46aSYinghai Lu 14453ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, i); 14463fd94c6bSBenjamin Herrenschmidt } 14473fd94c6bSBenjamin Herrenschmidt } 14483fd94c6bSBenjamin Herrenschmidt 14493fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14503fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14513fd94c6bSBenjamin Herrenschmidt } 14525b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus); 1453fd6852c8SBenjamin Herrenschmidt 1454fd6852c8SBenjamin Herrenschmidt 1455fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1456fd6852c8SBenjamin Herrenschmidt * 1457fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1458fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1459fd6852c8SBenjamin Herrenschmidt * being added 1460fd6852c8SBenjamin Herrenschmidt */ 1461fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1462fd6852c8SBenjamin Herrenschmidt { 1463fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1464fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1465fd6852c8SBenjamin Herrenschmidt 1466fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1467fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1468fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 14697415c14cSGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) { 14707415c14cSGavin Shan if (bus->self) 14717415c14cSGavin Shan pci_assign_unassigned_bridge_resources(bus->self); 14727415c14cSGavin Shan else 1473ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 14747415c14cSGavin Shan } 1475fd6852c8SBenjamin Herrenschmidt 1476fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1477fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1478fd6852c8SBenjamin Herrenschmidt } 1479fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1480fd6852c8SBenjamin Herrenschmidt 1481549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1482549beb9bSBenjamin Herrenschmidt { 1483467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 1484467efc2eSDaniel Axtens 1485467efc2eSDaniel Axtens if (phb->controller_ops.enable_device_hook) 1486467efc2eSDaniel Axtens if (!phb->controller_ops.enable_device_hook(dev)) 1487549beb9bSBenjamin Herrenschmidt return -EINVAL; 1488549beb9bSBenjamin Herrenschmidt 14897cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1490549beb9bSBenjamin Herrenschmidt } 149153280323SBenjamin Herrenschmidt 1492abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev) 1493abeeed6dSMichael Neuling { 1494abeeed6dSMichael Neuling struct pci_controller *phb = pci_bus_to_host(dev->bus); 1495abeeed6dSMichael Neuling 1496abeeed6dSMichael Neuling if (phb->controller_ops.disable_device) 1497abeeed6dSMichael Neuling phb->controller_ops.disable_device(dev); 1498abeeed6dSMichael Neuling } 1499abeeed6dSMichael Neuling 150038973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 150138973ba7SBjorn Helgaas { 150238973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 150338973ba7SBjorn Helgaas } 150438973ba7SBjorn Helgaas 1505cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1506cad5cef6SGreg Kroah-Hartman struct list_head *resources) 150753280323SBenjamin Herrenschmidt { 150853280323SBenjamin Herrenschmidt struct resource *res; 15093fd47f06SBenjamin Herrenschmidt resource_size_t offset; 151053280323SBenjamin Herrenschmidt int i; 151153280323SBenjamin Herrenschmidt 151253280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 151345a709f8SBjorn Helgaas res = &hose->io_resource; 151453280323SBenjamin Herrenschmidt 151553280323SBenjamin Herrenschmidt if (!res->flags) { 1516cdb1b342SBenjamin Herrenschmidt pr_debug("PCI: I/O resource not set for host" 1517b7c670d6SRob Herring " bridge %pOF (domain %d)\n", 1518b7c670d6SRob Herring hose->dn, hose->global_number); 15193fd47f06SBenjamin Herrenschmidt } else { 15203fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 15213fd47f06SBenjamin Herrenschmidt 1522ae2a84b4SKevin Hao pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n", 1523ae2a84b4SKevin Hao res, (unsigned long long)offset); 15243fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1525a0b8e76fSBenjamin Herrenschmidt } 1526a0b8e76fSBenjamin Herrenschmidt 152753280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 152853280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 152953280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 1530727597d1SGavin Shan if (!res->flags) 15313fd47f06SBenjamin Herrenschmidt continue; 1532727597d1SGavin Shan 15333fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1534ae2a84b4SKevin Hao pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i, 1535ae2a84b4SKevin Hao res, (unsigned long long)offset); 153653280323SBenjamin Herrenschmidt 15373fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 15383fd47f06SBenjamin Herrenschmidt } 153953280323SBenjamin Herrenschmidt } 154089c2dd62SKumar Gala 154189c2dd62SKumar Gala /* 154289c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 154389c2dd62SKumar Gala * find a hose. 154489c2dd62SKumar Gala */ 154589c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 154689c2dd62SKumar Gala static int \ 154789c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 154889c2dd62SKumar Gala { \ 154989c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 155089c2dd62SKumar Gala } 155189c2dd62SKumar Gala 155289c2dd62SKumar Gala static int 155389c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 155489c2dd62SKumar Gala int len, u32 *val) 155589c2dd62SKumar Gala { 155689c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 155789c2dd62SKumar Gala } 155889c2dd62SKumar Gala 155989c2dd62SKumar Gala static int 156089c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 156189c2dd62SKumar Gala int len, u32 val) 156289c2dd62SKumar Gala { 156389c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 156489c2dd62SKumar Gala } 156589c2dd62SKumar Gala 156689c2dd62SKumar Gala static struct pci_ops null_pci_ops = 156789c2dd62SKumar Gala { 156889c2dd62SKumar Gala .read = null_read_config, 156989c2dd62SKumar Gala .write = null_write_config, 157089c2dd62SKumar Gala }; 157189c2dd62SKumar Gala 157289c2dd62SKumar Gala /* 157389c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 157489c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 157589c2dd62SKumar Gala */ 157689c2dd62SKumar Gala static struct pci_bus * 157789c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 157889c2dd62SKumar Gala { 157989c2dd62SKumar Gala static struct pci_bus bus; 158089c2dd62SKumar Gala 1581b0d436c7SAnton Blanchard if (hose == NULL) { 158289c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 158389c2dd62SKumar Gala } 158489c2dd62SKumar Gala bus.number = busnr; 158589c2dd62SKumar Gala bus.sysdata = hose; 158689c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 158789c2dd62SKumar Gala return &bus; 158889c2dd62SKumar Gala } 158989c2dd62SKumar Gala 159089c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 159189c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 159289c2dd62SKumar Gala int devfn, int offset, type value) \ 159389c2dd62SKumar Gala { \ 159489c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 159589c2dd62SKumar Gala devfn, offset, value); \ 159689c2dd62SKumar Gala } 159789c2dd62SKumar Gala 159889c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 159989c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 160089c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 160189c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 160289c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 160389c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 160489c2dd62SKumar Gala 160589c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 160689c2dd62SKumar Gala int cap) 160789c2dd62SKumar Gala { 160889c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 160989c2dd62SKumar Gala } 16100ed2c722SGrant Likely 161198d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 161298d9f30cSBenjamin Herrenschmidt { 161398d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 161498d9f30cSBenjamin Herrenschmidt 161598d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 161698d9f30cSBenjamin Herrenschmidt } 161798d9f30cSBenjamin Herrenschmidt 16180ed2c722SGrant Likely /** 16190ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 16200ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 16210ed2c722SGrant Likely */ 1622cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 16230ed2c722SGrant Likely { 162445a709f8SBjorn Helgaas LIST_HEAD(resources); 16250ed2c722SGrant Likely struct pci_bus *bus; 16260ed2c722SGrant Likely struct device_node *node = hose->dn; 16270ed2c722SGrant Likely int mode; 16280ed2c722SGrant Likely 1629b7c670d6SRob Herring pr_debug("PCI: Scanning PHB %pOF\n", node); 16300ed2c722SGrant Likely 16310ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16320ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16330ed2c722SGrant Likely 16340ed2c722SGrant Likely /* Wire up PHB bus resources */ 163545a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 163645a709f8SBjorn Helgaas 1637be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1638be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1639be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1640be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1641be8e60d8SYinghai Lu 164245a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 164345a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 164445a709f8SBjorn Helgaas hose->ops, hose, &resources); 164545a709f8SBjorn Helgaas if (bus == NULL) { 164645a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 164745a709f8SBjorn Helgaas hose->global_number); 164845a709f8SBjorn Helgaas pci_free_resource_list(&resources); 164945a709f8SBjorn Helgaas return; 165045a709f8SBjorn Helgaas } 165145a709f8SBjorn Helgaas hose->bus = bus; 16520ed2c722SGrant Likely 16530ed2c722SGrant Likely /* Get probe mode and perform scan */ 16540ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 1655467efc2eSDaniel Axtens if (node && hose->controller_ops.probe_mode) 1656467efc2eSDaniel Axtens mode = hose->controller_ops.probe_mode(bus); 16570ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1658be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 16590ed2c722SGrant Likely of_scan_bus(node, bus); 16600ed2c722SGrant Likely 1661be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1662be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1663be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1664be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1665be8e60d8SYinghai Lu } 1666781fb7a3SBenjamin Herrenschmidt 1667491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1668491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1669491b98c3SBenjamin Herrenschmidt */ 1670491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1671491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1672491b98c3SBenjamin Herrenschmidt 1673781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1674bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1675781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1676a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1677a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1678781fb7a3SBenjamin Herrenschmidt } 16790ed2c722SGrant Likely } 16805b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb); 1681c065488fSKumar Gala 1682c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1683c065488fSKumar Gala { 1684c065488fSKumar Gala int i, class = dev->class >> 8; 168505737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 168605737c7cSJason Jin int prog_if = dev->class & 0xf; 1687c065488fSKumar Gala 1688c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1689c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1690c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 169105737c7cSJason Jin (prog_if == 0) && 1692c065488fSKumar Gala (dev->bus->parent == NULL)) { 1693c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1694c065488fSKumar Gala dev->resource[i].start = 0; 1695c065488fSKumar Gala dev->resource[i].end = 0; 1696c065488fSKumar Gala dev->resource[i].flags = 0; 1697c065488fSKumar Gala } 1698c065488fSKumar Gala } 1699c065488fSKumar Gala } 1700c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1701c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1702*5537fcb3SOliver O'Halloran 1703*5537fcb3SOliver O'Halloran 1704*5537fcb3SOliver O'Halloran static int __init discover_phbs(void) 1705*5537fcb3SOliver O'Halloran { 1706*5537fcb3SOliver O'Halloran if (ppc_md.discover_phbs) 1707*5537fcb3SOliver O'Halloran ppc_md.discover_phbs(); 1708*5537fcb3SOliver O'Halloran 1709*5537fcb3SOliver O'Halloran return 0; 1710*5537fcb3SOliver O'Halloran } 1711*5537fcb3SOliver O'Halloran core_initcall(discover_phbs); 1712