xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision 5299709d0a87342dadc1fc9850484fadeb488bf8)
15516b540SKumar Gala /*
25516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
3cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
4cf1d8a8aSKumar Gala  *
5cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
6cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7cf1d8a8aSKumar Gala  *
8cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
10cf1d8a8aSKumar Gala  *
11cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
125516b540SKumar Gala  *
135516b540SKumar Gala  * This program is free software; you can redistribute it and/or
145516b540SKumar Gala  * modify it under the terms of the GNU General Public License
155516b540SKumar Gala  * as published by the Free Software Foundation; either version
165516b540SKumar Gala  * 2 of the License, or (at your option) any later version.
175516b540SKumar Gala  */
185516b540SKumar Gala 
195516b540SKumar Gala #include <linux/kernel.h>
205516b540SKumar Gala #include <linux/pci.h>
215516b540SKumar Gala #include <linux/string.h>
225516b540SKumar Gala #include <linux/init.h>
23d92a208dSGavin Shan #include <linux/delay.h>
2466b15db6SPaul Gortmaker #include <linux/export.h>
2522ae782fSGrant Likely #include <linux/of_address.h>
2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
275516b540SKumar Gala #include <linux/mm.h>
285516b540SKumar Gala #include <linux/list.h>
295516b540SKumar Gala #include <linux/syscalls.h>
305516b540SKumar Gala #include <linux/irq.h>
315516b540SKumar Gala #include <linux/vmalloc.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c2e1d845SBrian King #include <linux/vgaarb.h>
345516b540SKumar Gala 
355516b540SKumar Gala #include <asm/processor.h>
365516b540SKumar Gala #include <asm/io.h>
375516b540SKumar Gala #include <asm/prom.h>
385516b540SKumar Gala #include <asm/pci-bridge.h>
395516b540SKumar Gala #include <asm/byteorder.h>
405516b540SKumar Gala #include <asm/machdep.h>
415516b540SKumar Gala #include <asm/ppc-pci.h>
428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
435516b540SKumar Gala 
4463a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */
45a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
46c3bd517dSMilton Miller LIST_HEAD(hose_list);
47a4c9e328SKumar Gala 
4863a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
4963a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000
5063a72284SGuilherme G. Piccoli 
5163a72284SGuilherme G. Piccoli /*
5263a72284SGuilherme G. Piccoli  * For dynamic PHB numbering: used/free PHBs tracking bitmap.
5363a72284SGuilherme G. Piccoli  * Accesses to this bitmap should be protected by hose_spinlock.
5463a72284SGuilherme G. Piccoli  */
5563a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
56a4c9e328SKumar Gala 
5725e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
5825e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
599445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base);
6025e81f92SBenjamin Herrenschmidt 
61a4c9e328SKumar Gala 
62*5299709dSBart Van Assche static const struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
634fc665b8SBecky Bruce 
64*5299709dSBart Van Assche void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
654fc665b8SBecky Bruce {
664fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
674fc665b8SBecky Bruce }
684fc665b8SBecky Bruce 
69*5299709dSBart Van Assche const struct dma_map_ops *get_pci_dma_ops(void)
704fc665b8SBecky Bruce {
714fc665b8SBecky Bruce 	return pci_dma_ops;
724fc665b8SBecky Bruce }
734fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops);
744fc665b8SBecky Bruce 
7563a72284SGuilherme G. Piccoli /*
7663a72284SGuilherme G. Piccoli  * This function should run under locking protection, specifically
7763a72284SGuilherme G. Piccoli  * hose_spinlock.
7863a72284SGuilherme G. Piccoli  */
7963a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn)
8063a72284SGuilherme G. Piccoli {
8163a72284SGuilherme G. Piccoli 	int ret, phb_id = -1;
8261e8a0d5SMichael Ellerman 	u32 prop_32;
8363a72284SGuilherme G. Piccoli 	u64 prop;
8463a72284SGuilherme G. Piccoli 
8563a72284SGuilherme G. Piccoli 	/*
8663a72284SGuilherme G. Piccoli 	 * Try fixed PHB numbering first, by checking archs and reading
8763a72284SGuilherme G. Piccoli 	 * the respective device-tree properties. Firstly, try powernv by
8863a72284SGuilherme G. Piccoli 	 * reading "ibm,opal-phbid", only present in OPAL environment.
8963a72284SGuilherme G. Piccoli 	 */
9063a72284SGuilherme G. Piccoli 	ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
9161e8a0d5SMichael Ellerman 	if (ret) {
9261e8a0d5SMichael Ellerman 		ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
9361e8a0d5SMichael Ellerman 		prop = prop_32;
9461e8a0d5SMichael Ellerman 	}
9563a72284SGuilherme G. Piccoli 
9663a72284SGuilherme G. Piccoli 	if (!ret)
9763a72284SGuilherme G. Piccoli 		phb_id = (int)(prop & (MAX_PHBS - 1));
9863a72284SGuilherme G. Piccoli 
9963a72284SGuilherme G. Piccoli 	/* We need to be sure to not use the same PHB number twice. */
10063a72284SGuilherme G. Piccoli 	if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
10163a72284SGuilherme G. Piccoli 		return phb_id;
10263a72284SGuilherme G. Piccoli 
10363a72284SGuilherme G. Piccoli 	/*
10463a72284SGuilherme G. Piccoli 	 * If not pseries nor powernv, or if fixed PHB numbering tried to add
10563a72284SGuilherme G. Piccoli 	 * the same PHB number twice, then fallback to dynamic PHB numbering.
10663a72284SGuilherme G. Piccoli 	 */
10763a72284SGuilherme G. Piccoli 	phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
10863a72284SGuilherme G. Piccoli 	BUG_ON(phb_id >= MAX_PHBS);
10963a72284SGuilherme G. Piccoli 	set_bit(phb_id, phb_bitmap);
11063a72284SGuilherme G. Piccoli 
11163a72284SGuilherme G. Piccoli 	return phb_id;
11263a72284SGuilherme G. Piccoli }
11363a72284SGuilherme G. Piccoli 
1142d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
115a4c9e328SKumar Gala {
116a4c9e328SKumar Gala 	struct pci_controller *phb;
117a4c9e328SKumar Gala 
118e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
119a4c9e328SKumar Gala 	if (phb == NULL)
120a4c9e328SKumar Gala 		return NULL;
121e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
12263a72284SGuilherme G. Piccoli 	phb->global_number = get_phb_number(dev);
123e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
124e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
12544ef3390SStephen Rothwell 	phb->dn = dev;
126f691fa10SMichael Ellerman 	phb->is_dynamic = slab_is_available();
127a4c9e328SKumar Gala #ifdef CONFIG_PPC64
128a4c9e328SKumar Gala 	if (dev) {
129a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
130a4c9e328SKumar Gala 
131a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
132a4c9e328SKumar Gala 			nid = -1;
133a4c9e328SKumar Gala 
134a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
135a4c9e328SKumar Gala 	}
136a4c9e328SKumar Gala #endif
137a4c9e328SKumar Gala 	return phb;
138a4c9e328SKumar Gala }
1395b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
140a4c9e328SKumar Gala 
141a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
142a4c9e328SKumar Gala {
143a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
14463a72284SGuilherme G. Piccoli 
14563a72284SGuilherme G. Piccoli 	/* Clear bit of phb_bitmap to allow reuse of this PHB number. */
14663a72284SGuilherme G. Piccoli 	if (phb->global_number < MAX_PHBS)
14763a72284SGuilherme G. Piccoli 		clear_bit(phb->global_number, phb_bitmap);
14863a72284SGuilherme G. Piccoli 
149a4c9e328SKumar Gala 	list_del(&phb->list_node);
150a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
151a4c9e328SKumar Gala 
152a4c9e328SKumar Gala 	if (phb->is_dynamic)
153a4c9e328SKumar Gala 		kfree(phb);
154a4c9e328SKumar Gala }
1556b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller);
156a4c9e328SKumar Gala 
1574c2245bbSGavin Shan /*
1582dd9c11bSMauricio Faria de Oliveira  * This function is used to call pcibios_free_controller()
1592dd9c11bSMauricio Faria de Oliveira  * in a deferred manner: a callback from the PCI subsystem.
1602dd9c11bSMauricio Faria de Oliveira  *
1612dd9c11bSMauricio Faria de Oliveira  * _*DO NOT*_ call pcibios_free_controller() explicitly if
1622dd9c11bSMauricio Faria de Oliveira  * this is used (or it may access an invalid *phb pointer).
1632dd9c11bSMauricio Faria de Oliveira  *
1642dd9c11bSMauricio Faria de Oliveira  * The callback occurs when all references to the root bus
1652dd9c11bSMauricio Faria de Oliveira  * are dropped (e.g., child buses/devices and their users).
1662dd9c11bSMauricio Faria de Oliveira  *
1672dd9c11bSMauricio Faria de Oliveira  * It's called as .release_fn() of 'struct pci_host_bridge'
1682dd9c11bSMauricio Faria de Oliveira  * which is associated with the 'struct pci_controller.bus'
1692dd9c11bSMauricio Faria de Oliveira  * (root bus) - it expects .release_data to hold a pointer
1702dd9c11bSMauricio Faria de Oliveira  * to 'struct pci_controller'.
1712dd9c11bSMauricio Faria de Oliveira  *
1722dd9c11bSMauricio Faria de Oliveira  * In order to use it, register .release_fn()/release_data
1732dd9c11bSMauricio Faria de Oliveira  * like this:
1742dd9c11bSMauricio Faria de Oliveira  *
1752dd9c11bSMauricio Faria de Oliveira  * pci_set_host_bridge_release(bridge,
1762dd9c11bSMauricio Faria de Oliveira  *                             pcibios_free_controller_deferred
1772dd9c11bSMauricio Faria de Oliveira  *                             (void *) phb);
1782dd9c11bSMauricio Faria de Oliveira  *
1792dd9c11bSMauricio Faria de Oliveira  * e.g. in the pcibios_root_bridge_prepare() callback from
1802dd9c11bSMauricio Faria de Oliveira  * pci_create_root_bus().
1812dd9c11bSMauricio Faria de Oliveira  */
1822dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
1832dd9c11bSMauricio Faria de Oliveira {
1842dd9c11bSMauricio Faria de Oliveira 	struct pci_controller *phb = (struct pci_controller *)
1852dd9c11bSMauricio Faria de Oliveira 					 bridge->release_data;
1862dd9c11bSMauricio Faria de Oliveira 
1872dd9c11bSMauricio Faria de Oliveira 	pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
1882dd9c11bSMauricio Faria de Oliveira 
1892dd9c11bSMauricio Faria de Oliveira 	pcibios_free_controller(phb);
1902dd9c11bSMauricio Faria de Oliveira }
1912dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
1922dd9c11bSMauricio Faria de Oliveira 
1932dd9c11bSMauricio Faria de Oliveira /*
1944c2245bbSGavin Shan  * The function is used to return the minimal alignment
1954c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1964c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1974c2245bbSGavin Shan  * memory windows.
1984c2245bbSGavin Shan  */
1994c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
2004c2245bbSGavin Shan 					 unsigned long type)
2014c2245bbSGavin Shan {
202467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(bus);
203467efc2eSDaniel Axtens 
204467efc2eSDaniel Axtens 	if (phb->controller_ops.window_alignment)
205467efc2eSDaniel Axtens 		return phb->controller_ops.window_alignment(bus, type);
206467efc2eSDaniel Axtens 
207467efc2eSDaniel Axtens 	/*
208467efc2eSDaniel Axtens 	 * PCI core will figure out the default
209467efc2eSDaniel Axtens 	 * alignment: 4KiB for I/O and 1MiB for
210467efc2eSDaniel Axtens 	 * memory window.
211467efc2eSDaniel Axtens 	 */
212467efc2eSDaniel Axtens 	return 1;
2134c2245bbSGavin Shan }
2144c2245bbSGavin Shan 
215c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
216c5fcb29aSGavin Shan {
217c5fcb29aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
218c5fcb29aSGavin Shan 
219c5fcb29aSGavin Shan 	if (hose->controller_ops.setup_bridge)
220c5fcb29aSGavin Shan 		hose->controller_ops.setup_bridge(bus, type);
221c5fcb29aSGavin Shan }
222c5fcb29aSGavin Shan 
223d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev)
224d92a208dSGavin Shan {
225467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
226467efc2eSDaniel Axtens 
227467efc2eSDaniel Axtens 	if (phb->controller_ops.reset_secondary_bus) {
228467efc2eSDaniel Axtens 		phb->controller_ops.reset_secondary_bus(dev);
229467efc2eSDaniel Axtens 		return;
230467efc2eSDaniel Axtens 	}
231467efc2eSDaniel Axtens 
232467efc2eSDaniel Axtens 	pci_reset_secondary_bus(dev);
233d92a208dSGavin Shan }
234d92a208dSGavin Shan 
2355350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
2365350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
2375350ab3fSWei Yang {
2385350ab3fSWei Yang 	if (ppc_md.pcibios_iov_resource_alignment)
2395350ab3fSWei Yang 		return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
2405350ab3fSWei Yang 
2415350ab3fSWei Yang 	return pci_iov_resource_size(pdev, resno);
2425350ab3fSWei Yang }
2435350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
2445350ab3fSWei Yang 
245c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
246c3bd517dSMilton Miller {
247c3bd517dSMilton Miller #ifdef CONFIG_PPC64
248c3bd517dSMilton Miller 	return hose->pci_io_size;
249c3bd517dSMilton Miller #else
25028f65c11SJoe Perches 	return resource_size(&hose->io_resource);
251c3bd517dSMilton Miller #endif
252c3bd517dSMilton Miller }
253c3bd517dSMilton Miller 
2546dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
2556dfbde20SBenjamin Herrenschmidt {
2566dfbde20SBenjamin Herrenschmidt 	int ret = 0;
2576dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
258c3bd517dSMilton Miller 	resource_size_t size;
2596dfbde20SBenjamin Herrenschmidt 
2606dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
2616dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
262c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
2636dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
2646dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
2656dfbde20SBenjamin Herrenschmidt 			ret = 1;
2666dfbde20SBenjamin Herrenschmidt 			break;
2676dfbde20SBenjamin Herrenschmidt 		}
2686dfbde20SBenjamin Herrenschmidt 	}
2696dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
2706dfbde20SBenjamin Herrenschmidt 	return ret;
2716dfbde20SBenjamin Herrenschmidt }
2726dfbde20SBenjamin Herrenschmidt 
273c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
274c3bd517dSMilton Miller {
275c3bd517dSMilton Miller 	struct pci_controller *hose;
276c3bd517dSMilton Miller 	resource_size_t size;
277c3bd517dSMilton Miller 	unsigned long ret = ~0;
278c3bd517dSMilton Miller 
279c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
280c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
281c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
282c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
283c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
284c3bd517dSMilton Miller 			unsigned long base =
285c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
286c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
287c3bd517dSMilton Miller 			break;
288c3bd517dSMilton Miller 		}
289c3bd517dSMilton Miller 	}
290c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
291c3bd517dSMilton Miller 
292c3bd517dSMilton Miller 	return ret;
293c3bd517dSMilton Miller }
294c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
295c3bd517dSMilton Miller 
2965516b540SKumar Gala /*
2975516b540SKumar Gala  * Return the domain number for this bus.
2985516b540SKumar Gala  */
2995516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
3005516b540SKumar Gala {
3015516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
3025516b540SKumar Gala 
3035516b540SKumar Gala 	return hose->global_number;
3045516b540SKumar Gala }
3055516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
30658083dadSKumar Gala 
307a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
308a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
309a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
310a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
311a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
312a4c9e328SKumar Gala  * config cycles.
313a4c9e328SKumar Gala  */
314a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
315a4c9e328SKumar Gala {
316a4c9e328SKumar Gala 	while(node) {
317a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
318a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
31944ef3390SStephen Rothwell 			if (hose->dn == node)
320a4c9e328SKumar Gala 				return hose;
321a4c9e328SKumar Gala 		node = node->parent;
322a4c9e328SKumar Gala 	}
323a4c9e328SKumar Gala 	return NULL;
324a4c9e328SKumar Gala }
325a4c9e328SKumar Gala 
32658083dadSKumar Gala /*
32758083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
32858083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
32958083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
33058083dadSKumar Gala  */
3314666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
33258083dadSKumar Gala {
333530210c7SGrant Likely 	struct of_phandle_args oirq;
33458083dadSKumar Gala 	unsigned int virq;
33558083dadSKumar Gala 
336b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
33758083dadSKumar Gala 
33858083dadSKumar Gala #ifdef DEBUG
33958083dadSKumar Gala 	memset(&oirq, 0xff, sizeof(oirq));
34058083dadSKumar Gala #endif
34158083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
3420c02c800SGrant Likely 	if (of_irq_parse_pci(pci_dev, &oirq)) {
34358083dadSKumar Gala 		u8 line, pin;
34458083dadSKumar Gala 
34558083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
34658083dadSKumar Gala 		 * space and map that through the default controller. We
34758083dadSKumar Gala 		 * also set the type to level low since that's what PCI
34858083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
34958083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
35058083dadSKumar Gala 		 * function.
35158083dadSKumar Gala 		 */
35258083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
35358083dadSKumar Gala 			return -1;
35458083dadSKumar Gala 		if (pin == 0)
35558083dadSKumar Gala 			return -1;
35658083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
35754a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
35858083dadSKumar Gala 			return -1;
35958083dadSKumar Gala 		}
360b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
36154a24cbbSBenjamin Herrenschmidt 			 line, pin);
36258083dadSKumar Gala 
36358083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
364ef24ba70SMichael Ellerman 		if (virq)
365ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
36658083dadSKumar Gala 	} else {
367b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
368530210c7SGrant Likely 			 oirq.args_count, oirq.args[0], oirq.args[1],
369530210c7SGrant Likely 			 of_node_full_name(oirq.np));
37058083dadSKumar Gala 
371e6d30ab1SGrant Likely 		virq = irq_create_of_mapping(&oirq);
37258083dadSKumar Gala 	}
373ef24ba70SMichael Ellerman 
374ef24ba70SMichael Ellerman 	if (!virq) {
375b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
37658083dadSKumar Gala 		return -1;
37758083dadSKumar Gala 	}
37858083dadSKumar Gala 
379b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
38058083dadSKumar Gala 
38158083dadSKumar Gala 	pci_dev->irq = virq;
38258083dadSKumar Gala 
38358083dadSKumar Gala 	return 0;
38458083dadSKumar Gala }
38558083dadSKumar Gala 
38658083dadSKumar Gala /*
38758083dadSKumar Gala  * Platform support for /proc/bus/pci/X/Y mmap()s,
38858083dadSKumar Gala  * modelled on the sparc64 implementation by Dave Miller.
38958083dadSKumar Gala  *  -- paulus.
39058083dadSKumar Gala  */
39158083dadSKumar Gala 
39258083dadSKumar Gala /*
39358083dadSKumar Gala  * Adjust vm_pgoff of VMA such that it is the physical page offset
39458083dadSKumar Gala  * corresponding to the 32-bit pci bus offset for DEV requested by the user.
39558083dadSKumar Gala  *
39658083dadSKumar Gala  * Basically, the user finds the base address for his device which he wishes
39758083dadSKumar Gala  * to mmap.  They read the 32-bit value from the config space base register,
39858083dadSKumar Gala  * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
39958083dadSKumar Gala  * offset parameter of mmap on /proc/bus/pci/XXX for that device.
40058083dadSKumar Gala  *
40158083dadSKumar Gala  * Returns negative error code on failure, zero on success.
40258083dadSKumar Gala  */
40358083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
40458083dadSKumar Gala 					       resource_size_t *offset,
40558083dadSKumar Gala 					       enum pci_mmap_state mmap_state)
40658083dadSKumar Gala {
40758083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
40858083dadSKumar Gala 	unsigned long io_offset = 0;
40958083dadSKumar Gala 	int i, res_bit;
41058083dadSKumar Gala 
411b0d436c7SAnton Blanchard 	if (hose == NULL)
41258083dadSKumar Gala 		return NULL;		/* should never happen */
41358083dadSKumar Gala 
41458083dadSKumar Gala 	/* If memory, add on the PCI bridge address offset */
41558083dadSKumar Gala 	if (mmap_state == pci_mmap_mem) {
41658083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
41758083dadSKumar Gala 		*offset += hose->pci_mem_offset;
41858083dadSKumar Gala #endif
41958083dadSKumar Gala 		res_bit = IORESOURCE_MEM;
42058083dadSKumar Gala 	} else {
42158083dadSKumar Gala 		io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
42258083dadSKumar Gala 		*offset += io_offset;
42358083dadSKumar Gala 		res_bit = IORESOURCE_IO;
42458083dadSKumar Gala 	}
42558083dadSKumar Gala 
42658083dadSKumar Gala 	/*
42758083dadSKumar Gala 	 * Check that the offset requested corresponds to one of the
42858083dadSKumar Gala 	 * resources of the device.
42958083dadSKumar Gala 	 */
43058083dadSKumar Gala 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
43158083dadSKumar Gala 		struct resource *rp = &dev->resource[i];
43258083dadSKumar Gala 		int flags = rp->flags;
43358083dadSKumar Gala 
43458083dadSKumar Gala 		/* treat ROM as memory (should be already) */
43558083dadSKumar Gala 		if (i == PCI_ROM_RESOURCE)
43658083dadSKumar Gala 			flags |= IORESOURCE_MEM;
43758083dadSKumar Gala 
43858083dadSKumar Gala 		/* Active and same type? */
43958083dadSKumar Gala 		if ((flags & res_bit) == 0)
44058083dadSKumar Gala 			continue;
44158083dadSKumar Gala 
44258083dadSKumar Gala 		/* In the range of this resource? */
44358083dadSKumar Gala 		if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
44458083dadSKumar Gala 			continue;
44558083dadSKumar Gala 
44658083dadSKumar Gala 		/* found it! construct the final physical address */
44758083dadSKumar Gala 		if (mmap_state == pci_mmap_io)
44858083dadSKumar Gala 			*offset += hose->io_base_phys - io_offset;
44958083dadSKumar Gala 		return rp;
45058083dadSKumar Gala 	}
45158083dadSKumar Gala 
45258083dadSKumar Gala 	return NULL;
45358083dadSKumar Gala }
45458083dadSKumar Gala 
45558083dadSKumar Gala /*
45658083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
45758083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
45858083dadSKumar Gala  * above routine
45958083dadSKumar Gala  */
46058083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
46158083dadSKumar Gala 				  unsigned long pfn,
46258083dadSKumar Gala 				  unsigned long size,
46364b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
46458083dadSKumar Gala {
46558083dadSKumar Gala 	struct pci_dev *pdev = NULL;
46658083dadSKumar Gala 	struct resource *found = NULL;
4677c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
46858083dadSKumar Gala 	int i;
46958083dadSKumar Gala 
47058083dadSKumar Gala 	if (page_is_ram(pfn))
47164b3d0e8SBenjamin Herrenschmidt 		return prot;
47258083dadSKumar Gala 
47364b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
47458083dadSKumar Gala 	for_each_pci_dev(pdev) {
47558083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
47658083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
47758083dadSKumar Gala 			int flags = rp->flags;
47858083dadSKumar Gala 
47958083dadSKumar Gala 			/* Active and same type? */
48058083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
48158083dadSKumar Gala 				continue;
48258083dadSKumar Gala 			/* In the range of this resource? */
48358083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
48458083dadSKumar Gala 			    offset > rp->end)
48558083dadSKumar Gala 				continue;
48658083dadSKumar Gala 			found = rp;
48758083dadSKumar Gala 			break;
48858083dadSKumar Gala 		}
48958083dadSKumar Gala 		if (found)
49058083dadSKumar Gala 			break;
49158083dadSKumar Gala 	}
49258083dadSKumar Gala 	if (found) {
49358083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
49464b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
49558083dadSKumar Gala 		pci_dev_put(pdev);
49658083dadSKumar Gala 	}
49758083dadSKumar Gala 
498b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
49964b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
50058083dadSKumar Gala 
50164b3d0e8SBenjamin Herrenschmidt 	return prot;
50258083dadSKumar Gala }
50358083dadSKumar Gala 
50458083dadSKumar Gala 
50558083dadSKumar Gala /*
50658083dadSKumar Gala  * Perform the actual remap of the pages for a PCI device mapping, as
50758083dadSKumar Gala  * appropriate for this architecture.  The region in the process to map
50858083dadSKumar Gala  * is described by vm_start and vm_end members of VMA, the base physical
50958083dadSKumar Gala  * address is found in vm_pgoff.
51058083dadSKumar Gala  * The pci device structure is provided so that architectures may make mapping
51158083dadSKumar Gala  * decisions on a per-device or per-bus basis.
51258083dadSKumar Gala  *
51358083dadSKumar Gala  * Returns a negative error code on failure, zero on success.
51458083dadSKumar Gala  */
51558083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
51658083dadSKumar Gala 			enum pci_mmap_state mmap_state, int write_combine)
51758083dadSKumar Gala {
5187c12d906SBenjamin Herrenschmidt 	resource_size_t offset =
5197c12d906SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
52058083dadSKumar Gala 	struct resource *rp;
52158083dadSKumar Gala 	int ret;
52258083dadSKumar Gala 
52358083dadSKumar Gala 	rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
52458083dadSKumar Gala 	if (rp == NULL)
52558083dadSKumar Gala 		return -EINVAL;
52658083dadSKumar Gala 
52758083dadSKumar Gala 	vma->vm_pgoff = offset >> PAGE_SHIFT;
5281e70cdd6SYinghai Lu 	if (write_combine)
5291e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached_wc(vma->vm_page_prot);
5301e70cdd6SYinghai Lu 	else
5311e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
53258083dadSKumar Gala 
53358083dadSKumar Gala 	ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
53458083dadSKumar Gala 			       vma->vm_end - vma->vm_start, vma->vm_page_prot);
53558083dadSKumar Gala 
53658083dadSKumar Gala 	return ret;
53758083dadSKumar Gala }
53858083dadSKumar Gala 
539e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
540e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
541e9f82cb7SBenjamin Herrenschmidt {
542e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
543e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
544e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
545e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
546e9f82cb7SBenjamin Herrenschmidt 
547e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
548e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
549e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
550e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
551e9f82cb7SBenjamin Herrenschmidt 	 */
552e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
553e9f82cb7SBenjamin Herrenschmidt 	offset += port;
554e9f82cb7SBenjamin Herrenschmidt 
555e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
556e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
557e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
558e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
559e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
560e9f82cb7SBenjamin Herrenschmidt 
561e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
562e9f82cb7SBenjamin Herrenschmidt 	case 1:
563e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
564e9f82cb7SBenjamin Herrenschmidt 		return 1;
565e9f82cb7SBenjamin Herrenschmidt 	case 2:
566e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
567e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
568e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
569e9f82cb7SBenjamin Herrenschmidt 		return 2;
570e9f82cb7SBenjamin Herrenschmidt 	case 4:
571e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
572e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
573e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
574e9f82cb7SBenjamin Herrenschmidt 		return 4;
575e9f82cb7SBenjamin Herrenschmidt 	}
576e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
577e9f82cb7SBenjamin Herrenschmidt }
578e9f82cb7SBenjamin Herrenschmidt 
579e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
580e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
581e9f82cb7SBenjamin Herrenschmidt {
582e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
583e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
584e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
585e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
586e9f82cb7SBenjamin Herrenschmidt 
587e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
588e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
589e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
590e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
591e9f82cb7SBenjamin Herrenschmidt 	 */
592e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
593e9f82cb7SBenjamin Herrenschmidt 	offset += port;
594e9f82cb7SBenjamin Herrenschmidt 
595e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
596e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
597e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
598e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
599e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
600e9f82cb7SBenjamin Herrenschmidt 
601e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
602e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
603e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
604e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
605e9f82cb7SBenjamin Herrenschmidt 	 */
606e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
607e9f82cb7SBenjamin Herrenschmidt 	case 1:
608e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
609e9f82cb7SBenjamin Herrenschmidt 		return 1;
610e9f82cb7SBenjamin Herrenschmidt 	case 2:
611e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
612e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
613e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
614e9f82cb7SBenjamin Herrenschmidt 		return 2;
615e9f82cb7SBenjamin Herrenschmidt 	case 4:
616e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
617e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
618e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
619e9f82cb7SBenjamin Herrenschmidt 		return 4;
620e9f82cb7SBenjamin Herrenschmidt 	}
621e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
622e9f82cb7SBenjamin Herrenschmidt }
623e9f82cb7SBenjamin Herrenschmidt 
624e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
625e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
626e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
627e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
628e9f82cb7SBenjamin Herrenschmidt {
629e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
630e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
631e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
632e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
633e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
634e9f82cb7SBenjamin Herrenschmidt 
635e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
636e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
637e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
638e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
639e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
640e9f82cb7SBenjamin Herrenschmidt 
641e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
6425b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
6435b11abfdSBenjamin Herrenschmidt 		 *
6445b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
6455b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
6465b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
6475b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
6485b11abfdSBenjamin Herrenschmidt 		 */
6495b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
6505b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
6515b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
6525b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
6535b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
6545b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
6555b11abfdSBenjamin Herrenschmidt 			return 0;
6565b11abfdSBenjamin Herrenschmidt 		}
657e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
658e9f82cb7SBenjamin Herrenschmidt 	} else {
659e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
660e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
661e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
662e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
663e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
664e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
665e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
666e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
667e9f82cb7SBenjamin Herrenschmidt 	}
668e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
669e9f82cb7SBenjamin Herrenschmidt 
670e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
67164b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
672e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
673e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
674e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
675e9f82cb7SBenjamin Herrenschmidt }
676e9f82cb7SBenjamin Herrenschmidt 
67758083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
67858083dadSKumar Gala 			  const struct resource *rsrc,
67958083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
68058083dadSKumar Gala {
68138301358SBjorn Helgaas 	struct pci_bus_region region;
68258083dadSKumar Gala 
68338301358SBjorn Helgaas 	if (rsrc->flags & IORESOURCE_IO) {
68438301358SBjorn Helgaas 		pcibios_resource_to_bus(dev->bus, &region,
68538301358SBjorn Helgaas 					(struct resource *) rsrc);
68638301358SBjorn Helgaas 		*start = region.start;
68738301358SBjorn Helgaas 		*end = region.end;
68858083dadSKumar Gala 		return;
68938301358SBjorn Helgaas 	}
69058083dadSKumar Gala 
69138301358SBjorn Helgaas 	/* We pass a CPU physical address to userland for MMIO instead of a
69238301358SBjorn Helgaas 	 * BAR value because X is lame and expects to be able to use that
69358083dadSKumar Gala 	 * to pass to /dev/mem!
69458083dadSKumar Gala 	 *
69538301358SBjorn Helgaas 	 * That means we may have 64-bit values where some apps only expect
69638301358SBjorn Helgaas 	 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
69758083dadSKumar Gala 	 */
69838301358SBjorn Helgaas 	*start = rsrc->start;
69938301358SBjorn Helgaas 	*end = rsrc->end;
70058083dadSKumar Gala }
70113dccb9eSBenjamin Herrenschmidt 
70213dccb9eSBenjamin Herrenschmidt /**
70313dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
70413dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
70513dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
70613dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
70713dccb9eSBenjamin Herrenschmidt  *
70813dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
70913dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
71013dccb9eSBenjamin Herrenschmidt  * content.
71113dccb9eSBenjamin Herrenschmidt  *
71213dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
71313dccb9eSBenjamin Herrenschmidt  * with here:
71413dccb9eSBenjamin Herrenschmidt  *
71513dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
71613dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
71713dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
71813dccb9eSBenjamin Herrenschmidt  *
71913dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
72013dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
72113dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
72213dccb9eSBenjamin Herrenschmidt  *
72313dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
72413dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
72513dccb9eSBenjamin Herrenschmidt  */
726cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
727cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
72813dccb9eSBenjamin Herrenschmidt {
729858957abSKevin Hao 	int memno = 0;
73013dccb9eSBenjamin Herrenschmidt 	struct resource *res;
731654837e8SAndrew Murray 	struct of_pci_range range;
732654837e8SAndrew Murray 	struct of_pci_range_parser parser;
73313dccb9eSBenjamin Herrenschmidt 
73413dccb9eSBenjamin Herrenschmidt 	printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
73513dccb9eSBenjamin Herrenschmidt 	       dev->full_name, primary ? "(primary)" : "");
73613dccb9eSBenjamin Herrenschmidt 
737654837e8SAndrew Murray 	/* Check for ranges property */
738654837e8SAndrew Murray 	if (of_pci_range_parser_init(&parser, dev))
73913dccb9eSBenjamin Herrenschmidt 		return;
74013dccb9eSBenjamin Herrenschmidt 
74113dccb9eSBenjamin Herrenschmidt 	/* Parse it */
742654837e8SAndrew Murray 	for_each_of_pci_range(&parser, &range) {
743e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
744e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
745e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
746e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
747e9f82cb7SBenjamin Herrenschmidt 		 */
748654837e8SAndrew Murray 		if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
74913dccb9eSBenjamin Herrenschmidt 			continue;
75013dccb9eSBenjamin Herrenschmidt 
75113dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
75213dccb9eSBenjamin Herrenschmidt 		res = NULL;
753654837e8SAndrew Murray 		switch (range.flags & IORESOURCE_TYPE_BITS) {
754654837e8SAndrew Murray 		case IORESOURCE_IO:
75513dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
75613dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
757654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
758654837e8SAndrew Murray 			       range.pci_addr);
75913dccb9eSBenjamin Herrenschmidt 
76013dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
76113dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
76213dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
76313dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
76413dccb9eSBenjamin Herrenschmidt 				continue;
76513dccb9eSBenjamin Herrenschmidt 			}
76613dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
76713dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
768654837e8SAndrew Murray 			if (range.size > 0x01000000)
769654837e8SAndrew Murray 				range.size = 0x01000000;
77013dccb9eSBenjamin Herrenschmidt 
77113dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
772654837e8SAndrew Murray 			hose->io_base_virt = ioremap(range.cpu_addr,
773654837e8SAndrew Murray 						range.size);
77413dccb9eSBenjamin Herrenschmidt 
77513dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
77613dccb9eSBenjamin Herrenschmidt 			if (primary)
77713dccb9eSBenjamin Herrenschmidt 				isa_io_base =
77813dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
77913dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
78013dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
78113dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
78213dccb9eSBenjamin Herrenschmidt 			 */
783654837e8SAndrew Murray 			hose->pci_io_size = range.pci_addr + range.size;
784654837e8SAndrew Murray 			hose->io_base_phys = range.cpu_addr - range.pci_addr;
78513dccb9eSBenjamin Herrenschmidt 
78613dccb9eSBenjamin Herrenschmidt 			/* Build resource */
78713dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
788654837e8SAndrew Murray 			range.cpu_addr = range.pci_addr;
78913dccb9eSBenjamin Herrenschmidt 			break;
790654837e8SAndrew Murray 		case IORESOURCE_MEM:
79113dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
79213dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
793654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
794654837e8SAndrew Murray 			       range.pci_addr,
795654837e8SAndrew Murray 			       (range.pci_space & 0x40000000) ?
796654837e8SAndrew Murray 			       "Prefetch" : "");
79713dccb9eSBenjamin Herrenschmidt 
79813dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
79913dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
80013dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
80113dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
80213dccb9eSBenjamin Herrenschmidt 				continue;
80313dccb9eSBenjamin Herrenschmidt 			}
80413dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
805654837e8SAndrew Murray 			if (range.pci_addr == 0) {
80613dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
807654837e8SAndrew Murray 					isa_mem_base = range.cpu_addr;
808654837e8SAndrew Murray 				hose->isa_mem_phys = range.cpu_addr;
809654837e8SAndrew Murray 				hose->isa_mem_size = range.size;
81013dccb9eSBenjamin Herrenschmidt 			}
81113dccb9eSBenjamin Herrenschmidt 
81213dccb9eSBenjamin Herrenschmidt 			/* Build resource */
813654837e8SAndrew Murray 			hose->mem_offset[memno] = range.cpu_addr -
814654837e8SAndrew Murray 							range.pci_addr;
81513dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
81613dccb9eSBenjamin Herrenschmidt 			break;
81713dccb9eSBenjamin Herrenschmidt 		}
81813dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
819aeba3731SMichael Ellerman 			res->name = dev->full_name;
820aeba3731SMichael Ellerman 			res->flags = range.flags;
821aeba3731SMichael Ellerman 			res->start = range.cpu_addr;
822aeba3731SMichael Ellerman 			res->end = range.cpu_addr + range.size - 1;
823aeba3731SMichael Ellerman 			res->parent = res->child = res->sibling = NULL;
82413dccb9eSBenjamin Herrenschmidt 		}
82513dccb9eSBenjamin Herrenschmidt 	}
82613dccb9eSBenjamin Herrenschmidt }
827fa462f2dSBenjamin Herrenschmidt 
828fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
829fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
830fa462f2dSBenjamin Herrenschmidt {
831fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
8321fd0f525SBenjamin Herrenschmidt 
8330e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
834fa462f2dSBenjamin Herrenschmidt 		return 0;
8350e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
836fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
837fa462f2dSBenjamin Herrenschmidt 	return 1;
838fa462f2dSBenjamin Herrenschmidt }
839fa462f2dSBenjamin Herrenschmidt 
840d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
841d82fb31aSKleber Sacilotto de Souza {
842d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
843d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
844d82fb31aSKleber Sacilotto de Souza 
845d82fb31aSKleber Sacilotto de Souza 	return 0;
846d82fb31aSKleber Sacilotto de Souza }
847d82fb31aSKleber Sacilotto de Souza 
848bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
849bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
850bf5e2ba2SBenjamin Herrenschmidt  */
851cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
852bf5e2ba2SBenjamin Herrenschmidt {
853bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
854bf5e2ba2SBenjamin Herrenschmidt 	int i;
855bf5e2ba2SBenjamin Herrenschmidt 
856bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
857bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
858bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
859bf5e2ba2SBenjamin Herrenschmidt 		return;
860bf5e2ba2SBenjamin Herrenschmidt 	}
861c3b80fb0SWei Yang 
862c3b80fb0SWei Yang 	if (dev->is_virtfn)
863c3b80fb0SWei Yang 		return;
864c3b80fb0SWei Yang 
865bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
866bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
867c5df457fSKevin Hao 		struct pci_bus_region reg;
868bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
869bf5e2ba2SBenjamin Herrenschmidt 			continue;
87048c2ce97SBenjamin Herrenschmidt 
87148c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
87248c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
87348c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
87448c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
8757f172890SBenjamin Herrenschmidt 		 */
876fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &reg, res);
87748c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
878c5df457fSKevin Hao 		    (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
87948c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
88048c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
881ae2a84b4SKevin Hao 				pr_debug("PCI:%s Resource %d %pR is unassigned\n",
882ae2a84b4SKevin Hao 					 pci_name(dev), i, res);
883bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
884bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
885bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
886bf5e2ba2SBenjamin Herrenschmidt 			continue;
887bf5e2ba2SBenjamin Herrenschmidt 		}
888bf5e2ba2SBenjamin Herrenschmidt 
889ae2a84b4SKevin Hao 		pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
890bf5e2ba2SBenjamin Herrenschmidt 	}
891bf5e2ba2SBenjamin Herrenschmidt 
892bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
893bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
894bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
895bf5e2ba2SBenjamin Herrenschmidt }
896bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
897bf5e2ba2SBenjamin Herrenschmidt 
898b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
899b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
900b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
901b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
902b5561511SBenjamin Herrenschmidt  */
903cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
904b5561511SBenjamin Herrenschmidt 						 struct resource *res)
905bf5e2ba2SBenjamin Herrenschmidt {
906be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
907bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
908b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
9093fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
910b5561511SBenjamin Herrenschmidt 	u16 command;
911b5561511SBenjamin Herrenschmidt 	int i;
912bf5e2ba2SBenjamin Herrenschmidt 
913b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
9140e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
915b5561511SBenjamin Herrenschmidt 		return 0;
916bf5e2ba2SBenjamin Herrenschmidt 
917b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
918b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
919fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, res);
9203fd47f06SBenjamin Herrenschmidt 
9213fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
9223fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
923b5561511SBenjamin Herrenschmidt 			return 0;
924b5561511SBenjamin Herrenschmidt 
925b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
926b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
927b5561511SBenjamin Herrenschmidt 		 */
928b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
929b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
930b5561511SBenjamin Herrenschmidt 			return 1;
931b5561511SBenjamin Herrenschmidt 
932b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
933b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
9343fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
935b5561511SBenjamin Herrenschmidt 		 */
936b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
937b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
9383fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
939b5561511SBenjamin Herrenschmidt 				return 0;
940b5561511SBenjamin Herrenschmidt 		}
941b5561511SBenjamin Herrenschmidt 
942b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
943b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
944b5561511SBenjamin Herrenschmidt 		 */
945b5561511SBenjamin Herrenschmidt 		return 1;
946b5561511SBenjamin Herrenschmidt 	} else {
947b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
948b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
949b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
950b5561511SBenjamin Herrenschmidt 			return 0;
951b5561511SBenjamin Herrenschmidt 
952b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
953b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
954b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
955b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
956b5561511SBenjamin Herrenschmidt 		 */
957b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
958b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
959b5561511SBenjamin Herrenschmidt 			return 0;
960b5561511SBenjamin Herrenschmidt 
961b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
962b5561511SBenjamin Herrenschmidt 		 * it unassigned
963b5561511SBenjamin Herrenschmidt 		 */
964b5561511SBenjamin Herrenschmidt 		return 1;
965b5561511SBenjamin Herrenschmidt 	}
966b5561511SBenjamin Herrenschmidt }
967b5561511SBenjamin Herrenschmidt 
968b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
969cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
970b5561511SBenjamin Herrenschmidt {
971bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
972bf5e2ba2SBenjamin Herrenschmidt 	int i;
973bf5e2ba2SBenjamin Herrenschmidt 
974b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
975b5561511SBenjamin Herrenschmidt 
97689a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
97789a74eccSBjorn Helgaas 		if (!res || !res->flags)
978bf5e2ba2SBenjamin Herrenschmidt 			continue;
979b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
980b188b2aeSKumar Gala 			continue;
981be8cbcd8SBenjamin Herrenschmidt 
982cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
983cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
984cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
98548c2ce97SBenjamin Herrenschmidt 		 */
98648c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
98748c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
98848c2ce97SBenjamin Herrenschmidt 			res->start = 0;
989cf1a4cf8SGavin Shan 			res->end = -1;
99048c2ce97SBenjamin Herrenschmidt 			continue;
99148c2ce97SBenjamin Herrenschmidt 		}
99248c2ce97SBenjamin Herrenschmidt 
993ae2a84b4SKevin Hao 		pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
994bf5e2ba2SBenjamin Herrenschmidt 
995b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
996b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
997b5561511SBenjamin Herrenschmidt 		 */
998b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
999b5561511SBenjamin Herrenschmidt 			res->flags = 0;
1000b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
1001bf5e2ba2SBenjamin Herrenschmidt 		}
1002bf5e2ba2SBenjamin Herrenschmidt 	}
1003b5561511SBenjamin Herrenschmidt }
1004b5561511SBenjamin Herrenschmidt 
1005cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
10068b8da358SBenjamin Herrenschmidt {
1007467efc2eSDaniel Axtens 	struct pci_controller *phb;
1008467efc2eSDaniel Axtens 
10097eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
10108b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
10118b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
10128b8da358SBenjamin Herrenschmidt 
10138b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
10147eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
10158b8da358SBenjamin Herrenschmidt 	 */
10168b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
10178b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
10188b8da358SBenjamin Herrenschmidt 
10198b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
1020467efc2eSDaniel Axtens 	phb = pci_bus_to_host(bus);
1021467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_bus_setup)
1022467efc2eSDaniel Axtens 		phb->controller_ops.dma_bus_setup(bus);
10238b8da358SBenjamin Herrenschmidt }
10248b8da358SBenjamin Herrenschmidt 
10257846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev)
10267eef440aSBenjamin Herrenschmidt {
1027467efc2eSDaniel Axtens 	struct pci_controller *phb;
10287eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
10297eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
10307eef440aSBenjamin Herrenschmidt 	 */
10317eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
10327eef440aSBenjamin Herrenschmidt 
10337eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
1034bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
1035738ef42eSBecky Bruce 	set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
10367eef440aSBenjamin Herrenschmidt 
10377eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
1038467efc2eSDaniel Axtens 	phb = pci_bus_to_host(dev->bus);
1039467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_dev_setup)
1040467efc2eSDaniel Axtens 		phb->controller_ops.dma_dev_setup(dev);
10417eef440aSBenjamin Herrenschmidt 
10427eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
10437eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
10447eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
10457eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
10467eef440aSBenjamin Herrenschmidt }
104737f02195SYuanquan Chen 
10487846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev)
10497846de40SGuenter Roeck {
10507846de40SGuenter Roeck 	/*
10517846de40SGuenter Roeck 	 * We can only call pcibios_setup_device() after bus setup is complete,
10527846de40SGuenter Roeck 	 * since some of the platform specific DMA setup code depends on it.
10537846de40SGuenter Roeck 	 */
10547846de40SGuenter Roeck 	if (dev->bus->is_added)
10557846de40SGuenter Roeck 		pcibios_setup_device(dev);
10566e628c7dSWei Yang 
10576e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
10586e628c7dSWei Yang 	if (ppc_md.pcibios_fixup_sriov)
10596e628c7dSWei Yang 		ppc_md.pcibios_fixup_sriov(dev);
10606e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
10616e628c7dSWei Yang 
10627846de40SGuenter Roeck 	return 0;
10637846de40SGuenter Roeck }
10647846de40SGuenter Roeck 
106537f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus)
106637f02195SYuanquan Chen {
106737f02195SYuanquan Chen 	struct pci_dev *dev;
106837f02195SYuanquan Chen 
106937f02195SYuanquan Chen 	pr_debug("PCI: Fixup bus devices %d (%s)\n",
107037f02195SYuanquan Chen 		 bus->number, bus->self ? pci_name(bus->self) : "PHB");
107137f02195SYuanquan Chen 
107237f02195SYuanquan Chen 	list_for_each_entry(dev, &bus->devices, bus_list) {
107337f02195SYuanquan Chen 		/* Cardbus can call us to add new devices to a bus, so ignore
107437f02195SYuanquan Chen 		 * those who are already fully discovered
107537f02195SYuanquan Chen 		 */
107637f02195SYuanquan Chen 		if (dev->is_added)
107737f02195SYuanquan Chen 			continue;
107837f02195SYuanquan Chen 
107937f02195SYuanquan Chen 		pcibios_setup_device(dev);
108037f02195SYuanquan Chen 	}
10817eef440aSBenjamin Herrenschmidt }
10827eef440aSBenjamin Herrenschmidt 
108379c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
108479c8be83SMyron Stowe {
108579c8be83SMyron Stowe 	/* No special bus mastering setup handling */
108679c8be83SMyron Stowe }
108779c8be83SMyron Stowe 
1088cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1089bf5e2ba2SBenjamin Herrenschmidt {
1090237865f1SBjorn Helgaas 	/* When called from the generic PCI probe, read PCI<->PCI bridge
1091237865f1SBjorn Helgaas 	 * bases. This is -not- called when generating the PCI tree from
1092237865f1SBjorn Helgaas 	 * the OF device-tree.
1093237865f1SBjorn Helgaas 	 */
1094237865f1SBjorn Helgaas 	pci_read_bridge_bases(bus);
1095237865f1SBjorn Helgaas 
1096237865f1SBjorn Helgaas 	/* Now fixup the bus bus */
10978b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
10988b8da358SBenjamin Herrenschmidt 
10998b8da358SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11008b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
1101bf5e2ba2SBenjamin Herrenschmidt }
1102bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1103bf5e2ba2SBenjamin Herrenschmidt 
1104cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus)
11052d1c8618SBenjamin Herrenschmidt {
11062d1c8618SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11072d1c8618SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
11082d1c8618SBenjamin Herrenschmidt }
11092d1c8618SBenjamin Herrenschmidt 
11102d1c8618SBenjamin Herrenschmidt 
11113fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
11123fd94c6bSBenjamin Herrenschmidt {
11130e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
11143fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
11153fd94c6bSBenjamin Herrenschmidt 		return 1;
11163fd94c6bSBenjamin Herrenschmidt 	return 0;
11173fd94c6bSBenjamin Herrenschmidt }
11183fd94c6bSBenjamin Herrenschmidt 
11193fd94c6bSBenjamin Herrenschmidt /*
11203fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
11213fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
11223fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
11233fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
11243fd94c6bSBenjamin Herrenschmidt  *
11253fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
11263fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
11273fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
11283fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
11293fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
11303fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
11313fd94c6bSBenjamin Herrenschmidt  */
11323b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
11333fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
11343fd94c6bSBenjamin Herrenschmidt {
11353fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
11363fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
11373fd94c6bSBenjamin Herrenschmidt 
1138b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
11393fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1140b26b2d49SDominik Brodowski 			return start;
1141b26b2d49SDominik Brodowski 		if (start & 0x300)
11423fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
11433fd94c6bSBenjamin Herrenschmidt 	}
1144b26b2d49SDominik Brodowski 
1145b26b2d49SDominik Brodowski 	return start;
11463fd94c6bSBenjamin Herrenschmidt }
11473fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
11483fd94c6bSBenjamin Herrenschmidt 
11493fd94c6bSBenjamin Herrenschmidt /*
11503fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
11513fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
11523fd94c6bSBenjamin Herrenschmidt  */
11530f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
11543fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
11553fd94c6bSBenjamin Herrenschmidt {
11563fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
11573fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
11583fd94c6bSBenjamin Herrenschmidt 
11593fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
11603fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
11613fd94c6bSBenjamin Herrenschmidt 			continue;
11623fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
11633fd94c6bSBenjamin Herrenschmidt 			break;
11643fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
11653fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11663fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11673fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
11683fd94c6bSBenjamin Herrenschmidt 	}
11693fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
11703fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
11713fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
11723fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
11733fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
11743fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
11753fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
11763fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
11773fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1178ae2a84b4SKevin Hao 		pr_debug("PCI: Reparented %s %pR under %s\n",
1179ae2a84b4SKevin Hao 			 p->name, p, res->name);
11803fd94c6bSBenjamin Herrenschmidt 	}
11813fd94c6bSBenjamin Herrenschmidt 	return 0;
11823fd94c6bSBenjamin Herrenschmidt }
11833fd94c6bSBenjamin Herrenschmidt 
11843fd94c6bSBenjamin Herrenschmidt /*
11853fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
11863fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
11873fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
11883fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
11893fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
11903fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
11913fd94c6bSBenjamin Herrenschmidt  *
11923fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
11933fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
11943fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
11953fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
11963fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
11973fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
11983fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
11993fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
12003fd94c6bSBenjamin Herrenschmidt  *
12013fd94c6bSBenjamin Herrenschmidt  *  Our solution:
12023fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
12033fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
12043fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
12053fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
12063fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
12073fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
12083fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
12093fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
12103fd94c6bSBenjamin Herrenschmidt  *	    resources.
12113fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
12123fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
12133fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
12143fd94c6bSBenjamin Herrenschmidt  *	    as well.
12153fd94c6bSBenjamin Herrenschmidt  */
12163fd94c6bSBenjamin Herrenschmidt 
1217e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus)
12183fd94c6bSBenjamin Herrenschmidt {
1219e90a1318SNathan Fontenot 	struct pci_bus *b;
12203fd94c6bSBenjamin Herrenschmidt 	int i;
12213fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
12223fd94c6bSBenjamin Herrenschmidt 
1223b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1224b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1225b5ae5f91SBenjamin Herrenschmidt 
122689a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
122789a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
12283fd94c6bSBenjamin Herrenschmidt 			continue;
122948c2ce97SBenjamin Herrenschmidt 
123048c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
123148c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
123248c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
123348c2ce97SBenjamin Herrenschmidt 
12343fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
12353fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
12363fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
12373fd94c6bSBenjamin Herrenschmidt 		else {
12383fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
12393fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
12403fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
12413fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
12423fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
12433fd94c6bSBenjamin Herrenschmidt 				 */
12443fd94c6bSBenjamin Herrenschmidt 				continue;
12453fd94c6bSBenjamin Herrenschmidt 			}
12463fd94c6bSBenjamin Herrenschmidt 		}
12473fd94c6bSBenjamin Herrenschmidt 
1248ae2a84b4SKevin Hao 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1249ae2a84b4SKevin Hao 			 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1250ae2a84b4SKevin Hao 			 i, res, pr, (pr && pr->name) ? pr->name : "nil");
12513fd94c6bSBenjamin Herrenschmidt 
12523fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
12533ebfe46aSYinghai Lu 			struct pci_dev *dev = bus->self;
12543ebfe46aSYinghai Lu 
12553fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
12563fd94c6bSBenjamin Herrenschmidt 				continue;
12573fd94c6bSBenjamin Herrenschmidt 			/*
12583fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
12593fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
12603fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
12613fd94c6bSBenjamin Herrenschmidt 			 */
12623fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
12633fd94c6bSBenjamin Herrenschmidt 				continue;
12643ebfe46aSYinghai Lu 
12653ebfe46aSYinghai Lu 			if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
12663ebfe46aSYinghai Lu 			    pci_claim_bridge_resource(dev,
12673ebfe46aSYinghai Lu 						i + PCI_BRIDGE_RESOURCES) == 0)
12683ebfe46aSYinghai Lu 				continue;
12693fd94c6bSBenjamin Herrenschmidt 		}
127048c2ce97SBenjamin Herrenschmidt 		pr_warning("PCI: Cannot allocate resource region "
1271e90a1318SNathan Fontenot 			   "%d of PCI bridge %d, will remap\n", i, bus->number);
12723fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1273cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1274cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1275cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1276cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1277cf1a4cf8SGavin Shan 		 * save more space.
1278cf1a4cf8SGavin Shan 		 */
1279cf1a4cf8SGavin Shan 		res->start = 0;
1280cf1a4cf8SGavin Shan 		res->end = -1;
12813fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
12823fd94c6bSBenjamin Herrenschmidt 	}
1283e90a1318SNathan Fontenot 
1284e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1285e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
12863fd94c6bSBenjamin Herrenschmidt }
12873fd94c6bSBenjamin Herrenschmidt 
1288cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
12893fd94c6bSBenjamin Herrenschmidt {
12903fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
12913fd94c6bSBenjamin Herrenschmidt 
1292ae2a84b4SKevin Hao 	pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1293ae2a84b4SKevin Hao 		 pci_name(dev), idx, r);
12943fd94c6bSBenjamin Herrenschmidt 
12953fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
12963fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
12973fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
12983fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
12993fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
13003fd94c6bSBenjamin Herrenschmidt 		if (pr)
1301ae2a84b4SKevin Hao 			pr_debug("PCI:  parent is %p: %pR\n", pr, pr);
13023fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
13033fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
13043fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
13053fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
13063fd94c6bSBenjamin Herrenschmidt 	}
13073fd94c6bSBenjamin Herrenschmidt }
13083fd94c6bSBenjamin Herrenschmidt 
13093fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
13103fd94c6bSBenjamin Herrenschmidt {
13113fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
13123fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
13133fd94c6bSBenjamin Herrenschmidt 	u16 command;
13143fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
13153fd94c6bSBenjamin Herrenschmidt 
13163fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
13173fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1318ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
13193fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
13203fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
13213fd94c6bSBenjamin Herrenschmidt 				continue;
13223fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
13233fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1324ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1325ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1326ad892a63SBenjamin Herrenschmidt 			 */
1327ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1328ad892a63SBenjamin Herrenschmidt 				disabled = 1;
13293fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
13303fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
13313fd94c6bSBenjamin Herrenschmidt 			else
13323fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1333533b1928SPaul Mackerras 			if (pass == disabled)
1334533b1928SPaul Mackerras 				alloc_resource(dev, idx);
13353fd94c6bSBenjamin Herrenschmidt 		}
13363fd94c6bSBenjamin Herrenschmidt 		if (pass)
13373fd94c6bSBenjamin Herrenschmidt 			continue;
13383fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1339ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
13403fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
13413fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
13423fd94c6bSBenjamin Herrenschmidt 			 */
13433fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1344ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1345ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1346b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1347b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
13483fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
13493fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
13503fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
13513fd94c6bSBenjamin Herrenschmidt 			}
13523fd94c6bSBenjamin Herrenschmidt 		}
13533fd94c6bSBenjamin Herrenschmidt 	}
1354ad892a63SBenjamin Herrenschmidt }
13553fd94c6bSBenjamin Herrenschmidt 
1356c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1357c1f34302SBenjamin Herrenschmidt {
1358c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1359c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1360c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1361c1f34302SBenjamin Herrenschmidt 	int i;
1362c1f34302SBenjamin Herrenschmidt 
1363c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1364c1f34302SBenjamin Herrenschmidt 
1365c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1366c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1367c1f34302SBenjamin Herrenschmidt 		goto no_io;
1368c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1369c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1370c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1371c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1372c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1373c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1374c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1375c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1376c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1377c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1378c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1379c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1380c1f34302SBenjamin Herrenschmidt 		kfree(res);
1381c1f34302SBenjamin Herrenschmidt 	}
1382c1f34302SBenjamin Herrenschmidt 
1383c1f34302SBenjamin Herrenschmidt  no_io:
1384c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1385c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1386c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
13873fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1388c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1389c1f34302SBenjamin Herrenschmidt 			continue;
1390c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1391c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1392c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1393c1f34302SBenjamin Herrenschmidt 			break;
1394c1f34302SBenjamin Herrenschmidt 	}
1395c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1396c1f34302SBenjamin Herrenschmidt 		return;
1397c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1398c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1399c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1400c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1401c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1402c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1403c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1404c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1405c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1406c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1407c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1408c1f34302SBenjamin Herrenschmidt 		kfree(res);
1409c1f34302SBenjamin Herrenschmidt 	}
1410c1f34302SBenjamin Herrenschmidt }
1411c1f34302SBenjamin Herrenschmidt 
14123fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
14133fd94c6bSBenjamin Herrenschmidt {
1414e90a1318SNathan Fontenot 	struct pci_bus *b;
1415e90a1318SNathan Fontenot 
141648c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1417e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1418e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
14199a1a70aeSBenjamin Herrenschmidt 	if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
14203fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(0);
14213fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(1);
14229a1a70aeSBenjamin Herrenschmidt 	}
14233fd94c6bSBenjamin Herrenschmidt 
1424c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1425c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1426c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1427c1f34302SBenjamin Herrenschmidt 	 */
14280e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1429c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1430c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1431c1f34302SBenjamin Herrenschmidt 	}
1432c1f34302SBenjamin Herrenschmidt 
1433c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1434c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1435c1f34302SBenjamin Herrenschmidt 	 */
14360e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1437a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
14383fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
14393fd94c6bSBenjamin Herrenschmidt 	}
14403fd94c6bSBenjamin Herrenschmidt 
14413fd94c6bSBenjamin Herrenschmidt 	/* Call machine dependent fixup */
14423fd94c6bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup)
14433fd94c6bSBenjamin Herrenschmidt 		ppc_md.pcibios_fixup();
14443fd94c6bSBenjamin Herrenschmidt }
14453fd94c6bSBenjamin Herrenschmidt 
1446fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
14473fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1448fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1449fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
14503fd94c6bSBenjamin Herrenschmidt  */
1451baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
14523fd94c6bSBenjamin Herrenschmidt {
14533fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
14543fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
14553fd94c6bSBenjamin Herrenschmidt 
14563fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
14573fd94c6bSBenjamin Herrenschmidt 		int i;
14583fd94c6bSBenjamin Herrenschmidt 
14593fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14603fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
14613fd94c6bSBenjamin Herrenschmidt 
14623fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
14633fd94c6bSBenjamin Herrenschmidt 				continue;
1464fd6852c8SBenjamin Herrenschmidt 
1465ae2a84b4SKevin Hao 			pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1466ae2a84b4SKevin Hao 				 pci_name(dev), i, r);
1467fd6852c8SBenjamin Herrenschmidt 
14683ebfe46aSYinghai Lu 			if (pci_claim_resource(dev, i) == 0)
14693ebfe46aSYinghai Lu 				continue;
14703ebfe46aSYinghai Lu 
14713ebfe46aSYinghai Lu 			pci_claim_bridge_resource(dev, i);
14723fd94c6bSBenjamin Herrenschmidt 		}
14733fd94c6bSBenjamin Herrenschmidt 	}
14743fd94c6bSBenjamin Herrenschmidt 
14753fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
14763fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
14773fd94c6bSBenjamin Herrenschmidt }
14785b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1479fd6852c8SBenjamin Herrenschmidt 
1480fd6852c8SBenjamin Herrenschmidt 
1481fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1482fd6852c8SBenjamin Herrenschmidt  *
1483fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1484fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1485fd6852c8SBenjamin Herrenschmidt  * being added
1486fd6852c8SBenjamin Herrenschmidt  */
1487fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1488fd6852c8SBenjamin Herrenschmidt {
1489fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1490fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1491fd6852c8SBenjamin Herrenschmidt 
1492fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1493fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1494fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
14957415c14cSGavin Shan 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
14967415c14cSGavin Shan 		if (bus->self)
14977415c14cSGavin Shan 			pci_assign_unassigned_bridge_resources(bus->self);
14987415c14cSGavin Shan 		else
1499ab444ec9SGavin Shan 			pci_assign_unassigned_bus_resources(bus);
15007415c14cSGavin Shan 	}
1501fd6852c8SBenjamin Herrenschmidt 
15026a040ce7SThadeu Lima de Souza Cascardo 	/* Fixup EEH */
15036a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_device_tree_late(bus);
15046a040ce7SThadeu Lima de Souza Cascardo 
1505fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1506fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1507fd6852c8SBenjamin Herrenschmidt 
15086a040ce7SThadeu Lima de Souza Cascardo 	/* sysfs files should only be added after devices are added */
15096a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_sysfs_files(bus);
1510fd6852c8SBenjamin Herrenschmidt }
1511fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1512fd6852c8SBenjamin Herrenschmidt 
1513549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1514549beb9bSBenjamin Herrenschmidt {
1515467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1516467efc2eSDaniel Axtens 
1517467efc2eSDaniel Axtens 	if (phb->controller_ops.enable_device_hook)
1518467efc2eSDaniel Axtens 		if (!phb->controller_ops.enable_device_hook(dev))
1519549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1520549beb9bSBenjamin Herrenschmidt 
15217cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1522549beb9bSBenjamin Herrenschmidt }
152353280323SBenjamin Herrenschmidt 
1524abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev)
1525abeeed6dSMichael Neuling {
1526abeeed6dSMichael Neuling 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1527abeeed6dSMichael Neuling 
1528abeeed6dSMichael Neuling 	if (phb->controller_ops.disable_device)
1529abeeed6dSMichael Neuling 		phb->controller_ops.disable_device(dev);
1530abeeed6dSMichael Neuling }
1531abeeed6dSMichael Neuling 
153238973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
153338973ba7SBjorn Helgaas {
153438973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
153538973ba7SBjorn Helgaas }
153638973ba7SBjorn Helgaas 
1537cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1538cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
153953280323SBenjamin Herrenschmidt {
154053280323SBenjamin Herrenschmidt 	struct resource *res;
15413fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
154253280323SBenjamin Herrenschmidt 	int i;
154353280323SBenjamin Herrenschmidt 
154453280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
154545a709f8SBjorn Helgaas 	res = &hose->io_resource;
154653280323SBenjamin Herrenschmidt 
154753280323SBenjamin Herrenschmidt 	if (!res->flags) {
1548cdb1b342SBenjamin Herrenschmidt 		pr_debug("PCI: I/O resource not set for host"
154953280323SBenjamin Herrenschmidt 			 " bridge %s (domain %d)\n",
155053280323SBenjamin Herrenschmidt 			 hose->dn->full_name, hose->global_number);
15513fd47f06SBenjamin Herrenschmidt 	} else {
15523fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
15533fd47f06SBenjamin Herrenschmidt 
1554ae2a84b4SKevin Hao 		pr_debug("PCI: PHB IO resource    = %pR off 0x%08llx\n",
1555ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
15563fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1557a0b8e76fSBenjamin Herrenschmidt 	}
1558a0b8e76fSBenjamin Herrenschmidt 
155953280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
156053280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
156153280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
156253280323SBenjamin Herrenschmidt 		if (!res->flags) {
1563bee7dd9cSBenjamin Herrenschmidt 			if (i == 0)
156453280323SBenjamin Herrenschmidt 				printk(KERN_ERR "PCI: Memory resource 0 not set for "
156553280323SBenjamin Herrenschmidt 				       "host bridge %s (domain %d)\n",
156653280323SBenjamin Herrenschmidt 				       hose->dn->full_name, hose->global_number);
15673fd47f06SBenjamin Herrenschmidt 			continue;
156853280323SBenjamin Herrenschmidt 		}
15693fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
15703fd47f06SBenjamin Herrenschmidt 
15713fd47f06SBenjamin Herrenschmidt 
1572ae2a84b4SKevin Hao 		pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1573ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
157453280323SBenjamin Herrenschmidt 
15753fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
15763fd47f06SBenjamin Herrenschmidt 	}
157753280323SBenjamin Herrenschmidt }
157889c2dd62SKumar Gala 
157989c2dd62SKumar Gala /*
158089c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
158189c2dd62SKumar Gala  * find a hose.
158289c2dd62SKumar Gala  */
158389c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
158489c2dd62SKumar Gala static int								\
158589c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
158689c2dd62SKumar Gala {									\
158789c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
158889c2dd62SKumar Gala }
158989c2dd62SKumar Gala 
159089c2dd62SKumar Gala static int
159189c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
159289c2dd62SKumar Gala 		 int len, u32 *val)
159389c2dd62SKumar Gala {
159489c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
159589c2dd62SKumar Gala }
159689c2dd62SKumar Gala 
159789c2dd62SKumar Gala static int
159889c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
159989c2dd62SKumar Gala 		  int len, u32 val)
160089c2dd62SKumar Gala {
160189c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
160289c2dd62SKumar Gala }
160389c2dd62SKumar Gala 
160489c2dd62SKumar Gala static struct pci_ops null_pci_ops =
160589c2dd62SKumar Gala {
160689c2dd62SKumar Gala 	.read = null_read_config,
160789c2dd62SKumar Gala 	.write = null_write_config,
160889c2dd62SKumar Gala };
160989c2dd62SKumar Gala 
161089c2dd62SKumar Gala /*
161189c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
161289c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
161389c2dd62SKumar Gala  */
161489c2dd62SKumar Gala static struct pci_bus *
161589c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
161689c2dd62SKumar Gala {
161789c2dd62SKumar Gala 	static struct pci_bus bus;
161889c2dd62SKumar Gala 
1619b0d436c7SAnton Blanchard 	if (hose == NULL) {
162089c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
162189c2dd62SKumar Gala 	}
162289c2dd62SKumar Gala 	bus.number = busnr;
162389c2dd62SKumar Gala 	bus.sysdata = hose;
162489c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
162589c2dd62SKumar Gala 	return &bus;
162689c2dd62SKumar Gala }
162789c2dd62SKumar Gala 
162889c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
162989c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
163089c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
163189c2dd62SKumar Gala {									\
163289c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
163389c2dd62SKumar Gala 					    devfn, offset, value);	\
163489c2dd62SKumar Gala }
163589c2dd62SKumar Gala 
163689c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
163789c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
163889c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
163989c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
164089c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
164189c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
164289c2dd62SKumar Gala 
164389c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
164489c2dd62SKumar Gala 			  int cap)
164589c2dd62SKumar Gala {
164689c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
164789c2dd62SKumar Gala }
16480ed2c722SGrant Likely 
164998d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
165098d9f30cSBenjamin Herrenschmidt {
165198d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
165298d9f30cSBenjamin Herrenschmidt 
165398d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
165498d9f30cSBenjamin Herrenschmidt }
165598d9f30cSBenjamin Herrenschmidt 
16560ed2c722SGrant Likely /**
16570ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
16580ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
16590ed2c722SGrant Likely  */
1660cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
16610ed2c722SGrant Likely {
166245a709f8SBjorn Helgaas 	LIST_HEAD(resources);
16630ed2c722SGrant Likely 	struct pci_bus *bus;
16640ed2c722SGrant Likely 	struct device_node *node = hose->dn;
16650ed2c722SGrant Likely 	int mode;
16660ed2c722SGrant Likely 
166774a7f084SGrant Likely 	pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
16680ed2c722SGrant Likely 
16690ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
16700ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
16710ed2c722SGrant Likely 
16720ed2c722SGrant Likely 	/* Wire up PHB bus resources */
167345a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
167445a709f8SBjorn Helgaas 
1675be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1676be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1677be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1678be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1679be8e60d8SYinghai Lu 
168045a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
168145a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
168245a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
168345a709f8SBjorn Helgaas 	if (bus == NULL) {
168445a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
168545a709f8SBjorn Helgaas 			hose->global_number);
168645a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
168745a709f8SBjorn Helgaas 		return;
168845a709f8SBjorn Helgaas 	}
168945a709f8SBjorn Helgaas 	hose->bus = bus;
16900ed2c722SGrant Likely 
16910ed2c722SGrant Likely 	/* Get probe mode and perform scan */
16920ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
1693467efc2eSDaniel Axtens 	if (node && hose->controller_ops.probe_mode)
1694467efc2eSDaniel Axtens 		mode = hose->controller_ops.probe_mode(bus);
16950ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1696be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
16970ed2c722SGrant Likely 		of_scan_bus(node, bus);
16980ed2c722SGrant Likely 
1699be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1700be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1701be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1702be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1703be8e60d8SYinghai Lu 	}
1704781fb7a3SBenjamin Herrenschmidt 
1705491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1706491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1707491b98c3SBenjamin Herrenschmidt 	 */
1708491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1709491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1710491b98c3SBenjamin Herrenschmidt 
1711781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1712bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1713781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1714a58674ffSBjorn Helgaas 		list_for_each_entry(child, &bus->children, node)
1715a58674ffSBjorn Helgaas 			pcie_bus_configure_settings(child);
1716781fb7a3SBenjamin Herrenschmidt 	}
17170ed2c722SGrant Likely }
17185b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1719c065488fSKumar Gala 
1720c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1721c065488fSKumar Gala {
1722c065488fSKumar Gala 	int i, class = dev->class >> 8;
172305737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
172405737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1725c065488fSKumar Gala 
1726c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1727c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1728c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
172905737c7cSJason Jin 		(prog_if == 0) &&
1730c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1731c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1732c065488fSKumar Gala 			dev->resource[i].start = 0;
1733c065488fSKumar Gala 			dev->resource[i].end = 0;
1734c065488fSKumar Gala 			dev->resource[i].flags = 0;
1735c065488fSKumar Gala 		}
1736c065488fSKumar Gala 	}
1737c065488fSKumar Gala }
1738c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1739c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1740c2e1d845SBrian King 
1741c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev)
1742c2e1d845SBrian King {
1743c2e1d845SBrian King 	u16 cmd;
1744c2e1d845SBrian King 
1745c2e1d845SBrian King 	pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1746c2e1d845SBrian King 	if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
1747c2e1d845SBrian King 		vga_set_default_device(pdev);
1748c2e1d845SBrian King 
1749c2e1d845SBrian King }
1750c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1751c2e1d845SBrian King 			      PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);
1752