15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #include <linux/kernel.h> 205516b540SKumar Gala #include <linux/pci.h> 215516b540SKumar Gala #include <linux/string.h> 225516b540SKumar Gala #include <linux/init.h> 23d92a208dSGavin Shan #include <linux/delay.h> 2466b15db6SPaul Gortmaker #include <linux/export.h> 2522ae782fSGrant Likely #include <linux/of_address.h> 2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 275516b540SKumar Gala #include <linux/mm.h> 285516b540SKumar Gala #include <linux/list.h> 295516b540SKumar Gala #include <linux/syscalls.h> 305516b540SKumar Gala #include <linux/irq.h> 315516b540SKumar Gala #include <linux/vmalloc.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c2e1d845SBrian King #include <linux/vgaarb.h> 345516b540SKumar Gala 355516b540SKumar Gala #include <asm/processor.h> 365516b540SKumar Gala #include <asm/io.h> 375516b540SKumar Gala #include <asm/prom.h> 385516b540SKumar Gala #include <asm/pci-bridge.h> 395516b540SKumar Gala #include <asm/byteorder.h> 405516b540SKumar Gala #include <asm/machdep.h> 415516b540SKumar Gala #include <asm/ppc-pci.h> 428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 435516b540SKumar Gala 44a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 45c3bd517dSMilton Miller LIST_HEAD(hose_list); 46a4c9e328SKumar Gala 47a4c9e328SKumar Gala /* XXX kill that some day ... */ 48ebfc00f7SStephen Rothwell static int global_phb_number; /* Global phb counter */ 49a4c9e328SKumar Gala 5025e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5125e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 5225e81f92SBenjamin Herrenschmidt 53a4c9e328SKumar Gala 5445223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops; 554fc665b8SBecky Bruce 5645223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops) 574fc665b8SBecky Bruce { 584fc665b8SBecky Bruce pci_dma_ops = dma_ops; 594fc665b8SBecky Bruce } 604fc665b8SBecky Bruce 6145223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void) 624fc665b8SBecky Bruce { 634fc665b8SBecky Bruce return pci_dma_ops; 644fc665b8SBecky Bruce } 654fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops); 664fc665b8SBecky Bruce 672d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 68a4c9e328SKumar Gala { 69a4c9e328SKumar Gala struct pci_controller *phb; 70a4c9e328SKumar Gala 71e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 72a4c9e328SKumar Gala if (phb == NULL) 73a4c9e328SKumar Gala return NULL; 74e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 75e60516e3SStephen Rothwell phb->global_number = global_phb_number++; 76e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 77e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 7844ef3390SStephen Rothwell phb->dn = dev; 79f691fa10SMichael Ellerman phb->is_dynamic = slab_is_available(); 80a4c9e328SKumar Gala #ifdef CONFIG_PPC64 81a4c9e328SKumar Gala if (dev) { 82a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 83a4c9e328SKumar Gala 84a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 85a4c9e328SKumar Gala nid = -1; 86a4c9e328SKumar Gala 87a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 88a4c9e328SKumar Gala } 89a4c9e328SKumar Gala #endif 90a4c9e328SKumar Gala return phb; 91a4c9e328SKumar Gala } 92a4c9e328SKumar Gala 93a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 94a4c9e328SKumar Gala { 95a4c9e328SKumar Gala spin_lock(&hose_spinlock); 96a4c9e328SKumar Gala list_del(&phb->list_node); 97a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 98a4c9e328SKumar Gala 99a4c9e328SKumar Gala if (phb->is_dynamic) 100a4c9e328SKumar Gala kfree(phb); 101a4c9e328SKumar Gala } 102a4c9e328SKumar Gala 1034c2245bbSGavin Shan /* 1044c2245bbSGavin Shan * The function is used to return the minimal alignment 1054c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1064c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1074c2245bbSGavin Shan * memory windows. 1084c2245bbSGavin Shan */ 1094c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 1104c2245bbSGavin Shan unsigned long type) 1114c2245bbSGavin Shan { 112*467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(bus); 113*467efc2eSDaniel Axtens 114*467efc2eSDaniel Axtens if (phb->controller_ops.window_alignment) 115*467efc2eSDaniel Axtens return phb->controller_ops.window_alignment(bus, type); 116*467efc2eSDaniel Axtens 117*467efc2eSDaniel Axtens /* 118*467efc2eSDaniel Axtens * PCI core will figure out the default 119*467efc2eSDaniel Axtens * alignment: 4KiB for I/O and 1MiB for 120*467efc2eSDaniel Axtens * memory window. 121*467efc2eSDaniel Axtens */ 122*467efc2eSDaniel Axtens return 1; 1234c2245bbSGavin Shan } 1244c2245bbSGavin Shan 125d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 126d92a208dSGavin Shan { 127*467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 128*467efc2eSDaniel Axtens 129*467efc2eSDaniel Axtens if (phb->controller_ops.reset_secondary_bus) { 130*467efc2eSDaniel Axtens phb->controller_ops.reset_secondary_bus(dev); 131*467efc2eSDaniel Axtens return; 132*467efc2eSDaniel Axtens } 133*467efc2eSDaniel Axtens 134*467efc2eSDaniel Axtens pci_reset_secondary_bus(dev); 135d92a208dSGavin Shan } 136d92a208dSGavin Shan 137c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 138c3bd517dSMilton Miller { 139c3bd517dSMilton Miller #ifdef CONFIG_PPC64 140c3bd517dSMilton Miller return hose->pci_io_size; 141c3bd517dSMilton Miller #else 14228f65c11SJoe Perches return resource_size(&hose->io_resource); 143c3bd517dSMilton Miller #endif 144c3bd517dSMilton Miller } 145c3bd517dSMilton Miller 1466dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 1476dfbde20SBenjamin Herrenschmidt { 1486dfbde20SBenjamin Herrenschmidt int ret = 0; 1496dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 150c3bd517dSMilton Miller resource_size_t size; 1516dfbde20SBenjamin Herrenschmidt 1526dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 1536dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 154c3bd517dSMilton Miller size = pcibios_io_size(hose); 1556dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 1566dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 1576dfbde20SBenjamin Herrenschmidt ret = 1; 1586dfbde20SBenjamin Herrenschmidt break; 1596dfbde20SBenjamin Herrenschmidt } 1606dfbde20SBenjamin Herrenschmidt } 1616dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 1626dfbde20SBenjamin Herrenschmidt return ret; 1636dfbde20SBenjamin Herrenschmidt } 1646dfbde20SBenjamin Herrenschmidt 165c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 166c3bd517dSMilton Miller { 167c3bd517dSMilton Miller struct pci_controller *hose; 168c3bd517dSMilton Miller resource_size_t size; 169c3bd517dSMilton Miller unsigned long ret = ~0; 170c3bd517dSMilton Miller 171c3bd517dSMilton Miller spin_lock(&hose_spinlock); 172c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 173c3bd517dSMilton Miller size = pcibios_io_size(hose); 174c3bd517dSMilton Miller if (address >= hose->io_base_phys && 175c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 176c3bd517dSMilton Miller unsigned long base = 177c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 178c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 179c3bd517dSMilton Miller break; 180c3bd517dSMilton Miller } 181c3bd517dSMilton Miller } 182c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 183c3bd517dSMilton Miller 184c3bd517dSMilton Miller return ret; 185c3bd517dSMilton Miller } 186c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 187c3bd517dSMilton Miller 1885516b540SKumar Gala /* 1895516b540SKumar Gala * Return the domain number for this bus. 1905516b540SKumar Gala */ 1915516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 1925516b540SKumar Gala { 1935516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 1945516b540SKumar Gala 1955516b540SKumar Gala return hose->global_number; 1965516b540SKumar Gala } 1975516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 19858083dadSKumar Gala 199a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 200a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 201a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 202a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 203a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 204a4c9e328SKumar Gala * config cycles. 205a4c9e328SKumar Gala */ 206a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 207a4c9e328SKumar Gala { 208a4c9e328SKumar Gala while(node) { 209a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 210a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 21144ef3390SStephen Rothwell if (hose->dn == node) 212a4c9e328SKumar Gala return hose; 213a4c9e328SKumar Gala node = node->parent; 214a4c9e328SKumar Gala } 215a4c9e328SKumar Gala return NULL; 216a4c9e328SKumar Gala } 217a4c9e328SKumar Gala 21858083dadSKumar Gala /* 21958083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 22058083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 22158083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 22258083dadSKumar Gala */ 2234666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 22458083dadSKumar Gala { 225530210c7SGrant Likely struct of_phandle_args oirq; 22658083dadSKumar Gala unsigned int virq; 22758083dadSKumar Gala 228b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 22958083dadSKumar Gala 23058083dadSKumar Gala #ifdef DEBUG 23158083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 23258083dadSKumar Gala #endif 23358083dadSKumar Gala /* Try to get a mapping from the device-tree */ 2340c02c800SGrant Likely if (of_irq_parse_pci(pci_dev, &oirq)) { 23558083dadSKumar Gala u8 line, pin; 23658083dadSKumar Gala 23758083dadSKumar Gala /* If that fails, lets fallback to what is in the config 23858083dadSKumar Gala * space and map that through the default controller. We 23958083dadSKumar Gala * also set the type to level low since that's what PCI 24058083dadSKumar Gala * interrupts are. If your platform does differently, then 24158083dadSKumar Gala * either provide a proper interrupt tree or don't use this 24258083dadSKumar Gala * function. 24358083dadSKumar Gala */ 24458083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 24558083dadSKumar Gala return -1; 24658083dadSKumar Gala if (pin == 0) 24758083dadSKumar Gala return -1; 24858083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 24954a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 25058083dadSKumar Gala return -1; 25158083dadSKumar Gala } 252b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 25354a24cbbSBenjamin Herrenschmidt line, pin); 25458083dadSKumar Gala 25558083dadSKumar Gala virq = irq_create_mapping(NULL, line); 25658083dadSKumar Gala if (virq != NO_IRQ) 257ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 25858083dadSKumar Gala } else { 259b0494bc8SBenjamin Herrenschmidt pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n", 260530210c7SGrant Likely oirq.args_count, oirq.args[0], oirq.args[1], 261530210c7SGrant Likely of_node_full_name(oirq.np)); 26258083dadSKumar Gala 263e6d30ab1SGrant Likely virq = irq_create_of_mapping(&oirq); 26458083dadSKumar Gala } 26558083dadSKumar Gala if(virq == NO_IRQ) { 266b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 26758083dadSKumar Gala return -1; 26858083dadSKumar Gala } 26958083dadSKumar Gala 270b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 27158083dadSKumar Gala 27258083dadSKumar Gala pci_dev->irq = virq; 27358083dadSKumar Gala 27458083dadSKumar Gala return 0; 27558083dadSKumar Gala } 27658083dadSKumar Gala 27758083dadSKumar Gala /* 27858083dadSKumar Gala * Platform support for /proc/bus/pci/X/Y mmap()s, 27958083dadSKumar Gala * modelled on the sparc64 implementation by Dave Miller. 28058083dadSKumar Gala * -- paulus. 28158083dadSKumar Gala */ 28258083dadSKumar Gala 28358083dadSKumar Gala /* 28458083dadSKumar Gala * Adjust vm_pgoff of VMA such that it is the physical page offset 28558083dadSKumar Gala * corresponding to the 32-bit pci bus offset for DEV requested by the user. 28658083dadSKumar Gala * 28758083dadSKumar Gala * Basically, the user finds the base address for his device which he wishes 28858083dadSKumar Gala * to mmap. They read the 32-bit value from the config space base register, 28958083dadSKumar Gala * add whatever PAGE_SIZE multiple offset they wish, and feed this into the 29058083dadSKumar Gala * offset parameter of mmap on /proc/bus/pci/XXX for that device. 29158083dadSKumar Gala * 29258083dadSKumar Gala * Returns negative error code on failure, zero on success. 29358083dadSKumar Gala */ 29458083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev, 29558083dadSKumar Gala resource_size_t *offset, 29658083dadSKumar Gala enum pci_mmap_state mmap_state) 29758083dadSKumar Gala { 29858083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 29958083dadSKumar Gala unsigned long io_offset = 0; 30058083dadSKumar Gala int i, res_bit; 30158083dadSKumar Gala 302b0d436c7SAnton Blanchard if (hose == NULL) 30358083dadSKumar Gala return NULL; /* should never happen */ 30458083dadSKumar Gala 30558083dadSKumar Gala /* If memory, add on the PCI bridge address offset */ 30658083dadSKumar Gala if (mmap_state == pci_mmap_mem) { 30758083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */ 30858083dadSKumar Gala *offset += hose->pci_mem_offset; 30958083dadSKumar Gala #endif 31058083dadSKumar Gala res_bit = IORESOURCE_MEM; 31158083dadSKumar Gala } else { 31258083dadSKumar Gala io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 31358083dadSKumar Gala *offset += io_offset; 31458083dadSKumar Gala res_bit = IORESOURCE_IO; 31558083dadSKumar Gala } 31658083dadSKumar Gala 31758083dadSKumar Gala /* 31858083dadSKumar Gala * Check that the offset requested corresponds to one of the 31958083dadSKumar Gala * resources of the device. 32058083dadSKumar Gala */ 32158083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 32258083dadSKumar Gala struct resource *rp = &dev->resource[i]; 32358083dadSKumar Gala int flags = rp->flags; 32458083dadSKumar Gala 32558083dadSKumar Gala /* treat ROM as memory (should be already) */ 32658083dadSKumar Gala if (i == PCI_ROM_RESOURCE) 32758083dadSKumar Gala flags |= IORESOURCE_MEM; 32858083dadSKumar Gala 32958083dadSKumar Gala /* Active and same type? */ 33058083dadSKumar Gala if ((flags & res_bit) == 0) 33158083dadSKumar Gala continue; 33258083dadSKumar Gala 33358083dadSKumar Gala /* In the range of this resource? */ 33458083dadSKumar Gala if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end) 33558083dadSKumar Gala continue; 33658083dadSKumar Gala 33758083dadSKumar Gala /* found it! construct the final physical address */ 33858083dadSKumar Gala if (mmap_state == pci_mmap_io) 33958083dadSKumar Gala *offset += hose->io_base_phys - io_offset; 34058083dadSKumar Gala return rp; 34158083dadSKumar Gala } 34258083dadSKumar Gala 34358083dadSKumar Gala return NULL; 34458083dadSKumar Gala } 34558083dadSKumar Gala 34658083dadSKumar Gala /* 34758083dadSKumar Gala * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci 34858083dadSKumar Gala * device mapping. 34958083dadSKumar Gala */ 35058083dadSKumar Gala static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp, 35158083dadSKumar Gala pgprot_t protection, 35258083dadSKumar Gala enum pci_mmap_state mmap_state, 35358083dadSKumar Gala int write_combine) 35458083dadSKumar Gala { 35558083dadSKumar Gala 35658083dadSKumar Gala /* Write combine is always 0 on non-memory space mappings. On 35758083dadSKumar Gala * memory space, if the user didn't pass 1, we check for a 35858083dadSKumar Gala * "prefetchable" resource. This is a bit hackish, but we use 35958083dadSKumar Gala * this to workaround the inability of /sysfs to provide a write 36058083dadSKumar Gala * combine bit 36158083dadSKumar Gala */ 36258083dadSKumar Gala if (mmap_state != pci_mmap_mem) 36358083dadSKumar Gala write_combine = 0; 36458083dadSKumar Gala else if (write_combine == 0) { 36558083dadSKumar Gala if (rp->flags & IORESOURCE_PREFETCH) 36658083dadSKumar Gala write_combine = 1; 36758083dadSKumar Gala } 36858083dadSKumar Gala 36958083dadSKumar Gala /* XXX would be nice to have a way to ask for write-through */ 37058083dadSKumar Gala if (write_combine) 37183d5e64bSAneesh Kumar K.V return pgprot_noncached_wc(protection); 37258083dadSKumar Gala else 37383d5e64bSAneesh Kumar K.V return pgprot_noncached(protection); 37458083dadSKumar Gala } 37558083dadSKumar Gala 37658083dadSKumar Gala /* 37758083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 37858083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 37958083dadSKumar Gala * above routine 38058083dadSKumar Gala */ 38158083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 38258083dadSKumar Gala unsigned long pfn, 38358083dadSKumar Gala unsigned long size, 38464b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 38558083dadSKumar Gala { 38658083dadSKumar Gala struct pci_dev *pdev = NULL; 38758083dadSKumar Gala struct resource *found = NULL; 3887c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 38958083dadSKumar Gala int i; 39058083dadSKumar Gala 39158083dadSKumar Gala if (page_is_ram(pfn)) 39264b3d0e8SBenjamin Herrenschmidt return prot; 39358083dadSKumar Gala 39464b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 39558083dadSKumar Gala for_each_pci_dev(pdev) { 39658083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 39758083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 39858083dadSKumar Gala int flags = rp->flags; 39958083dadSKumar Gala 40058083dadSKumar Gala /* Active and same type? */ 40158083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 40258083dadSKumar Gala continue; 40358083dadSKumar Gala /* In the range of this resource? */ 40458083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 40558083dadSKumar Gala offset > rp->end) 40658083dadSKumar Gala continue; 40758083dadSKumar Gala found = rp; 40858083dadSKumar Gala break; 40958083dadSKumar Gala } 41058083dadSKumar Gala if (found) 41158083dadSKumar Gala break; 41258083dadSKumar Gala } 41358083dadSKumar Gala if (found) { 41458083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 41564b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 41658083dadSKumar Gala pci_dev_put(pdev); 41758083dadSKumar Gala } 41858083dadSKumar Gala 419b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 42064b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 42158083dadSKumar Gala 42264b3d0e8SBenjamin Herrenschmidt return prot; 42358083dadSKumar Gala } 42458083dadSKumar Gala 42558083dadSKumar Gala 42658083dadSKumar Gala /* 42758083dadSKumar Gala * Perform the actual remap of the pages for a PCI device mapping, as 42858083dadSKumar Gala * appropriate for this architecture. The region in the process to map 42958083dadSKumar Gala * is described by vm_start and vm_end members of VMA, the base physical 43058083dadSKumar Gala * address is found in vm_pgoff. 43158083dadSKumar Gala * The pci device structure is provided so that architectures may make mapping 43258083dadSKumar Gala * decisions on a per-device or per-bus basis. 43358083dadSKumar Gala * 43458083dadSKumar Gala * Returns a negative error code on failure, zero on success. 43558083dadSKumar Gala */ 43658083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, 43758083dadSKumar Gala enum pci_mmap_state mmap_state, int write_combine) 43858083dadSKumar Gala { 4397c12d906SBenjamin Herrenschmidt resource_size_t offset = 4407c12d906SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 44158083dadSKumar Gala struct resource *rp; 44258083dadSKumar Gala int ret; 44358083dadSKumar Gala 44458083dadSKumar Gala rp = __pci_mmap_make_offset(dev, &offset, mmap_state); 44558083dadSKumar Gala if (rp == NULL) 44658083dadSKumar Gala return -EINVAL; 44758083dadSKumar Gala 44858083dadSKumar Gala vma->vm_pgoff = offset >> PAGE_SHIFT; 44958083dadSKumar Gala vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp, 45058083dadSKumar Gala vma->vm_page_prot, 45158083dadSKumar Gala mmap_state, write_combine); 45258083dadSKumar Gala 45358083dadSKumar Gala ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 45458083dadSKumar Gala vma->vm_end - vma->vm_start, vma->vm_page_prot); 45558083dadSKumar Gala 45658083dadSKumar Gala return ret; 45758083dadSKumar Gala } 45858083dadSKumar Gala 459e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 460e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 461e9f82cb7SBenjamin Herrenschmidt { 462e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 463e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 464e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 465e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 466e9f82cb7SBenjamin Herrenschmidt 467e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 468e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 469e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 470e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 471e9f82cb7SBenjamin Herrenschmidt */ 472e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 473e9f82cb7SBenjamin Herrenschmidt offset += port; 474e9f82cb7SBenjamin Herrenschmidt 475e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 476e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 477e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 478e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 479e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 480e9f82cb7SBenjamin Herrenschmidt 481e9f82cb7SBenjamin Herrenschmidt switch(size) { 482e9f82cb7SBenjamin Herrenschmidt case 1: 483e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 484e9f82cb7SBenjamin Herrenschmidt return 1; 485e9f82cb7SBenjamin Herrenschmidt case 2: 486e9f82cb7SBenjamin Herrenschmidt if (port & 1) 487e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 488e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 489e9f82cb7SBenjamin Herrenschmidt return 2; 490e9f82cb7SBenjamin Herrenschmidt case 4: 491e9f82cb7SBenjamin Herrenschmidt if (port & 3) 492e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 493e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 494e9f82cb7SBenjamin Herrenschmidt return 4; 495e9f82cb7SBenjamin Herrenschmidt } 496e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 497e9f82cb7SBenjamin Herrenschmidt } 498e9f82cb7SBenjamin Herrenschmidt 499e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 500e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 501e9f82cb7SBenjamin Herrenschmidt { 502e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 503e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 504e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 505e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 506e9f82cb7SBenjamin Herrenschmidt 507e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 508e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 509e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 510e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 511e9f82cb7SBenjamin Herrenschmidt */ 512e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 513e9f82cb7SBenjamin Herrenschmidt offset += port; 514e9f82cb7SBenjamin Herrenschmidt 515e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 516e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 517e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 518e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 519e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 520e9f82cb7SBenjamin Herrenschmidt 521e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 522e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 523e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 524e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 525e9f82cb7SBenjamin Herrenschmidt */ 526e9f82cb7SBenjamin Herrenschmidt switch(size) { 527e9f82cb7SBenjamin Herrenschmidt case 1: 528e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 529e9f82cb7SBenjamin Herrenschmidt return 1; 530e9f82cb7SBenjamin Herrenschmidt case 2: 531e9f82cb7SBenjamin Herrenschmidt if (port & 1) 532e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 533e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 534e9f82cb7SBenjamin Herrenschmidt return 2; 535e9f82cb7SBenjamin Herrenschmidt case 4: 536e9f82cb7SBenjamin Herrenschmidt if (port & 3) 537e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 538e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 539e9f82cb7SBenjamin Herrenschmidt return 4; 540e9f82cb7SBenjamin Herrenschmidt } 541e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 542e9f82cb7SBenjamin Herrenschmidt } 543e9f82cb7SBenjamin Herrenschmidt 544e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 545e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 546e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 547e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 548e9f82cb7SBenjamin Herrenschmidt { 549e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 550e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 551e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 552e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 553e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 554e9f82cb7SBenjamin Herrenschmidt 555e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 556e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 557e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 558e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 559e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 560e9f82cb7SBenjamin Herrenschmidt 561e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 5625b11abfdSBenjamin Herrenschmidt /* Hack alert ! 5635b11abfdSBenjamin Herrenschmidt * 5645b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 5655b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 5665b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 5675b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 5685b11abfdSBenjamin Herrenschmidt */ 5695b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 5705b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 5715b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 5725b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 5735b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 5745b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 5755b11abfdSBenjamin Herrenschmidt return 0; 5765b11abfdSBenjamin Herrenschmidt } 577e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 578e9f82cb7SBenjamin Herrenschmidt } else { 579e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 580e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 581e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 582e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 583e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 584e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 585e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 586e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 587e9f82cb7SBenjamin Herrenschmidt } 588e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 589e9f82cb7SBenjamin Herrenschmidt 590e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 59164b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 592e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 593e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 594e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 595e9f82cb7SBenjamin Herrenschmidt } 596e9f82cb7SBenjamin Herrenschmidt 59758083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 59858083dadSKumar Gala const struct resource *rsrc, 59958083dadSKumar Gala resource_size_t *start, resource_size_t *end) 60058083dadSKumar Gala { 60158083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 60258083dadSKumar Gala resource_size_t offset = 0; 60358083dadSKumar Gala 60458083dadSKumar Gala if (hose == NULL) 60558083dadSKumar Gala return; 60658083dadSKumar Gala 60758083dadSKumar Gala if (rsrc->flags & IORESOURCE_IO) 60858083dadSKumar Gala offset = (unsigned long)hose->io_base_virt - _IO_BASE; 60958083dadSKumar Gala 61058083dadSKumar Gala /* We pass a fully fixed up address to userland for MMIO instead of 61158083dadSKumar Gala * a BAR value because X is lame and expects to be able to use that 61258083dadSKumar Gala * to pass to /dev/mem ! 61358083dadSKumar Gala * 61458083dadSKumar Gala * That means that we'll have potentially 64 bits values where some 61558083dadSKumar Gala * userland apps only expect 32 (like X itself since it thinks only 61658083dadSKumar Gala * Sparc has 64 bits MMIO) but if we don't do that, we break it on 61758083dadSKumar Gala * 32 bits CHRPs :-( 61858083dadSKumar Gala * 61958083dadSKumar Gala * Hopefully, the sysfs insterface is immune to that gunk. Once X 62058083dadSKumar Gala * has been fixed (and the fix spread enough), we can re-enable the 62158083dadSKumar Gala * 2 lines below and pass down a BAR value to userland. In that case 62258083dadSKumar Gala * we'll also have to re-enable the matching code in 62358083dadSKumar Gala * __pci_mmap_make_offset(). 62458083dadSKumar Gala * 62558083dadSKumar Gala * BenH. 62658083dadSKumar Gala */ 62758083dadSKumar Gala #if 0 62858083dadSKumar Gala else if (rsrc->flags & IORESOURCE_MEM) 62958083dadSKumar Gala offset = hose->pci_mem_offset; 63058083dadSKumar Gala #endif 63158083dadSKumar Gala 63258083dadSKumar Gala *start = rsrc->start - offset; 63358083dadSKumar Gala *end = rsrc->end - offset; 63458083dadSKumar Gala } 63513dccb9eSBenjamin Herrenschmidt 63613dccb9eSBenjamin Herrenschmidt /** 63713dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 63813dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 63913dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 64013dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 64113dccb9eSBenjamin Herrenschmidt * 64213dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 64313dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 64413dccb9eSBenjamin Herrenschmidt * content. 64513dccb9eSBenjamin Herrenschmidt * 64613dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 64713dccb9eSBenjamin Herrenschmidt * with here: 64813dccb9eSBenjamin Herrenschmidt * 64913dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 65013dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 65113dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 65213dccb9eSBenjamin Herrenschmidt * 65313dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 65413dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 65513dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 65613dccb9eSBenjamin Herrenschmidt * 65713dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 65813dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 65913dccb9eSBenjamin Herrenschmidt */ 660cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 661cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 66213dccb9eSBenjamin Herrenschmidt { 663858957abSKevin Hao int memno = 0; 66413dccb9eSBenjamin Herrenschmidt struct resource *res; 665654837e8SAndrew Murray struct of_pci_range range; 666654837e8SAndrew Murray struct of_pci_range_parser parser; 66713dccb9eSBenjamin Herrenschmidt 66813dccb9eSBenjamin Herrenschmidt printk(KERN_INFO "PCI host bridge %s %s ranges:\n", 66913dccb9eSBenjamin Herrenschmidt dev->full_name, primary ? "(primary)" : ""); 67013dccb9eSBenjamin Herrenschmidt 671654837e8SAndrew Murray /* Check for ranges property */ 672654837e8SAndrew Murray if (of_pci_range_parser_init(&parser, dev)) 67313dccb9eSBenjamin Herrenschmidt return; 67413dccb9eSBenjamin Herrenschmidt 67513dccb9eSBenjamin Herrenschmidt /* Parse it */ 676654837e8SAndrew Murray for_each_of_pci_range(&parser, &range) { 677e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 678e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 679e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 680e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 681e9f82cb7SBenjamin Herrenschmidt */ 682654837e8SAndrew Murray if (range.cpu_addr == OF_BAD_ADDR || range.size == 0) 68313dccb9eSBenjamin Herrenschmidt continue; 68413dccb9eSBenjamin Herrenschmidt 68513dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 68613dccb9eSBenjamin Herrenschmidt res = NULL; 687654837e8SAndrew Murray switch (range.flags & IORESOURCE_TYPE_BITS) { 688654837e8SAndrew Murray case IORESOURCE_IO: 68913dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 69013dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 691654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 692654837e8SAndrew Murray range.pci_addr); 69313dccb9eSBenjamin Herrenschmidt 69413dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 69513dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 69613dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 69713dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 69813dccb9eSBenjamin Herrenschmidt continue; 69913dccb9eSBenjamin Herrenschmidt } 70013dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 70113dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 702654837e8SAndrew Murray if (range.size > 0x01000000) 703654837e8SAndrew Murray range.size = 0x01000000; 70413dccb9eSBenjamin Herrenschmidt 70513dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 706654837e8SAndrew Murray hose->io_base_virt = ioremap(range.cpu_addr, 707654837e8SAndrew Murray range.size); 70813dccb9eSBenjamin Herrenschmidt 70913dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 71013dccb9eSBenjamin Herrenschmidt if (primary) 71113dccb9eSBenjamin Herrenschmidt isa_io_base = 71213dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 71313dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 71413dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 71513dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 71613dccb9eSBenjamin Herrenschmidt */ 717654837e8SAndrew Murray hose->pci_io_size = range.pci_addr + range.size; 718654837e8SAndrew Murray hose->io_base_phys = range.cpu_addr - range.pci_addr; 71913dccb9eSBenjamin Herrenschmidt 72013dccb9eSBenjamin Herrenschmidt /* Build resource */ 72113dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 722654837e8SAndrew Murray range.cpu_addr = range.pci_addr; 72313dccb9eSBenjamin Herrenschmidt break; 724654837e8SAndrew Murray case IORESOURCE_MEM: 72513dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 72613dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 727654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 728654837e8SAndrew Murray range.pci_addr, 729654837e8SAndrew Murray (range.pci_space & 0x40000000) ? 730654837e8SAndrew Murray "Prefetch" : ""); 73113dccb9eSBenjamin Herrenschmidt 73213dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 73313dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 73413dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 73513dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 73613dccb9eSBenjamin Herrenschmidt continue; 73713dccb9eSBenjamin Herrenschmidt } 73813dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 739654837e8SAndrew Murray if (range.pci_addr == 0) { 74013dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 741654837e8SAndrew Murray isa_mem_base = range.cpu_addr; 742654837e8SAndrew Murray hose->isa_mem_phys = range.cpu_addr; 743654837e8SAndrew Murray hose->isa_mem_size = range.size; 74413dccb9eSBenjamin Herrenschmidt } 74513dccb9eSBenjamin Herrenschmidt 74613dccb9eSBenjamin Herrenschmidt /* Build resource */ 747654837e8SAndrew Murray hose->mem_offset[memno] = range.cpu_addr - 748654837e8SAndrew Murray range.pci_addr; 74913dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 75013dccb9eSBenjamin Herrenschmidt break; 75113dccb9eSBenjamin Herrenschmidt } 75213dccb9eSBenjamin Herrenschmidt if (res != NULL) { 753aeba3731SMichael Ellerman res->name = dev->full_name; 754aeba3731SMichael Ellerman res->flags = range.flags; 755aeba3731SMichael Ellerman res->start = range.cpu_addr; 756aeba3731SMichael Ellerman res->end = range.cpu_addr + range.size - 1; 757aeba3731SMichael Ellerman res->parent = res->child = res->sibling = NULL; 75813dccb9eSBenjamin Herrenschmidt } 75913dccb9eSBenjamin Herrenschmidt } 76013dccb9eSBenjamin Herrenschmidt } 761fa462f2dSBenjamin Herrenschmidt 762fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 763fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 764fa462f2dSBenjamin Herrenschmidt { 765fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 7661fd0f525SBenjamin Herrenschmidt 7670e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 768fa462f2dSBenjamin Herrenschmidt return 0; 7690e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 770fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 771fa462f2dSBenjamin Herrenschmidt return 1; 772fa462f2dSBenjamin Herrenschmidt } 773fa462f2dSBenjamin Herrenschmidt 774d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 775d82fb31aSKleber Sacilotto de Souza { 776d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 777d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 778d82fb31aSKleber Sacilotto de Souza 779d82fb31aSKleber Sacilotto de Souza return 0; 780d82fb31aSKleber Sacilotto de Souza } 781d82fb31aSKleber Sacilotto de Souza 782bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 783bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 784bf5e2ba2SBenjamin Herrenschmidt */ 785cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 786bf5e2ba2SBenjamin Herrenschmidt { 787bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 788bf5e2ba2SBenjamin Herrenschmidt int i; 789bf5e2ba2SBenjamin Herrenschmidt 790bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 791bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 792bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 793bf5e2ba2SBenjamin Herrenschmidt return; 794bf5e2ba2SBenjamin Herrenschmidt } 795bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 796bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 797c5df457fSKevin Hao struct pci_bus_region reg; 798bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 799bf5e2ba2SBenjamin Herrenschmidt continue; 80048c2ce97SBenjamin Herrenschmidt 80148c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 80248c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 80348c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 80448c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 8057f172890SBenjamin Herrenschmidt */ 806fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 80748c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 808c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 80948c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 81048c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 81148c2ce97SBenjamin Herrenschmidt pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] " 81248c2ce97SBenjamin Herrenschmidt "is unassigned\n", 813bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 814bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start, 815bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 816bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 817bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 818bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 819bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 820bf5e2ba2SBenjamin Herrenschmidt continue; 821bf5e2ba2SBenjamin Herrenschmidt } 822bf5e2ba2SBenjamin Herrenschmidt 8236c5705feSBjorn Helgaas pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n", 824bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 825bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start,\ 826bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 827bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 828bf5e2ba2SBenjamin Herrenschmidt } 829bf5e2ba2SBenjamin Herrenschmidt 830bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 831bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 832bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 833bf5e2ba2SBenjamin Herrenschmidt } 834bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 835bf5e2ba2SBenjamin Herrenschmidt 836b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 837b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 838b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 839b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 840b5561511SBenjamin Herrenschmidt */ 841cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 842b5561511SBenjamin Herrenschmidt struct resource *res) 843bf5e2ba2SBenjamin Herrenschmidt { 844be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 845bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 846b5561511SBenjamin Herrenschmidt resource_size_t offset; 8473fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 848b5561511SBenjamin Herrenschmidt u16 command; 849b5561511SBenjamin Herrenschmidt int i; 850bf5e2ba2SBenjamin Herrenschmidt 851b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 8520e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 853b5561511SBenjamin Herrenschmidt return 0; 854bf5e2ba2SBenjamin Herrenschmidt 855b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 856b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 857fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 8583fd47f06SBenjamin Herrenschmidt 8593fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 8603fd47f06SBenjamin Herrenschmidt if (region.start != 0) 861b5561511SBenjamin Herrenschmidt return 0; 862b5561511SBenjamin Herrenschmidt 863b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 864b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 865b5561511SBenjamin Herrenschmidt */ 866b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 867b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 868b5561511SBenjamin Herrenschmidt return 1; 869b5561511SBenjamin Herrenschmidt 870b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 871b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 8723fd47f06SBenjamin Herrenschmidt * us for memory space) 873b5561511SBenjamin Herrenschmidt */ 874b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 875b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 8763fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 877b5561511SBenjamin Herrenschmidt return 0; 878b5561511SBenjamin Herrenschmidt } 879b5561511SBenjamin Herrenschmidt 880b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 881b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 882b5561511SBenjamin Herrenschmidt */ 883b5561511SBenjamin Herrenschmidt return 1; 884b5561511SBenjamin Herrenschmidt } else { 885b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 886b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 887b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 888b5561511SBenjamin Herrenschmidt return 0; 889b5561511SBenjamin Herrenschmidt 890b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 891b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 892b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 893b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 894b5561511SBenjamin Herrenschmidt */ 895b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 896b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 897b5561511SBenjamin Herrenschmidt return 0; 898b5561511SBenjamin Herrenschmidt 899b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 900b5561511SBenjamin Herrenschmidt * it unassigned 901b5561511SBenjamin Herrenschmidt */ 902b5561511SBenjamin Herrenschmidt return 1; 903b5561511SBenjamin Herrenschmidt } 904b5561511SBenjamin Herrenschmidt } 905b5561511SBenjamin Herrenschmidt 906b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 907cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 908b5561511SBenjamin Herrenschmidt { 909bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 910bf5e2ba2SBenjamin Herrenschmidt int i; 911bf5e2ba2SBenjamin Herrenschmidt 912b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 913b5561511SBenjamin Herrenschmidt 91489a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 91589a74eccSBjorn Helgaas if (!res || !res->flags) 916bf5e2ba2SBenjamin Herrenschmidt continue; 917b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 918b188b2aeSKumar Gala continue; 919be8cbcd8SBenjamin Herrenschmidt 920cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 921cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 922cf1a4cf8SGavin Shan * of 0 in order to save space. 92348c2ce97SBenjamin Herrenschmidt */ 92448c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 92548c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 92648c2ce97SBenjamin Herrenschmidt res->start = 0; 927cf1a4cf8SGavin Shan res->end = -1; 92848c2ce97SBenjamin Herrenschmidt continue; 92948c2ce97SBenjamin Herrenschmidt } 93048c2ce97SBenjamin Herrenschmidt 9316c5705feSBjorn Helgaas pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n", 932bf5e2ba2SBenjamin Herrenschmidt pci_name(dev), i, 933bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->start,\ 934bf5e2ba2SBenjamin Herrenschmidt (unsigned long long)res->end, 935bf5e2ba2SBenjamin Herrenschmidt (unsigned int)res->flags); 936bf5e2ba2SBenjamin Herrenschmidt 937b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 938b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 939b5561511SBenjamin Herrenschmidt */ 940b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 941b5561511SBenjamin Herrenschmidt res->flags = 0; 942b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 943bf5e2ba2SBenjamin Herrenschmidt } 944bf5e2ba2SBenjamin Herrenschmidt } 945b5561511SBenjamin Herrenschmidt } 946b5561511SBenjamin Herrenschmidt 947cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 9488b8da358SBenjamin Herrenschmidt { 949*467efc2eSDaniel Axtens struct pci_controller *phb; 950*467efc2eSDaniel Axtens 9517eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 9528b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 9538b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 9548b8da358SBenjamin Herrenschmidt 9558b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 9567eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 9578b8da358SBenjamin Herrenschmidt */ 9588b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 9598b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 9608b8da358SBenjamin Herrenschmidt 9618b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 962*467efc2eSDaniel Axtens phb = pci_bus_to_host(bus); 963*467efc2eSDaniel Axtens if (phb->controller_ops.dma_bus_setup) 964*467efc2eSDaniel Axtens phb->controller_ops.dma_bus_setup(bus); 9658b8da358SBenjamin Herrenschmidt } 9668b8da358SBenjamin Herrenschmidt 9677846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev) 9687eef440aSBenjamin Herrenschmidt { 969*467efc2eSDaniel Axtens struct pci_controller *phb; 9707eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 9717eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 9727eef440aSBenjamin Herrenschmidt */ 9737eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 9747eef440aSBenjamin Herrenschmidt 9757eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 976bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 977738ef42eSBecky Bruce set_dma_offset(&dev->dev, PCI_DRAM_OFFSET); 9787eef440aSBenjamin Herrenschmidt 9797eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 980*467efc2eSDaniel Axtens phb = pci_bus_to_host(dev->bus); 981*467efc2eSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 982*467efc2eSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 9837eef440aSBenjamin Herrenschmidt 9847eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 9857eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 9867eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 9877eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 9887eef440aSBenjamin Herrenschmidt } 98937f02195SYuanquan Chen 9907846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev) 9917846de40SGuenter Roeck { 9927846de40SGuenter Roeck /* 9937846de40SGuenter Roeck * We can only call pcibios_setup_device() after bus setup is complete, 9947846de40SGuenter Roeck * since some of the platform specific DMA setup code depends on it. 9957846de40SGuenter Roeck */ 9967846de40SGuenter Roeck if (dev->bus->is_added) 9977846de40SGuenter Roeck pcibios_setup_device(dev); 9987846de40SGuenter Roeck return 0; 9997846de40SGuenter Roeck } 10007846de40SGuenter Roeck 100137f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus) 100237f02195SYuanquan Chen { 100337f02195SYuanquan Chen struct pci_dev *dev; 100437f02195SYuanquan Chen 100537f02195SYuanquan Chen pr_debug("PCI: Fixup bus devices %d (%s)\n", 100637f02195SYuanquan Chen bus->number, bus->self ? pci_name(bus->self) : "PHB"); 100737f02195SYuanquan Chen 100837f02195SYuanquan Chen list_for_each_entry(dev, &bus->devices, bus_list) { 100937f02195SYuanquan Chen /* Cardbus can call us to add new devices to a bus, so ignore 101037f02195SYuanquan Chen * those who are already fully discovered 101137f02195SYuanquan Chen */ 101237f02195SYuanquan Chen if (dev->is_added) 101337f02195SYuanquan Chen continue; 101437f02195SYuanquan Chen 101537f02195SYuanquan Chen pcibios_setup_device(dev); 101637f02195SYuanquan Chen } 10177eef440aSBenjamin Herrenschmidt } 10187eef440aSBenjamin Herrenschmidt 101979c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 102079c8be83SMyron Stowe { 102179c8be83SMyron Stowe /* No special bus mastering setup handling */ 102279c8be83SMyron Stowe } 102379c8be83SMyron Stowe 1024cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1025bf5e2ba2SBenjamin Herrenschmidt { 1026bf5e2ba2SBenjamin Herrenschmidt /* When called from the generic PCI probe, read PCI<->PCI bridge 10277eef440aSBenjamin Herrenschmidt * bases. This is -not- called when generating the PCI tree from 10288b8da358SBenjamin Herrenschmidt * the OF device-tree. 1029bf5e2ba2SBenjamin Herrenschmidt */ 1030bf5e2ba2SBenjamin Herrenschmidt pci_read_bridge_bases(bus); 10318b8da358SBenjamin Herrenschmidt 10328b8da358SBenjamin Herrenschmidt /* Now fixup the bus bus */ 10338b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 10348b8da358SBenjamin Herrenschmidt 10358b8da358SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10368b8da358SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 1037bf5e2ba2SBenjamin Herrenschmidt } 1038bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1039bf5e2ba2SBenjamin Herrenschmidt 1040cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus) 10412d1c8618SBenjamin Herrenschmidt { 10422d1c8618SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10432d1c8618SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 10442d1c8618SBenjamin Herrenschmidt } 10452d1c8618SBenjamin Herrenschmidt 10462d1c8618SBenjamin Herrenschmidt 10473fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 10483fd94c6bSBenjamin Herrenschmidt { 10490e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 10503fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 10513fd94c6bSBenjamin Herrenschmidt return 1; 10523fd94c6bSBenjamin Herrenschmidt return 0; 10533fd94c6bSBenjamin Herrenschmidt } 10543fd94c6bSBenjamin Herrenschmidt 10553fd94c6bSBenjamin Herrenschmidt /* 10563fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 10573fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 10583fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 10593fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 10603fd94c6bSBenjamin Herrenschmidt * 10613fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 10623fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 10633fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 10643fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 10653fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 10663fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 10673fd94c6bSBenjamin Herrenschmidt */ 10683b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 10693fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 10703fd94c6bSBenjamin Herrenschmidt { 10713fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 10723fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 10733fd94c6bSBenjamin Herrenschmidt 1074b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 10753fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1076b26b2d49SDominik Brodowski return start; 1077b26b2d49SDominik Brodowski if (start & 0x300) 10783fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 10793fd94c6bSBenjamin Herrenschmidt } 1080b26b2d49SDominik Brodowski 1081b26b2d49SDominik Brodowski return start; 10823fd94c6bSBenjamin Herrenschmidt } 10833fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 10843fd94c6bSBenjamin Herrenschmidt 10853fd94c6bSBenjamin Herrenschmidt /* 10863fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 10873fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 10883fd94c6bSBenjamin Herrenschmidt */ 10890f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 10903fd94c6bSBenjamin Herrenschmidt struct resource *res) 10913fd94c6bSBenjamin Herrenschmidt { 10923fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 10933fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 10943fd94c6bSBenjamin Herrenschmidt 10953fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 10963fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 10973fd94c6bSBenjamin Herrenschmidt continue; 10983fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 10993fd94c6bSBenjamin Herrenschmidt break; 11003fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11013fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11023fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11033fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11043fd94c6bSBenjamin Herrenschmidt } 11053fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11063fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11073fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11083fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11093fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11103fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11113fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11123fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11133fd94c6bSBenjamin Herrenschmidt p->parent = res; 1114b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n", 11153fd94c6bSBenjamin Herrenschmidt p->name, 11163fd94c6bSBenjamin Herrenschmidt (unsigned long long)p->start, 11173fd94c6bSBenjamin Herrenschmidt (unsigned long long)p->end, res->name); 11183fd94c6bSBenjamin Herrenschmidt } 11193fd94c6bSBenjamin Herrenschmidt return 0; 11203fd94c6bSBenjamin Herrenschmidt } 11213fd94c6bSBenjamin Herrenschmidt 11223fd94c6bSBenjamin Herrenschmidt /* 11233fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11243fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11253fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11263fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11273fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11283fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11293fd94c6bSBenjamin Herrenschmidt * 11303fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11313fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11323fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11333fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11343fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11353fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11363fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11373fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11383fd94c6bSBenjamin Herrenschmidt * 11393fd94c6bSBenjamin Herrenschmidt * Our solution: 11403fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11413fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11423fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11433fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 11443fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 11453fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 11463fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 11473fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 11483fd94c6bSBenjamin Herrenschmidt * resources. 11493fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 11503fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 11513fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 11523fd94c6bSBenjamin Herrenschmidt * as well. 11533fd94c6bSBenjamin Herrenschmidt */ 11543fd94c6bSBenjamin Herrenschmidt 1155e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus) 11563fd94c6bSBenjamin Herrenschmidt { 1157e90a1318SNathan Fontenot struct pci_bus *b; 11583fd94c6bSBenjamin Herrenschmidt int i; 11593fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 11603fd94c6bSBenjamin Herrenschmidt 1161b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1162b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1163b5ae5f91SBenjamin Herrenschmidt 116489a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 116589a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 11663fd94c6bSBenjamin Herrenschmidt continue; 116748c2ce97SBenjamin Herrenschmidt 116848c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 116948c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 117048c2ce97SBenjamin Herrenschmidt goto clear_resource; 117148c2ce97SBenjamin Herrenschmidt 11723fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 11733fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 11743fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 11753fd94c6bSBenjamin Herrenschmidt else { 11763fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 11773fd94c6bSBenjamin Herrenschmidt if (pr == res) { 11783fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 11793fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 11803fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 11813fd94c6bSBenjamin Herrenschmidt */ 11823fd94c6bSBenjamin Herrenschmidt continue; 11833fd94c6bSBenjamin Herrenschmidt } 11843fd94c6bSBenjamin Herrenschmidt } 11853fd94c6bSBenjamin Herrenschmidt 1186b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx " 11873fd94c6bSBenjamin Herrenschmidt "[0x%x], parent %p (%s)\n", 11883fd94c6bSBenjamin Herrenschmidt bus->self ? pci_name(bus->self) : "PHB", 11893fd94c6bSBenjamin Herrenschmidt bus->number, i, 11903fd94c6bSBenjamin Herrenschmidt (unsigned long long)res->start, 11913fd94c6bSBenjamin Herrenschmidt (unsigned long long)res->end, 11923fd94c6bSBenjamin Herrenschmidt (unsigned int)res->flags, 11933fd94c6bSBenjamin Herrenschmidt pr, (pr && pr->name) ? pr->name : "nil"); 11943fd94c6bSBenjamin Herrenschmidt 11953fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 11963ebfe46aSYinghai Lu struct pci_dev *dev = bus->self; 11973ebfe46aSYinghai Lu 11983fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 11993fd94c6bSBenjamin Herrenschmidt continue; 12003fd94c6bSBenjamin Herrenschmidt /* 12013fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12023fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12033fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12043fd94c6bSBenjamin Herrenschmidt */ 12053fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12063fd94c6bSBenjamin Herrenschmidt continue; 12073ebfe46aSYinghai Lu 12083ebfe46aSYinghai Lu if (dev && i < PCI_BRIDGE_RESOURCE_NUM && 12093ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, 12103ebfe46aSYinghai Lu i + PCI_BRIDGE_RESOURCES) == 0) 12113ebfe46aSYinghai Lu continue; 12123fd94c6bSBenjamin Herrenschmidt } 121348c2ce97SBenjamin Herrenschmidt pr_warning("PCI: Cannot allocate resource region " 1214e90a1318SNathan Fontenot "%d of PCI bridge %d, will remap\n", i, bus->number); 12153fd94c6bSBenjamin Herrenschmidt clear_resource: 1216cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1217cf1a4cf8SGavin Shan * reassignment based on the resources required 1218cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1219cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1220cf1a4cf8SGavin Shan * save more space. 1221cf1a4cf8SGavin Shan */ 1222cf1a4cf8SGavin Shan res->start = 0; 1223cf1a4cf8SGavin Shan res->end = -1; 12243fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12253fd94c6bSBenjamin Herrenschmidt } 1226e90a1318SNathan Fontenot 1227e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1228e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12293fd94c6bSBenjamin Herrenschmidt } 12303fd94c6bSBenjamin Herrenschmidt 1231cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12323fd94c6bSBenjamin Herrenschmidt { 12333fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12343fd94c6bSBenjamin Herrenschmidt 1235b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n", 12363fd94c6bSBenjamin Herrenschmidt pci_name(dev), idx, 12373fd94c6bSBenjamin Herrenschmidt (unsigned long long)r->start, 12383fd94c6bSBenjamin Herrenschmidt (unsigned long long)r->end, 12393fd94c6bSBenjamin Herrenschmidt (unsigned int)r->flags); 12403fd94c6bSBenjamin Herrenschmidt 12413fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12423fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12433fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12443fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12453fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12463fd94c6bSBenjamin Herrenschmidt if (pr) 1247b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n", 1248b0494bc8SBenjamin Herrenschmidt pr, 12493fd94c6bSBenjamin Herrenschmidt (unsigned long long)pr->start, 12503fd94c6bSBenjamin Herrenschmidt (unsigned long long)pr->end, 12513fd94c6bSBenjamin Herrenschmidt (unsigned int)pr->flags); 12523fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 12533fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 12543fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 12553fd94c6bSBenjamin Herrenschmidt r->start = 0; 12563fd94c6bSBenjamin Herrenschmidt } 12573fd94c6bSBenjamin Herrenschmidt } 12583fd94c6bSBenjamin Herrenschmidt 12593fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 12603fd94c6bSBenjamin Herrenschmidt { 12613fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 12623fd94c6bSBenjamin Herrenschmidt int idx, disabled; 12633fd94c6bSBenjamin Herrenschmidt u16 command; 12643fd94c6bSBenjamin Herrenschmidt struct resource *r; 12653fd94c6bSBenjamin Herrenschmidt 12663fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 12673fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1268ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 12693fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 12703fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 12713fd94c6bSBenjamin Herrenschmidt continue; 12723fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 12733fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1274ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1275ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1276ad892a63SBenjamin Herrenschmidt */ 1277ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1278ad892a63SBenjamin Herrenschmidt disabled = 1; 12793fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 12803fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 12813fd94c6bSBenjamin Herrenschmidt else 12823fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1283533b1928SPaul Mackerras if (pass == disabled) 1284533b1928SPaul Mackerras alloc_resource(dev, idx); 12853fd94c6bSBenjamin Herrenschmidt } 12863fd94c6bSBenjamin Herrenschmidt if (pass) 12873fd94c6bSBenjamin Herrenschmidt continue; 12883fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1289ad892a63SBenjamin Herrenschmidt if (r->flags) { 12903fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 12913fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 12923fd94c6bSBenjamin Herrenschmidt */ 12933fd94c6bSBenjamin Herrenschmidt u32 reg; 1294ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1295ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1296b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1297b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 12983fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 12993fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 13003fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 13013fd94c6bSBenjamin Herrenschmidt } 13023fd94c6bSBenjamin Herrenschmidt } 13033fd94c6bSBenjamin Herrenschmidt } 1304ad892a63SBenjamin Herrenschmidt } 13053fd94c6bSBenjamin Herrenschmidt 1306c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1307c1f34302SBenjamin Herrenschmidt { 1308c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1309c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1310c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1311c1f34302SBenjamin Herrenschmidt int i; 1312c1f34302SBenjamin Herrenschmidt 1313c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1314c1f34302SBenjamin Herrenschmidt 1315c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1316c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1317c1f34302SBenjamin Herrenschmidt goto no_io; 1318c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1319c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1320c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1321c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1322c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1323c1f34302SBenjamin Herrenschmidt res->start = offset; 1324c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1325c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1326c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1327c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1328c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1329c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1330c1f34302SBenjamin Herrenschmidt kfree(res); 1331c1f34302SBenjamin Herrenschmidt } 1332c1f34302SBenjamin Herrenschmidt 1333c1f34302SBenjamin Herrenschmidt no_io: 1334c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1335c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1336c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 13373fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1338c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1339c1f34302SBenjamin Herrenschmidt continue; 1340c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1341c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1342c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1343c1f34302SBenjamin Herrenschmidt break; 1344c1f34302SBenjamin Herrenschmidt } 1345c1f34302SBenjamin Herrenschmidt if (i >= 3) 1346c1f34302SBenjamin Herrenschmidt return; 1347c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1348c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1349c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1350c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1351c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1352c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1353c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1354c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1355c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1356c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1357c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1358c1f34302SBenjamin Herrenschmidt kfree(res); 1359c1f34302SBenjamin Herrenschmidt } 1360c1f34302SBenjamin Herrenschmidt } 1361c1f34302SBenjamin Herrenschmidt 13623fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 13633fd94c6bSBenjamin Herrenschmidt { 1364e90a1318SNathan Fontenot struct pci_bus *b; 1365e90a1318SNathan Fontenot 136648c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1367e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1368e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 13693fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 13703fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 13713fd94c6bSBenjamin Herrenschmidt 1372c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1373c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1374c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1375c1f34302SBenjamin Herrenschmidt */ 13760e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1377c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1378c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1379c1f34302SBenjamin Herrenschmidt } 1380c1f34302SBenjamin Herrenschmidt 1381c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1382c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1383c1f34302SBenjamin Herrenschmidt */ 13840e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1385a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 13863fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 13873fd94c6bSBenjamin Herrenschmidt } 13883fd94c6bSBenjamin Herrenschmidt 13893fd94c6bSBenjamin Herrenschmidt /* Call machine dependent fixup */ 13903fd94c6bSBenjamin Herrenschmidt if (ppc_md.pcibios_fixup) 13913fd94c6bSBenjamin Herrenschmidt ppc_md.pcibios_fixup(); 13923fd94c6bSBenjamin Herrenschmidt } 13933fd94c6bSBenjamin Herrenschmidt 1394fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 13953fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1396fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1397fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 13983fd94c6bSBenjamin Herrenschmidt */ 1399baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 14003fd94c6bSBenjamin Herrenschmidt { 14013fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 14023fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 14033fd94c6bSBenjamin Herrenschmidt 14043fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 14053fd94c6bSBenjamin Herrenschmidt int i; 14063fd94c6bSBenjamin Herrenschmidt 14073fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14083fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14093fd94c6bSBenjamin Herrenschmidt 14103fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14113fd94c6bSBenjamin Herrenschmidt continue; 1412fd6852c8SBenjamin Herrenschmidt 1413fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Claiming %s: " 1414fd6852c8SBenjamin Herrenschmidt "Resource %d: %016llx..%016llx [%x]\n", 1415fd6852c8SBenjamin Herrenschmidt pci_name(dev), i, 1416fd6852c8SBenjamin Herrenschmidt (unsigned long long)r->start, 1417fd6852c8SBenjamin Herrenschmidt (unsigned long long)r->end, 1418fd6852c8SBenjamin Herrenschmidt (unsigned int)r->flags); 1419fd6852c8SBenjamin Herrenschmidt 14203ebfe46aSYinghai Lu if (pci_claim_resource(dev, i) == 0) 14213ebfe46aSYinghai Lu continue; 14223ebfe46aSYinghai Lu 14233ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, i); 14243fd94c6bSBenjamin Herrenschmidt } 14253fd94c6bSBenjamin Herrenschmidt } 14263fd94c6bSBenjamin Herrenschmidt 14273fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14283fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14293fd94c6bSBenjamin Herrenschmidt } 1430fd6852c8SBenjamin Herrenschmidt 1431fd6852c8SBenjamin Herrenschmidt 1432fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1433fd6852c8SBenjamin Herrenschmidt * 1434fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1435fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1436fd6852c8SBenjamin Herrenschmidt * being added 1437fd6852c8SBenjamin Herrenschmidt */ 1438fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1439fd6852c8SBenjamin Herrenschmidt { 1440fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1441fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1442fd6852c8SBenjamin Herrenschmidt 1443fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1444fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1445fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 1446ab444ec9SGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) 1447ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 1448fd6852c8SBenjamin Herrenschmidt 14496a040ce7SThadeu Lima de Souza Cascardo /* Fixup EEH */ 14506a040ce7SThadeu Lima de Souza Cascardo eeh_add_device_tree_late(bus); 14516a040ce7SThadeu Lima de Souza Cascardo 1452fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1453fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1454fd6852c8SBenjamin Herrenschmidt 14556a040ce7SThadeu Lima de Souza Cascardo /* sysfs files should only be added after devices are added */ 14566a040ce7SThadeu Lima de Souza Cascardo eeh_add_sysfs_files(bus); 1457fd6852c8SBenjamin Herrenschmidt } 1458fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1459fd6852c8SBenjamin Herrenschmidt 1460549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1461549beb9bSBenjamin Herrenschmidt { 1462*467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 1463*467efc2eSDaniel Axtens 1464*467efc2eSDaniel Axtens if (phb->controller_ops.enable_device_hook) 1465*467efc2eSDaniel Axtens if (!phb->controller_ops.enable_device_hook(dev)) 1466549beb9bSBenjamin Herrenschmidt return -EINVAL; 1467549beb9bSBenjamin Herrenschmidt 14687cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1469549beb9bSBenjamin Herrenschmidt } 147053280323SBenjamin Herrenschmidt 147138973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 147238973ba7SBjorn Helgaas { 147338973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 147438973ba7SBjorn Helgaas } 147538973ba7SBjorn Helgaas 1476cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1477cad5cef6SGreg Kroah-Hartman struct list_head *resources) 147853280323SBenjamin Herrenschmidt { 147953280323SBenjamin Herrenschmidt struct resource *res; 14803fd47f06SBenjamin Herrenschmidt resource_size_t offset; 148153280323SBenjamin Herrenschmidt int i; 148253280323SBenjamin Herrenschmidt 148353280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 148445a709f8SBjorn Helgaas res = &hose->io_resource; 148553280323SBenjamin Herrenschmidt 148653280323SBenjamin Herrenschmidt if (!res->flags) { 1487adb7cd73SAnton Blanchard pr_info("PCI: I/O resource not set for host" 148853280323SBenjamin Herrenschmidt " bridge %s (domain %d)\n", 148953280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 14903fd47f06SBenjamin Herrenschmidt } else { 14913fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 14923fd47f06SBenjamin Herrenschmidt 14933fd47f06SBenjamin Herrenschmidt pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n", 149453280323SBenjamin Herrenschmidt (unsigned long long)res->start, 149553280323SBenjamin Herrenschmidt (unsigned long long)res->end, 14963fd47f06SBenjamin Herrenschmidt (unsigned long)res->flags, 14973fd47f06SBenjamin Herrenschmidt (unsigned long long)offset); 14983fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1499a0b8e76fSBenjamin Herrenschmidt } 1500a0b8e76fSBenjamin Herrenschmidt 150153280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 150253280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 150353280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 150453280323SBenjamin Herrenschmidt if (!res->flags) { 1505bee7dd9cSBenjamin Herrenschmidt if (i == 0) 150653280323SBenjamin Herrenschmidt printk(KERN_ERR "PCI: Memory resource 0 not set for " 150753280323SBenjamin Herrenschmidt "host bridge %s (domain %d)\n", 150853280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 15093fd47f06SBenjamin Herrenschmidt continue; 151053280323SBenjamin Herrenschmidt } 15113fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 15123fd47f06SBenjamin Herrenschmidt 15133fd47f06SBenjamin Herrenschmidt 15143fd47f06SBenjamin Herrenschmidt pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i, 151553280323SBenjamin Herrenschmidt (unsigned long long)res->start, 151653280323SBenjamin Herrenschmidt (unsigned long long)res->end, 15173fd47f06SBenjamin Herrenschmidt (unsigned long)res->flags, 15183fd47f06SBenjamin Herrenschmidt (unsigned long long)offset); 151953280323SBenjamin Herrenschmidt 15203fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 15213fd47f06SBenjamin Herrenschmidt } 152253280323SBenjamin Herrenschmidt } 152389c2dd62SKumar Gala 152489c2dd62SKumar Gala /* 152589c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 152689c2dd62SKumar Gala * find a hose. 152789c2dd62SKumar Gala */ 152889c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 152989c2dd62SKumar Gala static int \ 153089c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 153189c2dd62SKumar Gala { \ 153289c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 153389c2dd62SKumar Gala } 153489c2dd62SKumar Gala 153589c2dd62SKumar Gala static int 153689c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 153789c2dd62SKumar Gala int len, u32 *val) 153889c2dd62SKumar Gala { 153989c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 154089c2dd62SKumar Gala } 154189c2dd62SKumar Gala 154289c2dd62SKumar Gala static int 154389c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 154489c2dd62SKumar Gala int len, u32 val) 154589c2dd62SKumar Gala { 154689c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 154789c2dd62SKumar Gala } 154889c2dd62SKumar Gala 154989c2dd62SKumar Gala static struct pci_ops null_pci_ops = 155089c2dd62SKumar Gala { 155189c2dd62SKumar Gala .read = null_read_config, 155289c2dd62SKumar Gala .write = null_write_config, 155389c2dd62SKumar Gala }; 155489c2dd62SKumar Gala 155589c2dd62SKumar Gala /* 155689c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 155789c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 155889c2dd62SKumar Gala */ 155989c2dd62SKumar Gala static struct pci_bus * 156089c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 156189c2dd62SKumar Gala { 156289c2dd62SKumar Gala static struct pci_bus bus; 156389c2dd62SKumar Gala 1564b0d436c7SAnton Blanchard if (hose == NULL) { 156589c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 156689c2dd62SKumar Gala } 156789c2dd62SKumar Gala bus.number = busnr; 156889c2dd62SKumar Gala bus.sysdata = hose; 156989c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 157089c2dd62SKumar Gala return &bus; 157189c2dd62SKumar Gala } 157289c2dd62SKumar Gala 157389c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 157489c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 157589c2dd62SKumar Gala int devfn, int offset, type value) \ 157689c2dd62SKumar Gala { \ 157789c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 157889c2dd62SKumar Gala devfn, offset, value); \ 157989c2dd62SKumar Gala } 158089c2dd62SKumar Gala 158189c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 158289c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 158389c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 158489c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 158589c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 158689c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 158789c2dd62SKumar Gala 158889c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 158989c2dd62SKumar Gala int cap) 159089c2dd62SKumar Gala { 159189c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 159289c2dd62SKumar Gala } 15930ed2c722SGrant Likely 159498d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 159598d9f30cSBenjamin Herrenschmidt { 159698d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 159798d9f30cSBenjamin Herrenschmidt 159898d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 159998d9f30cSBenjamin Herrenschmidt } 160098d9f30cSBenjamin Herrenschmidt 16010ed2c722SGrant Likely /** 16020ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 16030ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 16040ed2c722SGrant Likely */ 1605cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 16060ed2c722SGrant Likely { 160745a709f8SBjorn Helgaas LIST_HEAD(resources); 16080ed2c722SGrant Likely struct pci_bus *bus; 16090ed2c722SGrant Likely struct device_node *node = hose->dn; 16100ed2c722SGrant Likely int mode; 16110ed2c722SGrant Likely 161274a7f084SGrant Likely pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node)); 16130ed2c722SGrant Likely 16140ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16150ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16160ed2c722SGrant Likely 16170ed2c722SGrant Likely /* Wire up PHB bus resources */ 161845a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 161945a709f8SBjorn Helgaas 1620be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1621be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1622be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1623be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1624be8e60d8SYinghai Lu 162545a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 162645a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 162745a709f8SBjorn Helgaas hose->ops, hose, &resources); 162845a709f8SBjorn Helgaas if (bus == NULL) { 162945a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 163045a709f8SBjorn Helgaas hose->global_number); 163145a709f8SBjorn Helgaas pci_free_resource_list(&resources); 163245a709f8SBjorn Helgaas return; 163345a709f8SBjorn Helgaas } 163445a709f8SBjorn Helgaas hose->bus = bus; 16350ed2c722SGrant Likely 16360ed2c722SGrant Likely /* Get probe mode and perform scan */ 16370ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 1638*467efc2eSDaniel Axtens if (node && hose->controller_ops.probe_mode) 1639*467efc2eSDaniel Axtens mode = hose->controller_ops.probe_mode(bus); 16400ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1641be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 16420ed2c722SGrant Likely of_scan_bus(node, bus); 16430ed2c722SGrant Likely 1644be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1645be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1646be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1647be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1648be8e60d8SYinghai Lu } 1649781fb7a3SBenjamin Herrenschmidt 1650491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1651491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1652491b98c3SBenjamin Herrenschmidt */ 1653491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1654491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1655491b98c3SBenjamin Herrenschmidt 1656781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1657bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1658781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1659a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1660a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1661781fb7a3SBenjamin Herrenschmidt } 16620ed2c722SGrant Likely } 1663c065488fSKumar Gala 1664c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1665c065488fSKumar Gala { 1666c065488fSKumar Gala int i, class = dev->class >> 8; 166705737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 166805737c7cSJason Jin int prog_if = dev->class & 0xf; 1669c065488fSKumar Gala 1670c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1671c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1672c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 167305737c7cSJason Jin (prog_if == 0) && 1674c065488fSKumar Gala (dev->bus->parent == NULL)) { 1675c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1676c065488fSKumar Gala dev->resource[i].start = 0; 1677c065488fSKumar Gala dev->resource[i].end = 0; 1678c065488fSKumar Gala dev->resource[i].flags = 0; 1679c065488fSKumar Gala } 1680c065488fSKumar Gala } 1681c065488fSKumar Gala } 1682c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1683c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1684c2e1d845SBrian King 1685c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev) 1686c2e1d845SBrian King { 1687c2e1d845SBrian King u16 cmd; 1688c2e1d845SBrian King 1689c2e1d845SBrian King pci_read_config_word(pdev, PCI_COMMAND, &cmd); 1690c2e1d845SBrian King if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device()) 1691c2e1d845SBrian King vga_set_default_device(pdev); 1692c2e1d845SBrian King 1693c2e1d845SBrian King } 1694c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, 1695c2e1d845SBrian King PCI_CLASS_DISPLAY_VGA, 8, fixup_vga); 1696