xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision 3fd47f063b17692e843128e2abda3e697df42198)
15516b540SKumar Gala /*
25516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
3cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
4cf1d8a8aSKumar Gala  *
5cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
6cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7cf1d8a8aSKumar Gala  *
8cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
10cf1d8a8aSKumar Gala  *
11cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
125516b540SKumar Gala  *
135516b540SKumar Gala  * This program is free software; you can redistribute it and/or
145516b540SKumar Gala  * modify it under the terms of the GNU General Public License
155516b540SKumar Gala  * as published by the Free Software Foundation; either version
165516b540SKumar Gala  * 2 of the License, or (at your option) any later version.
175516b540SKumar Gala  */
185516b540SKumar Gala 
195516b540SKumar Gala #include <linux/kernel.h>
205516b540SKumar Gala #include <linux/pci.h>
215516b540SKumar Gala #include <linux/string.h>
225516b540SKumar Gala #include <linux/init.h>
235516b540SKumar Gala #include <linux/bootmem.h>
2466b15db6SPaul Gortmaker #include <linux/export.h>
2522ae782fSGrant Likely #include <linux/of_address.h>
2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
275516b540SKumar Gala #include <linux/mm.h>
285516b540SKumar Gala #include <linux/list.h>
295516b540SKumar Gala #include <linux/syscalls.h>
305516b540SKumar Gala #include <linux/irq.h>
315516b540SKumar Gala #include <linux/vmalloc.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c2e1d845SBrian King #include <linux/vgaarb.h>
345516b540SKumar Gala 
355516b540SKumar Gala #include <asm/processor.h>
365516b540SKumar Gala #include <asm/io.h>
375516b540SKumar Gala #include <asm/prom.h>
385516b540SKumar Gala #include <asm/pci-bridge.h>
395516b540SKumar Gala #include <asm/byteorder.h>
405516b540SKumar Gala #include <asm/machdep.h>
415516b540SKumar Gala #include <asm/ppc-pci.h>
428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
435516b540SKumar Gala 
44a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
45c3bd517dSMilton Miller LIST_HEAD(hose_list);
46a4c9e328SKumar Gala 
47a4c9e328SKumar Gala /* XXX kill that some day ... */
48ebfc00f7SStephen Rothwell static int global_phb_number;		/* Global phb counter */
49a4c9e328SKumar Gala 
5025e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
5125e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
5225e81f92SBenjamin Herrenschmidt 
53a4c9e328SKumar Gala 
5445223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
554fc665b8SBecky Bruce 
5645223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops)
574fc665b8SBecky Bruce {
584fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
594fc665b8SBecky Bruce }
604fc665b8SBecky Bruce 
6145223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void)
624fc665b8SBecky Bruce {
634fc665b8SBecky Bruce 	return pci_dma_ops;
644fc665b8SBecky Bruce }
654fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops);
664fc665b8SBecky Bruce 
672d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
68a4c9e328SKumar Gala {
69a4c9e328SKumar Gala 	struct pci_controller *phb;
70a4c9e328SKumar Gala 
71e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
72a4c9e328SKumar Gala 	if (phb == NULL)
73a4c9e328SKumar Gala 		return NULL;
74e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
75e60516e3SStephen Rothwell 	phb->global_number = global_phb_number++;
76e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
77e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
7844ef3390SStephen Rothwell 	phb->dn = dev;
79a4c9e328SKumar Gala 	phb->is_dynamic = mem_init_done;
80a4c9e328SKumar Gala #ifdef CONFIG_PPC64
81a4c9e328SKumar Gala 	if (dev) {
82a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
83a4c9e328SKumar Gala 
84a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
85a4c9e328SKumar Gala 			nid = -1;
86a4c9e328SKumar Gala 
87a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
88a4c9e328SKumar Gala 	}
89a4c9e328SKumar Gala #endif
90a4c9e328SKumar Gala 	return phb;
91a4c9e328SKumar Gala }
92a4c9e328SKumar Gala 
93a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
94a4c9e328SKumar Gala {
95a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
96a4c9e328SKumar Gala 	list_del(&phb->list_node);
97a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
98a4c9e328SKumar Gala 
99a4c9e328SKumar Gala 	if (phb->is_dynamic)
100a4c9e328SKumar Gala 		kfree(phb);
101a4c9e328SKumar Gala }
102a4c9e328SKumar Gala 
1034c2245bbSGavin Shan /*
1044c2245bbSGavin Shan  * The function is used to return the minimal alignment
1054c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1064c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1074c2245bbSGavin Shan  * memory windows.
1084c2245bbSGavin Shan  */
1094c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1104c2245bbSGavin Shan 					 unsigned long type)
1114c2245bbSGavin Shan {
1124c2245bbSGavin Shan 	if (ppc_md.pcibios_window_alignment)
1134c2245bbSGavin Shan 		return ppc_md.pcibios_window_alignment(bus, type);
1144c2245bbSGavin Shan 
1154c2245bbSGavin Shan 	/*
1164c2245bbSGavin Shan 	 * PCI core will figure out the default
1174c2245bbSGavin Shan 	 * alignment: 4KiB for I/O and 1MiB for
1184c2245bbSGavin Shan 	 * memory window.
1194c2245bbSGavin Shan 	 */
1204c2245bbSGavin Shan 	return 1;
1214c2245bbSGavin Shan }
1224c2245bbSGavin Shan 
123c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
124c3bd517dSMilton Miller {
125c3bd517dSMilton Miller #ifdef CONFIG_PPC64
126c3bd517dSMilton Miller 	return hose->pci_io_size;
127c3bd517dSMilton Miller #else
12828f65c11SJoe Perches 	return resource_size(&hose->io_resource);
129c3bd517dSMilton Miller #endif
130c3bd517dSMilton Miller }
131c3bd517dSMilton Miller 
1326dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
1336dfbde20SBenjamin Herrenschmidt {
1346dfbde20SBenjamin Herrenschmidt 	int ret = 0;
1356dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
136c3bd517dSMilton Miller 	resource_size_t size;
1376dfbde20SBenjamin Herrenschmidt 
1386dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
1396dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
140c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
1416dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
1426dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
1436dfbde20SBenjamin Herrenschmidt 			ret = 1;
1446dfbde20SBenjamin Herrenschmidt 			break;
1456dfbde20SBenjamin Herrenschmidt 		}
1466dfbde20SBenjamin Herrenschmidt 	}
1476dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
1486dfbde20SBenjamin Herrenschmidt 	return ret;
1496dfbde20SBenjamin Herrenschmidt }
1506dfbde20SBenjamin Herrenschmidt 
151c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
152c3bd517dSMilton Miller {
153c3bd517dSMilton Miller 	struct pci_controller *hose;
154c3bd517dSMilton Miller 	resource_size_t size;
155c3bd517dSMilton Miller 	unsigned long ret = ~0;
156c3bd517dSMilton Miller 
157c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
158c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
159c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
160c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
161c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
162c3bd517dSMilton Miller 			unsigned long base =
163c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
164c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
165c3bd517dSMilton Miller 			break;
166c3bd517dSMilton Miller 		}
167c3bd517dSMilton Miller 	}
168c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
169c3bd517dSMilton Miller 
170c3bd517dSMilton Miller 	return ret;
171c3bd517dSMilton Miller }
172c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
173c3bd517dSMilton Miller 
1745516b540SKumar Gala /*
1755516b540SKumar Gala  * Return the domain number for this bus.
1765516b540SKumar Gala  */
1775516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
1785516b540SKumar Gala {
1795516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
1805516b540SKumar Gala 
1815516b540SKumar Gala 	return hose->global_number;
1825516b540SKumar Gala }
1835516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
18458083dadSKumar Gala 
185a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
186a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
187a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
188a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
189a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
190a4c9e328SKumar Gala  * config cycles.
191a4c9e328SKumar Gala  */
192a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
193a4c9e328SKumar Gala {
194a4c9e328SKumar Gala 	while(node) {
195a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
196a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
19744ef3390SStephen Rothwell 			if (hose->dn == node)
198a4c9e328SKumar Gala 				return hose;
199a4c9e328SKumar Gala 		node = node->parent;
200a4c9e328SKumar Gala 	}
201a4c9e328SKumar Gala 	return NULL;
202a4c9e328SKumar Gala }
203a4c9e328SKumar Gala 
20458083dadSKumar Gala static ssize_t pci_show_devspec(struct device *dev,
20558083dadSKumar Gala 		struct device_attribute *attr, char *buf)
20658083dadSKumar Gala {
20758083dadSKumar Gala 	struct pci_dev *pdev;
20858083dadSKumar Gala 	struct device_node *np;
20958083dadSKumar Gala 
21058083dadSKumar Gala 	pdev = to_pci_dev (dev);
21158083dadSKumar Gala 	np = pci_device_to_OF_node(pdev);
21258083dadSKumar Gala 	if (np == NULL || np->full_name == NULL)
21358083dadSKumar Gala 		return 0;
21458083dadSKumar Gala 	return sprintf(buf, "%s", np->full_name);
21558083dadSKumar Gala }
21658083dadSKumar Gala static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
21758083dadSKumar Gala 
21858083dadSKumar Gala /* Add sysfs properties */
2194f3731daSTony Breeds int pcibios_add_platform_entries(struct pci_dev *pdev)
22058083dadSKumar Gala {
2214f3731daSTony Breeds 	return device_create_file(&pdev->dev, &dev_attr_devspec);
22258083dadSKumar Gala }
22358083dadSKumar Gala 
22458083dadSKumar Gala /*
22558083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
22658083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
22758083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
22858083dadSKumar Gala  */
2294666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
23058083dadSKumar Gala {
23158083dadSKumar Gala 	struct of_irq oirq;
23258083dadSKumar Gala 	unsigned int virq;
23358083dadSKumar Gala 
234b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
23558083dadSKumar Gala 
23658083dadSKumar Gala #ifdef DEBUG
23758083dadSKumar Gala 	memset(&oirq, 0xff, sizeof(oirq));
23858083dadSKumar Gala #endif
23958083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
24058083dadSKumar Gala 	if (of_irq_map_pci(pci_dev, &oirq)) {
24158083dadSKumar Gala 		u8 line, pin;
24258083dadSKumar Gala 
24358083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
24458083dadSKumar Gala 		 * space and map that through the default controller. We
24558083dadSKumar Gala 		 * also set the type to level low since that's what PCI
24658083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
24758083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
24858083dadSKumar Gala 		 * function.
24958083dadSKumar Gala 		 */
25058083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
25158083dadSKumar Gala 			return -1;
25258083dadSKumar Gala 		if (pin == 0)
25358083dadSKumar Gala 			return -1;
25458083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
25554a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
25658083dadSKumar Gala 			return -1;
25758083dadSKumar Gala 		}
258b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
25954a24cbbSBenjamin Herrenschmidt 			 line, pin);
26058083dadSKumar Gala 
26158083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
26258083dadSKumar Gala 		if (virq != NO_IRQ)
263ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
26458083dadSKumar Gala 	} else {
265b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
26658083dadSKumar Gala 			 oirq.size, oirq.specifier[0], oirq.specifier[1],
26774a7f084SGrant Likely 			 of_node_full_name(oirq.controller));
26858083dadSKumar Gala 
26958083dadSKumar Gala 		virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
27058083dadSKumar Gala 					     oirq.size);
27158083dadSKumar Gala 	}
27258083dadSKumar Gala 	if(virq == NO_IRQ) {
273b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
27458083dadSKumar Gala 		return -1;
27558083dadSKumar Gala 	}
27658083dadSKumar Gala 
277b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
27858083dadSKumar Gala 
27958083dadSKumar Gala 	pci_dev->irq = virq;
28058083dadSKumar Gala 
28158083dadSKumar Gala 	return 0;
28258083dadSKumar Gala }
28358083dadSKumar Gala 
28458083dadSKumar Gala /*
28558083dadSKumar Gala  * Platform support for /proc/bus/pci/X/Y mmap()s,
28658083dadSKumar Gala  * modelled on the sparc64 implementation by Dave Miller.
28758083dadSKumar Gala  *  -- paulus.
28858083dadSKumar Gala  */
28958083dadSKumar Gala 
29058083dadSKumar Gala /*
29158083dadSKumar Gala  * Adjust vm_pgoff of VMA such that it is the physical page offset
29258083dadSKumar Gala  * corresponding to the 32-bit pci bus offset for DEV requested by the user.
29358083dadSKumar Gala  *
29458083dadSKumar Gala  * Basically, the user finds the base address for his device which he wishes
29558083dadSKumar Gala  * to mmap.  They read the 32-bit value from the config space base register,
29658083dadSKumar Gala  * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
29758083dadSKumar Gala  * offset parameter of mmap on /proc/bus/pci/XXX for that device.
29858083dadSKumar Gala  *
29958083dadSKumar Gala  * Returns negative error code on failure, zero on success.
30058083dadSKumar Gala  */
30158083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
30258083dadSKumar Gala 					       resource_size_t *offset,
30358083dadSKumar Gala 					       enum pci_mmap_state mmap_state)
30458083dadSKumar Gala {
30558083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
30658083dadSKumar Gala 	unsigned long io_offset = 0;
30758083dadSKumar Gala 	int i, res_bit;
30858083dadSKumar Gala 
30958083dadSKumar Gala 	if (hose == 0)
31058083dadSKumar Gala 		return NULL;		/* should never happen */
31158083dadSKumar Gala 
31258083dadSKumar Gala 	/* If memory, add on the PCI bridge address offset */
31358083dadSKumar Gala 	if (mmap_state == pci_mmap_mem) {
31458083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
31558083dadSKumar Gala 		*offset += hose->pci_mem_offset;
31658083dadSKumar Gala #endif
31758083dadSKumar Gala 		res_bit = IORESOURCE_MEM;
31858083dadSKumar Gala 	} else {
31958083dadSKumar Gala 		io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
32058083dadSKumar Gala 		*offset += io_offset;
32158083dadSKumar Gala 		res_bit = IORESOURCE_IO;
32258083dadSKumar Gala 	}
32358083dadSKumar Gala 
32458083dadSKumar Gala 	/*
32558083dadSKumar Gala 	 * Check that the offset requested corresponds to one of the
32658083dadSKumar Gala 	 * resources of the device.
32758083dadSKumar Gala 	 */
32858083dadSKumar Gala 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
32958083dadSKumar Gala 		struct resource *rp = &dev->resource[i];
33058083dadSKumar Gala 		int flags = rp->flags;
33158083dadSKumar Gala 
33258083dadSKumar Gala 		/* treat ROM as memory (should be already) */
33358083dadSKumar Gala 		if (i == PCI_ROM_RESOURCE)
33458083dadSKumar Gala 			flags |= IORESOURCE_MEM;
33558083dadSKumar Gala 
33658083dadSKumar Gala 		/* Active and same type? */
33758083dadSKumar Gala 		if ((flags & res_bit) == 0)
33858083dadSKumar Gala 			continue;
33958083dadSKumar Gala 
34058083dadSKumar Gala 		/* In the range of this resource? */
34158083dadSKumar Gala 		if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
34258083dadSKumar Gala 			continue;
34358083dadSKumar Gala 
34458083dadSKumar Gala 		/* found it! construct the final physical address */
34558083dadSKumar Gala 		if (mmap_state == pci_mmap_io)
34658083dadSKumar Gala 			*offset += hose->io_base_phys - io_offset;
34758083dadSKumar Gala 		return rp;
34858083dadSKumar Gala 	}
34958083dadSKumar Gala 
35058083dadSKumar Gala 	return NULL;
35158083dadSKumar Gala }
35258083dadSKumar Gala 
35358083dadSKumar Gala /*
35458083dadSKumar Gala  * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
35558083dadSKumar Gala  * device mapping.
35658083dadSKumar Gala  */
35758083dadSKumar Gala static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
35858083dadSKumar Gala 				      pgprot_t protection,
35958083dadSKumar Gala 				      enum pci_mmap_state mmap_state,
36058083dadSKumar Gala 				      int write_combine)
36158083dadSKumar Gala {
36258083dadSKumar Gala 	unsigned long prot = pgprot_val(protection);
36358083dadSKumar Gala 
36458083dadSKumar Gala 	/* Write combine is always 0 on non-memory space mappings. On
36558083dadSKumar Gala 	 * memory space, if the user didn't pass 1, we check for a
36658083dadSKumar Gala 	 * "prefetchable" resource. This is a bit hackish, but we use
36758083dadSKumar Gala 	 * this to workaround the inability of /sysfs to provide a write
36858083dadSKumar Gala 	 * combine bit
36958083dadSKumar Gala 	 */
37058083dadSKumar Gala 	if (mmap_state != pci_mmap_mem)
37158083dadSKumar Gala 		write_combine = 0;
37258083dadSKumar Gala 	else if (write_combine == 0) {
37358083dadSKumar Gala 		if (rp->flags & IORESOURCE_PREFETCH)
37458083dadSKumar Gala 			write_combine = 1;
37558083dadSKumar Gala 	}
37658083dadSKumar Gala 
37758083dadSKumar Gala 	/* XXX would be nice to have a way to ask for write-through */
37858083dadSKumar Gala 	if (write_combine)
37964b3d0e8SBenjamin Herrenschmidt 		return pgprot_noncached_wc(prot);
38058083dadSKumar Gala 	else
38164b3d0e8SBenjamin Herrenschmidt 		return pgprot_noncached(prot);
38258083dadSKumar Gala }
38358083dadSKumar Gala 
38458083dadSKumar Gala /*
38558083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
38658083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
38758083dadSKumar Gala  * above routine
38858083dadSKumar Gala  */
38958083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
39058083dadSKumar Gala 				  unsigned long pfn,
39158083dadSKumar Gala 				  unsigned long size,
39264b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
39358083dadSKumar Gala {
39458083dadSKumar Gala 	struct pci_dev *pdev = NULL;
39558083dadSKumar Gala 	struct resource *found = NULL;
3967c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
39758083dadSKumar Gala 	int i;
39858083dadSKumar Gala 
39958083dadSKumar Gala 	if (page_is_ram(pfn))
40064b3d0e8SBenjamin Herrenschmidt 		return prot;
40158083dadSKumar Gala 
40264b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
40358083dadSKumar Gala 	for_each_pci_dev(pdev) {
40458083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
40558083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
40658083dadSKumar Gala 			int flags = rp->flags;
40758083dadSKumar Gala 
40858083dadSKumar Gala 			/* Active and same type? */
40958083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
41058083dadSKumar Gala 				continue;
41158083dadSKumar Gala 			/* In the range of this resource? */
41258083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
41358083dadSKumar Gala 			    offset > rp->end)
41458083dadSKumar Gala 				continue;
41558083dadSKumar Gala 			found = rp;
41658083dadSKumar Gala 			break;
41758083dadSKumar Gala 		}
41858083dadSKumar Gala 		if (found)
41958083dadSKumar Gala 			break;
42058083dadSKumar Gala 	}
42158083dadSKumar Gala 	if (found) {
42258083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
42364b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
42458083dadSKumar Gala 		pci_dev_put(pdev);
42558083dadSKumar Gala 	}
42658083dadSKumar Gala 
427b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
42864b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
42958083dadSKumar Gala 
43064b3d0e8SBenjamin Herrenschmidt 	return prot;
43158083dadSKumar Gala }
43258083dadSKumar Gala 
43358083dadSKumar Gala 
43458083dadSKumar Gala /*
43558083dadSKumar Gala  * Perform the actual remap of the pages for a PCI device mapping, as
43658083dadSKumar Gala  * appropriate for this architecture.  The region in the process to map
43758083dadSKumar Gala  * is described by vm_start and vm_end members of VMA, the base physical
43858083dadSKumar Gala  * address is found in vm_pgoff.
43958083dadSKumar Gala  * The pci device structure is provided so that architectures may make mapping
44058083dadSKumar Gala  * decisions on a per-device or per-bus basis.
44158083dadSKumar Gala  *
44258083dadSKumar Gala  * Returns a negative error code on failure, zero on success.
44358083dadSKumar Gala  */
44458083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
44558083dadSKumar Gala 			enum pci_mmap_state mmap_state, int write_combine)
44658083dadSKumar Gala {
4477c12d906SBenjamin Herrenschmidt 	resource_size_t offset =
4487c12d906SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
44958083dadSKumar Gala 	struct resource *rp;
45058083dadSKumar Gala 	int ret;
45158083dadSKumar Gala 
45258083dadSKumar Gala 	rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
45358083dadSKumar Gala 	if (rp == NULL)
45458083dadSKumar Gala 		return -EINVAL;
45558083dadSKumar Gala 
45658083dadSKumar Gala 	vma->vm_pgoff = offset >> PAGE_SHIFT;
45758083dadSKumar Gala 	vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
45858083dadSKumar Gala 						  vma->vm_page_prot,
45958083dadSKumar Gala 						  mmap_state, write_combine);
46058083dadSKumar Gala 
46158083dadSKumar Gala 	ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
46258083dadSKumar Gala 			       vma->vm_end - vma->vm_start, vma->vm_page_prot);
46358083dadSKumar Gala 
46458083dadSKumar Gala 	return ret;
46558083dadSKumar Gala }
46658083dadSKumar Gala 
467e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
468e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
469e9f82cb7SBenjamin Herrenschmidt {
470e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
471e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
472e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
473e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
474e9f82cb7SBenjamin Herrenschmidt 
475e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
476e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
477e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
478e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
479e9f82cb7SBenjamin Herrenschmidt 	 */
480e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
481e9f82cb7SBenjamin Herrenschmidt 	offset += port;
482e9f82cb7SBenjamin Herrenschmidt 
483e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
484e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
485e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
486e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
487e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
488e9f82cb7SBenjamin Herrenschmidt 
489e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
490e9f82cb7SBenjamin Herrenschmidt 	case 1:
491e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
492e9f82cb7SBenjamin Herrenschmidt 		return 1;
493e9f82cb7SBenjamin Herrenschmidt 	case 2:
494e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
495e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
496e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
497e9f82cb7SBenjamin Herrenschmidt 		return 2;
498e9f82cb7SBenjamin Herrenschmidt 	case 4:
499e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
500e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
501e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
502e9f82cb7SBenjamin Herrenschmidt 		return 4;
503e9f82cb7SBenjamin Herrenschmidt 	}
504e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
505e9f82cb7SBenjamin Herrenschmidt }
506e9f82cb7SBenjamin Herrenschmidt 
507e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
508e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
509e9f82cb7SBenjamin Herrenschmidt {
510e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
511e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
512e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
513e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
514e9f82cb7SBenjamin Herrenschmidt 
515e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
516e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
517e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
518e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
519e9f82cb7SBenjamin Herrenschmidt 	 */
520e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
521e9f82cb7SBenjamin Herrenschmidt 	offset += port;
522e9f82cb7SBenjamin Herrenschmidt 
523e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
524e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
525e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
526e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
527e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
528e9f82cb7SBenjamin Herrenschmidt 
529e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
530e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
531e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
532e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
533e9f82cb7SBenjamin Herrenschmidt 	 */
534e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
535e9f82cb7SBenjamin Herrenschmidt 	case 1:
536e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
537e9f82cb7SBenjamin Herrenschmidt 		return 1;
538e9f82cb7SBenjamin Herrenschmidt 	case 2:
539e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
540e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
541e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
542e9f82cb7SBenjamin Herrenschmidt 		return 2;
543e9f82cb7SBenjamin Herrenschmidt 	case 4:
544e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
545e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
546e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
547e9f82cb7SBenjamin Herrenschmidt 		return 4;
548e9f82cb7SBenjamin Herrenschmidt 	}
549e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
550e9f82cb7SBenjamin Herrenschmidt }
551e9f82cb7SBenjamin Herrenschmidt 
552e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
553e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
554e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
555e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
556e9f82cb7SBenjamin Herrenschmidt {
557e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
558e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
559e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
560e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
561e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
562e9f82cb7SBenjamin Herrenschmidt 
563e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
564e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
565e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
566e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
567e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
568e9f82cb7SBenjamin Herrenschmidt 
569e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
5705b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
5715b11abfdSBenjamin Herrenschmidt 		 *
5725b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
5735b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
5745b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
5755b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
5765b11abfdSBenjamin Herrenschmidt 		 */
5775b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
5785b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
5795b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
5805b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
5815b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
5825b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
5835b11abfdSBenjamin Herrenschmidt 			return 0;
5845b11abfdSBenjamin Herrenschmidt 		}
585e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
586e9f82cb7SBenjamin Herrenschmidt 	} else {
587e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
588e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
589e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
590e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
591e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
592e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
593e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
594e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
595e9f82cb7SBenjamin Herrenschmidt 	}
596e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
597e9f82cb7SBenjamin Herrenschmidt 
598e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
59964b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
600e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
601e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
602e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
603e9f82cb7SBenjamin Herrenschmidt }
604e9f82cb7SBenjamin Herrenschmidt 
60558083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
60658083dadSKumar Gala 			  const struct resource *rsrc,
60758083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
60858083dadSKumar Gala {
60958083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
61058083dadSKumar Gala 	resource_size_t offset = 0;
61158083dadSKumar Gala 
61258083dadSKumar Gala 	if (hose == NULL)
61358083dadSKumar Gala 		return;
61458083dadSKumar Gala 
61558083dadSKumar Gala 	if (rsrc->flags & IORESOURCE_IO)
61658083dadSKumar Gala 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
61758083dadSKumar Gala 
61858083dadSKumar Gala 	/* We pass a fully fixed up address to userland for MMIO instead of
61958083dadSKumar Gala 	 * a BAR value because X is lame and expects to be able to use that
62058083dadSKumar Gala 	 * to pass to /dev/mem !
62158083dadSKumar Gala 	 *
62258083dadSKumar Gala 	 * That means that we'll have potentially 64 bits values where some
62358083dadSKumar Gala 	 * userland apps only expect 32 (like X itself since it thinks only
62458083dadSKumar Gala 	 * Sparc has 64 bits MMIO) but if we don't do that, we break it on
62558083dadSKumar Gala 	 * 32 bits CHRPs :-(
62658083dadSKumar Gala 	 *
62758083dadSKumar Gala 	 * Hopefully, the sysfs insterface is immune to that gunk. Once X
62858083dadSKumar Gala 	 * has been fixed (and the fix spread enough), we can re-enable the
62958083dadSKumar Gala 	 * 2 lines below and pass down a BAR value to userland. In that case
63058083dadSKumar Gala 	 * we'll also have to re-enable the matching code in
63158083dadSKumar Gala 	 * __pci_mmap_make_offset().
63258083dadSKumar Gala 	 *
63358083dadSKumar Gala 	 * BenH.
63458083dadSKumar Gala 	 */
63558083dadSKumar Gala #if 0
63658083dadSKumar Gala 	else if (rsrc->flags & IORESOURCE_MEM)
63758083dadSKumar Gala 		offset = hose->pci_mem_offset;
63858083dadSKumar Gala #endif
63958083dadSKumar Gala 
64058083dadSKumar Gala 	*start = rsrc->start - offset;
64158083dadSKumar Gala 	*end = rsrc->end - offset;
64258083dadSKumar Gala }
64313dccb9eSBenjamin Herrenschmidt 
64413dccb9eSBenjamin Herrenschmidt /**
64513dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
64613dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
64713dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
64813dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
64913dccb9eSBenjamin Herrenschmidt  *
65013dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
65113dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
65213dccb9eSBenjamin Herrenschmidt  * content.
65313dccb9eSBenjamin Herrenschmidt  *
65413dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
65513dccb9eSBenjamin Herrenschmidt  * with here:
65613dccb9eSBenjamin Herrenschmidt  *
65713dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
65813dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
65913dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
66013dccb9eSBenjamin Herrenschmidt  *
66113dccb9eSBenjamin Herrenschmidt  *   - We can only cope with all memory ranges having the same offset
66213dccb9eSBenjamin Herrenschmidt  *     between CPU addresses and PCI addresses. Unfortunately, some bridges
66313dccb9eSBenjamin Herrenschmidt  *     are setup for a large 1:1 mapping along with a small "window" which
66413dccb9eSBenjamin Herrenschmidt  *     maps PCI address 0 to some arbitrary high address of the CPU space in
66513dccb9eSBenjamin Herrenschmidt  *     order to give access to the ISA memory hole.
66613dccb9eSBenjamin Herrenschmidt  *     The way out of here that I've chosen for now is to always set the
66713dccb9eSBenjamin Herrenschmidt  *     offset based on the first resource found, then override it if we
66813dccb9eSBenjamin Herrenschmidt  *     have a different offset and the previous was set by an ISA hole.
66913dccb9eSBenjamin Herrenschmidt  *
67013dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
67113dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
67213dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
67313dccb9eSBenjamin Herrenschmidt  *
67413dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
67513dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
67613dccb9eSBenjamin Herrenschmidt  */
677cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
678cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
67913dccb9eSBenjamin Herrenschmidt {
68013dccb9eSBenjamin Herrenschmidt 	const u32 *ranges;
68113dccb9eSBenjamin Herrenschmidt 	int rlen;
68213dccb9eSBenjamin Herrenschmidt 	int pna = of_n_addr_cells(dev);
68313dccb9eSBenjamin Herrenschmidt 	int np = pna + 5;
68413dccb9eSBenjamin Herrenschmidt 	int memno = 0, isa_hole = -1;
68513dccb9eSBenjamin Herrenschmidt 	u32 pci_space;
68613dccb9eSBenjamin Herrenschmidt 	unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
68713dccb9eSBenjamin Herrenschmidt 	unsigned long long isa_mb = 0;
68813dccb9eSBenjamin Herrenschmidt 	struct resource *res;
68913dccb9eSBenjamin Herrenschmidt 
69013dccb9eSBenjamin Herrenschmidt 	printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
69113dccb9eSBenjamin Herrenschmidt 	       dev->full_name, primary ? "(primary)" : "");
69213dccb9eSBenjamin Herrenschmidt 
69313dccb9eSBenjamin Herrenschmidt 	/* Get ranges property */
69413dccb9eSBenjamin Herrenschmidt 	ranges = of_get_property(dev, "ranges", &rlen);
69513dccb9eSBenjamin Herrenschmidt 	if (ranges == NULL)
69613dccb9eSBenjamin Herrenschmidt 		return;
69713dccb9eSBenjamin Herrenschmidt 
69813dccb9eSBenjamin Herrenschmidt 	/* Parse it */
69913dccb9eSBenjamin Herrenschmidt 	while ((rlen -= np * 4) >= 0) {
70013dccb9eSBenjamin Herrenschmidt 		/* Read next ranges element */
70113dccb9eSBenjamin Herrenschmidt 		pci_space = ranges[0];
70213dccb9eSBenjamin Herrenschmidt 		pci_addr = of_read_number(ranges + 1, 2);
70313dccb9eSBenjamin Herrenschmidt 		cpu_addr = of_translate_address(dev, ranges + 3);
70413dccb9eSBenjamin Herrenschmidt 		size = of_read_number(ranges + pna + 3, 2);
70513dccb9eSBenjamin Herrenschmidt 		ranges += np;
706e9f82cb7SBenjamin Herrenschmidt 
707e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
708e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
709e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
710e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
711e9f82cb7SBenjamin Herrenschmidt 		 */
71213dccb9eSBenjamin Herrenschmidt 		if (cpu_addr == OF_BAD_ADDR || size == 0)
71313dccb9eSBenjamin Herrenschmidt 			continue;
71413dccb9eSBenjamin Herrenschmidt 
71513dccb9eSBenjamin Herrenschmidt 		/* Now consume following elements while they are contiguous */
71613dccb9eSBenjamin Herrenschmidt 		for (; rlen >= np * sizeof(u32);
71713dccb9eSBenjamin Herrenschmidt 		     ranges += np, rlen -= np * 4) {
71813dccb9eSBenjamin Herrenschmidt 			if (ranges[0] != pci_space)
71913dccb9eSBenjamin Herrenschmidt 				break;
72013dccb9eSBenjamin Herrenschmidt 			pci_next = of_read_number(ranges + 1, 2);
72113dccb9eSBenjamin Herrenschmidt 			cpu_next = of_translate_address(dev, ranges + 3);
72213dccb9eSBenjamin Herrenschmidt 			if (pci_next != pci_addr + size ||
72313dccb9eSBenjamin Herrenschmidt 			    cpu_next != cpu_addr + size)
72413dccb9eSBenjamin Herrenschmidt 				break;
72513dccb9eSBenjamin Herrenschmidt 			size += of_read_number(ranges + pna + 3, 2);
72613dccb9eSBenjamin Herrenschmidt 		}
72713dccb9eSBenjamin Herrenschmidt 
72813dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
72913dccb9eSBenjamin Herrenschmidt 		res = NULL;
73013dccb9eSBenjamin Herrenschmidt 		switch ((pci_space >> 24) & 0x3) {
73113dccb9eSBenjamin Herrenschmidt 		case 1:		/* PCI IO space */
73213dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
73313dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
73413dccb9eSBenjamin Herrenschmidt 			       cpu_addr, cpu_addr + size - 1, pci_addr);
73513dccb9eSBenjamin Herrenschmidt 
73613dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
73713dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
73813dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
73913dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
74013dccb9eSBenjamin Herrenschmidt 				continue;
74113dccb9eSBenjamin Herrenschmidt 			}
74213dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
74313dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
74413dccb9eSBenjamin Herrenschmidt 			if (size > 0x01000000)
74513dccb9eSBenjamin Herrenschmidt 				size = 0x01000000;
74613dccb9eSBenjamin Herrenschmidt 
74713dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
74813dccb9eSBenjamin Herrenschmidt 			hose->io_base_virt = ioremap(cpu_addr, size);
74913dccb9eSBenjamin Herrenschmidt 
75013dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
75113dccb9eSBenjamin Herrenschmidt 			if (primary)
75213dccb9eSBenjamin Herrenschmidt 				isa_io_base =
75313dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
75413dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
75513dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
75613dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
75713dccb9eSBenjamin Herrenschmidt 			 */
75813dccb9eSBenjamin Herrenschmidt 			hose->pci_io_size = pci_addr + size;
75913dccb9eSBenjamin Herrenschmidt 			hose->io_base_phys = cpu_addr - pci_addr;
76013dccb9eSBenjamin Herrenschmidt 
76113dccb9eSBenjamin Herrenschmidt 			/* Build resource */
76213dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
76313dccb9eSBenjamin Herrenschmidt 			res->flags = IORESOURCE_IO;
76413dccb9eSBenjamin Herrenschmidt 			res->start = pci_addr;
76513dccb9eSBenjamin Herrenschmidt 			break;
76613dccb9eSBenjamin Herrenschmidt 		case 2:		/* PCI Memory space */
76767260ac9SBenjamin Herrenschmidt 		case 3:		/* PCI 64 bits Memory space */
76813dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
76913dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
77013dccb9eSBenjamin Herrenschmidt 			       cpu_addr, cpu_addr + size - 1, pci_addr,
77113dccb9eSBenjamin Herrenschmidt 			       (pci_space & 0x40000000) ? "Prefetch" : "");
77213dccb9eSBenjamin Herrenschmidt 
77313dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
77413dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
77513dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
77613dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
77713dccb9eSBenjamin Herrenschmidt 				continue;
77813dccb9eSBenjamin Herrenschmidt 			}
77913dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
78013dccb9eSBenjamin Herrenschmidt 			if (pci_addr == 0) {
78113dccb9eSBenjamin Herrenschmidt 				isa_mb = cpu_addr;
78213dccb9eSBenjamin Herrenschmidt 				isa_hole = memno;
78313dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
78413dccb9eSBenjamin Herrenschmidt 					isa_mem_base = cpu_addr;
785e9f82cb7SBenjamin Herrenschmidt 				hose->isa_mem_phys = cpu_addr;
786e9f82cb7SBenjamin Herrenschmidt 				hose->isa_mem_size = size;
78713dccb9eSBenjamin Herrenschmidt 			}
78813dccb9eSBenjamin Herrenschmidt 
78913dccb9eSBenjamin Herrenschmidt 			/* Build resource */
790*3fd47f06SBenjamin Herrenschmidt 			hose->mem_offset[memno] = cpu_addr - pci_addr;
79113dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
79213dccb9eSBenjamin Herrenschmidt 			res->flags = IORESOURCE_MEM;
79313dccb9eSBenjamin Herrenschmidt 			if (pci_space & 0x40000000)
79413dccb9eSBenjamin Herrenschmidt 				res->flags |= IORESOURCE_PREFETCH;
79513dccb9eSBenjamin Herrenschmidt 			res->start = cpu_addr;
79613dccb9eSBenjamin Herrenschmidt 			break;
79713dccb9eSBenjamin Herrenschmidt 		}
79813dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
79913dccb9eSBenjamin Herrenschmidt 			res->name = dev->full_name;
80013dccb9eSBenjamin Herrenschmidt 			res->end = res->start + size - 1;
80113dccb9eSBenjamin Herrenschmidt 			res->parent = NULL;
80213dccb9eSBenjamin Herrenschmidt 			res->sibling = NULL;
80313dccb9eSBenjamin Herrenschmidt 			res->child = NULL;
80413dccb9eSBenjamin Herrenschmidt 		}
80513dccb9eSBenjamin Herrenschmidt 	}
80613dccb9eSBenjamin Herrenschmidt }
807fa462f2dSBenjamin Herrenschmidt 
808fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
809fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
810fa462f2dSBenjamin Herrenschmidt {
811fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
8121fd0f525SBenjamin Herrenschmidt 
8130e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
814fa462f2dSBenjamin Herrenschmidt 		return 0;
8150e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
816fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
817fa462f2dSBenjamin Herrenschmidt 	return 1;
818fa462f2dSBenjamin Herrenschmidt }
819fa462f2dSBenjamin Herrenschmidt 
820d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
821d82fb31aSKleber Sacilotto de Souza {
822d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
823d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
824d82fb31aSKleber Sacilotto de Souza 
825d82fb31aSKleber Sacilotto de Souza 	return 0;
826d82fb31aSKleber Sacilotto de Souza }
827d82fb31aSKleber Sacilotto de Souza 
828bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
829bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
830bf5e2ba2SBenjamin Herrenschmidt  */
831cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
832bf5e2ba2SBenjamin Herrenschmidt {
833bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
834bf5e2ba2SBenjamin Herrenschmidt 	int i;
835bf5e2ba2SBenjamin Herrenschmidt 
836bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
837bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
838bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
839bf5e2ba2SBenjamin Herrenschmidt 		return;
840bf5e2ba2SBenjamin Herrenschmidt 	}
841bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
842bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
843bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
844bf5e2ba2SBenjamin Herrenschmidt 			continue;
84548c2ce97SBenjamin Herrenschmidt 
84648c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
84748c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
84848c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
84948c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
8507f172890SBenjamin Herrenschmidt 		 */
85148c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
85248c2ce97SBenjamin Herrenschmidt 		    (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
85348c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
85448c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
85548c2ce97SBenjamin Herrenschmidt 				pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
85648c2ce97SBenjamin Herrenschmidt 					 "is unassigned\n",
857bf5e2ba2SBenjamin Herrenschmidt 					 pci_name(dev), i,
858bf5e2ba2SBenjamin Herrenschmidt 					 (unsigned long long)res->start,
859bf5e2ba2SBenjamin Herrenschmidt 					 (unsigned long long)res->end,
860bf5e2ba2SBenjamin Herrenschmidt 					 (unsigned int)res->flags);
861bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
862bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
863bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
864bf5e2ba2SBenjamin Herrenschmidt 			continue;
865bf5e2ba2SBenjamin Herrenschmidt 		}
866bf5e2ba2SBenjamin Herrenschmidt 
8676c5705feSBjorn Helgaas 		pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
868bf5e2ba2SBenjamin Herrenschmidt 			 pci_name(dev), i,
869bf5e2ba2SBenjamin Herrenschmidt 			 (unsigned long long)res->start,\
870bf5e2ba2SBenjamin Herrenschmidt 			 (unsigned long long)res->end,
871bf5e2ba2SBenjamin Herrenschmidt 			 (unsigned int)res->flags);
872bf5e2ba2SBenjamin Herrenschmidt 	}
873bf5e2ba2SBenjamin Herrenschmidt 
874bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
875bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
876bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
877bf5e2ba2SBenjamin Herrenschmidt }
878bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
879bf5e2ba2SBenjamin Herrenschmidt 
880b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
881b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
882b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
883b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
884b5561511SBenjamin Herrenschmidt  */
885cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
886b5561511SBenjamin Herrenschmidt 						 struct resource *res)
887bf5e2ba2SBenjamin Herrenschmidt {
888be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
889bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
890b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
891*3fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
892b5561511SBenjamin Herrenschmidt 	u16 command;
893b5561511SBenjamin Herrenschmidt 	int i;
894bf5e2ba2SBenjamin Herrenschmidt 
895b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
8960e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
897b5561511SBenjamin Herrenschmidt 		return 0;
898bf5e2ba2SBenjamin Herrenschmidt 
899b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
900b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
901*3fd47f06SBenjamin Herrenschmidt 		pcibios_resource_to_bus(dev, &region, res);
902*3fd47f06SBenjamin Herrenschmidt 
903*3fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
904*3fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
905b5561511SBenjamin Herrenschmidt 			return 0;
906b5561511SBenjamin Herrenschmidt 
907b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
908b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
909b5561511SBenjamin Herrenschmidt 		 */
910b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
911b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
912b5561511SBenjamin Herrenschmidt 			return 1;
913b5561511SBenjamin Herrenschmidt 
914b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
915b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
916*3fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
917b5561511SBenjamin Herrenschmidt 		 */
918b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
919b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
920*3fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
921b5561511SBenjamin Herrenschmidt 				return 0;
922b5561511SBenjamin Herrenschmidt 		}
923b5561511SBenjamin Herrenschmidt 
924b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
925b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
926b5561511SBenjamin Herrenschmidt 		 */
927b5561511SBenjamin Herrenschmidt 		return 1;
928b5561511SBenjamin Herrenschmidt 	} else {
929b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
930b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
931b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
932b5561511SBenjamin Herrenschmidt 			return 0;
933b5561511SBenjamin Herrenschmidt 
934b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
935b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
936b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
937b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
938b5561511SBenjamin Herrenschmidt 		 */
939b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
940b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
941b5561511SBenjamin Herrenschmidt 			return 0;
942b5561511SBenjamin Herrenschmidt 
943b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
944b5561511SBenjamin Herrenschmidt 		 * it unassigned
945b5561511SBenjamin Herrenschmidt 		 */
946b5561511SBenjamin Herrenschmidt 		return 1;
947b5561511SBenjamin Herrenschmidt 	}
948b5561511SBenjamin Herrenschmidt }
949b5561511SBenjamin Herrenschmidt 
950b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
951cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
952b5561511SBenjamin Herrenschmidt {
953bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
954bf5e2ba2SBenjamin Herrenschmidt 	int i;
955bf5e2ba2SBenjamin Herrenschmidt 
956b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
957b5561511SBenjamin Herrenschmidt 
95889a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
95989a74eccSBjorn Helgaas 		if (!res || !res->flags)
960bf5e2ba2SBenjamin Herrenschmidt 			continue;
961b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
962b188b2aeSKumar Gala 			continue;
963be8cbcd8SBenjamin Herrenschmidt 
964cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
965cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
966cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
96748c2ce97SBenjamin Herrenschmidt 		 */
96848c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
96948c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
97048c2ce97SBenjamin Herrenschmidt 			res->start = 0;
971cf1a4cf8SGavin Shan 			res->end = -1;
97248c2ce97SBenjamin Herrenschmidt 			continue;
97348c2ce97SBenjamin Herrenschmidt 		}
97448c2ce97SBenjamin Herrenschmidt 
9756c5705feSBjorn Helgaas 		pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
976bf5e2ba2SBenjamin Herrenschmidt 			 pci_name(dev), i,
977bf5e2ba2SBenjamin Herrenschmidt 			 (unsigned long long)res->start,\
978bf5e2ba2SBenjamin Herrenschmidt 			 (unsigned long long)res->end,
979bf5e2ba2SBenjamin Herrenschmidt 			 (unsigned int)res->flags);
980bf5e2ba2SBenjamin Herrenschmidt 
981b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
982b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
983b5561511SBenjamin Herrenschmidt 		 */
984b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
985b5561511SBenjamin Herrenschmidt 			res->flags = 0;
986b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
987bf5e2ba2SBenjamin Herrenschmidt 		}
988bf5e2ba2SBenjamin Herrenschmidt 	}
989b5561511SBenjamin Herrenschmidt }
990b5561511SBenjamin Herrenschmidt 
991cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
9928b8da358SBenjamin Herrenschmidt {
9937eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
9948b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
9958b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
9968b8da358SBenjamin Herrenschmidt 
9978b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
9987eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
9998b8da358SBenjamin Herrenschmidt 	 */
10008b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
10018b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
10028b8da358SBenjamin Herrenschmidt 
10038b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
10048b8da358SBenjamin Herrenschmidt 	if (ppc_md.pci_dma_bus_setup)
10058b8da358SBenjamin Herrenschmidt 		ppc_md.pci_dma_bus_setup(bus);
10068b8da358SBenjamin Herrenschmidt }
10078b8da358SBenjamin Herrenschmidt 
100837f02195SYuanquan Chen void pcibios_setup_device(struct pci_dev *dev)
10097eef440aSBenjamin Herrenschmidt {
10107eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
10117eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
10127eef440aSBenjamin Herrenschmidt 	 */
10137eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
10147eef440aSBenjamin Herrenschmidt 
10157eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
1016bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
1017738ef42eSBecky Bruce 	set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
10187eef440aSBenjamin Herrenschmidt 
10197eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
10207eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_dma_dev_setup)
10217eef440aSBenjamin Herrenschmidt 		ppc_md.pci_dma_dev_setup(dev);
10227eef440aSBenjamin Herrenschmidt 
10237eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
10247eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
10257eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
10267eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
10277eef440aSBenjamin Herrenschmidt }
102837f02195SYuanquan Chen 
102937f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus)
103037f02195SYuanquan Chen {
103137f02195SYuanquan Chen 	struct pci_dev *dev;
103237f02195SYuanquan Chen 
103337f02195SYuanquan Chen 	pr_debug("PCI: Fixup bus devices %d (%s)\n",
103437f02195SYuanquan Chen 		 bus->number, bus->self ? pci_name(bus->self) : "PHB");
103537f02195SYuanquan Chen 
103637f02195SYuanquan Chen 	list_for_each_entry(dev, &bus->devices, bus_list) {
103737f02195SYuanquan Chen 		/* Cardbus can call us to add new devices to a bus, so ignore
103837f02195SYuanquan Chen 		 * those who are already fully discovered
103937f02195SYuanquan Chen 		 */
104037f02195SYuanquan Chen 		if (dev->is_added)
104137f02195SYuanquan Chen 			continue;
104237f02195SYuanquan Chen 
104337f02195SYuanquan Chen 		pcibios_setup_device(dev);
104437f02195SYuanquan Chen 	}
10457eef440aSBenjamin Herrenschmidt }
10467eef440aSBenjamin Herrenschmidt 
104779c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
104879c8be83SMyron Stowe {
104979c8be83SMyron Stowe 	/* No special bus mastering setup handling */
105079c8be83SMyron Stowe }
105179c8be83SMyron Stowe 
1052cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1053bf5e2ba2SBenjamin Herrenschmidt {
1054bf5e2ba2SBenjamin Herrenschmidt 	/* When called from the generic PCI probe, read PCI<->PCI bridge
10557eef440aSBenjamin Herrenschmidt 	 * bases. This is -not- called when generating the PCI tree from
10568b8da358SBenjamin Herrenschmidt 	 * the OF device-tree.
1057bf5e2ba2SBenjamin Herrenschmidt 	 */
1058bf5e2ba2SBenjamin Herrenschmidt 	if (bus->self != NULL)
1059bf5e2ba2SBenjamin Herrenschmidt 		pci_read_bridge_bases(bus);
10608b8da358SBenjamin Herrenschmidt 
10618b8da358SBenjamin Herrenschmidt 	/* Now fixup the bus bus */
10628b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
10638b8da358SBenjamin Herrenschmidt 
10648b8da358SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
10658b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
1066bf5e2ba2SBenjamin Herrenschmidt }
1067bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1068bf5e2ba2SBenjamin Herrenschmidt 
1069cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus)
10702d1c8618SBenjamin Herrenschmidt {
10712d1c8618SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
10722d1c8618SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
10732d1c8618SBenjamin Herrenschmidt }
10742d1c8618SBenjamin Herrenschmidt 
10752d1c8618SBenjamin Herrenschmidt 
10763fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
10773fd94c6bSBenjamin Herrenschmidt {
10780e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
10793fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
10803fd94c6bSBenjamin Herrenschmidt 		return 1;
10813fd94c6bSBenjamin Herrenschmidt 	return 0;
10823fd94c6bSBenjamin Herrenschmidt }
10833fd94c6bSBenjamin Herrenschmidt 
10843fd94c6bSBenjamin Herrenschmidt /*
10853fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
10863fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
10873fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
10883fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
10893fd94c6bSBenjamin Herrenschmidt  *
10903fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
10913fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
10923fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
10933fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
10943fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
10953fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
10963fd94c6bSBenjamin Herrenschmidt  */
10973b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
10983fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
10993fd94c6bSBenjamin Herrenschmidt {
11003fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
11013fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
11023fd94c6bSBenjamin Herrenschmidt 
1103b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
11043fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1105b26b2d49SDominik Brodowski 			return start;
1106b26b2d49SDominik Brodowski 		if (start & 0x300)
11073fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
11083fd94c6bSBenjamin Herrenschmidt 	}
1109b26b2d49SDominik Brodowski 
1110b26b2d49SDominik Brodowski 	return start;
11113fd94c6bSBenjamin Herrenschmidt }
11123fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
11133fd94c6bSBenjamin Herrenschmidt 
11143fd94c6bSBenjamin Herrenschmidt /*
11153fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
11163fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
11173fd94c6bSBenjamin Herrenschmidt  */
11180f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
11193fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
11203fd94c6bSBenjamin Herrenschmidt {
11213fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
11223fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
11233fd94c6bSBenjamin Herrenschmidt 
11243fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
11253fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
11263fd94c6bSBenjamin Herrenschmidt 			continue;
11273fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
11283fd94c6bSBenjamin Herrenschmidt 			break;
11293fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
11303fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11313fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11323fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
11333fd94c6bSBenjamin Herrenschmidt 	}
11343fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
11353fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
11363fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
11373fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
11383fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
11393fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
11403fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
11413fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
11423fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1143b0494bc8SBenjamin Herrenschmidt 		pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
11443fd94c6bSBenjamin Herrenschmidt 			 p->name,
11453fd94c6bSBenjamin Herrenschmidt 			 (unsigned long long)p->start,
11463fd94c6bSBenjamin Herrenschmidt 			 (unsigned long long)p->end, res->name);
11473fd94c6bSBenjamin Herrenschmidt 	}
11483fd94c6bSBenjamin Herrenschmidt 	return 0;
11493fd94c6bSBenjamin Herrenschmidt }
11503fd94c6bSBenjamin Herrenschmidt 
11513fd94c6bSBenjamin Herrenschmidt /*
11523fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
11533fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
11543fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
11553fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
11563fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
11573fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
11583fd94c6bSBenjamin Herrenschmidt  *
11593fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
11603fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
11613fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
11623fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
11633fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
11643fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
11653fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
11663fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
11673fd94c6bSBenjamin Herrenschmidt  *
11683fd94c6bSBenjamin Herrenschmidt  *  Our solution:
11693fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
11703fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
11713fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
11723fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
11733fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
11743fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
11753fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
11763fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
11773fd94c6bSBenjamin Herrenschmidt  *	    resources.
11783fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
11793fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
11803fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
11813fd94c6bSBenjamin Herrenschmidt  *	    as well.
11823fd94c6bSBenjamin Herrenschmidt  */
11833fd94c6bSBenjamin Herrenschmidt 
1184e90a1318SNathan Fontenot void pcibios_allocate_bus_resources(struct pci_bus *bus)
11853fd94c6bSBenjamin Herrenschmidt {
1186e90a1318SNathan Fontenot 	struct pci_bus *b;
11873fd94c6bSBenjamin Herrenschmidt 	int i;
11883fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
11893fd94c6bSBenjamin Herrenschmidt 
1190b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1191b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1192b5ae5f91SBenjamin Herrenschmidt 
119389a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
119489a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
11953fd94c6bSBenjamin Herrenschmidt 			continue;
119648c2ce97SBenjamin Herrenschmidt 
119748c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
119848c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
119948c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
120048c2ce97SBenjamin Herrenschmidt 
12013fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
12023fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
12033fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
12043fd94c6bSBenjamin Herrenschmidt 		else {
12053fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
12063fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
12073fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
12083fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
12093fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
12103fd94c6bSBenjamin Herrenschmidt 				 */
12113fd94c6bSBenjamin Herrenschmidt 				continue;
12123fd94c6bSBenjamin Herrenschmidt 			}
12133fd94c6bSBenjamin Herrenschmidt 		}
12143fd94c6bSBenjamin Herrenschmidt 
1215b0494bc8SBenjamin Herrenschmidt 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
12163fd94c6bSBenjamin Herrenschmidt 			 "[0x%x], parent %p (%s)\n",
12173fd94c6bSBenjamin Herrenschmidt 			 bus->self ? pci_name(bus->self) : "PHB",
12183fd94c6bSBenjamin Herrenschmidt 			 bus->number, i,
12193fd94c6bSBenjamin Herrenschmidt 			 (unsigned long long)res->start,
12203fd94c6bSBenjamin Herrenschmidt 			 (unsigned long long)res->end,
12213fd94c6bSBenjamin Herrenschmidt 			 (unsigned int)res->flags,
12223fd94c6bSBenjamin Herrenschmidt 			 pr, (pr && pr->name) ? pr->name : "nil");
12233fd94c6bSBenjamin Herrenschmidt 
12243fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
12253fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
12263fd94c6bSBenjamin Herrenschmidt 				continue;
12273fd94c6bSBenjamin Herrenschmidt 			/*
12283fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
12293fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
12303fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
12313fd94c6bSBenjamin Herrenschmidt 			 */
12323fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
12333fd94c6bSBenjamin Herrenschmidt 				continue;
12343fd94c6bSBenjamin Herrenschmidt 		}
123548c2ce97SBenjamin Herrenschmidt 		pr_warning("PCI: Cannot allocate resource region "
1236e90a1318SNathan Fontenot 			   "%d of PCI bridge %d, will remap\n", i, bus->number);
12373fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1238cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1239cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1240cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1241cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1242cf1a4cf8SGavin Shan 		 * save more space.
1243cf1a4cf8SGavin Shan 		 */
1244cf1a4cf8SGavin Shan 		res->start = 0;
1245cf1a4cf8SGavin Shan 		res->end = -1;
12463fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
12473fd94c6bSBenjamin Herrenschmidt 	}
1248e90a1318SNathan Fontenot 
1249e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1250e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
12513fd94c6bSBenjamin Herrenschmidt }
12523fd94c6bSBenjamin Herrenschmidt 
1253cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
12543fd94c6bSBenjamin Herrenschmidt {
12553fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
12563fd94c6bSBenjamin Herrenschmidt 
1257b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
12583fd94c6bSBenjamin Herrenschmidt 		 pci_name(dev), idx,
12593fd94c6bSBenjamin Herrenschmidt 		 (unsigned long long)r->start,
12603fd94c6bSBenjamin Herrenschmidt 		 (unsigned long long)r->end,
12613fd94c6bSBenjamin Herrenschmidt 		 (unsigned int)r->flags);
12623fd94c6bSBenjamin Herrenschmidt 
12633fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
12643fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
12653fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
12663fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
12673fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
12683fd94c6bSBenjamin Herrenschmidt 		if (pr)
1269b0494bc8SBenjamin Herrenschmidt 			pr_debug("PCI:  parent is %p: %016llx-%016llx [%x]\n",
1270b0494bc8SBenjamin Herrenschmidt 				 pr,
12713fd94c6bSBenjamin Herrenschmidt 				 (unsigned long long)pr->start,
12723fd94c6bSBenjamin Herrenschmidt 				 (unsigned long long)pr->end,
12733fd94c6bSBenjamin Herrenschmidt 				 (unsigned int)pr->flags);
12743fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
12753fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
12763fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
12773fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
12783fd94c6bSBenjamin Herrenschmidt 	}
12793fd94c6bSBenjamin Herrenschmidt }
12803fd94c6bSBenjamin Herrenschmidt 
12813fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
12823fd94c6bSBenjamin Herrenschmidt {
12833fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
12843fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
12853fd94c6bSBenjamin Herrenschmidt 	u16 command;
12863fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
12873fd94c6bSBenjamin Herrenschmidt 
12883fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
12893fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1290ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
12913fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
12923fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
12933fd94c6bSBenjamin Herrenschmidt 				continue;
12943fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
12953fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1296ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1297ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1298ad892a63SBenjamin Herrenschmidt 			 */
1299ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1300ad892a63SBenjamin Herrenschmidt 				disabled = 1;
13013fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
13023fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
13033fd94c6bSBenjamin Herrenschmidt 			else
13043fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1305533b1928SPaul Mackerras 			if (pass == disabled)
1306533b1928SPaul Mackerras 				alloc_resource(dev, idx);
13073fd94c6bSBenjamin Herrenschmidt 		}
13083fd94c6bSBenjamin Herrenschmidt 		if (pass)
13093fd94c6bSBenjamin Herrenschmidt 			continue;
13103fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1311ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
13123fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
13133fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
13143fd94c6bSBenjamin Herrenschmidt 			 */
13153fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1316ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1317ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1318b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1319b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
13203fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
13213fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
13223fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
13233fd94c6bSBenjamin Herrenschmidt 			}
13243fd94c6bSBenjamin Herrenschmidt 		}
13253fd94c6bSBenjamin Herrenschmidt 	}
1326ad892a63SBenjamin Herrenschmidt }
13273fd94c6bSBenjamin Herrenschmidt 
1328c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1329c1f34302SBenjamin Herrenschmidt {
1330c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1331c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1332c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1333c1f34302SBenjamin Herrenschmidt 	int i;
1334c1f34302SBenjamin Herrenschmidt 
1335c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1336c1f34302SBenjamin Herrenschmidt 
1337c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1338c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1339c1f34302SBenjamin Herrenschmidt 		goto no_io;
1340c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1341c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1342c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1343c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1344c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1345c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1346c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1347c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1348c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1349c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1350c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1351c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1352c1f34302SBenjamin Herrenschmidt 		kfree(res);
1353c1f34302SBenjamin Herrenschmidt 	}
1354c1f34302SBenjamin Herrenschmidt 
1355c1f34302SBenjamin Herrenschmidt  no_io:
1356c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1357c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1358c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
1359*3fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1360c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1361c1f34302SBenjamin Herrenschmidt 			continue;
1362c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1363c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1364c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1365c1f34302SBenjamin Herrenschmidt 			break;
1366c1f34302SBenjamin Herrenschmidt 	}
1367c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1368c1f34302SBenjamin Herrenschmidt 		return;
1369c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1370c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1371c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1372c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1373c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1374c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1375c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1376c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1377c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1378c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1379c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1380c1f34302SBenjamin Herrenschmidt 		kfree(res);
1381c1f34302SBenjamin Herrenschmidt 	}
1382c1f34302SBenjamin Herrenschmidt }
1383c1f34302SBenjamin Herrenschmidt 
13843fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
13853fd94c6bSBenjamin Herrenschmidt {
1386e90a1318SNathan Fontenot 	struct pci_bus *b;
1387e90a1318SNathan Fontenot 
138848c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1389e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1390e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
13913fd94c6bSBenjamin Herrenschmidt 	pcibios_allocate_resources(0);
13923fd94c6bSBenjamin Herrenschmidt 	pcibios_allocate_resources(1);
13933fd94c6bSBenjamin Herrenschmidt 
1394c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1395c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1396c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1397c1f34302SBenjamin Herrenschmidt 	 */
13980e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1399c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1400c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1401c1f34302SBenjamin Herrenschmidt 	}
1402c1f34302SBenjamin Herrenschmidt 
1403c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1404c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1405c1f34302SBenjamin Herrenschmidt 	 */
14060e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1407a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
14083fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
14093fd94c6bSBenjamin Herrenschmidt 	}
14103fd94c6bSBenjamin Herrenschmidt 
14113fd94c6bSBenjamin Herrenschmidt 	/* Call machine dependent fixup */
14123fd94c6bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup)
14133fd94c6bSBenjamin Herrenschmidt 		ppc_md.pcibios_fixup();
14143fd94c6bSBenjamin Herrenschmidt }
14153fd94c6bSBenjamin Herrenschmidt 
1416fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
14173fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1418fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1419fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
14203fd94c6bSBenjamin Herrenschmidt  */
1421baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
14223fd94c6bSBenjamin Herrenschmidt {
14233fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
14243fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
14253fd94c6bSBenjamin Herrenschmidt 
14263fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
14273fd94c6bSBenjamin Herrenschmidt 		int i;
14283fd94c6bSBenjamin Herrenschmidt 
14293fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14303fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
14313fd94c6bSBenjamin Herrenschmidt 
14323fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
14333fd94c6bSBenjamin Herrenschmidt 				continue;
1434fd6852c8SBenjamin Herrenschmidt 
1435fd6852c8SBenjamin Herrenschmidt 			pr_debug("PCI: Claiming %s: "
1436fd6852c8SBenjamin Herrenschmidt 				 "Resource %d: %016llx..%016llx [%x]\n",
1437fd6852c8SBenjamin Herrenschmidt 				 pci_name(dev), i,
1438fd6852c8SBenjamin Herrenschmidt 				 (unsigned long long)r->start,
1439fd6852c8SBenjamin Herrenschmidt 				 (unsigned long long)r->end,
1440fd6852c8SBenjamin Herrenschmidt 				 (unsigned int)r->flags);
1441fd6852c8SBenjamin Herrenschmidt 
14423fd94c6bSBenjamin Herrenschmidt 			pci_claim_resource(dev, i);
14433fd94c6bSBenjamin Herrenschmidt 		}
14443fd94c6bSBenjamin Herrenschmidt 	}
14453fd94c6bSBenjamin Herrenschmidt 
14463fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
14473fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
14483fd94c6bSBenjamin Herrenschmidt }
1449fd6852c8SBenjamin Herrenschmidt 
1450fd6852c8SBenjamin Herrenschmidt 
1451fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1452fd6852c8SBenjamin Herrenschmidt  *
1453fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1454fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1455fd6852c8SBenjamin Herrenschmidt  * being added
1456fd6852c8SBenjamin Herrenschmidt  */
1457fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1458fd6852c8SBenjamin Herrenschmidt {
1459fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1460fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1461fd6852c8SBenjamin Herrenschmidt 
1462fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1463fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1464fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
1465fd6852c8SBenjamin Herrenschmidt 
14666a040ce7SThadeu Lima de Souza Cascardo 	/* Fixup EEH */
14676a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_device_tree_late(bus);
14686a040ce7SThadeu Lima de Souza Cascardo 
1469fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1470fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1471fd6852c8SBenjamin Herrenschmidt 
14726a040ce7SThadeu Lima de Souza Cascardo 	/* sysfs files should only be added after devices are added */
14736a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_sysfs_files(bus);
1474fd6852c8SBenjamin Herrenschmidt }
1475fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1476fd6852c8SBenjamin Herrenschmidt 
1477549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1478549beb9bSBenjamin Herrenschmidt {
1479549beb9bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_enable_device_hook)
1480549beb9bSBenjamin Herrenschmidt 		if (ppc_md.pcibios_enable_device_hook(dev))
1481549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1482549beb9bSBenjamin Herrenschmidt 
148337f02195SYuanquan Chen 	/* avoid pcie irq fix up impact on cardbus */
148437f02195SYuanquan Chen 	if (dev->hdr_type != PCI_HEADER_TYPE_CARDBUS)
148537f02195SYuanquan Chen 		pcibios_setup_device(dev);
148637f02195SYuanquan Chen 
14877cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1488549beb9bSBenjamin Herrenschmidt }
148953280323SBenjamin Herrenschmidt 
149038973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
149138973ba7SBjorn Helgaas {
149238973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
149338973ba7SBjorn Helgaas }
149438973ba7SBjorn Helgaas 
1495cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1496cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
149753280323SBenjamin Herrenschmidt {
149853280323SBenjamin Herrenschmidt 	struct resource *res;
1499*3fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
150053280323SBenjamin Herrenschmidt 	int i;
150153280323SBenjamin Herrenschmidt 
150253280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
150345a709f8SBjorn Helgaas 	res = &hose->io_resource;
150453280323SBenjamin Herrenschmidt 
150553280323SBenjamin Herrenschmidt 	if (!res->flags) {
150653280323SBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: I/O resource not set for host"
150753280323SBenjamin Herrenschmidt 		       " bridge %s (domain %d)\n",
150853280323SBenjamin Herrenschmidt 		       hose->dn->full_name, hose->global_number);
1509*3fd47f06SBenjamin Herrenschmidt 	} else {
1510*3fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
1511*3fd47f06SBenjamin Herrenschmidt 
1512*3fd47f06SBenjamin Herrenschmidt 		pr_debug("PCI: PHB IO resource    = %08llx-%08llx [%lx] off 0x%08llx\n",
151353280323SBenjamin Herrenschmidt 			 (unsigned long long)res->start,
151453280323SBenjamin Herrenschmidt 			 (unsigned long long)res->end,
1515*3fd47f06SBenjamin Herrenschmidt 			 (unsigned long)res->flags,
1516*3fd47f06SBenjamin Herrenschmidt 			 (unsigned long long)offset);
1517*3fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1518a0b8e76fSBenjamin Herrenschmidt 	}
1519a0b8e76fSBenjamin Herrenschmidt 
152053280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
152153280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
152253280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
152353280323SBenjamin Herrenschmidt 		if (!res->flags) {
152453280323SBenjamin Herrenschmidt 			printk(KERN_ERR "PCI: Memory resource 0 not set for "
152553280323SBenjamin Herrenschmidt 			       "host bridge %s (domain %d)\n",
152653280323SBenjamin Herrenschmidt 			       hose->dn->full_name, hose->global_number);
1527*3fd47f06SBenjamin Herrenschmidt 			continue;
152853280323SBenjamin Herrenschmidt 		}
1529*3fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1530*3fd47f06SBenjamin Herrenschmidt 
1531*3fd47f06SBenjamin Herrenschmidt 
1532*3fd47f06SBenjamin Herrenschmidt 		pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
153353280323SBenjamin Herrenschmidt 			 (unsigned long long)res->start,
153453280323SBenjamin Herrenschmidt 			 (unsigned long long)res->end,
1535*3fd47f06SBenjamin Herrenschmidt 			 (unsigned long)res->flags,
1536*3fd47f06SBenjamin Herrenschmidt 			 (unsigned long long)offset);
153753280323SBenjamin Herrenschmidt 
1538*3fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1539*3fd47f06SBenjamin Herrenschmidt 	}
154053280323SBenjamin Herrenschmidt }
154189c2dd62SKumar Gala 
154289c2dd62SKumar Gala /*
154389c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
154489c2dd62SKumar Gala  * find a hose.
154589c2dd62SKumar Gala  */
154689c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
154789c2dd62SKumar Gala static int								\
154889c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
154989c2dd62SKumar Gala {									\
155089c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
155189c2dd62SKumar Gala }
155289c2dd62SKumar Gala 
155389c2dd62SKumar Gala static int
155489c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
155589c2dd62SKumar Gala 		 int len, u32 *val)
155689c2dd62SKumar Gala {
155789c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
155889c2dd62SKumar Gala }
155989c2dd62SKumar Gala 
156089c2dd62SKumar Gala static int
156189c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
156289c2dd62SKumar Gala 		  int len, u32 val)
156389c2dd62SKumar Gala {
156489c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
156589c2dd62SKumar Gala }
156689c2dd62SKumar Gala 
156789c2dd62SKumar Gala static struct pci_ops null_pci_ops =
156889c2dd62SKumar Gala {
156989c2dd62SKumar Gala 	.read = null_read_config,
157089c2dd62SKumar Gala 	.write = null_write_config,
157189c2dd62SKumar Gala };
157289c2dd62SKumar Gala 
157389c2dd62SKumar Gala /*
157489c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
157589c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
157689c2dd62SKumar Gala  */
157789c2dd62SKumar Gala static struct pci_bus *
157889c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
157989c2dd62SKumar Gala {
158089c2dd62SKumar Gala 	static struct pci_bus bus;
158189c2dd62SKumar Gala 
158289c2dd62SKumar Gala 	if (hose == 0) {
158389c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
158489c2dd62SKumar Gala 	}
158589c2dd62SKumar Gala 	bus.number = busnr;
158689c2dd62SKumar Gala 	bus.sysdata = hose;
158789c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
158889c2dd62SKumar Gala 	return &bus;
158989c2dd62SKumar Gala }
159089c2dd62SKumar Gala 
159189c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
159289c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
159389c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
159489c2dd62SKumar Gala {									\
159589c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
159689c2dd62SKumar Gala 					    devfn, offset, value);	\
159789c2dd62SKumar Gala }
159889c2dd62SKumar Gala 
159989c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
160089c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
160189c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
160289c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
160389c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
160489c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
160589c2dd62SKumar Gala 
160689c2dd62SKumar Gala extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
160789c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
160889c2dd62SKumar Gala 			  int cap)
160989c2dd62SKumar Gala {
161089c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
161189c2dd62SKumar Gala }
16120ed2c722SGrant Likely 
161398d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
161498d9f30cSBenjamin Herrenschmidt {
161598d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
161698d9f30cSBenjamin Herrenschmidt 
161798d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
161898d9f30cSBenjamin Herrenschmidt }
161998d9f30cSBenjamin Herrenschmidt 
16200ed2c722SGrant Likely /**
16210ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
16220ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
16230ed2c722SGrant Likely  */
1624cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
16250ed2c722SGrant Likely {
162645a709f8SBjorn Helgaas 	LIST_HEAD(resources);
16270ed2c722SGrant Likely 	struct pci_bus *bus;
16280ed2c722SGrant Likely 	struct device_node *node = hose->dn;
16290ed2c722SGrant Likely 	int mode;
16300ed2c722SGrant Likely 
163174a7f084SGrant Likely 	pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
16320ed2c722SGrant Likely 
16330ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
16340ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
16350ed2c722SGrant Likely 
16360ed2c722SGrant Likely 	/* Wire up PHB bus resources */
163745a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
163845a709f8SBjorn Helgaas 
1639be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1640be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1641be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1642be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1643be8e60d8SYinghai Lu 
164445a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
164545a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
164645a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
164745a709f8SBjorn Helgaas 	if (bus == NULL) {
164845a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
164945a709f8SBjorn Helgaas 			hose->global_number);
165045a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
165145a709f8SBjorn Helgaas 		return;
165245a709f8SBjorn Helgaas 	}
165345a709f8SBjorn Helgaas 	hose->bus = bus;
16540ed2c722SGrant Likely 
16550ed2c722SGrant Likely 	/* Get probe mode and perform scan */
16560ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
16570ed2c722SGrant Likely 	if (node && ppc_md.pci_probe_mode)
16580ed2c722SGrant Likely 		mode = ppc_md.pci_probe_mode(bus);
16590ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1660be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
16610ed2c722SGrant Likely 		of_scan_bus(node, bus);
16620ed2c722SGrant Likely 
1663be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1664be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1665be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1666be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1667be8e60d8SYinghai Lu 	}
1668781fb7a3SBenjamin Herrenschmidt 
1669491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1670491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1671491b98c3SBenjamin Herrenschmidt 	 */
1672491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1673491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1674491b98c3SBenjamin Herrenschmidt 
1675781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1676bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1677781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1678781fb7a3SBenjamin Herrenschmidt 		list_for_each_entry(child, &bus->children, node) {
1679781fb7a3SBenjamin Herrenschmidt 			struct pci_dev *self = child->self;
1680781fb7a3SBenjamin Herrenschmidt 			if (!self)
1681781fb7a3SBenjamin Herrenschmidt 				continue;
1682781fb7a3SBenjamin Herrenschmidt 			pcie_bus_configure_settings(child, self->pcie_mpss);
1683781fb7a3SBenjamin Herrenschmidt 		}
1684781fb7a3SBenjamin Herrenschmidt 	}
16850ed2c722SGrant Likely }
1686c065488fSKumar Gala 
1687c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1688c065488fSKumar Gala {
1689c065488fSKumar Gala 	int i, class = dev->class >> 8;
169005737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
169105737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1692c065488fSKumar Gala 
1693c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1694c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1695c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
169605737c7cSJason Jin 		(prog_if == 0) &&
1697c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1698c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1699c065488fSKumar Gala 			dev->resource[i].start = 0;
1700c065488fSKumar Gala 			dev->resource[i].end = 0;
1701c065488fSKumar Gala 			dev->resource[i].flags = 0;
1702c065488fSKumar Gala 		}
1703c065488fSKumar Gala 	}
1704c065488fSKumar Gala }
1705c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1706c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1707c2e1d845SBrian King 
1708c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev)
1709c2e1d845SBrian King {
1710c2e1d845SBrian King 	u16 cmd;
1711c2e1d845SBrian King 
1712c2e1d845SBrian King 	pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1713c2e1d845SBrian King 	if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
1714c2e1d845SBrian King 		vga_set_default_device(pdev);
1715c2e1d845SBrian King 
1716c2e1d845SBrian King }
1717c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1718c2e1d845SBrian King 			      PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);
1719