15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #include <linux/kernel.h> 205516b540SKumar Gala #include <linux/pci.h> 215516b540SKumar Gala #include <linux/string.h> 225516b540SKumar Gala #include <linux/init.h> 23d92a208dSGavin Shan #include <linux/delay.h> 2466b15db6SPaul Gortmaker #include <linux/export.h> 2522ae782fSGrant Likely #include <linux/of_address.h> 2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 275516b540SKumar Gala #include <linux/mm.h> 285516b540SKumar Gala #include <linux/list.h> 295516b540SKumar Gala #include <linux/syscalls.h> 305516b540SKumar Gala #include <linux/irq.h> 315516b540SKumar Gala #include <linux/vmalloc.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c2e1d845SBrian King #include <linux/vgaarb.h> 345516b540SKumar Gala 355516b540SKumar Gala #include <asm/processor.h> 365516b540SKumar Gala #include <asm/io.h> 375516b540SKumar Gala #include <asm/prom.h> 385516b540SKumar Gala #include <asm/pci-bridge.h> 395516b540SKumar Gala #include <asm/byteorder.h> 405516b540SKumar Gala #include <asm/machdep.h> 415516b540SKumar Gala #include <asm/ppc-pci.h> 428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 435516b540SKumar Gala 44a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 45c3bd517dSMilton Miller LIST_HEAD(hose_list); 46a4c9e328SKumar Gala 47a4c9e328SKumar Gala /* XXX kill that some day ... */ 48ebfc00f7SStephen Rothwell static int global_phb_number; /* Global phb counter */ 49a4c9e328SKumar Gala 5025e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5125e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 5225e81f92SBenjamin Herrenschmidt 53a4c9e328SKumar Gala 5445223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops; 554fc665b8SBecky Bruce 5645223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops) 574fc665b8SBecky Bruce { 584fc665b8SBecky Bruce pci_dma_ops = dma_ops; 594fc665b8SBecky Bruce } 604fc665b8SBecky Bruce 6145223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void) 624fc665b8SBecky Bruce { 634fc665b8SBecky Bruce return pci_dma_ops; 644fc665b8SBecky Bruce } 654fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops); 664fc665b8SBecky Bruce 672d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 68a4c9e328SKumar Gala { 69a4c9e328SKumar Gala struct pci_controller *phb; 70a4c9e328SKumar Gala 71e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 72a4c9e328SKumar Gala if (phb == NULL) 73a4c9e328SKumar Gala return NULL; 74e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 75e60516e3SStephen Rothwell phb->global_number = global_phb_number++; 76e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 77e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 7844ef3390SStephen Rothwell phb->dn = dev; 79f691fa10SMichael Ellerman phb->is_dynamic = slab_is_available(); 80a4c9e328SKumar Gala #ifdef CONFIG_PPC64 81a4c9e328SKumar Gala if (dev) { 82a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 83a4c9e328SKumar Gala 84a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 85a4c9e328SKumar Gala nid = -1; 86a4c9e328SKumar Gala 87a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 88a4c9e328SKumar Gala } 89a4c9e328SKumar Gala #endif 90a4c9e328SKumar Gala return phb; 91a4c9e328SKumar Gala } 925b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller); 93a4c9e328SKumar Gala 94a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 95a4c9e328SKumar Gala { 96a4c9e328SKumar Gala spin_lock(&hose_spinlock); 97a4c9e328SKumar Gala list_del(&phb->list_node); 98a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 99a4c9e328SKumar Gala 100a4c9e328SKumar Gala if (phb->is_dynamic) 101a4c9e328SKumar Gala kfree(phb); 102a4c9e328SKumar Gala } 1036b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller); 104a4c9e328SKumar Gala 1054c2245bbSGavin Shan /* 1064c2245bbSGavin Shan * The function is used to return the minimal alignment 1074c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1084c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1094c2245bbSGavin Shan * memory windows. 1104c2245bbSGavin Shan */ 1114c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 1124c2245bbSGavin Shan unsigned long type) 1134c2245bbSGavin Shan { 114467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(bus); 115467efc2eSDaniel Axtens 116467efc2eSDaniel Axtens if (phb->controller_ops.window_alignment) 117467efc2eSDaniel Axtens return phb->controller_ops.window_alignment(bus, type); 118467efc2eSDaniel Axtens 119467efc2eSDaniel Axtens /* 120467efc2eSDaniel Axtens * PCI core will figure out the default 121467efc2eSDaniel Axtens * alignment: 4KiB for I/O and 1MiB for 122467efc2eSDaniel Axtens * memory window. 123467efc2eSDaniel Axtens */ 124467efc2eSDaniel Axtens return 1; 1254c2245bbSGavin Shan } 1264c2245bbSGavin Shan 127d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 128d92a208dSGavin Shan { 129467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 130467efc2eSDaniel Axtens 131467efc2eSDaniel Axtens if (phb->controller_ops.reset_secondary_bus) { 132467efc2eSDaniel Axtens phb->controller_ops.reset_secondary_bus(dev); 133467efc2eSDaniel Axtens return; 134467efc2eSDaniel Axtens } 135467efc2eSDaniel Axtens 136467efc2eSDaniel Axtens pci_reset_secondary_bus(dev); 137d92a208dSGavin Shan } 138d92a208dSGavin Shan 1395350ab3fSWei Yang #ifdef CONFIG_PCI_IOV 1405350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno) 1415350ab3fSWei Yang { 1425350ab3fSWei Yang if (ppc_md.pcibios_iov_resource_alignment) 1435350ab3fSWei Yang return ppc_md.pcibios_iov_resource_alignment(pdev, resno); 1445350ab3fSWei Yang 1455350ab3fSWei Yang return pci_iov_resource_size(pdev, resno); 1465350ab3fSWei Yang } 1475350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */ 1485350ab3fSWei Yang 149c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 150c3bd517dSMilton Miller { 151c3bd517dSMilton Miller #ifdef CONFIG_PPC64 152c3bd517dSMilton Miller return hose->pci_io_size; 153c3bd517dSMilton Miller #else 15428f65c11SJoe Perches return resource_size(&hose->io_resource); 155c3bd517dSMilton Miller #endif 156c3bd517dSMilton Miller } 157c3bd517dSMilton Miller 1586dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 1596dfbde20SBenjamin Herrenschmidt { 1606dfbde20SBenjamin Herrenschmidt int ret = 0; 1616dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 162c3bd517dSMilton Miller resource_size_t size; 1636dfbde20SBenjamin Herrenschmidt 1646dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 1656dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 166c3bd517dSMilton Miller size = pcibios_io_size(hose); 1676dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 1686dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 1696dfbde20SBenjamin Herrenschmidt ret = 1; 1706dfbde20SBenjamin Herrenschmidt break; 1716dfbde20SBenjamin Herrenschmidt } 1726dfbde20SBenjamin Herrenschmidt } 1736dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 1746dfbde20SBenjamin Herrenschmidt return ret; 1756dfbde20SBenjamin Herrenschmidt } 1766dfbde20SBenjamin Herrenschmidt 177c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 178c3bd517dSMilton Miller { 179c3bd517dSMilton Miller struct pci_controller *hose; 180c3bd517dSMilton Miller resource_size_t size; 181c3bd517dSMilton Miller unsigned long ret = ~0; 182c3bd517dSMilton Miller 183c3bd517dSMilton Miller spin_lock(&hose_spinlock); 184c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 185c3bd517dSMilton Miller size = pcibios_io_size(hose); 186c3bd517dSMilton Miller if (address >= hose->io_base_phys && 187c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 188c3bd517dSMilton Miller unsigned long base = 189c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 190c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 191c3bd517dSMilton Miller break; 192c3bd517dSMilton Miller } 193c3bd517dSMilton Miller } 194c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 195c3bd517dSMilton Miller 196c3bd517dSMilton Miller return ret; 197c3bd517dSMilton Miller } 198c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 199c3bd517dSMilton Miller 2005516b540SKumar Gala /* 2015516b540SKumar Gala * Return the domain number for this bus. 2025516b540SKumar Gala */ 2035516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 2045516b540SKumar Gala { 2055516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 2065516b540SKumar Gala 2075516b540SKumar Gala return hose->global_number; 2085516b540SKumar Gala } 2095516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 21058083dadSKumar Gala 211a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 212a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 213a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 214a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 215a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 216a4c9e328SKumar Gala * config cycles. 217a4c9e328SKumar Gala */ 218a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 219a4c9e328SKumar Gala { 220a4c9e328SKumar Gala while(node) { 221a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 222a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 22344ef3390SStephen Rothwell if (hose->dn == node) 224a4c9e328SKumar Gala return hose; 225a4c9e328SKumar Gala node = node->parent; 226a4c9e328SKumar Gala } 227a4c9e328SKumar Gala return NULL; 228a4c9e328SKumar Gala } 229a4c9e328SKumar Gala 23058083dadSKumar Gala /* 23158083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 23258083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 23358083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 23458083dadSKumar Gala */ 2354666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 23658083dadSKumar Gala { 237530210c7SGrant Likely struct of_phandle_args oirq; 23858083dadSKumar Gala unsigned int virq; 23958083dadSKumar Gala 240b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 24158083dadSKumar Gala 24258083dadSKumar Gala #ifdef DEBUG 24358083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 24458083dadSKumar Gala #endif 24558083dadSKumar Gala /* Try to get a mapping from the device-tree */ 2460c02c800SGrant Likely if (of_irq_parse_pci(pci_dev, &oirq)) { 24758083dadSKumar Gala u8 line, pin; 24858083dadSKumar Gala 24958083dadSKumar Gala /* If that fails, lets fallback to what is in the config 25058083dadSKumar Gala * space and map that through the default controller. We 25158083dadSKumar Gala * also set the type to level low since that's what PCI 25258083dadSKumar Gala * interrupts are. If your platform does differently, then 25358083dadSKumar Gala * either provide a proper interrupt tree or don't use this 25458083dadSKumar Gala * function. 25558083dadSKumar Gala */ 25658083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 25758083dadSKumar Gala return -1; 25858083dadSKumar Gala if (pin == 0) 25958083dadSKumar Gala return -1; 26058083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 26154a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 26258083dadSKumar Gala return -1; 26358083dadSKumar Gala } 264b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 26554a24cbbSBenjamin Herrenschmidt line, pin); 26658083dadSKumar Gala 26758083dadSKumar Gala virq = irq_create_mapping(NULL, line); 26858083dadSKumar Gala if (virq != NO_IRQ) 269ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 27058083dadSKumar Gala } else { 271b0494bc8SBenjamin Herrenschmidt pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n", 272530210c7SGrant Likely oirq.args_count, oirq.args[0], oirq.args[1], 273530210c7SGrant Likely of_node_full_name(oirq.np)); 27458083dadSKumar Gala 275e6d30ab1SGrant Likely virq = irq_create_of_mapping(&oirq); 27658083dadSKumar Gala } 27758083dadSKumar Gala if(virq == NO_IRQ) { 278b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 27958083dadSKumar Gala return -1; 28058083dadSKumar Gala } 28158083dadSKumar Gala 282b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 28358083dadSKumar Gala 28458083dadSKumar Gala pci_dev->irq = virq; 28558083dadSKumar Gala 28658083dadSKumar Gala return 0; 28758083dadSKumar Gala } 28858083dadSKumar Gala 28958083dadSKumar Gala /* 29058083dadSKumar Gala * Platform support for /proc/bus/pci/X/Y mmap()s, 29158083dadSKumar Gala * modelled on the sparc64 implementation by Dave Miller. 29258083dadSKumar Gala * -- paulus. 29358083dadSKumar Gala */ 29458083dadSKumar Gala 29558083dadSKumar Gala /* 29658083dadSKumar Gala * Adjust vm_pgoff of VMA such that it is the physical page offset 29758083dadSKumar Gala * corresponding to the 32-bit pci bus offset for DEV requested by the user. 29858083dadSKumar Gala * 29958083dadSKumar Gala * Basically, the user finds the base address for his device which he wishes 30058083dadSKumar Gala * to mmap. They read the 32-bit value from the config space base register, 30158083dadSKumar Gala * add whatever PAGE_SIZE multiple offset they wish, and feed this into the 30258083dadSKumar Gala * offset parameter of mmap on /proc/bus/pci/XXX for that device. 30358083dadSKumar Gala * 30458083dadSKumar Gala * Returns negative error code on failure, zero on success. 30558083dadSKumar Gala */ 30658083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev, 30758083dadSKumar Gala resource_size_t *offset, 30858083dadSKumar Gala enum pci_mmap_state mmap_state) 30958083dadSKumar Gala { 31058083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 31158083dadSKumar Gala unsigned long io_offset = 0; 31258083dadSKumar Gala int i, res_bit; 31358083dadSKumar Gala 314b0d436c7SAnton Blanchard if (hose == NULL) 31558083dadSKumar Gala return NULL; /* should never happen */ 31658083dadSKumar Gala 31758083dadSKumar Gala /* If memory, add on the PCI bridge address offset */ 31858083dadSKumar Gala if (mmap_state == pci_mmap_mem) { 31958083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */ 32058083dadSKumar Gala *offset += hose->pci_mem_offset; 32158083dadSKumar Gala #endif 32258083dadSKumar Gala res_bit = IORESOURCE_MEM; 32358083dadSKumar Gala } else { 32458083dadSKumar Gala io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 32558083dadSKumar Gala *offset += io_offset; 32658083dadSKumar Gala res_bit = IORESOURCE_IO; 32758083dadSKumar Gala } 32858083dadSKumar Gala 32958083dadSKumar Gala /* 33058083dadSKumar Gala * Check that the offset requested corresponds to one of the 33158083dadSKumar Gala * resources of the device. 33258083dadSKumar Gala */ 33358083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 33458083dadSKumar Gala struct resource *rp = &dev->resource[i]; 33558083dadSKumar Gala int flags = rp->flags; 33658083dadSKumar Gala 33758083dadSKumar Gala /* treat ROM as memory (should be already) */ 33858083dadSKumar Gala if (i == PCI_ROM_RESOURCE) 33958083dadSKumar Gala flags |= IORESOURCE_MEM; 34058083dadSKumar Gala 34158083dadSKumar Gala /* Active and same type? */ 34258083dadSKumar Gala if ((flags & res_bit) == 0) 34358083dadSKumar Gala continue; 34458083dadSKumar Gala 34558083dadSKumar Gala /* In the range of this resource? */ 34658083dadSKumar Gala if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end) 34758083dadSKumar Gala continue; 34858083dadSKumar Gala 34958083dadSKumar Gala /* found it! construct the final physical address */ 35058083dadSKumar Gala if (mmap_state == pci_mmap_io) 35158083dadSKumar Gala *offset += hose->io_base_phys - io_offset; 35258083dadSKumar Gala return rp; 35358083dadSKumar Gala } 35458083dadSKumar Gala 35558083dadSKumar Gala return NULL; 35658083dadSKumar Gala } 35758083dadSKumar Gala 35858083dadSKumar Gala /* 35958083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 36058083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 36158083dadSKumar Gala * above routine 36258083dadSKumar Gala */ 36358083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 36458083dadSKumar Gala unsigned long pfn, 36558083dadSKumar Gala unsigned long size, 36664b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 36758083dadSKumar Gala { 36858083dadSKumar Gala struct pci_dev *pdev = NULL; 36958083dadSKumar Gala struct resource *found = NULL; 3707c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 37158083dadSKumar Gala int i; 37258083dadSKumar Gala 37358083dadSKumar Gala if (page_is_ram(pfn)) 37464b3d0e8SBenjamin Herrenschmidt return prot; 37558083dadSKumar Gala 37664b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 37758083dadSKumar Gala for_each_pci_dev(pdev) { 37858083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 37958083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 38058083dadSKumar Gala int flags = rp->flags; 38158083dadSKumar Gala 38258083dadSKumar Gala /* Active and same type? */ 38358083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 38458083dadSKumar Gala continue; 38558083dadSKumar Gala /* In the range of this resource? */ 38658083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 38758083dadSKumar Gala offset > rp->end) 38858083dadSKumar Gala continue; 38958083dadSKumar Gala found = rp; 39058083dadSKumar Gala break; 39158083dadSKumar Gala } 39258083dadSKumar Gala if (found) 39358083dadSKumar Gala break; 39458083dadSKumar Gala } 39558083dadSKumar Gala if (found) { 39658083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 39764b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 39858083dadSKumar Gala pci_dev_put(pdev); 39958083dadSKumar Gala } 40058083dadSKumar Gala 401b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 40264b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 40358083dadSKumar Gala 40464b3d0e8SBenjamin Herrenschmidt return prot; 40558083dadSKumar Gala } 40658083dadSKumar Gala 40758083dadSKumar Gala 40858083dadSKumar Gala /* 40958083dadSKumar Gala * Perform the actual remap of the pages for a PCI device mapping, as 41058083dadSKumar Gala * appropriate for this architecture. The region in the process to map 41158083dadSKumar Gala * is described by vm_start and vm_end members of VMA, the base physical 41258083dadSKumar Gala * address is found in vm_pgoff. 41358083dadSKumar Gala * The pci device structure is provided so that architectures may make mapping 41458083dadSKumar Gala * decisions on a per-device or per-bus basis. 41558083dadSKumar Gala * 41658083dadSKumar Gala * Returns a negative error code on failure, zero on success. 41758083dadSKumar Gala */ 41858083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, 41958083dadSKumar Gala enum pci_mmap_state mmap_state, int write_combine) 42058083dadSKumar Gala { 4217c12d906SBenjamin Herrenschmidt resource_size_t offset = 4227c12d906SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 42358083dadSKumar Gala struct resource *rp; 42458083dadSKumar Gala int ret; 42558083dadSKumar Gala 42658083dadSKumar Gala rp = __pci_mmap_make_offset(dev, &offset, mmap_state); 42758083dadSKumar Gala if (rp == NULL) 42858083dadSKumar Gala return -EINVAL; 42958083dadSKumar Gala 43058083dadSKumar Gala vma->vm_pgoff = offset >> PAGE_SHIFT; 4311e70cdd6SYinghai Lu if (write_combine) 4321e70cdd6SYinghai Lu vma->vm_page_prot = pgprot_noncached_wc(vma->vm_page_prot); 4331e70cdd6SYinghai Lu else 4341e70cdd6SYinghai Lu vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 43558083dadSKumar Gala 43658083dadSKumar Gala ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 43758083dadSKumar Gala vma->vm_end - vma->vm_start, vma->vm_page_prot); 43858083dadSKumar Gala 43958083dadSKumar Gala return ret; 44058083dadSKumar Gala } 44158083dadSKumar Gala 442e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 443e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 444e9f82cb7SBenjamin Herrenschmidt { 445e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 446e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 447e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 448e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 449e9f82cb7SBenjamin Herrenschmidt 450e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 451e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 452e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 453e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 454e9f82cb7SBenjamin Herrenschmidt */ 455e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 456e9f82cb7SBenjamin Herrenschmidt offset += port; 457e9f82cb7SBenjamin Herrenschmidt 458e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 459e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 460e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 461e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 462e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 463e9f82cb7SBenjamin Herrenschmidt 464e9f82cb7SBenjamin Herrenschmidt switch(size) { 465e9f82cb7SBenjamin Herrenschmidt case 1: 466e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 467e9f82cb7SBenjamin Herrenschmidt return 1; 468e9f82cb7SBenjamin Herrenschmidt case 2: 469e9f82cb7SBenjamin Herrenschmidt if (port & 1) 470e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 471e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 472e9f82cb7SBenjamin Herrenschmidt return 2; 473e9f82cb7SBenjamin Herrenschmidt case 4: 474e9f82cb7SBenjamin Herrenschmidt if (port & 3) 475e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 476e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 477e9f82cb7SBenjamin Herrenschmidt return 4; 478e9f82cb7SBenjamin Herrenschmidt } 479e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 480e9f82cb7SBenjamin Herrenschmidt } 481e9f82cb7SBenjamin Herrenschmidt 482e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 483e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 484e9f82cb7SBenjamin Herrenschmidt { 485e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 486e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 487e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 488e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 489e9f82cb7SBenjamin Herrenschmidt 490e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 491e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 492e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 493e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 494e9f82cb7SBenjamin Herrenschmidt */ 495e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 496e9f82cb7SBenjamin Herrenschmidt offset += port; 497e9f82cb7SBenjamin Herrenschmidt 498e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 499e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 500e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 501e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 502e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 503e9f82cb7SBenjamin Herrenschmidt 504e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 505e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 506e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 507e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 508e9f82cb7SBenjamin Herrenschmidt */ 509e9f82cb7SBenjamin Herrenschmidt switch(size) { 510e9f82cb7SBenjamin Herrenschmidt case 1: 511e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 512e9f82cb7SBenjamin Herrenschmidt return 1; 513e9f82cb7SBenjamin Herrenschmidt case 2: 514e9f82cb7SBenjamin Herrenschmidt if (port & 1) 515e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 516e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 517e9f82cb7SBenjamin Herrenschmidt return 2; 518e9f82cb7SBenjamin Herrenschmidt case 4: 519e9f82cb7SBenjamin Herrenschmidt if (port & 3) 520e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 521e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 522e9f82cb7SBenjamin Herrenschmidt return 4; 523e9f82cb7SBenjamin Herrenschmidt } 524e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 525e9f82cb7SBenjamin Herrenschmidt } 526e9f82cb7SBenjamin Herrenschmidt 527e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 528e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 529e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 530e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 531e9f82cb7SBenjamin Herrenschmidt { 532e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 533e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 534e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 535e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 536e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 537e9f82cb7SBenjamin Herrenschmidt 538e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 539e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 540e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 541e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 542e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 543e9f82cb7SBenjamin Herrenschmidt 544e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 5455b11abfdSBenjamin Herrenschmidt /* Hack alert ! 5465b11abfdSBenjamin Herrenschmidt * 5475b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 5485b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 5495b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 5505b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 5515b11abfdSBenjamin Herrenschmidt */ 5525b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 5535b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 5545b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 5555b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 5565b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 5575b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 5585b11abfdSBenjamin Herrenschmidt return 0; 5595b11abfdSBenjamin Herrenschmidt } 560e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 561e9f82cb7SBenjamin Herrenschmidt } else { 562e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 563e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 564e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 565e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 566e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 567e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 568e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 569e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 570e9f82cb7SBenjamin Herrenschmidt } 571e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 572e9f82cb7SBenjamin Herrenschmidt 573e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 57464b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 575e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 576e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 577e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 578e9f82cb7SBenjamin Herrenschmidt } 579e9f82cb7SBenjamin Herrenschmidt 58058083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 58158083dadSKumar Gala const struct resource *rsrc, 58258083dadSKumar Gala resource_size_t *start, resource_size_t *end) 58358083dadSKumar Gala { 584*38301358SBjorn Helgaas struct pci_bus_region region; 58558083dadSKumar Gala 586*38301358SBjorn Helgaas if (rsrc->flags & IORESOURCE_IO) { 587*38301358SBjorn Helgaas pcibios_resource_to_bus(dev->bus, ®ion, 588*38301358SBjorn Helgaas (struct resource *) rsrc); 589*38301358SBjorn Helgaas *start = region.start; 590*38301358SBjorn Helgaas *end = region.end; 59158083dadSKumar Gala return; 592*38301358SBjorn Helgaas } 59358083dadSKumar Gala 594*38301358SBjorn Helgaas /* We pass a CPU physical address to userland for MMIO instead of a 595*38301358SBjorn Helgaas * BAR value because X is lame and expects to be able to use that 59658083dadSKumar Gala * to pass to /dev/mem! 59758083dadSKumar Gala * 598*38301358SBjorn Helgaas * That means we may have 64-bit values where some apps only expect 599*38301358SBjorn Helgaas * 32 (like X itself since it thinks only Sparc has 64-bit MMIO). 60058083dadSKumar Gala */ 601*38301358SBjorn Helgaas *start = rsrc->start; 602*38301358SBjorn Helgaas *end = rsrc->end; 60358083dadSKumar Gala } 60413dccb9eSBenjamin Herrenschmidt 60513dccb9eSBenjamin Herrenschmidt /** 60613dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 60713dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 60813dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 60913dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 61013dccb9eSBenjamin Herrenschmidt * 61113dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 61213dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 61313dccb9eSBenjamin Herrenschmidt * content. 61413dccb9eSBenjamin Herrenschmidt * 61513dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 61613dccb9eSBenjamin Herrenschmidt * with here: 61713dccb9eSBenjamin Herrenschmidt * 61813dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 61913dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 62013dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 62113dccb9eSBenjamin Herrenschmidt * 62213dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 62313dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 62413dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 62513dccb9eSBenjamin Herrenschmidt * 62613dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 62713dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 62813dccb9eSBenjamin Herrenschmidt */ 629cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 630cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 63113dccb9eSBenjamin Herrenschmidt { 632858957abSKevin Hao int memno = 0; 63313dccb9eSBenjamin Herrenschmidt struct resource *res; 634654837e8SAndrew Murray struct of_pci_range range; 635654837e8SAndrew Murray struct of_pci_range_parser parser; 63613dccb9eSBenjamin Herrenschmidt 63713dccb9eSBenjamin Herrenschmidt printk(KERN_INFO "PCI host bridge %s %s ranges:\n", 63813dccb9eSBenjamin Herrenschmidt dev->full_name, primary ? "(primary)" : ""); 63913dccb9eSBenjamin Herrenschmidt 640654837e8SAndrew Murray /* Check for ranges property */ 641654837e8SAndrew Murray if (of_pci_range_parser_init(&parser, dev)) 64213dccb9eSBenjamin Herrenschmidt return; 64313dccb9eSBenjamin Herrenschmidt 64413dccb9eSBenjamin Herrenschmidt /* Parse it */ 645654837e8SAndrew Murray for_each_of_pci_range(&parser, &range) { 646e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 647e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 648e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 649e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 650e9f82cb7SBenjamin Herrenschmidt */ 651654837e8SAndrew Murray if (range.cpu_addr == OF_BAD_ADDR || range.size == 0) 65213dccb9eSBenjamin Herrenschmidt continue; 65313dccb9eSBenjamin Herrenschmidt 65413dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 65513dccb9eSBenjamin Herrenschmidt res = NULL; 656654837e8SAndrew Murray switch (range.flags & IORESOURCE_TYPE_BITS) { 657654837e8SAndrew Murray case IORESOURCE_IO: 65813dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 65913dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 660654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 661654837e8SAndrew Murray range.pci_addr); 66213dccb9eSBenjamin Herrenschmidt 66313dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 66413dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 66513dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 66613dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 66713dccb9eSBenjamin Herrenschmidt continue; 66813dccb9eSBenjamin Herrenschmidt } 66913dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 67013dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 671654837e8SAndrew Murray if (range.size > 0x01000000) 672654837e8SAndrew Murray range.size = 0x01000000; 67313dccb9eSBenjamin Herrenschmidt 67413dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 675654837e8SAndrew Murray hose->io_base_virt = ioremap(range.cpu_addr, 676654837e8SAndrew Murray range.size); 67713dccb9eSBenjamin Herrenschmidt 67813dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 67913dccb9eSBenjamin Herrenschmidt if (primary) 68013dccb9eSBenjamin Herrenschmidt isa_io_base = 68113dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 68213dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 68313dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 68413dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 68513dccb9eSBenjamin Herrenschmidt */ 686654837e8SAndrew Murray hose->pci_io_size = range.pci_addr + range.size; 687654837e8SAndrew Murray hose->io_base_phys = range.cpu_addr - range.pci_addr; 68813dccb9eSBenjamin Herrenschmidt 68913dccb9eSBenjamin Herrenschmidt /* Build resource */ 69013dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 691654837e8SAndrew Murray range.cpu_addr = range.pci_addr; 69213dccb9eSBenjamin Herrenschmidt break; 693654837e8SAndrew Murray case IORESOURCE_MEM: 69413dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 69513dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 696654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 697654837e8SAndrew Murray range.pci_addr, 698654837e8SAndrew Murray (range.pci_space & 0x40000000) ? 699654837e8SAndrew Murray "Prefetch" : ""); 70013dccb9eSBenjamin Herrenschmidt 70113dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 70213dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 70313dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 70413dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 70513dccb9eSBenjamin Herrenschmidt continue; 70613dccb9eSBenjamin Herrenschmidt } 70713dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 708654837e8SAndrew Murray if (range.pci_addr == 0) { 70913dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 710654837e8SAndrew Murray isa_mem_base = range.cpu_addr; 711654837e8SAndrew Murray hose->isa_mem_phys = range.cpu_addr; 712654837e8SAndrew Murray hose->isa_mem_size = range.size; 71313dccb9eSBenjamin Herrenschmidt } 71413dccb9eSBenjamin Herrenschmidt 71513dccb9eSBenjamin Herrenschmidt /* Build resource */ 716654837e8SAndrew Murray hose->mem_offset[memno] = range.cpu_addr - 717654837e8SAndrew Murray range.pci_addr; 71813dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 71913dccb9eSBenjamin Herrenschmidt break; 72013dccb9eSBenjamin Herrenschmidt } 72113dccb9eSBenjamin Herrenschmidt if (res != NULL) { 722aeba3731SMichael Ellerman res->name = dev->full_name; 723aeba3731SMichael Ellerman res->flags = range.flags; 724aeba3731SMichael Ellerman res->start = range.cpu_addr; 725aeba3731SMichael Ellerman res->end = range.cpu_addr + range.size - 1; 726aeba3731SMichael Ellerman res->parent = res->child = res->sibling = NULL; 72713dccb9eSBenjamin Herrenschmidt } 72813dccb9eSBenjamin Herrenschmidt } 72913dccb9eSBenjamin Herrenschmidt } 730fa462f2dSBenjamin Herrenschmidt 731fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 732fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 733fa462f2dSBenjamin Herrenschmidt { 734fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 7351fd0f525SBenjamin Herrenschmidt 7360e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 737fa462f2dSBenjamin Herrenschmidt return 0; 7380e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 739fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 740fa462f2dSBenjamin Herrenschmidt return 1; 741fa462f2dSBenjamin Herrenschmidt } 742fa462f2dSBenjamin Herrenschmidt 743d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 744d82fb31aSKleber Sacilotto de Souza { 745d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 746d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 747d82fb31aSKleber Sacilotto de Souza 748d82fb31aSKleber Sacilotto de Souza return 0; 749d82fb31aSKleber Sacilotto de Souza } 750d82fb31aSKleber Sacilotto de Souza 751bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 752bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 753bf5e2ba2SBenjamin Herrenschmidt */ 754cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 755bf5e2ba2SBenjamin Herrenschmidt { 756bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 757bf5e2ba2SBenjamin Herrenschmidt int i; 758bf5e2ba2SBenjamin Herrenschmidt 759bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 760bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 761bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 762bf5e2ba2SBenjamin Herrenschmidt return; 763bf5e2ba2SBenjamin Herrenschmidt } 764c3b80fb0SWei Yang 765c3b80fb0SWei Yang if (dev->is_virtfn) 766c3b80fb0SWei Yang return; 767c3b80fb0SWei Yang 768bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 769bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 770c5df457fSKevin Hao struct pci_bus_region reg; 771bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 772bf5e2ba2SBenjamin Herrenschmidt continue; 77348c2ce97SBenjamin Herrenschmidt 77448c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 77548c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 77648c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 77748c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 7787f172890SBenjamin Herrenschmidt */ 779fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 78048c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 781c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 78248c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 78348c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 784ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR is unassigned\n", 785ae2a84b4SKevin Hao pci_name(dev), i, res); 786bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 787bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 788bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 789bf5e2ba2SBenjamin Herrenschmidt continue; 790bf5e2ba2SBenjamin Herrenschmidt } 791bf5e2ba2SBenjamin Herrenschmidt 792ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res); 793bf5e2ba2SBenjamin Herrenschmidt } 794bf5e2ba2SBenjamin Herrenschmidt 795bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 796bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 797bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 798bf5e2ba2SBenjamin Herrenschmidt } 799bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 800bf5e2ba2SBenjamin Herrenschmidt 801b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 802b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 803b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 804b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 805b5561511SBenjamin Herrenschmidt */ 806cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 807b5561511SBenjamin Herrenschmidt struct resource *res) 808bf5e2ba2SBenjamin Herrenschmidt { 809be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 810bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 811b5561511SBenjamin Herrenschmidt resource_size_t offset; 8123fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 813b5561511SBenjamin Herrenschmidt u16 command; 814b5561511SBenjamin Herrenschmidt int i; 815bf5e2ba2SBenjamin Herrenschmidt 816b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 8170e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 818b5561511SBenjamin Herrenschmidt return 0; 819bf5e2ba2SBenjamin Herrenschmidt 820b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 821b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 822fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 8233fd47f06SBenjamin Herrenschmidt 8243fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 8253fd47f06SBenjamin Herrenschmidt if (region.start != 0) 826b5561511SBenjamin Herrenschmidt return 0; 827b5561511SBenjamin Herrenschmidt 828b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 829b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 830b5561511SBenjamin Herrenschmidt */ 831b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 832b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 833b5561511SBenjamin Herrenschmidt return 1; 834b5561511SBenjamin Herrenschmidt 835b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 836b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 8373fd47f06SBenjamin Herrenschmidt * us for memory space) 838b5561511SBenjamin Herrenschmidt */ 839b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 840b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 8413fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 842b5561511SBenjamin Herrenschmidt return 0; 843b5561511SBenjamin Herrenschmidt } 844b5561511SBenjamin Herrenschmidt 845b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 846b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 847b5561511SBenjamin Herrenschmidt */ 848b5561511SBenjamin Herrenschmidt return 1; 849b5561511SBenjamin Herrenschmidt } else { 850b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 851b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 852b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 853b5561511SBenjamin Herrenschmidt return 0; 854b5561511SBenjamin Herrenschmidt 855b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 856b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 857b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 858b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 859b5561511SBenjamin Herrenschmidt */ 860b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 861b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 862b5561511SBenjamin Herrenschmidt return 0; 863b5561511SBenjamin Herrenschmidt 864b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 865b5561511SBenjamin Herrenschmidt * it unassigned 866b5561511SBenjamin Herrenschmidt */ 867b5561511SBenjamin Herrenschmidt return 1; 868b5561511SBenjamin Herrenschmidt } 869b5561511SBenjamin Herrenschmidt } 870b5561511SBenjamin Herrenschmidt 871b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 872cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 873b5561511SBenjamin Herrenschmidt { 874bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 875bf5e2ba2SBenjamin Herrenschmidt int i; 876bf5e2ba2SBenjamin Herrenschmidt 877b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 878b5561511SBenjamin Herrenschmidt 87989a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 88089a74eccSBjorn Helgaas if (!res || !res->flags) 881bf5e2ba2SBenjamin Herrenschmidt continue; 882b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 883b188b2aeSKumar Gala continue; 884be8cbcd8SBenjamin Herrenschmidt 885cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 886cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 887cf1a4cf8SGavin Shan * of 0 in order to save space. 88848c2ce97SBenjamin Herrenschmidt */ 88948c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 89048c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 89148c2ce97SBenjamin Herrenschmidt res->start = 0; 892cf1a4cf8SGavin Shan res->end = -1; 89348c2ce97SBenjamin Herrenschmidt continue; 89448c2ce97SBenjamin Herrenschmidt } 89548c2ce97SBenjamin Herrenschmidt 896ae2a84b4SKevin Hao pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res); 897bf5e2ba2SBenjamin Herrenschmidt 898b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 899b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 900b5561511SBenjamin Herrenschmidt */ 901b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 902b5561511SBenjamin Herrenschmidt res->flags = 0; 903b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 904bf5e2ba2SBenjamin Herrenschmidt } 905bf5e2ba2SBenjamin Herrenschmidt } 906b5561511SBenjamin Herrenschmidt } 907b5561511SBenjamin Herrenschmidt 908cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 9098b8da358SBenjamin Herrenschmidt { 910467efc2eSDaniel Axtens struct pci_controller *phb; 911467efc2eSDaniel Axtens 9127eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 9138b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 9148b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 9158b8da358SBenjamin Herrenschmidt 9168b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 9177eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 9188b8da358SBenjamin Herrenschmidt */ 9198b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 9208b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 9218b8da358SBenjamin Herrenschmidt 9228b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 923467efc2eSDaniel Axtens phb = pci_bus_to_host(bus); 924467efc2eSDaniel Axtens if (phb->controller_ops.dma_bus_setup) 925467efc2eSDaniel Axtens phb->controller_ops.dma_bus_setup(bus); 9268b8da358SBenjamin Herrenschmidt } 9278b8da358SBenjamin Herrenschmidt 9287846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev) 9297eef440aSBenjamin Herrenschmidt { 930467efc2eSDaniel Axtens struct pci_controller *phb; 9317eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 9327eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 9337eef440aSBenjamin Herrenschmidt */ 9347eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 9357eef440aSBenjamin Herrenschmidt 9367eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 937bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 938738ef42eSBecky Bruce set_dma_offset(&dev->dev, PCI_DRAM_OFFSET); 9397eef440aSBenjamin Herrenschmidt 9407eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 941467efc2eSDaniel Axtens phb = pci_bus_to_host(dev->bus); 942467efc2eSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 943467efc2eSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 9447eef440aSBenjamin Herrenschmidt 9457eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 9467eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 9477eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 9487eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 9497eef440aSBenjamin Herrenschmidt } 95037f02195SYuanquan Chen 9517846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev) 9527846de40SGuenter Roeck { 9537846de40SGuenter Roeck /* 9547846de40SGuenter Roeck * We can only call pcibios_setup_device() after bus setup is complete, 9557846de40SGuenter Roeck * since some of the platform specific DMA setup code depends on it. 9567846de40SGuenter Roeck */ 9577846de40SGuenter Roeck if (dev->bus->is_added) 9587846de40SGuenter Roeck pcibios_setup_device(dev); 9596e628c7dSWei Yang 9606e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 9616e628c7dSWei Yang if (ppc_md.pcibios_fixup_sriov) 9626e628c7dSWei Yang ppc_md.pcibios_fixup_sriov(dev); 9636e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 9646e628c7dSWei Yang 9657846de40SGuenter Roeck return 0; 9667846de40SGuenter Roeck } 9677846de40SGuenter Roeck 96837f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus) 96937f02195SYuanquan Chen { 97037f02195SYuanquan Chen struct pci_dev *dev; 97137f02195SYuanquan Chen 97237f02195SYuanquan Chen pr_debug("PCI: Fixup bus devices %d (%s)\n", 97337f02195SYuanquan Chen bus->number, bus->self ? pci_name(bus->self) : "PHB"); 97437f02195SYuanquan Chen 97537f02195SYuanquan Chen list_for_each_entry(dev, &bus->devices, bus_list) { 97637f02195SYuanquan Chen /* Cardbus can call us to add new devices to a bus, so ignore 97737f02195SYuanquan Chen * those who are already fully discovered 97837f02195SYuanquan Chen */ 97937f02195SYuanquan Chen if (dev->is_added) 98037f02195SYuanquan Chen continue; 98137f02195SYuanquan Chen 98237f02195SYuanquan Chen pcibios_setup_device(dev); 98337f02195SYuanquan Chen } 9847eef440aSBenjamin Herrenschmidt } 9857eef440aSBenjamin Herrenschmidt 98679c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 98779c8be83SMyron Stowe { 98879c8be83SMyron Stowe /* No special bus mastering setup handling */ 98979c8be83SMyron Stowe } 99079c8be83SMyron Stowe 991cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 992bf5e2ba2SBenjamin Herrenschmidt { 993237865f1SBjorn Helgaas /* When called from the generic PCI probe, read PCI<->PCI bridge 994237865f1SBjorn Helgaas * bases. This is -not- called when generating the PCI tree from 995237865f1SBjorn Helgaas * the OF device-tree. 996237865f1SBjorn Helgaas */ 997237865f1SBjorn Helgaas pci_read_bridge_bases(bus); 998237865f1SBjorn Helgaas 999237865f1SBjorn Helgaas /* Now fixup the bus bus */ 10008b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 10018b8da358SBenjamin Herrenschmidt 10028b8da358SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10038b8da358SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 1004bf5e2ba2SBenjamin Herrenschmidt } 1005bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1006bf5e2ba2SBenjamin Herrenschmidt 1007cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus) 10082d1c8618SBenjamin Herrenschmidt { 10092d1c8618SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10102d1c8618SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 10112d1c8618SBenjamin Herrenschmidt } 10122d1c8618SBenjamin Herrenschmidt 10132d1c8618SBenjamin Herrenschmidt 10143fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 10153fd94c6bSBenjamin Herrenschmidt { 10160e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 10173fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 10183fd94c6bSBenjamin Herrenschmidt return 1; 10193fd94c6bSBenjamin Herrenschmidt return 0; 10203fd94c6bSBenjamin Herrenschmidt } 10213fd94c6bSBenjamin Herrenschmidt 10223fd94c6bSBenjamin Herrenschmidt /* 10233fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 10243fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 10253fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 10263fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 10273fd94c6bSBenjamin Herrenschmidt * 10283fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 10293fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 10303fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 10313fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 10323fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 10333fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 10343fd94c6bSBenjamin Herrenschmidt */ 10353b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 10363fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 10373fd94c6bSBenjamin Herrenschmidt { 10383fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 10393fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 10403fd94c6bSBenjamin Herrenschmidt 1041b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 10423fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1043b26b2d49SDominik Brodowski return start; 1044b26b2d49SDominik Brodowski if (start & 0x300) 10453fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 10463fd94c6bSBenjamin Herrenschmidt } 1047b26b2d49SDominik Brodowski 1048b26b2d49SDominik Brodowski return start; 10493fd94c6bSBenjamin Herrenschmidt } 10503fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 10513fd94c6bSBenjamin Herrenschmidt 10523fd94c6bSBenjamin Herrenschmidt /* 10533fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 10543fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 10553fd94c6bSBenjamin Herrenschmidt */ 10560f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 10573fd94c6bSBenjamin Herrenschmidt struct resource *res) 10583fd94c6bSBenjamin Herrenschmidt { 10593fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 10603fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 10613fd94c6bSBenjamin Herrenschmidt 10623fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 10633fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 10643fd94c6bSBenjamin Herrenschmidt continue; 10653fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 10663fd94c6bSBenjamin Herrenschmidt break; 10673fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 10683fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 10693fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 10703fd94c6bSBenjamin Herrenschmidt firstpp = pp; 10713fd94c6bSBenjamin Herrenschmidt } 10723fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 10733fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 10743fd94c6bSBenjamin Herrenschmidt res->parent = parent; 10753fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 10763fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 10773fd94c6bSBenjamin Herrenschmidt *firstpp = res; 10783fd94c6bSBenjamin Herrenschmidt *pp = NULL; 10793fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 10803fd94c6bSBenjamin Herrenschmidt p->parent = res; 1081ae2a84b4SKevin Hao pr_debug("PCI: Reparented %s %pR under %s\n", 1082ae2a84b4SKevin Hao p->name, p, res->name); 10833fd94c6bSBenjamin Herrenschmidt } 10843fd94c6bSBenjamin Herrenschmidt return 0; 10853fd94c6bSBenjamin Herrenschmidt } 10863fd94c6bSBenjamin Herrenschmidt 10873fd94c6bSBenjamin Herrenschmidt /* 10883fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 10893fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 10903fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 10913fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 10923fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 10933fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 10943fd94c6bSBenjamin Herrenschmidt * 10953fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 10963fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 10973fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 10983fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 10993fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11003fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11013fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11023fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11033fd94c6bSBenjamin Herrenschmidt * 11043fd94c6bSBenjamin Herrenschmidt * Our solution: 11053fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11063fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11073fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11083fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 11093fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 11103fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 11113fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 11123fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 11133fd94c6bSBenjamin Herrenschmidt * resources. 11143fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 11153fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 11163fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 11173fd94c6bSBenjamin Herrenschmidt * as well. 11183fd94c6bSBenjamin Herrenschmidt */ 11193fd94c6bSBenjamin Herrenschmidt 1120e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus) 11213fd94c6bSBenjamin Herrenschmidt { 1122e90a1318SNathan Fontenot struct pci_bus *b; 11233fd94c6bSBenjamin Herrenschmidt int i; 11243fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 11253fd94c6bSBenjamin Herrenschmidt 1126b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1127b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1128b5ae5f91SBenjamin Herrenschmidt 112989a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 113089a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 11313fd94c6bSBenjamin Herrenschmidt continue; 113248c2ce97SBenjamin Herrenschmidt 113348c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 113448c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 113548c2ce97SBenjamin Herrenschmidt goto clear_resource; 113648c2ce97SBenjamin Herrenschmidt 11373fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 11383fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 11393fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 11403fd94c6bSBenjamin Herrenschmidt else { 11413fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 11423fd94c6bSBenjamin Herrenschmidt if (pr == res) { 11433fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 11443fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 11453fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 11463fd94c6bSBenjamin Herrenschmidt */ 11473fd94c6bSBenjamin Herrenschmidt continue; 11483fd94c6bSBenjamin Herrenschmidt } 11493fd94c6bSBenjamin Herrenschmidt } 11503fd94c6bSBenjamin Herrenschmidt 1151ae2a84b4SKevin Hao pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n", 1152ae2a84b4SKevin Hao bus->self ? pci_name(bus->self) : "PHB", bus->number, 1153ae2a84b4SKevin Hao i, res, pr, (pr && pr->name) ? pr->name : "nil"); 11543fd94c6bSBenjamin Herrenschmidt 11553fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 11563ebfe46aSYinghai Lu struct pci_dev *dev = bus->self; 11573ebfe46aSYinghai Lu 11583fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 11593fd94c6bSBenjamin Herrenschmidt continue; 11603fd94c6bSBenjamin Herrenschmidt /* 11613fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 11623fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 11633fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 11643fd94c6bSBenjamin Herrenschmidt */ 11653fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 11663fd94c6bSBenjamin Herrenschmidt continue; 11673ebfe46aSYinghai Lu 11683ebfe46aSYinghai Lu if (dev && i < PCI_BRIDGE_RESOURCE_NUM && 11693ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, 11703ebfe46aSYinghai Lu i + PCI_BRIDGE_RESOURCES) == 0) 11713ebfe46aSYinghai Lu continue; 11723fd94c6bSBenjamin Herrenschmidt } 117348c2ce97SBenjamin Herrenschmidt pr_warning("PCI: Cannot allocate resource region " 1174e90a1318SNathan Fontenot "%d of PCI bridge %d, will remap\n", i, bus->number); 11753fd94c6bSBenjamin Herrenschmidt clear_resource: 1176cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1177cf1a4cf8SGavin Shan * reassignment based on the resources required 1178cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1179cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1180cf1a4cf8SGavin Shan * save more space. 1181cf1a4cf8SGavin Shan */ 1182cf1a4cf8SGavin Shan res->start = 0; 1183cf1a4cf8SGavin Shan res->end = -1; 11843fd94c6bSBenjamin Herrenschmidt res->flags = 0; 11853fd94c6bSBenjamin Herrenschmidt } 1186e90a1318SNathan Fontenot 1187e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1188e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 11893fd94c6bSBenjamin Herrenschmidt } 11903fd94c6bSBenjamin Herrenschmidt 1191cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 11923fd94c6bSBenjamin Herrenschmidt { 11933fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 11943fd94c6bSBenjamin Herrenschmidt 1195ae2a84b4SKevin Hao pr_debug("PCI: Allocating %s: Resource %d: %pR\n", 1196ae2a84b4SKevin Hao pci_name(dev), idx, r); 11973fd94c6bSBenjamin Herrenschmidt 11983fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 11993fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12003fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12013fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12023fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12033fd94c6bSBenjamin Herrenschmidt if (pr) 1204ae2a84b4SKevin Hao pr_debug("PCI: parent is %p: %pR\n", pr, pr); 12053fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 12063fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 12073fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 12083fd94c6bSBenjamin Herrenschmidt r->start = 0; 12093fd94c6bSBenjamin Herrenschmidt } 12103fd94c6bSBenjamin Herrenschmidt } 12113fd94c6bSBenjamin Herrenschmidt 12123fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 12133fd94c6bSBenjamin Herrenschmidt { 12143fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 12153fd94c6bSBenjamin Herrenschmidt int idx, disabled; 12163fd94c6bSBenjamin Herrenschmidt u16 command; 12173fd94c6bSBenjamin Herrenschmidt struct resource *r; 12183fd94c6bSBenjamin Herrenschmidt 12193fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 12203fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1221ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 12223fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 12233fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 12243fd94c6bSBenjamin Herrenschmidt continue; 12253fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 12263fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1227ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1228ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1229ad892a63SBenjamin Herrenschmidt */ 1230ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1231ad892a63SBenjamin Herrenschmidt disabled = 1; 12323fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 12333fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 12343fd94c6bSBenjamin Herrenschmidt else 12353fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1236533b1928SPaul Mackerras if (pass == disabled) 1237533b1928SPaul Mackerras alloc_resource(dev, idx); 12383fd94c6bSBenjamin Herrenschmidt } 12393fd94c6bSBenjamin Herrenschmidt if (pass) 12403fd94c6bSBenjamin Herrenschmidt continue; 12413fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1242ad892a63SBenjamin Herrenschmidt if (r->flags) { 12433fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 12443fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 12453fd94c6bSBenjamin Herrenschmidt */ 12463fd94c6bSBenjamin Herrenschmidt u32 reg; 1247ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1248ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1249b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1250b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 12513fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 12523fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 12533fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 12543fd94c6bSBenjamin Herrenschmidt } 12553fd94c6bSBenjamin Herrenschmidt } 12563fd94c6bSBenjamin Herrenschmidt } 1257ad892a63SBenjamin Herrenschmidt } 12583fd94c6bSBenjamin Herrenschmidt 1259c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1260c1f34302SBenjamin Herrenschmidt { 1261c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1262c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1263c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1264c1f34302SBenjamin Herrenschmidt int i; 1265c1f34302SBenjamin Herrenschmidt 1266c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1267c1f34302SBenjamin Herrenschmidt 1268c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1269c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1270c1f34302SBenjamin Herrenschmidt goto no_io; 1271c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1272c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1273c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1274c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1275c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1276c1f34302SBenjamin Herrenschmidt res->start = offset; 1277c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1278c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1279c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1280c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1281c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1282c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1283c1f34302SBenjamin Herrenschmidt kfree(res); 1284c1f34302SBenjamin Herrenschmidt } 1285c1f34302SBenjamin Herrenschmidt 1286c1f34302SBenjamin Herrenschmidt no_io: 1287c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1288c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1289c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 12903fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1291c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1292c1f34302SBenjamin Herrenschmidt continue; 1293c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1294c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1295c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1296c1f34302SBenjamin Herrenschmidt break; 1297c1f34302SBenjamin Herrenschmidt } 1298c1f34302SBenjamin Herrenschmidt if (i >= 3) 1299c1f34302SBenjamin Herrenschmidt return; 1300c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1301c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1302c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1303c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1304c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1305c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1306c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1307c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1308c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1309c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1310c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1311c1f34302SBenjamin Herrenschmidt kfree(res); 1312c1f34302SBenjamin Herrenschmidt } 1313c1f34302SBenjamin Herrenschmidt } 1314c1f34302SBenjamin Herrenschmidt 13153fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 13163fd94c6bSBenjamin Herrenschmidt { 1317e90a1318SNathan Fontenot struct pci_bus *b; 1318e90a1318SNathan Fontenot 131948c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1320e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1321e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 13223fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 13233fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 13243fd94c6bSBenjamin Herrenschmidt 1325c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1326c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1327c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1328c1f34302SBenjamin Herrenschmidt */ 13290e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1330c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1331c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1332c1f34302SBenjamin Herrenschmidt } 1333c1f34302SBenjamin Herrenschmidt 1334c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1335c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1336c1f34302SBenjamin Herrenschmidt */ 13370e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1338a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 13393fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 13403fd94c6bSBenjamin Herrenschmidt } 13413fd94c6bSBenjamin Herrenschmidt 13423fd94c6bSBenjamin Herrenschmidt /* Call machine dependent fixup */ 13433fd94c6bSBenjamin Herrenschmidt if (ppc_md.pcibios_fixup) 13443fd94c6bSBenjamin Herrenschmidt ppc_md.pcibios_fixup(); 13453fd94c6bSBenjamin Herrenschmidt } 13463fd94c6bSBenjamin Herrenschmidt 1347fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 13483fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1349fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1350fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 13513fd94c6bSBenjamin Herrenschmidt */ 1352baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 13533fd94c6bSBenjamin Herrenschmidt { 13543fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 13553fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 13563fd94c6bSBenjamin Herrenschmidt 13573fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 13583fd94c6bSBenjamin Herrenschmidt int i; 13593fd94c6bSBenjamin Herrenschmidt 13603fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 13613fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 13623fd94c6bSBenjamin Herrenschmidt 13633fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 13643fd94c6bSBenjamin Herrenschmidt continue; 1365fd6852c8SBenjamin Herrenschmidt 1366ae2a84b4SKevin Hao pr_debug("PCI: Claiming %s: Resource %d: %pR\n", 1367ae2a84b4SKevin Hao pci_name(dev), i, r); 1368fd6852c8SBenjamin Herrenschmidt 13693ebfe46aSYinghai Lu if (pci_claim_resource(dev, i) == 0) 13703ebfe46aSYinghai Lu continue; 13713ebfe46aSYinghai Lu 13723ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, i); 13733fd94c6bSBenjamin Herrenschmidt } 13743fd94c6bSBenjamin Herrenschmidt } 13753fd94c6bSBenjamin Herrenschmidt 13763fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 13773fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 13783fd94c6bSBenjamin Herrenschmidt } 13795b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus); 1380fd6852c8SBenjamin Herrenschmidt 1381fd6852c8SBenjamin Herrenschmidt 1382fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1383fd6852c8SBenjamin Herrenschmidt * 1384fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1385fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1386fd6852c8SBenjamin Herrenschmidt * being added 1387fd6852c8SBenjamin Herrenschmidt */ 1388fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1389fd6852c8SBenjamin Herrenschmidt { 1390fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1391fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1392fd6852c8SBenjamin Herrenschmidt 1393fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1394fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1395fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 1396ab444ec9SGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) 1397ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 1398fd6852c8SBenjamin Herrenschmidt 13996a040ce7SThadeu Lima de Souza Cascardo /* Fixup EEH */ 14006a040ce7SThadeu Lima de Souza Cascardo eeh_add_device_tree_late(bus); 14016a040ce7SThadeu Lima de Souza Cascardo 1402fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1403fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1404fd6852c8SBenjamin Herrenschmidt 14056a040ce7SThadeu Lima de Souza Cascardo /* sysfs files should only be added after devices are added */ 14066a040ce7SThadeu Lima de Souza Cascardo eeh_add_sysfs_files(bus); 1407fd6852c8SBenjamin Herrenschmidt } 1408fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1409fd6852c8SBenjamin Herrenschmidt 1410549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1411549beb9bSBenjamin Herrenschmidt { 1412467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 1413467efc2eSDaniel Axtens 1414467efc2eSDaniel Axtens if (phb->controller_ops.enable_device_hook) 1415467efc2eSDaniel Axtens if (!phb->controller_ops.enable_device_hook(dev)) 1416549beb9bSBenjamin Herrenschmidt return -EINVAL; 1417549beb9bSBenjamin Herrenschmidt 14187cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1419549beb9bSBenjamin Herrenschmidt } 142053280323SBenjamin Herrenschmidt 1421abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev) 1422abeeed6dSMichael Neuling { 1423abeeed6dSMichael Neuling struct pci_controller *phb = pci_bus_to_host(dev->bus); 1424abeeed6dSMichael Neuling 1425abeeed6dSMichael Neuling if (phb->controller_ops.disable_device) 1426abeeed6dSMichael Neuling phb->controller_ops.disable_device(dev); 1427abeeed6dSMichael Neuling } 1428abeeed6dSMichael Neuling 142938973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 143038973ba7SBjorn Helgaas { 143138973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 143238973ba7SBjorn Helgaas } 143338973ba7SBjorn Helgaas 1434cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1435cad5cef6SGreg Kroah-Hartman struct list_head *resources) 143653280323SBenjamin Herrenschmidt { 143753280323SBenjamin Herrenschmidt struct resource *res; 14383fd47f06SBenjamin Herrenschmidt resource_size_t offset; 143953280323SBenjamin Herrenschmidt int i; 144053280323SBenjamin Herrenschmidt 144153280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 144245a709f8SBjorn Helgaas res = &hose->io_resource; 144353280323SBenjamin Herrenschmidt 144453280323SBenjamin Herrenschmidt if (!res->flags) { 1445adb7cd73SAnton Blanchard pr_info("PCI: I/O resource not set for host" 144653280323SBenjamin Herrenschmidt " bridge %s (domain %d)\n", 144753280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 14483fd47f06SBenjamin Herrenschmidt } else { 14493fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 14503fd47f06SBenjamin Herrenschmidt 1451ae2a84b4SKevin Hao pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n", 1452ae2a84b4SKevin Hao res, (unsigned long long)offset); 14533fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1454a0b8e76fSBenjamin Herrenschmidt } 1455a0b8e76fSBenjamin Herrenschmidt 145653280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 145753280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 145853280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 145953280323SBenjamin Herrenschmidt if (!res->flags) { 1460bee7dd9cSBenjamin Herrenschmidt if (i == 0) 146153280323SBenjamin Herrenschmidt printk(KERN_ERR "PCI: Memory resource 0 not set for " 146253280323SBenjamin Herrenschmidt "host bridge %s (domain %d)\n", 146353280323SBenjamin Herrenschmidt hose->dn->full_name, hose->global_number); 14643fd47f06SBenjamin Herrenschmidt continue; 146553280323SBenjamin Herrenschmidt } 14663fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 14673fd47f06SBenjamin Herrenschmidt 14683fd47f06SBenjamin Herrenschmidt 1469ae2a84b4SKevin Hao pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i, 1470ae2a84b4SKevin Hao res, (unsigned long long)offset); 147153280323SBenjamin Herrenschmidt 14723fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 14733fd47f06SBenjamin Herrenschmidt } 147453280323SBenjamin Herrenschmidt } 147589c2dd62SKumar Gala 147689c2dd62SKumar Gala /* 147789c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 147889c2dd62SKumar Gala * find a hose. 147989c2dd62SKumar Gala */ 148089c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 148189c2dd62SKumar Gala static int \ 148289c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 148389c2dd62SKumar Gala { \ 148489c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 148589c2dd62SKumar Gala } 148689c2dd62SKumar Gala 148789c2dd62SKumar Gala static int 148889c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 148989c2dd62SKumar Gala int len, u32 *val) 149089c2dd62SKumar Gala { 149189c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 149289c2dd62SKumar Gala } 149389c2dd62SKumar Gala 149489c2dd62SKumar Gala static int 149589c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 149689c2dd62SKumar Gala int len, u32 val) 149789c2dd62SKumar Gala { 149889c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 149989c2dd62SKumar Gala } 150089c2dd62SKumar Gala 150189c2dd62SKumar Gala static struct pci_ops null_pci_ops = 150289c2dd62SKumar Gala { 150389c2dd62SKumar Gala .read = null_read_config, 150489c2dd62SKumar Gala .write = null_write_config, 150589c2dd62SKumar Gala }; 150689c2dd62SKumar Gala 150789c2dd62SKumar Gala /* 150889c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 150989c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 151089c2dd62SKumar Gala */ 151189c2dd62SKumar Gala static struct pci_bus * 151289c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 151389c2dd62SKumar Gala { 151489c2dd62SKumar Gala static struct pci_bus bus; 151589c2dd62SKumar Gala 1516b0d436c7SAnton Blanchard if (hose == NULL) { 151789c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 151889c2dd62SKumar Gala } 151989c2dd62SKumar Gala bus.number = busnr; 152089c2dd62SKumar Gala bus.sysdata = hose; 152189c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 152289c2dd62SKumar Gala return &bus; 152389c2dd62SKumar Gala } 152489c2dd62SKumar Gala 152589c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 152689c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 152789c2dd62SKumar Gala int devfn, int offset, type value) \ 152889c2dd62SKumar Gala { \ 152989c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 153089c2dd62SKumar Gala devfn, offset, value); \ 153189c2dd62SKumar Gala } 153289c2dd62SKumar Gala 153389c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 153489c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 153589c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 153689c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 153789c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 153889c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 153989c2dd62SKumar Gala 154089c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 154189c2dd62SKumar Gala int cap) 154289c2dd62SKumar Gala { 154389c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 154489c2dd62SKumar Gala } 15450ed2c722SGrant Likely 154698d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 154798d9f30cSBenjamin Herrenschmidt { 154898d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 154998d9f30cSBenjamin Herrenschmidt 155098d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 155198d9f30cSBenjamin Herrenschmidt } 155298d9f30cSBenjamin Herrenschmidt 15530ed2c722SGrant Likely /** 15540ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 15550ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 15560ed2c722SGrant Likely */ 1557cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 15580ed2c722SGrant Likely { 155945a709f8SBjorn Helgaas LIST_HEAD(resources); 15600ed2c722SGrant Likely struct pci_bus *bus; 15610ed2c722SGrant Likely struct device_node *node = hose->dn; 15620ed2c722SGrant Likely int mode; 15630ed2c722SGrant Likely 156474a7f084SGrant Likely pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node)); 15650ed2c722SGrant Likely 15660ed2c722SGrant Likely /* Get some IO space for the new PHB */ 15670ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 15680ed2c722SGrant Likely 15690ed2c722SGrant Likely /* Wire up PHB bus resources */ 157045a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 157145a709f8SBjorn Helgaas 1572be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1573be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1574be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1575be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1576be8e60d8SYinghai Lu 157745a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 157845a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 157945a709f8SBjorn Helgaas hose->ops, hose, &resources); 158045a709f8SBjorn Helgaas if (bus == NULL) { 158145a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 158245a709f8SBjorn Helgaas hose->global_number); 158345a709f8SBjorn Helgaas pci_free_resource_list(&resources); 158445a709f8SBjorn Helgaas return; 158545a709f8SBjorn Helgaas } 158645a709f8SBjorn Helgaas hose->bus = bus; 15870ed2c722SGrant Likely 15880ed2c722SGrant Likely /* Get probe mode and perform scan */ 15890ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 1590467efc2eSDaniel Axtens if (node && hose->controller_ops.probe_mode) 1591467efc2eSDaniel Axtens mode = hose->controller_ops.probe_mode(bus); 15920ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1593be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 15940ed2c722SGrant Likely of_scan_bus(node, bus); 15950ed2c722SGrant Likely 1596be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1597be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1598be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1599be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1600be8e60d8SYinghai Lu } 1601781fb7a3SBenjamin Herrenschmidt 1602491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1603491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1604491b98c3SBenjamin Herrenschmidt */ 1605491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1606491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1607491b98c3SBenjamin Herrenschmidt 1608781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1609bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1610781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1611a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1612a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1613781fb7a3SBenjamin Herrenschmidt } 16140ed2c722SGrant Likely } 16155b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb); 1616c065488fSKumar Gala 1617c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1618c065488fSKumar Gala { 1619c065488fSKumar Gala int i, class = dev->class >> 8; 162005737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 162105737c7cSJason Jin int prog_if = dev->class & 0xf; 1622c065488fSKumar Gala 1623c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1624c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1625c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 162605737c7cSJason Jin (prog_if == 0) && 1627c065488fSKumar Gala (dev->bus->parent == NULL)) { 1628c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1629c065488fSKumar Gala dev->resource[i].start = 0; 1630c065488fSKumar Gala dev->resource[i].end = 0; 1631c065488fSKumar Gala dev->resource[i].flags = 0; 1632c065488fSKumar Gala } 1633c065488fSKumar Gala } 1634c065488fSKumar Gala } 1635c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1636c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1637c2e1d845SBrian King 1638c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev) 1639c2e1d845SBrian King { 1640c2e1d845SBrian King u16 cmd; 1641c2e1d845SBrian King 1642c2e1d845SBrian King pci_read_config_word(pdev, PCI_COMMAND, &cmd); 1643c2e1d845SBrian King if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device()) 1644c2e1d845SBrian King vga_set_default_device(pdev); 1645c2e1d845SBrian King 1646c2e1d845SBrian King } 1647c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, 1648c2e1d845SBrian King PCI_CLASS_DISPLAY_VGA, 8, fixup_vga); 1649