xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision 2dd9c11b9d4dfbd6c070eab7b81197f65e82f1a0)
15516b540SKumar Gala /*
25516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
3cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
4cf1d8a8aSKumar Gala  *
5cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
6cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7cf1d8a8aSKumar Gala  *
8cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
10cf1d8a8aSKumar Gala  *
11cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
125516b540SKumar Gala  *
135516b540SKumar Gala  * This program is free software; you can redistribute it and/or
145516b540SKumar Gala  * modify it under the terms of the GNU General Public License
155516b540SKumar Gala  * as published by the Free Software Foundation; either version
165516b540SKumar Gala  * 2 of the License, or (at your option) any later version.
175516b540SKumar Gala  */
185516b540SKumar Gala 
195516b540SKumar Gala #include <linux/kernel.h>
205516b540SKumar Gala #include <linux/pci.h>
215516b540SKumar Gala #include <linux/string.h>
225516b540SKumar Gala #include <linux/init.h>
23d92a208dSGavin Shan #include <linux/delay.h>
2466b15db6SPaul Gortmaker #include <linux/export.h>
2522ae782fSGrant Likely #include <linux/of_address.h>
2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
275516b540SKumar Gala #include <linux/mm.h>
285516b540SKumar Gala #include <linux/list.h>
295516b540SKumar Gala #include <linux/syscalls.h>
305516b540SKumar Gala #include <linux/irq.h>
315516b540SKumar Gala #include <linux/vmalloc.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c2e1d845SBrian King #include <linux/vgaarb.h>
345516b540SKumar Gala 
355516b540SKumar Gala #include <asm/processor.h>
365516b540SKumar Gala #include <asm/io.h>
375516b540SKumar Gala #include <asm/prom.h>
385516b540SKumar Gala #include <asm/pci-bridge.h>
395516b540SKumar Gala #include <asm/byteorder.h>
405516b540SKumar Gala #include <asm/machdep.h>
415516b540SKumar Gala #include <asm/ppc-pci.h>
428b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
435516b540SKumar Gala 
4463a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */
45a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
46c3bd517dSMilton Miller LIST_HEAD(hose_list);
47a4c9e328SKumar Gala 
4863a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
4963a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000
5063a72284SGuilherme G. Piccoli 
5163a72284SGuilherme G. Piccoli /*
5263a72284SGuilherme G. Piccoli  * For dynamic PHB numbering: used/free PHBs tracking bitmap.
5363a72284SGuilherme G. Piccoli  * Accesses to this bitmap should be protected by hose_spinlock.
5463a72284SGuilherme G. Piccoli  */
5563a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
56a4c9e328SKumar Gala 
5725e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
5825e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
5925e81f92SBenjamin Herrenschmidt 
60a4c9e328SKumar Gala 
6145223c54SFUJITA Tomonori static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
624fc665b8SBecky Bruce 
6345223c54SFUJITA Tomonori void set_pci_dma_ops(struct dma_map_ops *dma_ops)
644fc665b8SBecky Bruce {
654fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
664fc665b8SBecky Bruce }
674fc665b8SBecky Bruce 
6845223c54SFUJITA Tomonori struct dma_map_ops *get_pci_dma_ops(void)
694fc665b8SBecky Bruce {
704fc665b8SBecky Bruce 	return pci_dma_ops;
714fc665b8SBecky Bruce }
724fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops);
734fc665b8SBecky Bruce 
7463a72284SGuilherme G. Piccoli /*
7563a72284SGuilherme G. Piccoli  * This function should run under locking protection, specifically
7663a72284SGuilherme G. Piccoli  * hose_spinlock.
7763a72284SGuilherme G. Piccoli  */
7863a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn)
7963a72284SGuilherme G. Piccoli {
8063a72284SGuilherme G. Piccoli 	int ret, phb_id = -1;
8161e8a0d5SMichael Ellerman 	u32 prop_32;
8263a72284SGuilherme G. Piccoli 	u64 prop;
8363a72284SGuilherme G. Piccoli 
8463a72284SGuilherme G. Piccoli 	/*
8563a72284SGuilherme G. Piccoli 	 * Try fixed PHB numbering first, by checking archs and reading
8663a72284SGuilherme G. Piccoli 	 * the respective device-tree properties. Firstly, try powernv by
8763a72284SGuilherme G. Piccoli 	 * reading "ibm,opal-phbid", only present in OPAL environment.
8863a72284SGuilherme G. Piccoli 	 */
8963a72284SGuilherme G. Piccoli 	ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
9061e8a0d5SMichael Ellerman 	if (ret) {
9161e8a0d5SMichael Ellerman 		ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
9261e8a0d5SMichael Ellerman 		prop = prop_32;
9361e8a0d5SMichael Ellerman 	}
9463a72284SGuilherme G. Piccoli 
9563a72284SGuilherme G. Piccoli 	if (!ret)
9663a72284SGuilherme G. Piccoli 		phb_id = (int)(prop & (MAX_PHBS - 1));
9763a72284SGuilherme G. Piccoli 
9863a72284SGuilherme G. Piccoli 	/* We need to be sure to not use the same PHB number twice. */
9963a72284SGuilherme G. Piccoli 	if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
10063a72284SGuilherme G. Piccoli 		return phb_id;
10163a72284SGuilherme G. Piccoli 
10263a72284SGuilherme G. Piccoli 	/*
10363a72284SGuilherme G. Piccoli 	 * If not pseries nor powernv, or if fixed PHB numbering tried to add
10463a72284SGuilherme G. Piccoli 	 * the same PHB number twice, then fallback to dynamic PHB numbering.
10563a72284SGuilherme G. Piccoli 	 */
10663a72284SGuilherme G. Piccoli 	phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
10763a72284SGuilherme G. Piccoli 	BUG_ON(phb_id >= MAX_PHBS);
10863a72284SGuilherme G. Piccoli 	set_bit(phb_id, phb_bitmap);
10963a72284SGuilherme G. Piccoli 
11063a72284SGuilherme G. Piccoli 	return phb_id;
11163a72284SGuilherme G. Piccoli }
11263a72284SGuilherme G. Piccoli 
1132d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
114a4c9e328SKumar Gala {
115a4c9e328SKumar Gala 	struct pci_controller *phb;
116a4c9e328SKumar Gala 
117e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
118a4c9e328SKumar Gala 	if (phb == NULL)
119a4c9e328SKumar Gala 		return NULL;
120e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
12163a72284SGuilherme G. Piccoli 	phb->global_number = get_phb_number(dev);
122e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
123e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
12444ef3390SStephen Rothwell 	phb->dn = dev;
125f691fa10SMichael Ellerman 	phb->is_dynamic = slab_is_available();
126a4c9e328SKumar Gala #ifdef CONFIG_PPC64
127a4c9e328SKumar Gala 	if (dev) {
128a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
129a4c9e328SKumar Gala 
130a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
131a4c9e328SKumar Gala 			nid = -1;
132a4c9e328SKumar Gala 
133a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
134a4c9e328SKumar Gala 	}
135a4c9e328SKumar Gala #endif
136a4c9e328SKumar Gala 	return phb;
137a4c9e328SKumar Gala }
1385b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
139a4c9e328SKumar Gala 
140a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
141a4c9e328SKumar Gala {
142a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
14363a72284SGuilherme G. Piccoli 
14463a72284SGuilherme G. Piccoli 	/* Clear bit of phb_bitmap to allow reuse of this PHB number. */
14563a72284SGuilherme G. Piccoli 	if (phb->global_number < MAX_PHBS)
14663a72284SGuilherme G. Piccoli 		clear_bit(phb->global_number, phb_bitmap);
14763a72284SGuilherme G. Piccoli 
148a4c9e328SKumar Gala 	list_del(&phb->list_node);
149a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
150a4c9e328SKumar Gala 
151a4c9e328SKumar Gala 	if (phb->is_dynamic)
152a4c9e328SKumar Gala 		kfree(phb);
153a4c9e328SKumar Gala }
1546b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller);
155a4c9e328SKumar Gala 
1564c2245bbSGavin Shan /*
157*2dd9c11bSMauricio Faria de Oliveira  * This function is used to call pcibios_free_controller()
158*2dd9c11bSMauricio Faria de Oliveira  * in a deferred manner: a callback from the PCI subsystem.
159*2dd9c11bSMauricio Faria de Oliveira  *
160*2dd9c11bSMauricio Faria de Oliveira  * _*DO NOT*_ call pcibios_free_controller() explicitly if
161*2dd9c11bSMauricio Faria de Oliveira  * this is used (or it may access an invalid *phb pointer).
162*2dd9c11bSMauricio Faria de Oliveira  *
163*2dd9c11bSMauricio Faria de Oliveira  * The callback occurs when all references to the root bus
164*2dd9c11bSMauricio Faria de Oliveira  * are dropped (e.g., child buses/devices and their users).
165*2dd9c11bSMauricio Faria de Oliveira  *
166*2dd9c11bSMauricio Faria de Oliveira  * It's called as .release_fn() of 'struct pci_host_bridge'
167*2dd9c11bSMauricio Faria de Oliveira  * which is associated with the 'struct pci_controller.bus'
168*2dd9c11bSMauricio Faria de Oliveira  * (root bus) - it expects .release_data to hold a pointer
169*2dd9c11bSMauricio Faria de Oliveira  * to 'struct pci_controller'.
170*2dd9c11bSMauricio Faria de Oliveira  *
171*2dd9c11bSMauricio Faria de Oliveira  * In order to use it, register .release_fn()/release_data
172*2dd9c11bSMauricio Faria de Oliveira  * like this:
173*2dd9c11bSMauricio Faria de Oliveira  *
174*2dd9c11bSMauricio Faria de Oliveira  * pci_set_host_bridge_release(bridge,
175*2dd9c11bSMauricio Faria de Oliveira  *                             pcibios_free_controller_deferred
176*2dd9c11bSMauricio Faria de Oliveira  *                             (void *) phb);
177*2dd9c11bSMauricio Faria de Oliveira  *
178*2dd9c11bSMauricio Faria de Oliveira  * e.g. in the pcibios_root_bridge_prepare() callback from
179*2dd9c11bSMauricio Faria de Oliveira  * pci_create_root_bus().
180*2dd9c11bSMauricio Faria de Oliveira  */
181*2dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
182*2dd9c11bSMauricio Faria de Oliveira {
183*2dd9c11bSMauricio Faria de Oliveira 	struct pci_controller *phb = (struct pci_controller *)
184*2dd9c11bSMauricio Faria de Oliveira 					 bridge->release_data;
185*2dd9c11bSMauricio Faria de Oliveira 
186*2dd9c11bSMauricio Faria de Oliveira 	pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
187*2dd9c11bSMauricio Faria de Oliveira 
188*2dd9c11bSMauricio Faria de Oliveira 	pcibios_free_controller(phb);
189*2dd9c11bSMauricio Faria de Oliveira }
190*2dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
191*2dd9c11bSMauricio Faria de Oliveira 
192*2dd9c11bSMauricio Faria de Oliveira /*
1934c2245bbSGavin Shan  * The function is used to return the minimal alignment
1944c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1954c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1964c2245bbSGavin Shan  * memory windows.
1974c2245bbSGavin Shan  */
1984c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1994c2245bbSGavin Shan 					 unsigned long type)
2004c2245bbSGavin Shan {
201467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(bus);
202467efc2eSDaniel Axtens 
203467efc2eSDaniel Axtens 	if (phb->controller_ops.window_alignment)
204467efc2eSDaniel Axtens 		return phb->controller_ops.window_alignment(bus, type);
205467efc2eSDaniel Axtens 
206467efc2eSDaniel Axtens 	/*
207467efc2eSDaniel Axtens 	 * PCI core will figure out the default
208467efc2eSDaniel Axtens 	 * alignment: 4KiB for I/O and 1MiB for
209467efc2eSDaniel Axtens 	 * memory window.
210467efc2eSDaniel Axtens 	 */
211467efc2eSDaniel Axtens 	return 1;
2124c2245bbSGavin Shan }
2134c2245bbSGavin Shan 
214c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
215c5fcb29aSGavin Shan {
216c5fcb29aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
217c5fcb29aSGavin Shan 
218c5fcb29aSGavin Shan 	if (hose->controller_ops.setup_bridge)
219c5fcb29aSGavin Shan 		hose->controller_ops.setup_bridge(bus, type);
220c5fcb29aSGavin Shan }
221c5fcb29aSGavin Shan 
222d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev)
223d92a208dSGavin Shan {
224467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
225467efc2eSDaniel Axtens 
226467efc2eSDaniel Axtens 	if (phb->controller_ops.reset_secondary_bus) {
227467efc2eSDaniel Axtens 		phb->controller_ops.reset_secondary_bus(dev);
228467efc2eSDaniel Axtens 		return;
229467efc2eSDaniel Axtens 	}
230467efc2eSDaniel Axtens 
231467efc2eSDaniel Axtens 	pci_reset_secondary_bus(dev);
232d92a208dSGavin Shan }
233d92a208dSGavin Shan 
2345350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
2355350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
2365350ab3fSWei Yang {
2375350ab3fSWei Yang 	if (ppc_md.pcibios_iov_resource_alignment)
2385350ab3fSWei Yang 		return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
2395350ab3fSWei Yang 
2405350ab3fSWei Yang 	return pci_iov_resource_size(pdev, resno);
2415350ab3fSWei Yang }
2425350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
2435350ab3fSWei Yang 
244c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
245c3bd517dSMilton Miller {
246c3bd517dSMilton Miller #ifdef CONFIG_PPC64
247c3bd517dSMilton Miller 	return hose->pci_io_size;
248c3bd517dSMilton Miller #else
24928f65c11SJoe Perches 	return resource_size(&hose->io_resource);
250c3bd517dSMilton Miller #endif
251c3bd517dSMilton Miller }
252c3bd517dSMilton Miller 
2536dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
2546dfbde20SBenjamin Herrenschmidt {
2556dfbde20SBenjamin Herrenschmidt 	int ret = 0;
2566dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
257c3bd517dSMilton Miller 	resource_size_t size;
2586dfbde20SBenjamin Herrenschmidt 
2596dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
2606dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
261c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
2626dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
2636dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
2646dfbde20SBenjamin Herrenschmidt 			ret = 1;
2656dfbde20SBenjamin Herrenschmidt 			break;
2666dfbde20SBenjamin Herrenschmidt 		}
2676dfbde20SBenjamin Herrenschmidt 	}
2686dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
2696dfbde20SBenjamin Herrenschmidt 	return ret;
2706dfbde20SBenjamin Herrenschmidt }
2716dfbde20SBenjamin Herrenschmidt 
272c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
273c3bd517dSMilton Miller {
274c3bd517dSMilton Miller 	struct pci_controller *hose;
275c3bd517dSMilton Miller 	resource_size_t size;
276c3bd517dSMilton Miller 	unsigned long ret = ~0;
277c3bd517dSMilton Miller 
278c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
279c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
280c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
281c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
282c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
283c3bd517dSMilton Miller 			unsigned long base =
284c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
285c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
286c3bd517dSMilton Miller 			break;
287c3bd517dSMilton Miller 		}
288c3bd517dSMilton Miller 	}
289c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
290c3bd517dSMilton Miller 
291c3bd517dSMilton Miller 	return ret;
292c3bd517dSMilton Miller }
293c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
294c3bd517dSMilton Miller 
2955516b540SKumar Gala /*
2965516b540SKumar Gala  * Return the domain number for this bus.
2975516b540SKumar Gala  */
2985516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
2995516b540SKumar Gala {
3005516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
3015516b540SKumar Gala 
3025516b540SKumar Gala 	return hose->global_number;
3035516b540SKumar Gala }
3045516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
30558083dadSKumar Gala 
306a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
307a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
308a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
309a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
310a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
311a4c9e328SKumar Gala  * config cycles.
312a4c9e328SKumar Gala  */
313a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
314a4c9e328SKumar Gala {
315a4c9e328SKumar Gala 	while(node) {
316a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
317a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
31844ef3390SStephen Rothwell 			if (hose->dn == node)
319a4c9e328SKumar Gala 				return hose;
320a4c9e328SKumar Gala 		node = node->parent;
321a4c9e328SKumar Gala 	}
322a4c9e328SKumar Gala 	return NULL;
323a4c9e328SKumar Gala }
324a4c9e328SKumar Gala 
32558083dadSKumar Gala /*
32658083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
32758083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
32858083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
32958083dadSKumar Gala  */
3304666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
33158083dadSKumar Gala {
332530210c7SGrant Likely 	struct of_phandle_args oirq;
33358083dadSKumar Gala 	unsigned int virq;
33458083dadSKumar Gala 
335b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
33658083dadSKumar Gala 
33758083dadSKumar Gala #ifdef DEBUG
33858083dadSKumar Gala 	memset(&oirq, 0xff, sizeof(oirq));
33958083dadSKumar Gala #endif
34058083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
3410c02c800SGrant Likely 	if (of_irq_parse_pci(pci_dev, &oirq)) {
34258083dadSKumar Gala 		u8 line, pin;
34358083dadSKumar Gala 
34458083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
34558083dadSKumar Gala 		 * space and map that through the default controller. We
34658083dadSKumar Gala 		 * also set the type to level low since that's what PCI
34758083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
34858083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
34958083dadSKumar Gala 		 * function.
35058083dadSKumar Gala 		 */
35158083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
35258083dadSKumar Gala 			return -1;
35358083dadSKumar Gala 		if (pin == 0)
35458083dadSKumar Gala 			return -1;
35558083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
35654a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
35758083dadSKumar Gala 			return -1;
35858083dadSKumar Gala 		}
359b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
36054a24cbbSBenjamin Herrenschmidt 			 line, pin);
36158083dadSKumar Gala 
36258083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
36358083dadSKumar Gala 		if (virq != NO_IRQ)
364ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
36558083dadSKumar Gala 	} else {
366b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
367530210c7SGrant Likely 			 oirq.args_count, oirq.args[0], oirq.args[1],
368530210c7SGrant Likely 			 of_node_full_name(oirq.np));
36958083dadSKumar Gala 
370e6d30ab1SGrant Likely 		virq = irq_create_of_mapping(&oirq);
37158083dadSKumar Gala 	}
37258083dadSKumar Gala 	if(virq == NO_IRQ) {
373b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
37458083dadSKumar Gala 		return -1;
37558083dadSKumar Gala 	}
37658083dadSKumar Gala 
377b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
37858083dadSKumar Gala 
37958083dadSKumar Gala 	pci_dev->irq = virq;
38058083dadSKumar Gala 
38158083dadSKumar Gala 	return 0;
38258083dadSKumar Gala }
38358083dadSKumar Gala 
38458083dadSKumar Gala /*
38558083dadSKumar Gala  * Platform support for /proc/bus/pci/X/Y mmap()s,
38658083dadSKumar Gala  * modelled on the sparc64 implementation by Dave Miller.
38758083dadSKumar Gala  *  -- paulus.
38858083dadSKumar Gala  */
38958083dadSKumar Gala 
39058083dadSKumar Gala /*
39158083dadSKumar Gala  * Adjust vm_pgoff of VMA such that it is the physical page offset
39258083dadSKumar Gala  * corresponding to the 32-bit pci bus offset for DEV requested by the user.
39358083dadSKumar Gala  *
39458083dadSKumar Gala  * Basically, the user finds the base address for his device which he wishes
39558083dadSKumar Gala  * to mmap.  They read the 32-bit value from the config space base register,
39658083dadSKumar Gala  * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
39758083dadSKumar Gala  * offset parameter of mmap on /proc/bus/pci/XXX for that device.
39858083dadSKumar Gala  *
39958083dadSKumar Gala  * Returns negative error code on failure, zero on success.
40058083dadSKumar Gala  */
40158083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
40258083dadSKumar Gala 					       resource_size_t *offset,
40358083dadSKumar Gala 					       enum pci_mmap_state mmap_state)
40458083dadSKumar Gala {
40558083dadSKumar Gala 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
40658083dadSKumar Gala 	unsigned long io_offset = 0;
40758083dadSKumar Gala 	int i, res_bit;
40858083dadSKumar Gala 
409b0d436c7SAnton Blanchard 	if (hose == NULL)
41058083dadSKumar Gala 		return NULL;		/* should never happen */
41158083dadSKumar Gala 
41258083dadSKumar Gala 	/* If memory, add on the PCI bridge address offset */
41358083dadSKumar Gala 	if (mmap_state == pci_mmap_mem) {
41458083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
41558083dadSKumar Gala 		*offset += hose->pci_mem_offset;
41658083dadSKumar Gala #endif
41758083dadSKumar Gala 		res_bit = IORESOURCE_MEM;
41858083dadSKumar Gala 	} else {
41958083dadSKumar Gala 		io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
42058083dadSKumar Gala 		*offset += io_offset;
42158083dadSKumar Gala 		res_bit = IORESOURCE_IO;
42258083dadSKumar Gala 	}
42358083dadSKumar Gala 
42458083dadSKumar Gala 	/*
42558083dadSKumar Gala 	 * Check that the offset requested corresponds to one of the
42658083dadSKumar Gala 	 * resources of the device.
42758083dadSKumar Gala 	 */
42858083dadSKumar Gala 	for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
42958083dadSKumar Gala 		struct resource *rp = &dev->resource[i];
43058083dadSKumar Gala 		int flags = rp->flags;
43158083dadSKumar Gala 
43258083dadSKumar Gala 		/* treat ROM as memory (should be already) */
43358083dadSKumar Gala 		if (i == PCI_ROM_RESOURCE)
43458083dadSKumar Gala 			flags |= IORESOURCE_MEM;
43558083dadSKumar Gala 
43658083dadSKumar Gala 		/* Active and same type? */
43758083dadSKumar Gala 		if ((flags & res_bit) == 0)
43858083dadSKumar Gala 			continue;
43958083dadSKumar Gala 
44058083dadSKumar Gala 		/* In the range of this resource? */
44158083dadSKumar Gala 		if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
44258083dadSKumar Gala 			continue;
44358083dadSKumar Gala 
44458083dadSKumar Gala 		/* found it! construct the final physical address */
44558083dadSKumar Gala 		if (mmap_state == pci_mmap_io)
44658083dadSKumar Gala 			*offset += hose->io_base_phys - io_offset;
44758083dadSKumar Gala 		return rp;
44858083dadSKumar Gala 	}
44958083dadSKumar Gala 
45058083dadSKumar Gala 	return NULL;
45158083dadSKumar Gala }
45258083dadSKumar Gala 
45358083dadSKumar Gala /*
45458083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
45558083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
45658083dadSKumar Gala  * above routine
45758083dadSKumar Gala  */
45858083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
45958083dadSKumar Gala 				  unsigned long pfn,
46058083dadSKumar Gala 				  unsigned long size,
46164b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
46258083dadSKumar Gala {
46358083dadSKumar Gala 	struct pci_dev *pdev = NULL;
46458083dadSKumar Gala 	struct resource *found = NULL;
4657c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
46658083dadSKumar Gala 	int i;
46758083dadSKumar Gala 
46858083dadSKumar Gala 	if (page_is_ram(pfn))
46964b3d0e8SBenjamin Herrenschmidt 		return prot;
47058083dadSKumar Gala 
47164b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
47258083dadSKumar Gala 	for_each_pci_dev(pdev) {
47358083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
47458083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
47558083dadSKumar Gala 			int flags = rp->flags;
47658083dadSKumar Gala 
47758083dadSKumar Gala 			/* Active and same type? */
47858083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
47958083dadSKumar Gala 				continue;
48058083dadSKumar Gala 			/* In the range of this resource? */
48158083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
48258083dadSKumar Gala 			    offset > rp->end)
48358083dadSKumar Gala 				continue;
48458083dadSKumar Gala 			found = rp;
48558083dadSKumar Gala 			break;
48658083dadSKumar Gala 		}
48758083dadSKumar Gala 		if (found)
48858083dadSKumar Gala 			break;
48958083dadSKumar Gala 	}
49058083dadSKumar Gala 	if (found) {
49158083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
49264b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
49358083dadSKumar Gala 		pci_dev_put(pdev);
49458083dadSKumar Gala 	}
49558083dadSKumar Gala 
496b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
49764b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
49858083dadSKumar Gala 
49964b3d0e8SBenjamin Herrenschmidt 	return prot;
50058083dadSKumar Gala }
50158083dadSKumar Gala 
50258083dadSKumar Gala 
50358083dadSKumar Gala /*
50458083dadSKumar Gala  * Perform the actual remap of the pages for a PCI device mapping, as
50558083dadSKumar Gala  * appropriate for this architecture.  The region in the process to map
50658083dadSKumar Gala  * is described by vm_start and vm_end members of VMA, the base physical
50758083dadSKumar Gala  * address is found in vm_pgoff.
50858083dadSKumar Gala  * The pci device structure is provided so that architectures may make mapping
50958083dadSKumar Gala  * decisions on a per-device or per-bus basis.
51058083dadSKumar Gala  *
51158083dadSKumar Gala  * Returns a negative error code on failure, zero on success.
51258083dadSKumar Gala  */
51358083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
51458083dadSKumar Gala 			enum pci_mmap_state mmap_state, int write_combine)
51558083dadSKumar Gala {
5167c12d906SBenjamin Herrenschmidt 	resource_size_t offset =
5177c12d906SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
51858083dadSKumar Gala 	struct resource *rp;
51958083dadSKumar Gala 	int ret;
52058083dadSKumar Gala 
52158083dadSKumar Gala 	rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
52258083dadSKumar Gala 	if (rp == NULL)
52358083dadSKumar Gala 		return -EINVAL;
52458083dadSKumar Gala 
52558083dadSKumar Gala 	vma->vm_pgoff = offset >> PAGE_SHIFT;
5261e70cdd6SYinghai Lu 	if (write_combine)
5271e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached_wc(vma->vm_page_prot);
5281e70cdd6SYinghai Lu 	else
5291e70cdd6SYinghai Lu 		vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
53058083dadSKumar Gala 
53158083dadSKumar Gala 	ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
53258083dadSKumar Gala 			       vma->vm_end - vma->vm_start, vma->vm_page_prot);
53358083dadSKumar Gala 
53458083dadSKumar Gala 	return ret;
53558083dadSKumar Gala }
53658083dadSKumar Gala 
537e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
538e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
539e9f82cb7SBenjamin Herrenschmidt {
540e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
541e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
542e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
543e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
544e9f82cb7SBenjamin Herrenschmidt 
545e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
546e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
547e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
548e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
549e9f82cb7SBenjamin Herrenschmidt 	 */
550e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
551e9f82cb7SBenjamin Herrenschmidt 	offset += port;
552e9f82cb7SBenjamin Herrenschmidt 
553e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
554e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
555e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
556e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
557e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
558e9f82cb7SBenjamin Herrenschmidt 
559e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
560e9f82cb7SBenjamin Herrenschmidt 	case 1:
561e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
562e9f82cb7SBenjamin Herrenschmidt 		return 1;
563e9f82cb7SBenjamin Herrenschmidt 	case 2:
564e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
565e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
566e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
567e9f82cb7SBenjamin Herrenschmidt 		return 2;
568e9f82cb7SBenjamin Herrenschmidt 	case 4:
569e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
570e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
571e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
572e9f82cb7SBenjamin Herrenschmidt 		return 4;
573e9f82cb7SBenjamin Herrenschmidt 	}
574e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
575e9f82cb7SBenjamin Herrenschmidt }
576e9f82cb7SBenjamin Herrenschmidt 
577e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
578e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
579e9f82cb7SBenjamin Herrenschmidt {
580e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
581e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
582e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
583e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
584e9f82cb7SBenjamin Herrenschmidt 
585e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
586e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
587e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
588e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
589e9f82cb7SBenjamin Herrenschmidt 	 */
590e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
591e9f82cb7SBenjamin Herrenschmidt 	offset += port;
592e9f82cb7SBenjamin Herrenschmidt 
593e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
594e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
595e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
596e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
597e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
598e9f82cb7SBenjamin Herrenschmidt 
599e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
600e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
601e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
602e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
603e9f82cb7SBenjamin Herrenschmidt 	 */
604e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
605e9f82cb7SBenjamin Herrenschmidt 	case 1:
606e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
607e9f82cb7SBenjamin Herrenschmidt 		return 1;
608e9f82cb7SBenjamin Herrenschmidt 	case 2:
609e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
610e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
611e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
612e9f82cb7SBenjamin Herrenschmidt 		return 2;
613e9f82cb7SBenjamin Herrenschmidt 	case 4:
614e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
615e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
616e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
617e9f82cb7SBenjamin Herrenschmidt 		return 4;
618e9f82cb7SBenjamin Herrenschmidt 	}
619e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
620e9f82cb7SBenjamin Herrenschmidt }
621e9f82cb7SBenjamin Herrenschmidt 
622e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
623e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
624e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
625e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
626e9f82cb7SBenjamin Herrenschmidt {
627e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
628e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
629e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
630e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
631e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
632e9f82cb7SBenjamin Herrenschmidt 
633e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
634e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
635e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
636e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
637e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
638e9f82cb7SBenjamin Herrenschmidt 
639e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
6405b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
6415b11abfdSBenjamin Herrenschmidt 		 *
6425b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
6435b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
6445b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
6455b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
6465b11abfdSBenjamin Herrenschmidt 		 */
6475b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
6485b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
6495b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
6505b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
6515b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
6525b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
6535b11abfdSBenjamin Herrenschmidt 			return 0;
6545b11abfdSBenjamin Herrenschmidt 		}
655e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
656e9f82cb7SBenjamin Herrenschmidt 	} else {
657e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
658e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
659e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
660e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
661e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
662e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
663e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
664e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
665e9f82cb7SBenjamin Herrenschmidt 	}
666e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
667e9f82cb7SBenjamin Herrenschmidt 
668e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
66964b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
670e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
671e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
672e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
673e9f82cb7SBenjamin Herrenschmidt }
674e9f82cb7SBenjamin Herrenschmidt 
67558083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
67658083dadSKumar Gala 			  const struct resource *rsrc,
67758083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
67858083dadSKumar Gala {
67938301358SBjorn Helgaas 	struct pci_bus_region region;
68058083dadSKumar Gala 
68138301358SBjorn Helgaas 	if (rsrc->flags & IORESOURCE_IO) {
68238301358SBjorn Helgaas 		pcibios_resource_to_bus(dev->bus, &region,
68338301358SBjorn Helgaas 					(struct resource *) rsrc);
68438301358SBjorn Helgaas 		*start = region.start;
68538301358SBjorn Helgaas 		*end = region.end;
68658083dadSKumar Gala 		return;
68738301358SBjorn Helgaas 	}
68858083dadSKumar Gala 
68938301358SBjorn Helgaas 	/* We pass a CPU physical address to userland for MMIO instead of a
69038301358SBjorn Helgaas 	 * BAR value because X is lame and expects to be able to use that
69158083dadSKumar Gala 	 * to pass to /dev/mem!
69258083dadSKumar Gala 	 *
69338301358SBjorn Helgaas 	 * That means we may have 64-bit values where some apps only expect
69438301358SBjorn Helgaas 	 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
69558083dadSKumar Gala 	 */
69638301358SBjorn Helgaas 	*start = rsrc->start;
69738301358SBjorn Helgaas 	*end = rsrc->end;
69858083dadSKumar Gala }
69913dccb9eSBenjamin Herrenschmidt 
70013dccb9eSBenjamin Herrenschmidt /**
70113dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
70213dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
70313dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
70413dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
70513dccb9eSBenjamin Herrenschmidt  *
70613dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
70713dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
70813dccb9eSBenjamin Herrenschmidt  * content.
70913dccb9eSBenjamin Herrenschmidt  *
71013dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
71113dccb9eSBenjamin Herrenschmidt  * with here:
71213dccb9eSBenjamin Herrenschmidt  *
71313dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
71413dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
71513dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
71613dccb9eSBenjamin Herrenschmidt  *
71713dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
71813dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
71913dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
72013dccb9eSBenjamin Herrenschmidt  *
72113dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
72213dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
72313dccb9eSBenjamin Herrenschmidt  */
724cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
725cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
72613dccb9eSBenjamin Herrenschmidt {
727858957abSKevin Hao 	int memno = 0;
72813dccb9eSBenjamin Herrenschmidt 	struct resource *res;
729654837e8SAndrew Murray 	struct of_pci_range range;
730654837e8SAndrew Murray 	struct of_pci_range_parser parser;
73113dccb9eSBenjamin Herrenschmidt 
73213dccb9eSBenjamin Herrenschmidt 	printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
73313dccb9eSBenjamin Herrenschmidt 	       dev->full_name, primary ? "(primary)" : "");
73413dccb9eSBenjamin Herrenschmidt 
735654837e8SAndrew Murray 	/* Check for ranges property */
736654837e8SAndrew Murray 	if (of_pci_range_parser_init(&parser, dev))
73713dccb9eSBenjamin Herrenschmidt 		return;
73813dccb9eSBenjamin Herrenschmidt 
73913dccb9eSBenjamin Herrenschmidt 	/* Parse it */
740654837e8SAndrew Murray 	for_each_of_pci_range(&parser, &range) {
741e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
742e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
743e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
744e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
745e9f82cb7SBenjamin Herrenschmidt 		 */
746654837e8SAndrew Murray 		if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
74713dccb9eSBenjamin Herrenschmidt 			continue;
74813dccb9eSBenjamin Herrenschmidt 
74913dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
75013dccb9eSBenjamin Herrenschmidt 		res = NULL;
751654837e8SAndrew Murray 		switch (range.flags & IORESOURCE_TYPE_BITS) {
752654837e8SAndrew Murray 		case IORESOURCE_IO:
75313dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
75413dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
755654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
756654837e8SAndrew Murray 			       range.pci_addr);
75713dccb9eSBenjamin Herrenschmidt 
75813dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
75913dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
76013dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
76113dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
76213dccb9eSBenjamin Herrenschmidt 				continue;
76313dccb9eSBenjamin Herrenschmidt 			}
76413dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
76513dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
766654837e8SAndrew Murray 			if (range.size > 0x01000000)
767654837e8SAndrew Murray 				range.size = 0x01000000;
76813dccb9eSBenjamin Herrenschmidt 
76913dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
770654837e8SAndrew Murray 			hose->io_base_virt = ioremap(range.cpu_addr,
771654837e8SAndrew Murray 						range.size);
77213dccb9eSBenjamin Herrenschmidt 
77313dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
77413dccb9eSBenjamin Herrenschmidt 			if (primary)
77513dccb9eSBenjamin Herrenschmidt 				isa_io_base =
77613dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
77713dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
77813dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
77913dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
78013dccb9eSBenjamin Herrenschmidt 			 */
781654837e8SAndrew Murray 			hose->pci_io_size = range.pci_addr + range.size;
782654837e8SAndrew Murray 			hose->io_base_phys = range.cpu_addr - range.pci_addr;
78313dccb9eSBenjamin Herrenschmidt 
78413dccb9eSBenjamin Herrenschmidt 			/* Build resource */
78513dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
786654837e8SAndrew Murray 			range.cpu_addr = range.pci_addr;
78713dccb9eSBenjamin Herrenschmidt 			break;
788654837e8SAndrew Murray 		case IORESOURCE_MEM:
78913dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
79013dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
791654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
792654837e8SAndrew Murray 			       range.pci_addr,
793654837e8SAndrew Murray 			       (range.pci_space & 0x40000000) ?
794654837e8SAndrew Murray 			       "Prefetch" : "");
79513dccb9eSBenjamin Herrenschmidt 
79613dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
79713dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
79813dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
79913dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
80013dccb9eSBenjamin Herrenschmidt 				continue;
80113dccb9eSBenjamin Herrenschmidt 			}
80213dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
803654837e8SAndrew Murray 			if (range.pci_addr == 0) {
80413dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
805654837e8SAndrew Murray 					isa_mem_base = range.cpu_addr;
806654837e8SAndrew Murray 				hose->isa_mem_phys = range.cpu_addr;
807654837e8SAndrew Murray 				hose->isa_mem_size = range.size;
80813dccb9eSBenjamin Herrenschmidt 			}
80913dccb9eSBenjamin Herrenschmidt 
81013dccb9eSBenjamin Herrenschmidt 			/* Build resource */
811654837e8SAndrew Murray 			hose->mem_offset[memno] = range.cpu_addr -
812654837e8SAndrew Murray 							range.pci_addr;
81313dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
81413dccb9eSBenjamin Herrenschmidt 			break;
81513dccb9eSBenjamin Herrenschmidt 		}
81613dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
817aeba3731SMichael Ellerman 			res->name = dev->full_name;
818aeba3731SMichael Ellerman 			res->flags = range.flags;
819aeba3731SMichael Ellerman 			res->start = range.cpu_addr;
820aeba3731SMichael Ellerman 			res->end = range.cpu_addr + range.size - 1;
821aeba3731SMichael Ellerman 			res->parent = res->child = res->sibling = NULL;
82213dccb9eSBenjamin Herrenschmidt 		}
82313dccb9eSBenjamin Herrenschmidt 	}
82413dccb9eSBenjamin Herrenschmidt }
825fa462f2dSBenjamin Herrenschmidt 
826fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
827fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
828fa462f2dSBenjamin Herrenschmidt {
829fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
8301fd0f525SBenjamin Herrenschmidt 
8310e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
832fa462f2dSBenjamin Herrenschmidt 		return 0;
8330e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
834fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
835fa462f2dSBenjamin Herrenschmidt 	return 1;
836fa462f2dSBenjamin Herrenschmidt }
837fa462f2dSBenjamin Herrenschmidt 
838d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
839d82fb31aSKleber Sacilotto de Souza {
840d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
841d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
842d82fb31aSKleber Sacilotto de Souza 
843d82fb31aSKleber Sacilotto de Souza 	return 0;
844d82fb31aSKleber Sacilotto de Souza }
845d82fb31aSKleber Sacilotto de Souza 
846bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
847bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
848bf5e2ba2SBenjamin Herrenschmidt  */
849cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
850bf5e2ba2SBenjamin Herrenschmidt {
851bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
852bf5e2ba2SBenjamin Herrenschmidt 	int i;
853bf5e2ba2SBenjamin Herrenschmidt 
854bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
855bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
856bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
857bf5e2ba2SBenjamin Herrenschmidt 		return;
858bf5e2ba2SBenjamin Herrenschmidt 	}
859c3b80fb0SWei Yang 
860c3b80fb0SWei Yang 	if (dev->is_virtfn)
861c3b80fb0SWei Yang 		return;
862c3b80fb0SWei Yang 
863bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
864bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
865c5df457fSKevin Hao 		struct pci_bus_region reg;
866bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
867bf5e2ba2SBenjamin Herrenschmidt 			continue;
86848c2ce97SBenjamin Herrenschmidt 
86948c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
87048c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
87148c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
87248c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
8737f172890SBenjamin Herrenschmidt 		 */
874fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &reg, res);
87548c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
876c5df457fSKevin Hao 		    (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
87748c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
87848c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
879ae2a84b4SKevin Hao 				pr_debug("PCI:%s Resource %d %pR is unassigned\n",
880ae2a84b4SKevin Hao 					 pci_name(dev), i, res);
881bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
882bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
883bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
884bf5e2ba2SBenjamin Herrenschmidt 			continue;
885bf5e2ba2SBenjamin Herrenschmidt 		}
886bf5e2ba2SBenjamin Herrenschmidt 
887ae2a84b4SKevin Hao 		pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
888bf5e2ba2SBenjamin Herrenschmidt 	}
889bf5e2ba2SBenjamin Herrenschmidt 
890bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
891bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
892bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
893bf5e2ba2SBenjamin Herrenschmidt }
894bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
895bf5e2ba2SBenjamin Herrenschmidt 
896b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
897b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
898b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
899b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
900b5561511SBenjamin Herrenschmidt  */
901cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
902b5561511SBenjamin Herrenschmidt 						 struct resource *res)
903bf5e2ba2SBenjamin Herrenschmidt {
904be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
905bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
906b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
9073fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
908b5561511SBenjamin Herrenschmidt 	u16 command;
909b5561511SBenjamin Herrenschmidt 	int i;
910bf5e2ba2SBenjamin Herrenschmidt 
911b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
9120e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
913b5561511SBenjamin Herrenschmidt 		return 0;
914bf5e2ba2SBenjamin Herrenschmidt 
915b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
916b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
917fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, res);
9183fd47f06SBenjamin Herrenschmidt 
9193fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
9203fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
921b5561511SBenjamin Herrenschmidt 			return 0;
922b5561511SBenjamin Herrenschmidt 
923b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
924b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
925b5561511SBenjamin Herrenschmidt 		 */
926b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
927b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
928b5561511SBenjamin Herrenschmidt 			return 1;
929b5561511SBenjamin Herrenschmidt 
930b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
931b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
9323fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
933b5561511SBenjamin Herrenschmidt 		 */
934b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
935b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
9363fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
937b5561511SBenjamin Herrenschmidt 				return 0;
938b5561511SBenjamin Herrenschmidt 		}
939b5561511SBenjamin Herrenschmidt 
940b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
941b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
942b5561511SBenjamin Herrenschmidt 		 */
943b5561511SBenjamin Herrenschmidt 		return 1;
944b5561511SBenjamin Herrenschmidt 	} else {
945b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
946b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
947b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
948b5561511SBenjamin Herrenschmidt 			return 0;
949b5561511SBenjamin Herrenschmidt 
950b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
951b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
952b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
953b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
954b5561511SBenjamin Herrenschmidt 		 */
955b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
956b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
957b5561511SBenjamin Herrenschmidt 			return 0;
958b5561511SBenjamin Herrenschmidt 
959b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
960b5561511SBenjamin Herrenschmidt 		 * it unassigned
961b5561511SBenjamin Herrenschmidt 		 */
962b5561511SBenjamin Herrenschmidt 		return 1;
963b5561511SBenjamin Herrenschmidt 	}
964b5561511SBenjamin Herrenschmidt }
965b5561511SBenjamin Herrenschmidt 
966b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
967cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
968b5561511SBenjamin Herrenschmidt {
969bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
970bf5e2ba2SBenjamin Herrenschmidt 	int i;
971bf5e2ba2SBenjamin Herrenschmidt 
972b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
973b5561511SBenjamin Herrenschmidt 
97489a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
97589a74eccSBjorn Helgaas 		if (!res || !res->flags)
976bf5e2ba2SBenjamin Herrenschmidt 			continue;
977b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
978b188b2aeSKumar Gala 			continue;
979be8cbcd8SBenjamin Herrenschmidt 
980cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
981cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
982cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
98348c2ce97SBenjamin Herrenschmidt 		 */
98448c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
98548c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
98648c2ce97SBenjamin Herrenschmidt 			res->start = 0;
987cf1a4cf8SGavin Shan 			res->end = -1;
98848c2ce97SBenjamin Herrenschmidt 			continue;
98948c2ce97SBenjamin Herrenschmidt 		}
99048c2ce97SBenjamin Herrenschmidt 
991ae2a84b4SKevin Hao 		pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
992bf5e2ba2SBenjamin Herrenschmidt 
993b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
994b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
995b5561511SBenjamin Herrenschmidt 		 */
996b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
997b5561511SBenjamin Herrenschmidt 			res->flags = 0;
998b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
999bf5e2ba2SBenjamin Herrenschmidt 		}
1000bf5e2ba2SBenjamin Herrenschmidt 	}
1001b5561511SBenjamin Herrenschmidt }
1002b5561511SBenjamin Herrenschmidt 
1003cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
10048b8da358SBenjamin Herrenschmidt {
1005467efc2eSDaniel Axtens 	struct pci_controller *phb;
1006467efc2eSDaniel Axtens 
10077eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
10088b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
10098b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
10108b8da358SBenjamin Herrenschmidt 
10118b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
10127eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
10138b8da358SBenjamin Herrenschmidt 	 */
10148b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
10158b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
10168b8da358SBenjamin Herrenschmidt 
10178b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
1018467efc2eSDaniel Axtens 	phb = pci_bus_to_host(bus);
1019467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_bus_setup)
1020467efc2eSDaniel Axtens 		phb->controller_ops.dma_bus_setup(bus);
10218b8da358SBenjamin Herrenschmidt }
10228b8da358SBenjamin Herrenschmidt 
10237846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev)
10247eef440aSBenjamin Herrenschmidt {
1025467efc2eSDaniel Axtens 	struct pci_controller *phb;
10267eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
10277eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
10287eef440aSBenjamin Herrenschmidt 	 */
10297eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
10307eef440aSBenjamin Herrenschmidt 
10317eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
1032bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
1033738ef42eSBecky Bruce 	set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
10347eef440aSBenjamin Herrenschmidt 
10357eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
1036467efc2eSDaniel Axtens 	phb = pci_bus_to_host(dev->bus);
1037467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_dev_setup)
1038467efc2eSDaniel Axtens 		phb->controller_ops.dma_dev_setup(dev);
10397eef440aSBenjamin Herrenschmidt 
10407eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
10417eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
10427eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
10437eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
10447eef440aSBenjamin Herrenschmidt }
104537f02195SYuanquan Chen 
10467846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev)
10477846de40SGuenter Roeck {
10487846de40SGuenter Roeck 	/*
10497846de40SGuenter Roeck 	 * We can only call pcibios_setup_device() after bus setup is complete,
10507846de40SGuenter Roeck 	 * since some of the platform specific DMA setup code depends on it.
10517846de40SGuenter Roeck 	 */
10527846de40SGuenter Roeck 	if (dev->bus->is_added)
10537846de40SGuenter Roeck 		pcibios_setup_device(dev);
10546e628c7dSWei Yang 
10556e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
10566e628c7dSWei Yang 	if (ppc_md.pcibios_fixup_sriov)
10576e628c7dSWei Yang 		ppc_md.pcibios_fixup_sriov(dev);
10586e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
10596e628c7dSWei Yang 
10607846de40SGuenter Roeck 	return 0;
10617846de40SGuenter Roeck }
10627846de40SGuenter Roeck 
106337f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus)
106437f02195SYuanquan Chen {
106537f02195SYuanquan Chen 	struct pci_dev *dev;
106637f02195SYuanquan Chen 
106737f02195SYuanquan Chen 	pr_debug("PCI: Fixup bus devices %d (%s)\n",
106837f02195SYuanquan Chen 		 bus->number, bus->self ? pci_name(bus->self) : "PHB");
106937f02195SYuanquan Chen 
107037f02195SYuanquan Chen 	list_for_each_entry(dev, &bus->devices, bus_list) {
107137f02195SYuanquan Chen 		/* Cardbus can call us to add new devices to a bus, so ignore
107237f02195SYuanquan Chen 		 * those who are already fully discovered
107337f02195SYuanquan Chen 		 */
107437f02195SYuanquan Chen 		if (dev->is_added)
107537f02195SYuanquan Chen 			continue;
107637f02195SYuanquan Chen 
107737f02195SYuanquan Chen 		pcibios_setup_device(dev);
107837f02195SYuanquan Chen 	}
10797eef440aSBenjamin Herrenschmidt }
10807eef440aSBenjamin Herrenschmidt 
108179c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
108279c8be83SMyron Stowe {
108379c8be83SMyron Stowe 	/* No special bus mastering setup handling */
108479c8be83SMyron Stowe }
108579c8be83SMyron Stowe 
1086cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1087bf5e2ba2SBenjamin Herrenschmidt {
1088237865f1SBjorn Helgaas 	/* When called from the generic PCI probe, read PCI<->PCI bridge
1089237865f1SBjorn Helgaas 	 * bases. This is -not- called when generating the PCI tree from
1090237865f1SBjorn Helgaas 	 * the OF device-tree.
1091237865f1SBjorn Helgaas 	 */
1092237865f1SBjorn Helgaas 	pci_read_bridge_bases(bus);
1093237865f1SBjorn Helgaas 
1094237865f1SBjorn Helgaas 	/* Now fixup the bus bus */
10958b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
10968b8da358SBenjamin Herrenschmidt 
10978b8da358SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
10988b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
1099bf5e2ba2SBenjamin Herrenschmidt }
1100bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1101bf5e2ba2SBenjamin Herrenschmidt 
1102cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus)
11032d1c8618SBenjamin Herrenschmidt {
11042d1c8618SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
11052d1c8618SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
11062d1c8618SBenjamin Herrenschmidt }
11072d1c8618SBenjamin Herrenschmidt 
11082d1c8618SBenjamin Herrenschmidt 
11093fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
11103fd94c6bSBenjamin Herrenschmidt {
11110e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
11123fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
11133fd94c6bSBenjamin Herrenschmidt 		return 1;
11143fd94c6bSBenjamin Herrenschmidt 	return 0;
11153fd94c6bSBenjamin Herrenschmidt }
11163fd94c6bSBenjamin Herrenschmidt 
11173fd94c6bSBenjamin Herrenschmidt /*
11183fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
11193fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
11203fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
11213fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
11223fd94c6bSBenjamin Herrenschmidt  *
11233fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
11243fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
11253fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
11263fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
11273fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
11283fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
11293fd94c6bSBenjamin Herrenschmidt  */
11303b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
11313fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
11323fd94c6bSBenjamin Herrenschmidt {
11333fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
11343fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
11353fd94c6bSBenjamin Herrenschmidt 
1136b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
11373fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1138b26b2d49SDominik Brodowski 			return start;
1139b26b2d49SDominik Brodowski 		if (start & 0x300)
11403fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
11413fd94c6bSBenjamin Herrenschmidt 	}
1142b26b2d49SDominik Brodowski 
1143b26b2d49SDominik Brodowski 	return start;
11443fd94c6bSBenjamin Herrenschmidt }
11453fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
11463fd94c6bSBenjamin Herrenschmidt 
11473fd94c6bSBenjamin Herrenschmidt /*
11483fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
11493fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
11503fd94c6bSBenjamin Herrenschmidt  */
11510f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
11523fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
11533fd94c6bSBenjamin Herrenschmidt {
11543fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
11553fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
11563fd94c6bSBenjamin Herrenschmidt 
11573fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
11583fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
11593fd94c6bSBenjamin Herrenschmidt 			continue;
11603fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
11613fd94c6bSBenjamin Herrenschmidt 			break;
11623fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
11633fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11643fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11653fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
11663fd94c6bSBenjamin Herrenschmidt 	}
11673fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
11683fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
11693fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
11703fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
11713fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
11723fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
11733fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
11743fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
11753fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1176ae2a84b4SKevin Hao 		pr_debug("PCI: Reparented %s %pR under %s\n",
1177ae2a84b4SKevin Hao 			 p->name, p, res->name);
11783fd94c6bSBenjamin Herrenschmidt 	}
11793fd94c6bSBenjamin Herrenschmidt 	return 0;
11803fd94c6bSBenjamin Herrenschmidt }
11813fd94c6bSBenjamin Herrenschmidt 
11823fd94c6bSBenjamin Herrenschmidt /*
11833fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
11843fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
11853fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
11863fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
11873fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
11883fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
11893fd94c6bSBenjamin Herrenschmidt  *
11903fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
11913fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
11923fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
11933fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
11943fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
11953fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
11963fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
11973fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
11983fd94c6bSBenjamin Herrenschmidt  *
11993fd94c6bSBenjamin Herrenschmidt  *  Our solution:
12003fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
12013fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
12023fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
12033fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
12043fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
12053fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
12063fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
12073fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
12083fd94c6bSBenjamin Herrenschmidt  *	    resources.
12093fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
12103fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
12113fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
12123fd94c6bSBenjamin Herrenschmidt  *	    as well.
12133fd94c6bSBenjamin Herrenschmidt  */
12143fd94c6bSBenjamin Herrenschmidt 
1215e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus)
12163fd94c6bSBenjamin Herrenschmidt {
1217e90a1318SNathan Fontenot 	struct pci_bus *b;
12183fd94c6bSBenjamin Herrenschmidt 	int i;
12193fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
12203fd94c6bSBenjamin Herrenschmidt 
1221b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1222b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1223b5ae5f91SBenjamin Herrenschmidt 
122489a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
122589a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
12263fd94c6bSBenjamin Herrenschmidt 			continue;
122748c2ce97SBenjamin Herrenschmidt 
122848c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
122948c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
123048c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
123148c2ce97SBenjamin Herrenschmidt 
12323fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
12333fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
12343fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
12353fd94c6bSBenjamin Herrenschmidt 		else {
12363fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
12373fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
12383fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
12393fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
12403fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
12413fd94c6bSBenjamin Herrenschmidt 				 */
12423fd94c6bSBenjamin Herrenschmidt 				continue;
12433fd94c6bSBenjamin Herrenschmidt 			}
12443fd94c6bSBenjamin Herrenschmidt 		}
12453fd94c6bSBenjamin Herrenschmidt 
1246ae2a84b4SKevin Hao 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1247ae2a84b4SKevin Hao 			 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1248ae2a84b4SKevin Hao 			 i, res, pr, (pr && pr->name) ? pr->name : "nil");
12493fd94c6bSBenjamin Herrenschmidt 
12503fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
12513ebfe46aSYinghai Lu 			struct pci_dev *dev = bus->self;
12523ebfe46aSYinghai Lu 
12533fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
12543fd94c6bSBenjamin Herrenschmidt 				continue;
12553fd94c6bSBenjamin Herrenschmidt 			/*
12563fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
12573fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
12583fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
12593fd94c6bSBenjamin Herrenschmidt 			 */
12603fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
12613fd94c6bSBenjamin Herrenschmidt 				continue;
12623ebfe46aSYinghai Lu 
12633ebfe46aSYinghai Lu 			if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
12643ebfe46aSYinghai Lu 			    pci_claim_bridge_resource(dev,
12653ebfe46aSYinghai Lu 						i + PCI_BRIDGE_RESOURCES) == 0)
12663ebfe46aSYinghai Lu 				continue;
12673fd94c6bSBenjamin Herrenschmidt 		}
126848c2ce97SBenjamin Herrenschmidt 		pr_warning("PCI: Cannot allocate resource region "
1269e90a1318SNathan Fontenot 			   "%d of PCI bridge %d, will remap\n", i, bus->number);
12703fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1271cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1272cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1273cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1274cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1275cf1a4cf8SGavin Shan 		 * save more space.
1276cf1a4cf8SGavin Shan 		 */
1277cf1a4cf8SGavin Shan 		res->start = 0;
1278cf1a4cf8SGavin Shan 		res->end = -1;
12793fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
12803fd94c6bSBenjamin Herrenschmidt 	}
1281e90a1318SNathan Fontenot 
1282e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1283e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
12843fd94c6bSBenjamin Herrenschmidt }
12853fd94c6bSBenjamin Herrenschmidt 
1286cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
12873fd94c6bSBenjamin Herrenschmidt {
12883fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
12893fd94c6bSBenjamin Herrenschmidt 
1290ae2a84b4SKevin Hao 	pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1291ae2a84b4SKevin Hao 		 pci_name(dev), idx, r);
12923fd94c6bSBenjamin Herrenschmidt 
12933fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
12943fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
12953fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
12963fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
12973fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
12983fd94c6bSBenjamin Herrenschmidt 		if (pr)
1299ae2a84b4SKevin Hao 			pr_debug("PCI:  parent is %p: %pR\n", pr, pr);
13003fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
13013fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
13023fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
13033fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
13043fd94c6bSBenjamin Herrenschmidt 	}
13053fd94c6bSBenjamin Herrenschmidt }
13063fd94c6bSBenjamin Herrenschmidt 
13073fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
13083fd94c6bSBenjamin Herrenschmidt {
13093fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
13103fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
13113fd94c6bSBenjamin Herrenschmidt 	u16 command;
13123fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
13133fd94c6bSBenjamin Herrenschmidt 
13143fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
13153fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1316ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
13173fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
13183fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
13193fd94c6bSBenjamin Herrenschmidt 				continue;
13203fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
13213fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1322ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1323ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1324ad892a63SBenjamin Herrenschmidt 			 */
1325ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1326ad892a63SBenjamin Herrenschmidt 				disabled = 1;
13273fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
13283fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
13293fd94c6bSBenjamin Herrenschmidt 			else
13303fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1331533b1928SPaul Mackerras 			if (pass == disabled)
1332533b1928SPaul Mackerras 				alloc_resource(dev, idx);
13333fd94c6bSBenjamin Herrenschmidt 		}
13343fd94c6bSBenjamin Herrenschmidt 		if (pass)
13353fd94c6bSBenjamin Herrenschmidt 			continue;
13363fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1337ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
13383fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
13393fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
13403fd94c6bSBenjamin Herrenschmidt 			 */
13413fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1342ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1343ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1344b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1345b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
13463fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
13473fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
13483fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
13493fd94c6bSBenjamin Herrenschmidt 			}
13503fd94c6bSBenjamin Herrenschmidt 		}
13513fd94c6bSBenjamin Herrenschmidt 	}
1352ad892a63SBenjamin Herrenschmidt }
13533fd94c6bSBenjamin Herrenschmidt 
1354c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1355c1f34302SBenjamin Herrenschmidt {
1356c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1357c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1358c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1359c1f34302SBenjamin Herrenschmidt 	int i;
1360c1f34302SBenjamin Herrenschmidt 
1361c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1362c1f34302SBenjamin Herrenschmidt 
1363c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1364c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1365c1f34302SBenjamin Herrenschmidt 		goto no_io;
1366c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1367c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1368c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1369c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1370c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1371c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1372c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1373c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1374c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1375c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1376c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1377c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1378c1f34302SBenjamin Herrenschmidt 		kfree(res);
1379c1f34302SBenjamin Herrenschmidt 	}
1380c1f34302SBenjamin Herrenschmidt 
1381c1f34302SBenjamin Herrenschmidt  no_io:
1382c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1383c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1384c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
13853fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1386c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1387c1f34302SBenjamin Herrenschmidt 			continue;
1388c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1389c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1390c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1391c1f34302SBenjamin Herrenschmidt 			break;
1392c1f34302SBenjamin Herrenschmidt 	}
1393c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1394c1f34302SBenjamin Herrenschmidt 		return;
1395c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1396c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1397c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1398c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1399c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1400c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1401c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1402c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1403c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1404c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1405c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1406c1f34302SBenjamin Herrenschmidt 		kfree(res);
1407c1f34302SBenjamin Herrenschmidt 	}
1408c1f34302SBenjamin Herrenschmidt }
1409c1f34302SBenjamin Herrenschmidt 
14103fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
14113fd94c6bSBenjamin Herrenschmidt {
1412e90a1318SNathan Fontenot 	struct pci_bus *b;
1413e90a1318SNathan Fontenot 
141448c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1415e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1416e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
14179a1a70aeSBenjamin Herrenschmidt 	if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
14183fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(0);
14193fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(1);
14209a1a70aeSBenjamin Herrenschmidt 	}
14213fd94c6bSBenjamin Herrenschmidt 
1422c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1423c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1424c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1425c1f34302SBenjamin Herrenschmidt 	 */
14260e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1427c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1428c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1429c1f34302SBenjamin Herrenschmidt 	}
1430c1f34302SBenjamin Herrenschmidt 
1431c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1432c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1433c1f34302SBenjamin Herrenschmidt 	 */
14340e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1435a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
14363fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
14373fd94c6bSBenjamin Herrenschmidt 	}
14383fd94c6bSBenjamin Herrenschmidt 
14393fd94c6bSBenjamin Herrenschmidt 	/* Call machine dependent fixup */
14403fd94c6bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup)
14413fd94c6bSBenjamin Herrenschmidt 		ppc_md.pcibios_fixup();
14423fd94c6bSBenjamin Herrenschmidt }
14433fd94c6bSBenjamin Herrenschmidt 
1444fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
14453fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1446fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1447fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
14483fd94c6bSBenjamin Herrenschmidt  */
1449baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
14503fd94c6bSBenjamin Herrenschmidt {
14513fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
14523fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
14533fd94c6bSBenjamin Herrenschmidt 
14543fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
14553fd94c6bSBenjamin Herrenschmidt 		int i;
14563fd94c6bSBenjamin Herrenschmidt 
14573fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14583fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
14593fd94c6bSBenjamin Herrenschmidt 
14603fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
14613fd94c6bSBenjamin Herrenschmidt 				continue;
1462fd6852c8SBenjamin Herrenschmidt 
1463ae2a84b4SKevin Hao 			pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1464ae2a84b4SKevin Hao 				 pci_name(dev), i, r);
1465fd6852c8SBenjamin Herrenschmidt 
14663ebfe46aSYinghai Lu 			if (pci_claim_resource(dev, i) == 0)
14673ebfe46aSYinghai Lu 				continue;
14683ebfe46aSYinghai Lu 
14693ebfe46aSYinghai Lu 			pci_claim_bridge_resource(dev, i);
14703fd94c6bSBenjamin Herrenschmidt 		}
14713fd94c6bSBenjamin Herrenschmidt 	}
14723fd94c6bSBenjamin Herrenschmidt 
14733fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
14743fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
14753fd94c6bSBenjamin Herrenschmidt }
14765b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1477fd6852c8SBenjamin Herrenschmidt 
1478fd6852c8SBenjamin Herrenschmidt 
1479fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1480fd6852c8SBenjamin Herrenschmidt  *
1481fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1482fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1483fd6852c8SBenjamin Herrenschmidt  * being added
1484fd6852c8SBenjamin Herrenschmidt  */
1485fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1486fd6852c8SBenjamin Herrenschmidt {
1487fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1488fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1489fd6852c8SBenjamin Herrenschmidt 
1490fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1491fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1492fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
14937415c14cSGavin Shan 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
14947415c14cSGavin Shan 		if (bus->self)
14957415c14cSGavin Shan 			pci_assign_unassigned_bridge_resources(bus->self);
14967415c14cSGavin Shan 		else
1497ab444ec9SGavin Shan 			pci_assign_unassigned_bus_resources(bus);
14987415c14cSGavin Shan 	}
1499fd6852c8SBenjamin Herrenschmidt 
15006a040ce7SThadeu Lima de Souza Cascardo 	/* Fixup EEH */
15016a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_device_tree_late(bus);
15026a040ce7SThadeu Lima de Souza Cascardo 
1503fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1504fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1505fd6852c8SBenjamin Herrenschmidt 
15066a040ce7SThadeu Lima de Souza Cascardo 	/* sysfs files should only be added after devices are added */
15076a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_sysfs_files(bus);
1508fd6852c8SBenjamin Herrenschmidt }
1509fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1510fd6852c8SBenjamin Herrenschmidt 
1511549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1512549beb9bSBenjamin Herrenschmidt {
1513467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1514467efc2eSDaniel Axtens 
1515467efc2eSDaniel Axtens 	if (phb->controller_ops.enable_device_hook)
1516467efc2eSDaniel Axtens 		if (!phb->controller_ops.enable_device_hook(dev))
1517549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1518549beb9bSBenjamin Herrenschmidt 
15197cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1520549beb9bSBenjamin Herrenschmidt }
152153280323SBenjamin Herrenschmidt 
1522abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev)
1523abeeed6dSMichael Neuling {
1524abeeed6dSMichael Neuling 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1525abeeed6dSMichael Neuling 
1526abeeed6dSMichael Neuling 	if (phb->controller_ops.disable_device)
1527abeeed6dSMichael Neuling 		phb->controller_ops.disable_device(dev);
1528abeeed6dSMichael Neuling }
1529abeeed6dSMichael Neuling 
153038973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
153138973ba7SBjorn Helgaas {
153238973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
153338973ba7SBjorn Helgaas }
153438973ba7SBjorn Helgaas 
1535cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1536cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
153753280323SBenjamin Herrenschmidt {
153853280323SBenjamin Herrenschmidt 	struct resource *res;
15393fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
154053280323SBenjamin Herrenschmidt 	int i;
154153280323SBenjamin Herrenschmidt 
154253280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
154345a709f8SBjorn Helgaas 	res = &hose->io_resource;
154453280323SBenjamin Herrenschmidt 
154553280323SBenjamin Herrenschmidt 	if (!res->flags) {
1546cdb1b342SBenjamin Herrenschmidt 		pr_debug("PCI: I/O resource not set for host"
154753280323SBenjamin Herrenschmidt 			 " bridge %s (domain %d)\n",
154853280323SBenjamin Herrenschmidt 			 hose->dn->full_name, hose->global_number);
15493fd47f06SBenjamin Herrenschmidt 	} else {
15503fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
15513fd47f06SBenjamin Herrenschmidt 
1552ae2a84b4SKevin Hao 		pr_debug("PCI: PHB IO resource    = %pR off 0x%08llx\n",
1553ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
15543fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1555a0b8e76fSBenjamin Herrenschmidt 	}
1556a0b8e76fSBenjamin Herrenschmidt 
155753280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
155853280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
155953280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
156053280323SBenjamin Herrenschmidt 		if (!res->flags) {
1561bee7dd9cSBenjamin Herrenschmidt 			if (i == 0)
156253280323SBenjamin Herrenschmidt 				printk(KERN_ERR "PCI: Memory resource 0 not set for "
156353280323SBenjamin Herrenschmidt 				       "host bridge %s (domain %d)\n",
156453280323SBenjamin Herrenschmidt 				       hose->dn->full_name, hose->global_number);
15653fd47f06SBenjamin Herrenschmidt 			continue;
156653280323SBenjamin Herrenschmidt 		}
15673fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
15683fd47f06SBenjamin Herrenschmidt 
15693fd47f06SBenjamin Herrenschmidt 
1570ae2a84b4SKevin Hao 		pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1571ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
157253280323SBenjamin Herrenschmidt 
15733fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
15743fd47f06SBenjamin Herrenschmidt 	}
157553280323SBenjamin Herrenschmidt }
157689c2dd62SKumar Gala 
157789c2dd62SKumar Gala /*
157889c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
157989c2dd62SKumar Gala  * find a hose.
158089c2dd62SKumar Gala  */
158189c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
158289c2dd62SKumar Gala static int								\
158389c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
158489c2dd62SKumar Gala {									\
158589c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
158689c2dd62SKumar Gala }
158789c2dd62SKumar Gala 
158889c2dd62SKumar Gala static int
158989c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
159089c2dd62SKumar Gala 		 int len, u32 *val)
159189c2dd62SKumar Gala {
159289c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
159389c2dd62SKumar Gala }
159489c2dd62SKumar Gala 
159589c2dd62SKumar Gala static int
159689c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
159789c2dd62SKumar Gala 		  int len, u32 val)
159889c2dd62SKumar Gala {
159989c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
160089c2dd62SKumar Gala }
160189c2dd62SKumar Gala 
160289c2dd62SKumar Gala static struct pci_ops null_pci_ops =
160389c2dd62SKumar Gala {
160489c2dd62SKumar Gala 	.read = null_read_config,
160589c2dd62SKumar Gala 	.write = null_write_config,
160689c2dd62SKumar Gala };
160789c2dd62SKumar Gala 
160889c2dd62SKumar Gala /*
160989c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
161089c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
161189c2dd62SKumar Gala  */
161289c2dd62SKumar Gala static struct pci_bus *
161389c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
161489c2dd62SKumar Gala {
161589c2dd62SKumar Gala 	static struct pci_bus bus;
161689c2dd62SKumar Gala 
1617b0d436c7SAnton Blanchard 	if (hose == NULL) {
161889c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
161989c2dd62SKumar Gala 	}
162089c2dd62SKumar Gala 	bus.number = busnr;
162189c2dd62SKumar Gala 	bus.sysdata = hose;
162289c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
162389c2dd62SKumar Gala 	return &bus;
162489c2dd62SKumar Gala }
162589c2dd62SKumar Gala 
162689c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
162789c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
162889c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
162989c2dd62SKumar Gala {									\
163089c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
163189c2dd62SKumar Gala 					    devfn, offset, value);	\
163289c2dd62SKumar Gala }
163389c2dd62SKumar Gala 
163489c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
163589c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
163689c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
163789c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
163889c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
163989c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
164089c2dd62SKumar Gala 
164189c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
164289c2dd62SKumar Gala 			  int cap)
164389c2dd62SKumar Gala {
164489c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
164589c2dd62SKumar Gala }
16460ed2c722SGrant Likely 
164798d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
164898d9f30cSBenjamin Herrenschmidt {
164998d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
165098d9f30cSBenjamin Herrenschmidt 
165198d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
165298d9f30cSBenjamin Herrenschmidt }
165398d9f30cSBenjamin Herrenschmidt 
16540ed2c722SGrant Likely /**
16550ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
16560ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
16570ed2c722SGrant Likely  */
1658cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
16590ed2c722SGrant Likely {
166045a709f8SBjorn Helgaas 	LIST_HEAD(resources);
16610ed2c722SGrant Likely 	struct pci_bus *bus;
16620ed2c722SGrant Likely 	struct device_node *node = hose->dn;
16630ed2c722SGrant Likely 	int mode;
16640ed2c722SGrant Likely 
166574a7f084SGrant Likely 	pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
16660ed2c722SGrant Likely 
16670ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
16680ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
16690ed2c722SGrant Likely 
16700ed2c722SGrant Likely 	/* Wire up PHB bus resources */
167145a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
167245a709f8SBjorn Helgaas 
1673be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1674be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1675be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1676be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1677be8e60d8SYinghai Lu 
167845a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
167945a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
168045a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
168145a709f8SBjorn Helgaas 	if (bus == NULL) {
168245a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
168345a709f8SBjorn Helgaas 			hose->global_number);
168445a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
168545a709f8SBjorn Helgaas 		return;
168645a709f8SBjorn Helgaas 	}
168745a709f8SBjorn Helgaas 	hose->bus = bus;
16880ed2c722SGrant Likely 
16890ed2c722SGrant Likely 	/* Get probe mode and perform scan */
16900ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
1691467efc2eSDaniel Axtens 	if (node && hose->controller_ops.probe_mode)
1692467efc2eSDaniel Axtens 		mode = hose->controller_ops.probe_mode(bus);
16930ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1694be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
16950ed2c722SGrant Likely 		of_scan_bus(node, bus);
16960ed2c722SGrant Likely 
1697be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1698be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1699be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1700be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1701be8e60d8SYinghai Lu 	}
1702781fb7a3SBenjamin Herrenschmidt 
1703491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1704491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1705491b98c3SBenjamin Herrenschmidt 	 */
1706491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1707491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1708491b98c3SBenjamin Herrenschmidt 
1709781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1710bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1711781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1712a58674ffSBjorn Helgaas 		list_for_each_entry(child, &bus->children, node)
1713a58674ffSBjorn Helgaas 			pcie_bus_configure_settings(child);
1714781fb7a3SBenjamin Herrenschmidt 	}
17150ed2c722SGrant Likely }
17165b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1717c065488fSKumar Gala 
1718c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1719c065488fSKumar Gala {
1720c065488fSKumar Gala 	int i, class = dev->class >> 8;
172105737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
172205737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1723c065488fSKumar Gala 
1724c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1725c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1726c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
172705737c7cSJason Jin 		(prog_if == 0) &&
1728c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1729c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1730c065488fSKumar Gala 			dev->resource[i].start = 0;
1731c065488fSKumar Gala 			dev->resource[i].end = 0;
1732c065488fSKumar Gala 			dev->resource[i].flags = 0;
1733c065488fSKumar Gala 		}
1734c065488fSKumar Gala 	}
1735c065488fSKumar Gala }
1736c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1737c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1738c2e1d845SBrian King 
1739c2e1d845SBrian King static void fixup_vga(struct pci_dev *pdev)
1740c2e1d845SBrian King {
1741c2e1d845SBrian King 	u16 cmd;
1742c2e1d845SBrian King 
1743c2e1d845SBrian King 	pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1744c2e1d845SBrian King 	if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
1745c2e1d845SBrian King 		vga_set_default_device(pdev);
1746c2e1d845SBrian King 
1747c2e1d845SBrian King }
1748c2e1d845SBrian King DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1749c2e1d845SBrian King 			      PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);
1750