15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #include <linux/kernel.h> 205516b540SKumar Gala #include <linux/pci.h> 215516b540SKumar Gala #include <linux/string.h> 225516b540SKumar Gala #include <linux/init.h> 23d92a208dSGavin Shan #include <linux/delay.h> 2466b15db6SPaul Gortmaker #include <linux/export.h> 2522ae782fSGrant Likely #include <linux/of_address.h> 2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h> 275516b540SKumar Gala #include <linux/mm.h> 283a4f8a0bSHugh Dickins #include <linux/shmem_fs.h> 295516b540SKumar Gala #include <linux/list.h> 305516b540SKumar Gala #include <linux/syscalls.h> 315516b540SKumar Gala #include <linux/irq.h> 325516b540SKumar Gala #include <linux/vmalloc.h> 335a0e3ad6STejun Heo #include <linux/slab.h> 34c2e1d845SBrian King #include <linux/vgaarb.h> 355516b540SKumar Gala 365516b540SKumar Gala #include <asm/processor.h> 375516b540SKumar Gala #include <asm/io.h> 385516b540SKumar Gala #include <asm/prom.h> 395516b540SKumar Gala #include <asm/pci-bridge.h> 405516b540SKumar Gala #include <asm/byteorder.h> 415516b540SKumar Gala #include <asm/machdep.h> 425516b540SKumar Gala #include <asm/ppc-pci.h> 438b8da358SBenjamin Herrenschmidt #include <asm/eeh.h> 445516b540SKumar Gala 4563a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */ 46a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 47c3bd517dSMilton Miller LIST_HEAD(hose_list); 48a4c9e328SKumar Gala 4963a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */ 5063a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000 5163a72284SGuilherme G. Piccoli 5263a72284SGuilherme G. Piccoli /* 5363a72284SGuilherme G. Piccoli * For dynamic PHB numbering: used/free PHBs tracking bitmap. 5463a72284SGuilherme G. Piccoli * Accesses to this bitmap should be protected by hose_spinlock. 5563a72284SGuilherme G. Piccoli */ 5663a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS); 57a4c9e328SKumar Gala 5825e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5925e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 609445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base); 6125e81f92SBenjamin Herrenschmidt 62a4c9e328SKumar Gala 632d9d6f6cSChristoph Hellwig static const struct dma_map_ops *pci_dma_ops = &dma_nommu_ops; 644fc665b8SBecky Bruce 655299709dSBart Van Assche void set_pci_dma_ops(const struct dma_map_ops *dma_ops) 664fc665b8SBecky Bruce { 674fc665b8SBecky Bruce pci_dma_ops = dma_ops; 684fc665b8SBecky Bruce } 694fc665b8SBecky Bruce 705299709dSBart Van Assche const struct dma_map_ops *get_pci_dma_ops(void) 714fc665b8SBecky Bruce { 724fc665b8SBecky Bruce return pci_dma_ops; 734fc665b8SBecky Bruce } 744fc665b8SBecky Bruce EXPORT_SYMBOL(get_pci_dma_ops); 754fc665b8SBecky Bruce 7663a72284SGuilherme G. Piccoli /* 7763a72284SGuilherme G. Piccoli * This function should run under locking protection, specifically 7863a72284SGuilherme G. Piccoli * hose_spinlock. 7963a72284SGuilherme G. Piccoli */ 8063a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn) 8163a72284SGuilherme G. Piccoli { 8263a72284SGuilherme G. Piccoli int ret, phb_id = -1; 8361e8a0d5SMichael Ellerman u32 prop_32; 8463a72284SGuilherme G. Piccoli u64 prop; 8563a72284SGuilherme G. Piccoli 8663a72284SGuilherme G. Piccoli /* 8763a72284SGuilherme G. Piccoli * Try fixed PHB numbering first, by checking archs and reading 8863a72284SGuilherme G. Piccoli * the respective device-tree properties. Firstly, try powernv by 8963a72284SGuilherme G. Piccoli * reading "ibm,opal-phbid", only present in OPAL environment. 9063a72284SGuilherme G. Piccoli */ 9163a72284SGuilherme G. Piccoli ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop); 9261e8a0d5SMichael Ellerman if (ret) { 9361e8a0d5SMichael Ellerman ret = of_property_read_u32_index(dn, "reg", 1, &prop_32); 9461e8a0d5SMichael Ellerman prop = prop_32; 9561e8a0d5SMichael Ellerman } 9663a72284SGuilherme G. Piccoli 9763a72284SGuilherme G. Piccoli if (!ret) 9863a72284SGuilherme G. Piccoli phb_id = (int)(prop & (MAX_PHBS - 1)); 9963a72284SGuilherme G. Piccoli 10063a72284SGuilherme G. Piccoli /* We need to be sure to not use the same PHB number twice. */ 10163a72284SGuilherme G. Piccoli if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap)) 10263a72284SGuilherme G. Piccoli return phb_id; 10363a72284SGuilherme G. Piccoli 10463a72284SGuilherme G. Piccoli /* 10563a72284SGuilherme G. Piccoli * If not pseries nor powernv, or if fixed PHB numbering tried to add 10663a72284SGuilherme G. Piccoli * the same PHB number twice, then fallback to dynamic PHB numbering. 10763a72284SGuilherme G. Piccoli */ 10863a72284SGuilherme G. Piccoli phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS); 10963a72284SGuilherme G. Piccoli BUG_ON(phb_id >= MAX_PHBS); 11063a72284SGuilherme G. Piccoli set_bit(phb_id, phb_bitmap); 11163a72284SGuilherme G. Piccoli 11263a72284SGuilherme G. Piccoli return phb_id; 11363a72284SGuilherme G. Piccoli } 11463a72284SGuilherme G. Piccoli 1152d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 116a4c9e328SKumar Gala { 117a4c9e328SKumar Gala struct pci_controller *phb; 118a4c9e328SKumar Gala 119e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 120a4c9e328SKumar Gala if (phb == NULL) 121a4c9e328SKumar Gala return NULL; 122e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 12363a72284SGuilherme G. Piccoli phb->global_number = get_phb_number(dev); 124e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 125e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 12644ef3390SStephen Rothwell phb->dn = dev; 127f691fa10SMichael Ellerman phb->is_dynamic = slab_is_available(); 128a4c9e328SKumar Gala #ifdef CONFIG_PPC64 129a4c9e328SKumar Gala if (dev) { 130a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 131a4c9e328SKumar Gala 132a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 133a4c9e328SKumar Gala nid = -1; 134a4c9e328SKumar Gala 135a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 136a4c9e328SKumar Gala } 137a4c9e328SKumar Gala #endif 138a4c9e328SKumar Gala return phb; 139a4c9e328SKumar Gala } 1405b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller); 141a4c9e328SKumar Gala 142a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 143a4c9e328SKumar Gala { 144a4c9e328SKumar Gala spin_lock(&hose_spinlock); 14563a72284SGuilherme G. Piccoli 14663a72284SGuilherme G. Piccoli /* Clear bit of phb_bitmap to allow reuse of this PHB number. */ 14763a72284SGuilherme G. Piccoli if (phb->global_number < MAX_PHBS) 14863a72284SGuilherme G. Piccoli clear_bit(phb->global_number, phb_bitmap); 14963a72284SGuilherme G. Piccoli 150a4c9e328SKumar Gala list_del(&phb->list_node); 151a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 152a4c9e328SKumar Gala 153a4c9e328SKumar Gala if (phb->is_dynamic) 154a4c9e328SKumar Gala kfree(phb); 155a4c9e328SKumar Gala } 1566b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller); 157a4c9e328SKumar Gala 1584c2245bbSGavin Shan /* 1592dd9c11bSMauricio Faria de Oliveira * This function is used to call pcibios_free_controller() 1602dd9c11bSMauricio Faria de Oliveira * in a deferred manner: a callback from the PCI subsystem. 1612dd9c11bSMauricio Faria de Oliveira * 1622dd9c11bSMauricio Faria de Oliveira * _*DO NOT*_ call pcibios_free_controller() explicitly if 1632dd9c11bSMauricio Faria de Oliveira * this is used (or it may access an invalid *phb pointer). 1642dd9c11bSMauricio Faria de Oliveira * 1652dd9c11bSMauricio Faria de Oliveira * The callback occurs when all references to the root bus 1662dd9c11bSMauricio Faria de Oliveira * are dropped (e.g., child buses/devices and their users). 1672dd9c11bSMauricio Faria de Oliveira * 1682dd9c11bSMauricio Faria de Oliveira * It's called as .release_fn() of 'struct pci_host_bridge' 1692dd9c11bSMauricio Faria de Oliveira * which is associated with the 'struct pci_controller.bus' 1702dd9c11bSMauricio Faria de Oliveira * (root bus) - it expects .release_data to hold a pointer 1712dd9c11bSMauricio Faria de Oliveira * to 'struct pci_controller'. 1722dd9c11bSMauricio Faria de Oliveira * 1732dd9c11bSMauricio Faria de Oliveira * In order to use it, register .release_fn()/release_data 1742dd9c11bSMauricio Faria de Oliveira * like this: 1752dd9c11bSMauricio Faria de Oliveira * 1762dd9c11bSMauricio Faria de Oliveira * pci_set_host_bridge_release(bridge, 1772dd9c11bSMauricio Faria de Oliveira * pcibios_free_controller_deferred 1782dd9c11bSMauricio Faria de Oliveira * (void *) phb); 1792dd9c11bSMauricio Faria de Oliveira * 1802dd9c11bSMauricio Faria de Oliveira * e.g. in the pcibios_root_bridge_prepare() callback from 1812dd9c11bSMauricio Faria de Oliveira * pci_create_root_bus(). 1822dd9c11bSMauricio Faria de Oliveira */ 1832dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge) 1842dd9c11bSMauricio Faria de Oliveira { 1852dd9c11bSMauricio Faria de Oliveira struct pci_controller *phb = (struct pci_controller *) 1862dd9c11bSMauricio Faria de Oliveira bridge->release_data; 1872dd9c11bSMauricio Faria de Oliveira 1882dd9c11bSMauricio Faria de Oliveira pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic); 1892dd9c11bSMauricio Faria de Oliveira 1902dd9c11bSMauricio Faria de Oliveira pcibios_free_controller(phb); 1912dd9c11bSMauricio Faria de Oliveira } 1922dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred); 1932dd9c11bSMauricio Faria de Oliveira 1942dd9c11bSMauricio Faria de Oliveira /* 1954c2245bbSGavin Shan * The function is used to return the minimal alignment 1964c2245bbSGavin Shan * for memory or I/O windows of the associated P2P bridge. 1974c2245bbSGavin Shan * By default, 4KiB alignment for I/O windows and 1MiB for 1984c2245bbSGavin Shan * memory windows. 1994c2245bbSGavin Shan */ 2004c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus, 2014c2245bbSGavin Shan unsigned long type) 2024c2245bbSGavin Shan { 203467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(bus); 204467efc2eSDaniel Axtens 205467efc2eSDaniel Axtens if (phb->controller_ops.window_alignment) 206467efc2eSDaniel Axtens return phb->controller_ops.window_alignment(bus, type); 207467efc2eSDaniel Axtens 208467efc2eSDaniel Axtens /* 209467efc2eSDaniel Axtens * PCI core will figure out the default 210467efc2eSDaniel Axtens * alignment: 4KiB for I/O and 1MiB for 211467efc2eSDaniel Axtens * memory window. 212467efc2eSDaniel Axtens */ 213467efc2eSDaniel Axtens return 1; 2144c2245bbSGavin Shan } 2154c2245bbSGavin Shan 216c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) 217c5fcb29aSGavin Shan { 218c5fcb29aSGavin Shan struct pci_controller *hose = pci_bus_to_host(bus); 219c5fcb29aSGavin Shan 220c5fcb29aSGavin Shan if (hose->controller_ops.setup_bridge) 221c5fcb29aSGavin Shan hose->controller_ops.setup_bridge(bus, type); 222c5fcb29aSGavin Shan } 223c5fcb29aSGavin Shan 224d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev) 225d92a208dSGavin Shan { 226467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 227467efc2eSDaniel Axtens 228467efc2eSDaniel Axtens if (phb->controller_ops.reset_secondary_bus) { 229467efc2eSDaniel Axtens phb->controller_ops.reset_secondary_bus(dev); 230467efc2eSDaniel Axtens return; 231467efc2eSDaniel Axtens } 232467efc2eSDaniel Axtens 233467efc2eSDaniel Axtens pci_reset_secondary_bus(dev); 234d92a208dSGavin Shan } 235d92a208dSGavin Shan 23638274637SYongji Xie resource_size_t pcibios_default_alignment(void) 23738274637SYongji Xie { 23838274637SYongji Xie if (ppc_md.pcibios_default_alignment) 23938274637SYongji Xie return ppc_md.pcibios_default_alignment(); 24038274637SYongji Xie 24138274637SYongji Xie return 0; 24238274637SYongji Xie } 24338274637SYongji Xie 2445350ab3fSWei Yang #ifdef CONFIG_PCI_IOV 2455350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno) 2465350ab3fSWei Yang { 2475350ab3fSWei Yang if (ppc_md.pcibios_iov_resource_alignment) 2485350ab3fSWei Yang return ppc_md.pcibios_iov_resource_alignment(pdev, resno); 2495350ab3fSWei Yang 2505350ab3fSWei Yang return pci_iov_resource_size(pdev, resno); 2515350ab3fSWei Yang } 252988fc3baSBryant G. Ly 253988fc3baSBryant G. Ly int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs) 254988fc3baSBryant G. Ly { 255988fc3baSBryant G. Ly if (ppc_md.pcibios_sriov_enable) 256988fc3baSBryant G. Ly return ppc_md.pcibios_sriov_enable(pdev, num_vfs); 257988fc3baSBryant G. Ly 258988fc3baSBryant G. Ly return 0; 259988fc3baSBryant G. Ly } 260988fc3baSBryant G. Ly 261988fc3baSBryant G. Ly int pcibios_sriov_disable(struct pci_dev *pdev) 262988fc3baSBryant G. Ly { 263988fc3baSBryant G. Ly if (ppc_md.pcibios_sriov_disable) 264988fc3baSBryant G. Ly return ppc_md.pcibios_sriov_disable(pdev); 265988fc3baSBryant G. Ly 266988fc3baSBryant G. Ly return 0; 267988fc3baSBryant G. Ly } 268988fc3baSBryant G. Ly 2695350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */ 2705350ab3fSWei Yang 271988fc3baSBryant G. Ly void pcibios_bus_add_device(struct pci_dev *pdev) 272988fc3baSBryant G. Ly { 273988fc3baSBryant G. Ly if (ppc_md.pcibios_bus_add_device) 274988fc3baSBryant G. Ly ppc_md.pcibios_bus_add_device(pdev); 275988fc3baSBryant G. Ly } 276988fc3baSBryant G. Ly 277c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose) 278c3bd517dSMilton Miller { 279c3bd517dSMilton Miller #ifdef CONFIG_PPC64 280c3bd517dSMilton Miller return hose->pci_io_size; 281c3bd517dSMilton Miller #else 28228f65c11SJoe Perches return resource_size(&hose->io_resource); 283c3bd517dSMilton Miller #endif 284c3bd517dSMilton Miller } 285c3bd517dSMilton Miller 2866dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 2876dfbde20SBenjamin Herrenschmidt { 2886dfbde20SBenjamin Herrenschmidt int ret = 0; 2896dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 290c3bd517dSMilton Miller resource_size_t size; 2916dfbde20SBenjamin Herrenschmidt 2926dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 2936dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 294c3bd517dSMilton Miller size = pcibios_io_size(hose); 2956dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 2966dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 2976dfbde20SBenjamin Herrenschmidt ret = 1; 2986dfbde20SBenjamin Herrenschmidt break; 2996dfbde20SBenjamin Herrenschmidt } 3006dfbde20SBenjamin Herrenschmidt } 3016dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 3026dfbde20SBenjamin Herrenschmidt return ret; 3036dfbde20SBenjamin Herrenschmidt } 3046dfbde20SBenjamin Herrenschmidt 305c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address) 306c3bd517dSMilton Miller { 307c3bd517dSMilton Miller struct pci_controller *hose; 308c3bd517dSMilton Miller resource_size_t size; 309c3bd517dSMilton Miller unsigned long ret = ~0; 310c3bd517dSMilton Miller 311c3bd517dSMilton Miller spin_lock(&hose_spinlock); 312c3bd517dSMilton Miller list_for_each_entry(hose, &hose_list, list_node) { 313c3bd517dSMilton Miller size = pcibios_io_size(hose); 314c3bd517dSMilton Miller if (address >= hose->io_base_phys && 315c3bd517dSMilton Miller address < (hose->io_base_phys + size)) { 316c3bd517dSMilton Miller unsigned long base = 317c3bd517dSMilton Miller (unsigned long)hose->io_base_virt - _IO_BASE; 318c3bd517dSMilton Miller ret = base + (address - hose->io_base_phys); 319c3bd517dSMilton Miller break; 320c3bd517dSMilton Miller } 321c3bd517dSMilton Miller } 322c3bd517dSMilton Miller spin_unlock(&hose_spinlock); 323c3bd517dSMilton Miller 324c3bd517dSMilton Miller return ret; 325c3bd517dSMilton Miller } 326c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio); 327c3bd517dSMilton Miller 3285516b540SKumar Gala /* 3295516b540SKumar Gala * Return the domain number for this bus. 3305516b540SKumar Gala */ 3315516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 3325516b540SKumar Gala { 3335516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 3345516b540SKumar Gala 3355516b540SKumar Gala return hose->global_number; 3365516b540SKumar Gala } 3375516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 33858083dadSKumar Gala 339a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 340a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 341a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 342a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 343a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 344a4c9e328SKumar Gala * config cycles. 345a4c9e328SKumar Gala */ 346a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 347a4c9e328SKumar Gala { 348a4c9e328SKumar Gala while(node) { 349a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 350a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 35144ef3390SStephen Rothwell if (hose->dn == node) 352a4c9e328SKumar Gala return hose; 353a4c9e328SKumar Gala node = node->parent; 354a4c9e328SKumar Gala } 355a4c9e328SKumar Gala return NULL; 356a4c9e328SKumar Gala } 357a4c9e328SKumar Gala 35858083dadSKumar Gala /* 35958083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 36058083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 36158083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 36258083dadSKumar Gala */ 3634666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev) 36458083dadSKumar Gala { 365c591c2e3SAlexey Kardashevskiy int virq; 36658083dadSKumar Gala 367b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev)); 36858083dadSKumar Gala 36958083dadSKumar Gala #ifdef DEBUG 37058083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 37158083dadSKumar Gala #endif 37258083dadSKumar Gala /* Try to get a mapping from the device-tree */ 373c591c2e3SAlexey Kardashevskiy virq = of_irq_parse_and_map_pci(pci_dev, 0, 0); 374c591c2e3SAlexey Kardashevskiy if (virq <= 0) { 37558083dadSKumar Gala u8 line, pin; 37658083dadSKumar Gala 37758083dadSKumar Gala /* If that fails, lets fallback to what is in the config 37858083dadSKumar Gala * space and map that through the default controller. We 37958083dadSKumar Gala * also set the type to level low since that's what PCI 38058083dadSKumar Gala * interrupts are. If your platform does differently, then 38158083dadSKumar Gala * either provide a proper interrupt tree or don't use this 38258083dadSKumar Gala * function. 38358083dadSKumar Gala */ 38458083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 38558083dadSKumar Gala return -1; 38658083dadSKumar Gala if (pin == 0) 38758083dadSKumar Gala return -1; 38858083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 38954a24cbbSBenjamin Herrenschmidt line == 0xff || line == 0) { 39058083dadSKumar Gala return -1; 39158083dadSKumar Gala } 392b0494bc8SBenjamin Herrenschmidt pr_debug(" No map ! Using line %d (pin %d) from PCI config\n", 39354a24cbbSBenjamin Herrenschmidt line, pin); 39458083dadSKumar Gala 39558083dadSKumar Gala virq = irq_create_mapping(NULL, line); 396ef24ba70SMichael Ellerman if (virq) 397ec775d0eSThomas Gleixner irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 39858083dadSKumar Gala } 399ef24ba70SMichael Ellerman 400ef24ba70SMichael Ellerman if (!virq) { 401b0494bc8SBenjamin Herrenschmidt pr_debug(" Failed to map !\n"); 40258083dadSKumar Gala return -1; 40358083dadSKumar Gala } 40458083dadSKumar Gala 405b0494bc8SBenjamin Herrenschmidt pr_debug(" Mapped to linux irq %d\n", virq); 40658083dadSKumar Gala 40758083dadSKumar Gala pci_dev->irq = virq; 40858083dadSKumar Gala 40958083dadSKumar Gala return 0; 41058083dadSKumar Gala } 41158083dadSKumar Gala 41258083dadSKumar Gala /* 413*28f8f183SDavid Woodhouse * Platform support for /proc/bus/pci/X/Y mmap()s. 41458083dadSKumar Gala * -- paulus. 41558083dadSKumar Gala */ 416*28f8f183SDavid Woodhouse int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma) 41758083dadSKumar Gala { 418*28f8f183SDavid Woodhouse struct pci_controller *hose = pci_bus_to_host(pdev->bus); 419*28f8f183SDavid Woodhouse resource_size_t ioaddr = pci_resource_start(pdev, bar); 42058083dadSKumar Gala 421*28f8f183SDavid Woodhouse if (!hose) 422*28f8f183SDavid Woodhouse return -EINVAL; 42358083dadSKumar Gala 424*28f8f183SDavid Woodhouse /* Convert to an offset within this PCI controller */ 425*28f8f183SDavid Woodhouse ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE; 42658083dadSKumar Gala 427*28f8f183SDavid Woodhouse vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT; 428*28f8f183SDavid Woodhouse return 0; 42958083dadSKumar Gala } 43058083dadSKumar Gala 43158083dadSKumar Gala /* 43258083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 43358083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 43458083dadSKumar Gala * above routine 43558083dadSKumar Gala */ 43658083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 43758083dadSKumar Gala unsigned long pfn, 43858083dadSKumar Gala unsigned long size, 43964b3d0e8SBenjamin Herrenschmidt pgprot_t prot) 44058083dadSKumar Gala { 44158083dadSKumar Gala struct pci_dev *pdev = NULL; 44258083dadSKumar Gala struct resource *found = NULL; 4437c12d906SBenjamin Herrenschmidt resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT; 44458083dadSKumar Gala int i; 44558083dadSKumar Gala 44658083dadSKumar Gala if (page_is_ram(pfn)) 44764b3d0e8SBenjamin Herrenschmidt return prot; 44858083dadSKumar Gala 44964b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached(prot); 45058083dadSKumar Gala for_each_pci_dev(pdev) { 45158083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 45258083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 45358083dadSKumar Gala int flags = rp->flags; 45458083dadSKumar Gala 45558083dadSKumar Gala /* Active and same type? */ 45658083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 45758083dadSKumar Gala continue; 45858083dadSKumar Gala /* In the range of this resource? */ 45958083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 46058083dadSKumar Gala offset > rp->end) 46158083dadSKumar Gala continue; 46258083dadSKumar Gala found = rp; 46358083dadSKumar Gala break; 46458083dadSKumar Gala } 46558083dadSKumar Gala if (found) 46658083dadSKumar Gala break; 46758083dadSKumar Gala } 46858083dadSKumar Gala if (found) { 46958083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 47064b3d0e8SBenjamin Herrenschmidt prot = pgprot_noncached_wc(prot); 47158083dadSKumar Gala pci_dev_put(pdev); 47258083dadSKumar Gala } 47358083dadSKumar Gala 474b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n", 47564b3d0e8SBenjamin Herrenschmidt (unsigned long long)offset, pgprot_val(prot)); 47658083dadSKumar Gala 47764b3d0e8SBenjamin Herrenschmidt return prot; 47858083dadSKumar Gala } 47958083dadSKumar Gala 480e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */ 481e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size) 482e9f82cb7SBenjamin Herrenschmidt { 483e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 484e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 485e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 486e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 487e9f82cb7SBenjamin Herrenschmidt 488e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 489e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 490e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 491e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 492e9f82cb7SBenjamin Herrenschmidt */ 493e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 494e9f82cb7SBenjamin Herrenschmidt offset += port; 495e9f82cb7SBenjamin Herrenschmidt 496e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 497e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 498e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 499e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 500e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 501e9f82cb7SBenjamin Herrenschmidt 502e9f82cb7SBenjamin Herrenschmidt switch(size) { 503e9f82cb7SBenjamin Herrenschmidt case 1: 504e9f82cb7SBenjamin Herrenschmidt *((u8 *)val) = in_8(addr); 505e9f82cb7SBenjamin Herrenschmidt return 1; 506e9f82cb7SBenjamin Herrenschmidt case 2: 507e9f82cb7SBenjamin Herrenschmidt if (port & 1) 508e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 509e9f82cb7SBenjamin Herrenschmidt *((u16 *)val) = in_le16(addr); 510e9f82cb7SBenjamin Herrenschmidt return 2; 511e9f82cb7SBenjamin Herrenschmidt case 4: 512e9f82cb7SBenjamin Herrenschmidt if (port & 3) 513e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 514e9f82cb7SBenjamin Herrenschmidt *((u32 *)val) = in_le32(addr); 515e9f82cb7SBenjamin Herrenschmidt return 4; 516e9f82cb7SBenjamin Herrenschmidt } 517e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 518e9f82cb7SBenjamin Herrenschmidt } 519e9f82cb7SBenjamin Herrenschmidt 520e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */ 521e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size) 522e9f82cb7SBenjamin Herrenschmidt { 523e9f82cb7SBenjamin Herrenschmidt unsigned long offset; 524e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 525e9f82cb7SBenjamin Herrenschmidt struct resource *rp = &hose->io_resource; 526e9f82cb7SBenjamin Herrenschmidt void __iomem *addr; 527e9f82cb7SBenjamin Herrenschmidt 528e9f82cb7SBenjamin Herrenschmidt /* Check if port can be supported by that bus. We only check 529e9f82cb7SBenjamin Herrenschmidt * the ranges of the PHB though, not the bus itself as the rules 530e9f82cb7SBenjamin Herrenschmidt * for forwarding legacy cycles down bridges are not our problem 531e9f82cb7SBenjamin Herrenschmidt * here. So if the host bridge supports it, we do it. 532e9f82cb7SBenjamin Herrenschmidt */ 533e9f82cb7SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 534e9f82cb7SBenjamin Herrenschmidt offset += port; 535e9f82cb7SBenjamin Herrenschmidt 536e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 537e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 538e9f82cb7SBenjamin Herrenschmidt if (offset < rp->start || (offset + size) > rp->end) 539e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 540e9f82cb7SBenjamin Herrenschmidt addr = hose->io_base_virt + port; 541e9f82cb7SBenjamin Herrenschmidt 542e9f82cb7SBenjamin Herrenschmidt /* WARNING: The generic code is idiotic. It gets passed a pointer 543e9f82cb7SBenjamin Herrenschmidt * to what can be a 1, 2 or 4 byte quantity and always reads that 544e9f82cb7SBenjamin Herrenschmidt * as a u32, which means that we have to correct the location of 545e9f82cb7SBenjamin Herrenschmidt * the data read within those 32 bits for size 1 and 2 546e9f82cb7SBenjamin Herrenschmidt */ 547e9f82cb7SBenjamin Herrenschmidt switch(size) { 548e9f82cb7SBenjamin Herrenschmidt case 1: 549e9f82cb7SBenjamin Herrenschmidt out_8(addr, val >> 24); 550e9f82cb7SBenjamin Herrenschmidt return 1; 551e9f82cb7SBenjamin Herrenschmidt case 2: 552e9f82cb7SBenjamin Herrenschmidt if (port & 1) 553e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 554e9f82cb7SBenjamin Herrenschmidt out_le16(addr, val >> 16); 555e9f82cb7SBenjamin Herrenschmidt return 2; 556e9f82cb7SBenjamin Herrenschmidt case 4: 557e9f82cb7SBenjamin Herrenschmidt if (port & 3) 558e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 559e9f82cb7SBenjamin Herrenschmidt out_le32(addr, val); 560e9f82cb7SBenjamin Herrenschmidt return 4; 561e9f82cb7SBenjamin Herrenschmidt } 562e9f82cb7SBenjamin Herrenschmidt return -EINVAL; 563e9f82cb7SBenjamin Herrenschmidt } 564e9f82cb7SBenjamin Herrenschmidt 565e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */ 566e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus, 567e9f82cb7SBenjamin Herrenschmidt struct vm_area_struct *vma, 568e9f82cb7SBenjamin Herrenschmidt enum pci_mmap_state mmap_state) 569e9f82cb7SBenjamin Herrenschmidt { 570e9f82cb7SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 571e9f82cb7SBenjamin Herrenschmidt resource_size_t offset = 572e9f82cb7SBenjamin Herrenschmidt ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT; 573e9f82cb7SBenjamin Herrenschmidt resource_size_t size = vma->vm_end - vma->vm_start; 574e9f82cb7SBenjamin Herrenschmidt struct resource *rp; 575e9f82cb7SBenjamin Herrenschmidt 576e9f82cb7SBenjamin Herrenschmidt pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n", 577e9f82cb7SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, 578e9f82cb7SBenjamin Herrenschmidt mmap_state == pci_mmap_mem ? "MEM" : "IO", 579e9f82cb7SBenjamin Herrenschmidt (unsigned long long)offset, 580e9f82cb7SBenjamin Herrenschmidt (unsigned long long)(offset + size - 1)); 581e9f82cb7SBenjamin Herrenschmidt 582e9f82cb7SBenjamin Herrenschmidt if (mmap_state == pci_mmap_mem) { 5835b11abfdSBenjamin Herrenschmidt /* Hack alert ! 5845b11abfdSBenjamin Herrenschmidt * 5855b11abfdSBenjamin Herrenschmidt * Because X is lame and can fail starting if it gets an error trying 5865b11abfdSBenjamin Herrenschmidt * to mmap legacy_mem (instead of just moving on without legacy memory 5875b11abfdSBenjamin Herrenschmidt * access) we fake it here by giving it anonymous memory, effectively 5885b11abfdSBenjamin Herrenschmidt * behaving just like /dev/zero 5895b11abfdSBenjamin Herrenschmidt */ 5905b11abfdSBenjamin Herrenschmidt if ((offset + size) > hose->isa_mem_size) { 5915b11abfdSBenjamin Herrenschmidt printk(KERN_DEBUG 5925b11abfdSBenjamin Herrenschmidt "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n", 5935b11abfdSBenjamin Herrenschmidt current->comm, current->pid, pci_domain_nr(bus), bus->number); 5945b11abfdSBenjamin Herrenschmidt if (vma->vm_flags & VM_SHARED) 5955b11abfdSBenjamin Herrenschmidt return shmem_zero_setup(vma); 5965b11abfdSBenjamin Herrenschmidt return 0; 5975b11abfdSBenjamin Herrenschmidt } 598e9f82cb7SBenjamin Herrenschmidt offset += hose->isa_mem_phys; 599e9f82cb7SBenjamin Herrenschmidt } else { 600e9f82cb7SBenjamin Herrenschmidt unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 601e9f82cb7SBenjamin Herrenschmidt unsigned long roffset = offset + io_offset; 602e9f82cb7SBenjamin Herrenschmidt rp = &hose->io_resource; 603e9f82cb7SBenjamin Herrenschmidt if (!(rp->flags & IORESOURCE_IO)) 604e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 605e9f82cb7SBenjamin Herrenschmidt if (roffset < rp->start || (roffset + size) > rp->end) 606e9f82cb7SBenjamin Herrenschmidt return -ENXIO; 607e9f82cb7SBenjamin Herrenschmidt offset += hose->io_base_phys; 608e9f82cb7SBenjamin Herrenschmidt } 609e9f82cb7SBenjamin Herrenschmidt pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset); 610e9f82cb7SBenjamin Herrenschmidt 611e9f82cb7SBenjamin Herrenschmidt vma->vm_pgoff = offset >> PAGE_SHIFT; 61264b3d0e8SBenjamin Herrenschmidt vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot); 613e9f82cb7SBenjamin Herrenschmidt return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 614e9f82cb7SBenjamin Herrenschmidt vma->vm_end - vma->vm_start, 615e9f82cb7SBenjamin Herrenschmidt vma->vm_page_prot); 616e9f82cb7SBenjamin Herrenschmidt } 617e9f82cb7SBenjamin Herrenschmidt 61858083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 61958083dadSKumar Gala const struct resource *rsrc, 62058083dadSKumar Gala resource_size_t *start, resource_size_t *end) 62158083dadSKumar Gala { 62238301358SBjorn Helgaas struct pci_bus_region region; 62358083dadSKumar Gala 62438301358SBjorn Helgaas if (rsrc->flags & IORESOURCE_IO) { 62538301358SBjorn Helgaas pcibios_resource_to_bus(dev->bus, ®ion, 62638301358SBjorn Helgaas (struct resource *) rsrc); 62738301358SBjorn Helgaas *start = region.start; 62838301358SBjorn Helgaas *end = region.end; 62958083dadSKumar Gala return; 63038301358SBjorn Helgaas } 63158083dadSKumar Gala 63238301358SBjorn Helgaas /* We pass a CPU physical address to userland for MMIO instead of a 63338301358SBjorn Helgaas * BAR value because X is lame and expects to be able to use that 63458083dadSKumar Gala * to pass to /dev/mem! 63558083dadSKumar Gala * 63638301358SBjorn Helgaas * That means we may have 64-bit values where some apps only expect 63738301358SBjorn Helgaas * 32 (like X itself since it thinks only Sparc has 64-bit MMIO). 63858083dadSKumar Gala */ 63938301358SBjorn Helgaas *start = rsrc->start; 64038301358SBjorn Helgaas *end = rsrc->end; 64158083dadSKumar Gala } 64213dccb9eSBenjamin Herrenschmidt 64313dccb9eSBenjamin Herrenschmidt /** 64413dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 64513dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 64613dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 64713dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 64813dccb9eSBenjamin Herrenschmidt * 64913dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 65013dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 65113dccb9eSBenjamin Herrenschmidt * content. 65213dccb9eSBenjamin Herrenschmidt * 65313dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 65413dccb9eSBenjamin Herrenschmidt * with here: 65513dccb9eSBenjamin Herrenschmidt * 65613dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 65713dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 65813dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 65913dccb9eSBenjamin Herrenschmidt * 66013dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 66113dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 66213dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 66313dccb9eSBenjamin Herrenschmidt * 66413dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 66513dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 66613dccb9eSBenjamin Herrenschmidt */ 667cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose, 668cad5cef6SGreg Kroah-Hartman struct device_node *dev, int primary) 66913dccb9eSBenjamin Herrenschmidt { 670858957abSKevin Hao int memno = 0; 67113dccb9eSBenjamin Herrenschmidt struct resource *res; 672654837e8SAndrew Murray struct of_pci_range range; 673654837e8SAndrew Murray struct of_pci_range_parser parser; 67413dccb9eSBenjamin Herrenschmidt 675b7c670d6SRob Herring printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n", 676b7c670d6SRob Herring dev, primary ? "(primary)" : ""); 67713dccb9eSBenjamin Herrenschmidt 678654837e8SAndrew Murray /* Check for ranges property */ 679654837e8SAndrew Murray if (of_pci_range_parser_init(&parser, dev)) 68013dccb9eSBenjamin Herrenschmidt return; 68113dccb9eSBenjamin Herrenschmidt 68213dccb9eSBenjamin Herrenschmidt /* Parse it */ 683654837e8SAndrew Murray for_each_of_pci_range(&parser, &range) { 684e9f82cb7SBenjamin Herrenschmidt /* If we failed translation or got a zero-sized region 685e9f82cb7SBenjamin Herrenschmidt * (some FW try to feed us with non sensical zero sized regions 686e9f82cb7SBenjamin Herrenschmidt * such as power3 which look like some kind of attempt at exposing 687e9f82cb7SBenjamin Herrenschmidt * the VGA memory hole) 688e9f82cb7SBenjamin Herrenschmidt */ 689654837e8SAndrew Murray if (range.cpu_addr == OF_BAD_ADDR || range.size == 0) 69013dccb9eSBenjamin Herrenschmidt continue; 69113dccb9eSBenjamin Herrenschmidt 69213dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 69313dccb9eSBenjamin Herrenschmidt res = NULL; 694654837e8SAndrew Murray switch (range.flags & IORESOURCE_TYPE_BITS) { 695654837e8SAndrew Murray case IORESOURCE_IO: 69613dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 69713dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 698654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 699654837e8SAndrew Murray range.pci_addr); 70013dccb9eSBenjamin Herrenschmidt 70113dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 70213dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 70313dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 70413dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 70513dccb9eSBenjamin Herrenschmidt continue; 70613dccb9eSBenjamin Herrenschmidt } 70713dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 70813dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 709654837e8SAndrew Murray if (range.size > 0x01000000) 710654837e8SAndrew Murray range.size = 0x01000000; 71113dccb9eSBenjamin Herrenschmidt 71213dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 713654837e8SAndrew Murray hose->io_base_virt = ioremap(range.cpu_addr, 714654837e8SAndrew Murray range.size); 71513dccb9eSBenjamin Herrenschmidt 71613dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 71713dccb9eSBenjamin Herrenschmidt if (primary) 71813dccb9eSBenjamin Herrenschmidt isa_io_base = 71913dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 72013dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 72113dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 72213dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 72313dccb9eSBenjamin Herrenschmidt */ 724654837e8SAndrew Murray hose->pci_io_size = range.pci_addr + range.size; 725654837e8SAndrew Murray hose->io_base_phys = range.cpu_addr - range.pci_addr; 72613dccb9eSBenjamin Herrenschmidt 72713dccb9eSBenjamin Herrenschmidt /* Build resource */ 72813dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 729654837e8SAndrew Murray range.cpu_addr = range.pci_addr; 73013dccb9eSBenjamin Herrenschmidt break; 731654837e8SAndrew Murray case IORESOURCE_MEM: 73213dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 73313dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 734654837e8SAndrew Murray range.cpu_addr, range.cpu_addr + range.size - 1, 735654837e8SAndrew Murray range.pci_addr, 736654837e8SAndrew Murray (range.pci_space & 0x40000000) ? 737654837e8SAndrew Murray "Prefetch" : ""); 73813dccb9eSBenjamin Herrenschmidt 73913dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 74013dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 74113dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 74213dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 74313dccb9eSBenjamin Herrenschmidt continue; 74413dccb9eSBenjamin Herrenschmidt } 74513dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 746654837e8SAndrew Murray if (range.pci_addr == 0) { 74713dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 748654837e8SAndrew Murray isa_mem_base = range.cpu_addr; 749654837e8SAndrew Murray hose->isa_mem_phys = range.cpu_addr; 750654837e8SAndrew Murray hose->isa_mem_size = range.size; 75113dccb9eSBenjamin Herrenschmidt } 75213dccb9eSBenjamin Herrenschmidt 75313dccb9eSBenjamin Herrenschmidt /* Build resource */ 754654837e8SAndrew Murray hose->mem_offset[memno] = range.cpu_addr - 755654837e8SAndrew Murray range.pci_addr; 75613dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 75713dccb9eSBenjamin Herrenschmidt break; 75813dccb9eSBenjamin Herrenschmidt } 75913dccb9eSBenjamin Herrenschmidt if (res != NULL) { 760aeba3731SMichael Ellerman res->name = dev->full_name; 761aeba3731SMichael Ellerman res->flags = range.flags; 762aeba3731SMichael Ellerman res->start = range.cpu_addr; 763aeba3731SMichael Ellerman res->end = range.cpu_addr + range.size - 1; 764aeba3731SMichael Ellerman res->parent = res->child = res->sibling = NULL; 76513dccb9eSBenjamin Herrenschmidt } 76613dccb9eSBenjamin Herrenschmidt } 76713dccb9eSBenjamin Herrenschmidt } 768fa462f2dSBenjamin Herrenschmidt 769fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */ 770fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus) 771fa462f2dSBenjamin Herrenschmidt { 772fa462f2dSBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 7731fd0f525SBenjamin Herrenschmidt 7740e47ff1cSRob Herring if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS)) 775fa462f2dSBenjamin Herrenschmidt return 0; 7760e47ff1cSRob Herring if (pci_has_flag(PCI_COMPAT_DOMAIN_0)) 777fa462f2dSBenjamin Herrenschmidt return hose->global_number != 0; 778fa462f2dSBenjamin Herrenschmidt return 1; 779fa462f2dSBenjamin Herrenschmidt } 780fa462f2dSBenjamin Herrenschmidt 781d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) 782d82fb31aSKleber Sacilotto de Souza { 783d82fb31aSKleber Sacilotto de Souza if (ppc_md.pcibios_root_bridge_prepare) 784d82fb31aSKleber Sacilotto de Souza return ppc_md.pcibios_root_bridge_prepare(bridge); 785d82fb31aSKleber Sacilotto de Souza 786d82fb31aSKleber Sacilotto de Souza return 0; 787d82fb31aSKleber Sacilotto de Souza } 788d82fb31aSKleber Sacilotto de Souza 789bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are 790bf5e2ba2SBenjamin Herrenschmidt * probed, but not for bridge ranges 791bf5e2ba2SBenjamin Herrenschmidt */ 792cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev) 793bf5e2ba2SBenjamin Herrenschmidt { 794bf5e2ba2SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(dev->bus); 795bf5e2ba2SBenjamin Herrenschmidt int i; 796bf5e2ba2SBenjamin Herrenschmidt 797bf5e2ba2SBenjamin Herrenschmidt if (!hose) { 798bf5e2ba2SBenjamin Herrenschmidt printk(KERN_ERR "No host bridge for PCI dev %s !\n", 799bf5e2ba2SBenjamin Herrenschmidt pci_name(dev)); 800bf5e2ba2SBenjamin Herrenschmidt return; 801bf5e2ba2SBenjamin Herrenschmidt } 802c3b80fb0SWei Yang 803c3b80fb0SWei Yang if (dev->is_virtfn) 804c3b80fb0SWei Yang return; 805c3b80fb0SWei Yang 806bf5e2ba2SBenjamin Herrenschmidt for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 807bf5e2ba2SBenjamin Herrenschmidt struct resource *res = dev->resource + i; 808c5df457fSKevin Hao struct pci_bus_region reg; 809bf5e2ba2SBenjamin Herrenschmidt if (!res->flags) 810bf5e2ba2SBenjamin Herrenschmidt continue; 81148c2ce97SBenjamin Herrenschmidt 81248c2ce97SBenjamin Herrenschmidt /* If we're going to re-assign everything, we mark all resources 81348c2ce97SBenjamin Herrenschmidt * as unset (and 0-base them). In addition, we mark BARs starting 81448c2ce97SBenjamin Herrenschmidt * at 0 as unset as well, except if PCI_PROBE_ONLY is also set 81548c2ce97SBenjamin Herrenschmidt * since in that case, we don't want to re-assign anything 8167f172890SBenjamin Herrenschmidt */ 817fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®, res); 81848c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) || 819c5df457fSKevin Hao (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) { 82048c2ce97SBenjamin Herrenschmidt /* Only print message if not re-assigning */ 82148c2ce97SBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) 822ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR is unassigned\n", 823ae2a84b4SKevin Hao pci_name(dev), i, res); 824bf5e2ba2SBenjamin Herrenschmidt res->end -= res->start; 825bf5e2ba2SBenjamin Herrenschmidt res->start = 0; 826bf5e2ba2SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 827bf5e2ba2SBenjamin Herrenschmidt continue; 828bf5e2ba2SBenjamin Herrenschmidt } 829bf5e2ba2SBenjamin Herrenschmidt 830ae2a84b4SKevin Hao pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res); 831bf5e2ba2SBenjamin Herrenschmidt } 832bf5e2ba2SBenjamin Herrenschmidt 833bf5e2ba2SBenjamin Herrenschmidt /* Call machine specific resource fixup */ 834bf5e2ba2SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_resources) 835bf5e2ba2SBenjamin Herrenschmidt ppc_md.pcibios_fixup_resources(dev); 836bf5e2ba2SBenjamin Herrenschmidt } 837bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources); 838bf5e2ba2SBenjamin Herrenschmidt 839b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized 840b5561511SBenjamin Herrenschmidt * by the firmware or not. It doesn't have to be absolutely bullet proof, but 841b5561511SBenjamin Herrenschmidt * things go more smoothly when it gets it right. It should covers cases such 842b5561511SBenjamin Herrenschmidt * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges 843b5561511SBenjamin Herrenschmidt */ 844cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus, 845b5561511SBenjamin Herrenschmidt struct resource *res) 846bf5e2ba2SBenjamin Herrenschmidt { 847be8cbcd8SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 848bf5e2ba2SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 849b5561511SBenjamin Herrenschmidt resource_size_t offset; 8503fd47f06SBenjamin Herrenschmidt struct pci_bus_region region; 851b5561511SBenjamin Herrenschmidt u16 command; 852b5561511SBenjamin Herrenschmidt int i; 853bf5e2ba2SBenjamin Herrenschmidt 854b5561511SBenjamin Herrenschmidt /* We don't do anything if PCI_PROBE_ONLY is set */ 8550e47ff1cSRob Herring if (pci_has_flag(PCI_PROBE_ONLY)) 856b5561511SBenjamin Herrenschmidt return 0; 857bf5e2ba2SBenjamin Herrenschmidt 858b5561511SBenjamin Herrenschmidt /* Job is a bit different between memory and IO */ 859b5561511SBenjamin Herrenschmidt if (res->flags & IORESOURCE_MEM) { 860fc279850SYinghai Lu pcibios_resource_to_bus(dev->bus, ®ion, res); 8613fd47f06SBenjamin Herrenschmidt 8623fd47f06SBenjamin Herrenschmidt /* If the BAR is non-0 then it's probably been initialized */ 8633fd47f06SBenjamin Herrenschmidt if (region.start != 0) 864b5561511SBenjamin Herrenschmidt return 0; 865b5561511SBenjamin Herrenschmidt 866b5561511SBenjamin Herrenschmidt /* The BAR is 0, let's check if memory decoding is enabled on 867b5561511SBenjamin Herrenschmidt * the bridge. If not, we consider it unassigned 868b5561511SBenjamin Herrenschmidt */ 869b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 870b5561511SBenjamin Herrenschmidt if ((command & PCI_COMMAND_MEMORY) == 0) 871b5561511SBenjamin Herrenschmidt return 1; 872b5561511SBenjamin Herrenschmidt 873b5561511SBenjamin Herrenschmidt /* Memory decoding is enabled and the BAR is 0. If any of the bridge 874b5561511SBenjamin Herrenschmidt * resources covers that starting address (0 then it's good enough for 8753fd47f06SBenjamin Herrenschmidt * us for memory space) 876b5561511SBenjamin Herrenschmidt */ 877b5561511SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 878b5561511SBenjamin Herrenschmidt if ((hose->mem_resources[i].flags & IORESOURCE_MEM) && 8793fd47f06SBenjamin Herrenschmidt hose->mem_resources[i].start == hose->mem_offset[i]) 880b5561511SBenjamin Herrenschmidt return 0; 881b5561511SBenjamin Herrenschmidt } 882b5561511SBenjamin Herrenschmidt 883b5561511SBenjamin Herrenschmidt /* Well, it starts at 0 and we know it will collide so we may as 884b5561511SBenjamin Herrenschmidt * well consider it as unassigned. That covers the Apple case. 885b5561511SBenjamin Herrenschmidt */ 886b5561511SBenjamin Herrenschmidt return 1; 887b5561511SBenjamin Herrenschmidt } else { 888b5561511SBenjamin Herrenschmidt /* If the BAR is non-0, then we consider it assigned */ 889b5561511SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 890b5561511SBenjamin Herrenschmidt if (((res->start - offset) & 0xfffffffful) != 0) 891b5561511SBenjamin Herrenschmidt return 0; 892b5561511SBenjamin Herrenschmidt 893b5561511SBenjamin Herrenschmidt /* Here, we are a bit different than memory as typically IO space 894b5561511SBenjamin Herrenschmidt * starting at low addresses -is- valid. What we do instead if that 895b5561511SBenjamin Herrenschmidt * we consider as unassigned anything that doesn't have IO enabled 896b5561511SBenjamin Herrenschmidt * in the PCI command register, and that's it. 897b5561511SBenjamin Herrenschmidt */ 898b5561511SBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 899b5561511SBenjamin Herrenschmidt if (command & PCI_COMMAND_IO) 900b5561511SBenjamin Herrenschmidt return 0; 901b5561511SBenjamin Herrenschmidt 902b5561511SBenjamin Herrenschmidt /* It's starting at 0 and IO is disabled in the bridge, consider 903b5561511SBenjamin Herrenschmidt * it unassigned 904b5561511SBenjamin Herrenschmidt */ 905b5561511SBenjamin Herrenschmidt return 1; 906b5561511SBenjamin Herrenschmidt } 907b5561511SBenjamin Herrenschmidt } 908b5561511SBenjamin Herrenschmidt 909b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */ 910cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus) 911b5561511SBenjamin Herrenschmidt { 912bf5e2ba2SBenjamin Herrenschmidt struct resource *res; 913bf5e2ba2SBenjamin Herrenschmidt int i; 914bf5e2ba2SBenjamin Herrenschmidt 915b5561511SBenjamin Herrenschmidt struct pci_dev *dev = bus->self; 916b5561511SBenjamin Herrenschmidt 91789a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 91889a74eccSBjorn Helgaas if (!res || !res->flags) 919bf5e2ba2SBenjamin Herrenschmidt continue; 920b188b2aeSKumar Gala if (i >= 3 && bus->self->transparent) 921b188b2aeSKumar Gala continue; 922be8cbcd8SBenjamin Herrenschmidt 923cf1a4cf8SGavin Shan /* If we're going to reassign everything, we can 924cf1a4cf8SGavin Shan * shrink the P2P resource to have size as being 925cf1a4cf8SGavin Shan * of 0 in order to save space. 92648c2ce97SBenjamin Herrenschmidt */ 92748c2ce97SBenjamin Herrenschmidt if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 92848c2ce97SBenjamin Herrenschmidt res->flags |= IORESOURCE_UNSET; 92948c2ce97SBenjamin Herrenschmidt res->start = 0; 930cf1a4cf8SGavin Shan res->end = -1; 93148c2ce97SBenjamin Herrenschmidt continue; 93248c2ce97SBenjamin Herrenschmidt } 93348c2ce97SBenjamin Herrenschmidt 934ae2a84b4SKevin Hao pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res); 935bf5e2ba2SBenjamin Herrenschmidt 936b5561511SBenjamin Herrenschmidt /* Try to detect uninitialized P2P bridge resources, 937b5561511SBenjamin Herrenschmidt * and clear them out so they get re-assigned later 938b5561511SBenjamin Herrenschmidt */ 939b5561511SBenjamin Herrenschmidt if (pcibios_uninitialized_bridge_resource(bus, res)) { 940b5561511SBenjamin Herrenschmidt res->flags = 0; 941b5561511SBenjamin Herrenschmidt pr_debug("PCI:%s (unassigned)\n", pci_name(dev)); 942bf5e2ba2SBenjamin Herrenschmidt } 943bf5e2ba2SBenjamin Herrenschmidt } 944b5561511SBenjamin Herrenschmidt } 945b5561511SBenjamin Herrenschmidt 946cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus) 9478b8da358SBenjamin Herrenschmidt { 948467efc2eSDaniel Axtens struct pci_controller *phb; 949467efc2eSDaniel Axtens 9507eef440aSBenjamin Herrenschmidt /* Fix up the bus resources for P2P bridges */ 9518b8da358SBenjamin Herrenschmidt if (bus->self != NULL) 9528b8da358SBenjamin Herrenschmidt pcibios_fixup_bridge(bus); 9538b8da358SBenjamin Herrenschmidt 9548b8da358SBenjamin Herrenschmidt /* Platform specific bus fixups. This is currently only used 9557eef440aSBenjamin Herrenschmidt * by fsl_pci and I'm hoping to get rid of it at some point 9568b8da358SBenjamin Herrenschmidt */ 9578b8da358SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_bus) 9588b8da358SBenjamin Herrenschmidt ppc_md.pcibios_fixup_bus(bus); 9598b8da358SBenjamin Herrenschmidt 9608b8da358SBenjamin Herrenschmidt /* Setup bus DMA mappings */ 961467efc2eSDaniel Axtens phb = pci_bus_to_host(bus); 962467efc2eSDaniel Axtens if (phb->controller_ops.dma_bus_setup) 963467efc2eSDaniel Axtens phb->controller_ops.dma_bus_setup(bus); 9648b8da358SBenjamin Herrenschmidt } 9658b8da358SBenjamin Herrenschmidt 9667846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev) 9677eef440aSBenjamin Herrenschmidt { 968467efc2eSDaniel Axtens struct pci_controller *phb; 9697eef440aSBenjamin Herrenschmidt /* Fixup NUMA node as it may not be setup yet by the generic 9707eef440aSBenjamin Herrenschmidt * code and is needed by the DMA init 9717eef440aSBenjamin Herrenschmidt */ 9727eef440aSBenjamin Herrenschmidt set_dev_node(&dev->dev, pcibus_to_node(dev->bus)); 9737eef440aSBenjamin Herrenschmidt 9747eef440aSBenjamin Herrenschmidt /* Hook up default DMA ops */ 975bc0df9ecSNishanth Aravamudan set_dma_ops(&dev->dev, pci_dma_ops); 976738ef42eSBecky Bruce set_dma_offset(&dev->dev, PCI_DRAM_OFFSET); 9777eef440aSBenjamin Herrenschmidt 9787eef440aSBenjamin Herrenschmidt /* Additional platform DMA/iommu setup */ 979467efc2eSDaniel Axtens phb = pci_bus_to_host(dev->bus); 980467efc2eSDaniel Axtens if (phb->controller_ops.dma_dev_setup) 981467efc2eSDaniel Axtens phb->controller_ops.dma_dev_setup(dev); 9827eef440aSBenjamin Herrenschmidt 9837eef440aSBenjamin Herrenschmidt /* Read default IRQs and fixup if necessary */ 9847eef440aSBenjamin Herrenschmidt pci_read_irq_line(dev); 9857eef440aSBenjamin Herrenschmidt if (ppc_md.pci_irq_fixup) 9867eef440aSBenjamin Herrenschmidt ppc_md.pci_irq_fixup(dev); 9877eef440aSBenjamin Herrenschmidt } 98837f02195SYuanquan Chen 9897846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev) 9907846de40SGuenter Roeck { 9917846de40SGuenter Roeck /* 9927846de40SGuenter Roeck * We can only call pcibios_setup_device() after bus setup is complete, 9937846de40SGuenter Roeck * since some of the platform specific DMA setup code depends on it. 9947846de40SGuenter Roeck */ 9957846de40SGuenter Roeck if (dev->bus->is_added) 9967846de40SGuenter Roeck pcibios_setup_device(dev); 9976e628c7dSWei Yang 9986e628c7dSWei Yang #ifdef CONFIG_PCI_IOV 9996e628c7dSWei Yang if (ppc_md.pcibios_fixup_sriov) 10006e628c7dSWei Yang ppc_md.pcibios_fixup_sriov(dev); 10016e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */ 10026e628c7dSWei Yang 10037846de40SGuenter Roeck return 0; 10047846de40SGuenter Roeck } 10057846de40SGuenter Roeck 100637f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus) 100737f02195SYuanquan Chen { 100837f02195SYuanquan Chen struct pci_dev *dev; 100937f02195SYuanquan Chen 101037f02195SYuanquan Chen pr_debug("PCI: Fixup bus devices %d (%s)\n", 101137f02195SYuanquan Chen bus->number, bus->self ? pci_name(bus->self) : "PHB"); 101237f02195SYuanquan Chen 101337f02195SYuanquan Chen list_for_each_entry(dev, &bus->devices, bus_list) { 101437f02195SYuanquan Chen /* Cardbus can call us to add new devices to a bus, so ignore 101537f02195SYuanquan Chen * those who are already fully discovered 101637f02195SYuanquan Chen */ 101737f02195SYuanquan Chen if (dev->is_added) 101837f02195SYuanquan Chen continue; 101937f02195SYuanquan Chen 102037f02195SYuanquan Chen pcibios_setup_device(dev); 102137f02195SYuanquan Chen } 10227eef440aSBenjamin Herrenschmidt } 10237eef440aSBenjamin Herrenschmidt 102479c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev) 102579c8be83SMyron Stowe { 102679c8be83SMyron Stowe /* No special bus mastering setup handling */ 102779c8be83SMyron Stowe } 102879c8be83SMyron Stowe 1029cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus) 1030bf5e2ba2SBenjamin Herrenschmidt { 1031237865f1SBjorn Helgaas /* When called from the generic PCI probe, read PCI<->PCI bridge 1032237865f1SBjorn Helgaas * bases. This is -not- called when generating the PCI tree from 1033237865f1SBjorn Helgaas * the OF device-tree. 1034237865f1SBjorn Helgaas */ 1035237865f1SBjorn Helgaas pci_read_bridge_bases(bus); 1036237865f1SBjorn Helgaas 1037237865f1SBjorn Helgaas /* Now fixup the bus bus */ 10388b8da358SBenjamin Herrenschmidt pcibios_setup_bus_self(bus); 10398b8da358SBenjamin Herrenschmidt 10408b8da358SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10418b8da358SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 1042bf5e2ba2SBenjamin Herrenschmidt } 1043bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus); 1044bf5e2ba2SBenjamin Herrenschmidt 1045cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus) 10462d1c8618SBenjamin Herrenschmidt { 10472d1c8618SBenjamin Herrenschmidt /* Now fixup devices on that bus */ 10482d1c8618SBenjamin Herrenschmidt pcibios_setup_bus_devices(bus); 10492d1c8618SBenjamin Herrenschmidt } 10502d1c8618SBenjamin Herrenschmidt 10512d1c8618SBenjamin Herrenschmidt 10523fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev) 10533fd94c6bSBenjamin Herrenschmidt { 10540e47ff1cSRob Herring if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) && 10553fd94c6bSBenjamin Herrenschmidt !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA)) 10563fd94c6bSBenjamin Herrenschmidt return 1; 10573fd94c6bSBenjamin Herrenschmidt return 0; 10583fd94c6bSBenjamin Herrenschmidt } 10593fd94c6bSBenjamin Herrenschmidt 10603fd94c6bSBenjamin Herrenschmidt /* 10613fd94c6bSBenjamin Herrenschmidt * We need to avoid collisions with `mirrored' VGA ports 10623fd94c6bSBenjamin Herrenschmidt * and other strange ISA hardware, so we always want the 10633fd94c6bSBenjamin Herrenschmidt * addresses to be allocated in the 0x000-0x0ff region 10643fd94c6bSBenjamin Herrenschmidt * modulo 0x400. 10653fd94c6bSBenjamin Herrenschmidt * 10663fd94c6bSBenjamin Herrenschmidt * Why? Because some silly external IO cards only decode 10673fd94c6bSBenjamin Herrenschmidt * the low 10 bits of the IO address. The 0x00-0xff region 10683fd94c6bSBenjamin Herrenschmidt * is reserved for motherboard devices that decode all 16 10693fd94c6bSBenjamin Herrenschmidt * bits, so it's ok to allocate at, say, 0x2800-0x28ff, 10703fd94c6bSBenjamin Herrenschmidt * but we want to try to avoid allocating at 0x2900-0x2bff 10713fd94c6bSBenjamin Herrenschmidt * which might have be mirrored at 0x0100-0x03ff.. 10723fd94c6bSBenjamin Herrenschmidt */ 10733b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res, 10743fd94c6bSBenjamin Herrenschmidt resource_size_t size, resource_size_t align) 10753fd94c6bSBenjamin Herrenschmidt { 10763fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = data; 10773fd94c6bSBenjamin Herrenschmidt resource_size_t start = res->start; 10783fd94c6bSBenjamin Herrenschmidt 1079b26b2d49SDominik Brodowski if (res->flags & IORESOURCE_IO) { 10803fd94c6bSBenjamin Herrenschmidt if (skip_isa_ioresource_align(dev)) 1081b26b2d49SDominik Brodowski return start; 1082b26b2d49SDominik Brodowski if (start & 0x300) 10833fd94c6bSBenjamin Herrenschmidt start = (start + 0x3ff) & ~0x3ff; 10843fd94c6bSBenjamin Herrenschmidt } 1085b26b2d49SDominik Brodowski 1086b26b2d49SDominik Brodowski return start; 10873fd94c6bSBenjamin Herrenschmidt } 10883fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource); 10893fd94c6bSBenjamin Herrenschmidt 10903fd94c6bSBenjamin Herrenschmidt /* 10913fd94c6bSBenjamin Herrenschmidt * Reparent resource children of pr that conflict with res 10923fd94c6bSBenjamin Herrenschmidt * under res, and make res replace those children. 10933fd94c6bSBenjamin Herrenschmidt */ 10940f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent, 10953fd94c6bSBenjamin Herrenschmidt struct resource *res) 10963fd94c6bSBenjamin Herrenschmidt { 10973fd94c6bSBenjamin Herrenschmidt struct resource *p, **pp; 10983fd94c6bSBenjamin Herrenschmidt struct resource **firstpp = NULL; 10993fd94c6bSBenjamin Herrenschmidt 11003fd94c6bSBenjamin Herrenschmidt for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) { 11013fd94c6bSBenjamin Herrenschmidt if (p->end < res->start) 11023fd94c6bSBenjamin Herrenschmidt continue; 11033fd94c6bSBenjamin Herrenschmidt if (res->end < p->start) 11043fd94c6bSBenjamin Herrenschmidt break; 11053fd94c6bSBenjamin Herrenschmidt if (p->start < res->start || p->end > res->end) 11063fd94c6bSBenjamin Herrenschmidt return -1; /* not completely contained */ 11073fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11083fd94c6bSBenjamin Herrenschmidt firstpp = pp; 11093fd94c6bSBenjamin Herrenschmidt } 11103fd94c6bSBenjamin Herrenschmidt if (firstpp == NULL) 11113fd94c6bSBenjamin Herrenschmidt return -1; /* didn't find any conflicting entries? */ 11123fd94c6bSBenjamin Herrenschmidt res->parent = parent; 11133fd94c6bSBenjamin Herrenschmidt res->child = *firstpp; 11143fd94c6bSBenjamin Herrenschmidt res->sibling = *pp; 11153fd94c6bSBenjamin Herrenschmidt *firstpp = res; 11163fd94c6bSBenjamin Herrenschmidt *pp = NULL; 11173fd94c6bSBenjamin Herrenschmidt for (p = res->child; p != NULL; p = p->sibling) { 11183fd94c6bSBenjamin Herrenschmidt p->parent = res; 1119ae2a84b4SKevin Hao pr_debug("PCI: Reparented %s %pR under %s\n", 1120ae2a84b4SKevin Hao p->name, p, res->name); 11213fd94c6bSBenjamin Herrenschmidt } 11223fd94c6bSBenjamin Herrenschmidt return 0; 11233fd94c6bSBenjamin Herrenschmidt } 11243fd94c6bSBenjamin Herrenschmidt 11253fd94c6bSBenjamin Herrenschmidt /* 11263fd94c6bSBenjamin Herrenschmidt * Handle resources of PCI devices. If the world were perfect, we could 11273fd94c6bSBenjamin Herrenschmidt * just allocate all the resource regions and do nothing more. It isn't. 11283fd94c6bSBenjamin Herrenschmidt * On the other hand, we cannot just re-allocate all devices, as it would 11293fd94c6bSBenjamin Herrenschmidt * require us to know lots of host bridge internals. So we attempt to 11303fd94c6bSBenjamin Herrenschmidt * keep as much of the original configuration as possible, but tweak it 11313fd94c6bSBenjamin Herrenschmidt * when it's found to be wrong. 11323fd94c6bSBenjamin Herrenschmidt * 11333fd94c6bSBenjamin Herrenschmidt * Known BIOS problems we have to work around: 11343fd94c6bSBenjamin Herrenschmidt * - I/O or memory regions not configured 11353fd94c6bSBenjamin Herrenschmidt * - regions configured, but not enabled in the command register 11363fd94c6bSBenjamin Herrenschmidt * - bogus I/O addresses above 64K used 11373fd94c6bSBenjamin Herrenschmidt * - expansion ROMs left enabled (this may sound harmless, but given 11383fd94c6bSBenjamin Herrenschmidt * the fact the PCI specs explicitly allow address decoders to be 11393fd94c6bSBenjamin Herrenschmidt * shared between expansion ROMs and other resource regions, it's 11403fd94c6bSBenjamin Herrenschmidt * at least dangerous) 11413fd94c6bSBenjamin Herrenschmidt * 11423fd94c6bSBenjamin Herrenschmidt * Our solution: 11433fd94c6bSBenjamin Herrenschmidt * (1) Allocate resources for all buses behind PCI-to-PCI bridges. 11443fd94c6bSBenjamin Herrenschmidt * This gives us fixed barriers on where we can allocate. 11453fd94c6bSBenjamin Herrenschmidt * (2) Allocate resources for all enabled devices. If there is 11463fd94c6bSBenjamin Herrenschmidt * a collision, just mark the resource as unallocated. Also 11473fd94c6bSBenjamin Herrenschmidt * disable expansion ROMs during this step. 11483fd94c6bSBenjamin Herrenschmidt * (3) Try to allocate resources for disabled devices. If the 11493fd94c6bSBenjamin Herrenschmidt * resources were assigned correctly, everything goes well, 11503fd94c6bSBenjamin Herrenschmidt * if they weren't, they won't disturb allocation of other 11513fd94c6bSBenjamin Herrenschmidt * resources. 11523fd94c6bSBenjamin Herrenschmidt * (4) Assign new addresses to resources which were either 11533fd94c6bSBenjamin Herrenschmidt * not configured at all or misconfigured. If explicitly 11543fd94c6bSBenjamin Herrenschmidt * requested by the user, configure expansion ROM address 11553fd94c6bSBenjamin Herrenschmidt * as well. 11563fd94c6bSBenjamin Herrenschmidt */ 11573fd94c6bSBenjamin Herrenschmidt 1158e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus) 11593fd94c6bSBenjamin Herrenschmidt { 1160e90a1318SNathan Fontenot struct pci_bus *b; 11613fd94c6bSBenjamin Herrenschmidt int i; 11623fd94c6bSBenjamin Herrenschmidt struct resource *res, *pr; 11633fd94c6bSBenjamin Herrenschmidt 1164b5ae5f91SBenjamin Herrenschmidt pr_debug("PCI: Allocating bus resources for %04x:%02x...\n", 1165b5ae5f91SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1166b5ae5f91SBenjamin Herrenschmidt 116789a74eccSBjorn Helgaas pci_bus_for_each_resource(bus, res, i) { 116889a74eccSBjorn Helgaas if (!res || !res->flags || res->start > res->end || res->parent) 11693fd94c6bSBenjamin Herrenschmidt continue; 117048c2ce97SBenjamin Herrenschmidt 117148c2ce97SBenjamin Herrenschmidt /* If the resource was left unset at this point, we clear it */ 117248c2ce97SBenjamin Herrenschmidt if (res->flags & IORESOURCE_UNSET) 117348c2ce97SBenjamin Herrenschmidt goto clear_resource; 117448c2ce97SBenjamin Herrenschmidt 11753fd94c6bSBenjamin Herrenschmidt if (bus->parent == NULL) 11763fd94c6bSBenjamin Herrenschmidt pr = (res->flags & IORESOURCE_IO) ? 11773fd94c6bSBenjamin Herrenschmidt &ioport_resource : &iomem_resource; 11783fd94c6bSBenjamin Herrenschmidt else { 11793fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(bus->self, res); 11803fd94c6bSBenjamin Herrenschmidt if (pr == res) { 11813fd94c6bSBenjamin Herrenschmidt /* this happens when the generic PCI 11823fd94c6bSBenjamin Herrenschmidt * code (wrongly) decides that this 11833fd94c6bSBenjamin Herrenschmidt * bridge is transparent -- paulus 11843fd94c6bSBenjamin Herrenschmidt */ 11853fd94c6bSBenjamin Herrenschmidt continue; 11863fd94c6bSBenjamin Herrenschmidt } 11873fd94c6bSBenjamin Herrenschmidt } 11883fd94c6bSBenjamin Herrenschmidt 1189ae2a84b4SKevin Hao pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n", 1190ae2a84b4SKevin Hao bus->self ? pci_name(bus->self) : "PHB", bus->number, 1191ae2a84b4SKevin Hao i, res, pr, (pr && pr->name) ? pr->name : "nil"); 11923fd94c6bSBenjamin Herrenschmidt 11933fd94c6bSBenjamin Herrenschmidt if (pr && !(pr->flags & IORESOURCE_UNSET)) { 11943ebfe46aSYinghai Lu struct pci_dev *dev = bus->self; 11953ebfe46aSYinghai Lu 11963fd94c6bSBenjamin Herrenschmidt if (request_resource(pr, res) == 0) 11973fd94c6bSBenjamin Herrenschmidt continue; 11983fd94c6bSBenjamin Herrenschmidt /* 11993fd94c6bSBenjamin Herrenschmidt * Must be a conflict with an existing entry. 12003fd94c6bSBenjamin Herrenschmidt * Move that entry (or entries) under the 12013fd94c6bSBenjamin Herrenschmidt * bridge resource and try again. 12023fd94c6bSBenjamin Herrenschmidt */ 12033fd94c6bSBenjamin Herrenschmidt if (reparent_resources(pr, res) == 0) 12043fd94c6bSBenjamin Herrenschmidt continue; 12053ebfe46aSYinghai Lu 12063ebfe46aSYinghai Lu if (dev && i < PCI_BRIDGE_RESOURCE_NUM && 12073ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, 12083ebfe46aSYinghai Lu i + PCI_BRIDGE_RESOURCES) == 0) 12093ebfe46aSYinghai Lu continue; 12103fd94c6bSBenjamin Herrenschmidt } 1211f2c2cbccSJoe Perches pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n", 1212f2c2cbccSJoe Perches i, bus->number); 12133fd94c6bSBenjamin Herrenschmidt clear_resource: 1214cf1a4cf8SGavin Shan /* The resource might be figured out when doing 1215cf1a4cf8SGavin Shan * reassignment based on the resources required 1216cf1a4cf8SGavin Shan * by the downstream PCI devices. Here we set 1217cf1a4cf8SGavin Shan * the size of the resource to be 0 in order to 1218cf1a4cf8SGavin Shan * save more space. 1219cf1a4cf8SGavin Shan */ 1220cf1a4cf8SGavin Shan res->start = 0; 1221cf1a4cf8SGavin Shan res->end = -1; 12223fd94c6bSBenjamin Herrenschmidt res->flags = 0; 12233fd94c6bSBenjamin Herrenschmidt } 1224e90a1318SNathan Fontenot 1225e90a1318SNathan Fontenot list_for_each_entry(b, &bus->children, node) 1226e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 12273fd94c6bSBenjamin Herrenschmidt } 12283fd94c6bSBenjamin Herrenschmidt 1229cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx) 12303fd94c6bSBenjamin Herrenschmidt { 12313fd94c6bSBenjamin Herrenschmidt struct resource *pr, *r = &dev->resource[idx]; 12323fd94c6bSBenjamin Herrenschmidt 1233ae2a84b4SKevin Hao pr_debug("PCI: Allocating %s: Resource %d: %pR\n", 1234ae2a84b4SKevin Hao pci_name(dev), idx, r); 12353fd94c6bSBenjamin Herrenschmidt 12363fd94c6bSBenjamin Herrenschmidt pr = pci_find_parent_resource(dev, r); 12373fd94c6bSBenjamin Herrenschmidt if (!pr || (pr->flags & IORESOURCE_UNSET) || 12383fd94c6bSBenjamin Herrenschmidt request_resource(pr, r) < 0) { 12393fd94c6bSBenjamin Herrenschmidt printk(KERN_WARNING "PCI: Cannot allocate resource region %d" 12403fd94c6bSBenjamin Herrenschmidt " of device %s, will remap\n", idx, pci_name(dev)); 12413fd94c6bSBenjamin Herrenschmidt if (pr) 1242ae2a84b4SKevin Hao pr_debug("PCI: parent is %p: %pR\n", pr, pr); 12433fd94c6bSBenjamin Herrenschmidt /* We'll assign a new address later */ 12443fd94c6bSBenjamin Herrenschmidt r->flags |= IORESOURCE_UNSET; 12453fd94c6bSBenjamin Herrenschmidt r->end -= r->start; 12463fd94c6bSBenjamin Herrenschmidt r->start = 0; 12473fd94c6bSBenjamin Herrenschmidt } 12483fd94c6bSBenjamin Herrenschmidt } 12493fd94c6bSBenjamin Herrenschmidt 12503fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass) 12513fd94c6bSBenjamin Herrenschmidt { 12523fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev = NULL; 12533fd94c6bSBenjamin Herrenschmidt int idx, disabled; 12543fd94c6bSBenjamin Herrenschmidt u16 command; 12553fd94c6bSBenjamin Herrenschmidt struct resource *r; 12563fd94c6bSBenjamin Herrenschmidt 12573fd94c6bSBenjamin Herrenschmidt for_each_pci_dev(dev) { 12583fd94c6bSBenjamin Herrenschmidt pci_read_config_word(dev, PCI_COMMAND, &command); 1259ad892a63SBenjamin Herrenschmidt for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) { 12603fd94c6bSBenjamin Herrenschmidt r = &dev->resource[idx]; 12613fd94c6bSBenjamin Herrenschmidt if (r->parent) /* Already allocated */ 12623fd94c6bSBenjamin Herrenschmidt continue; 12633fd94c6bSBenjamin Herrenschmidt if (!r->flags || (r->flags & IORESOURCE_UNSET)) 12643fd94c6bSBenjamin Herrenschmidt continue; /* Not assigned at all */ 1265ad892a63SBenjamin Herrenschmidt /* We only allocate ROMs on pass 1 just in case they 1266ad892a63SBenjamin Herrenschmidt * have been screwed up by firmware 1267ad892a63SBenjamin Herrenschmidt */ 1268ad892a63SBenjamin Herrenschmidt if (idx == PCI_ROM_RESOURCE ) 1269ad892a63SBenjamin Herrenschmidt disabled = 1; 12703fd94c6bSBenjamin Herrenschmidt if (r->flags & IORESOURCE_IO) 12713fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_IO); 12723fd94c6bSBenjamin Herrenschmidt else 12733fd94c6bSBenjamin Herrenschmidt disabled = !(command & PCI_COMMAND_MEMORY); 1274533b1928SPaul Mackerras if (pass == disabled) 1275533b1928SPaul Mackerras alloc_resource(dev, idx); 12763fd94c6bSBenjamin Herrenschmidt } 12773fd94c6bSBenjamin Herrenschmidt if (pass) 12783fd94c6bSBenjamin Herrenschmidt continue; 12793fd94c6bSBenjamin Herrenschmidt r = &dev->resource[PCI_ROM_RESOURCE]; 1280ad892a63SBenjamin Herrenschmidt if (r->flags) { 12813fd94c6bSBenjamin Herrenschmidt /* Turn the ROM off, leave the resource region, 12823fd94c6bSBenjamin Herrenschmidt * but keep it unregistered. 12833fd94c6bSBenjamin Herrenschmidt */ 12843fd94c6bSBenjamin Herrenschmidt u32 reg; 1285ad892a63SBenjamin Herrenschmidt pci_read_config_dword(dev, dev->rom_base_reg, ®); 1286ad892a63SBenjamin Herrenschmidt if (reg & PCI_ROM_ADDRESS_ENABLE) { 1287b0494bc8SBenjamin Herrenschmidt pr_debug("PCI: Switching off ROM of %s\n", 1288b0494bc8SBenjamin Herrenschmidt pci_name(dev)); 12893fd94c6bSBenjamin Herrenschmidt r->flags &= ~IORESOURCE_ROM_ENABLE; 12903fd94c6bSBenjamin Herrenschmidt pci_write_config_dword(dev, dev->rom_base_reg, 12913fd94c6bSBenjamin Herrenschmidt reg & ~PCI_ROM_ADDRESS_ENABLE); 12923fd94c6bSBenjamin Herrenschmidt } 12933fd94c6bSBenjamin Herrenschmidt } 12943fd94c6bSBenjamin Herrenschmidt } 1295ad892a63SBenjamin Herrenschmidt } 12963fd94c6bSBenjamin Herrenschmidt 1297c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus) 1298c1f34302SBenjamin Herrenschmidt { 1299c1f34302SBenjamin Herrenschmidt struct pci_controller *hose = pci_bus_to_host(bus); 1300c1f34302SBenjamin Herrenschmidt resource_size_t offset; 1301c1f34302SBenjamin Herrenschmidt struct resource *res, *pres; 1302c1f34302SBenjamin Herrenschmidt int i; 1303c1f34302SBenjamin Herrenschmidt 1304c1f34302SBenjamin Herrenschmidt pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus)); 1305c1f34302SBenjamin Herrenschmidt 1306c1f34302SBenjamin Herrenschmidt /* Check for IO */ 1307c1f34302SBenjamin Herrenschmidt if (!(hose->io_resource.flags & IORESOURCE_IO)) 1308c1f34302SBenjamin Herrenschmidt goto no_io; 1309c1f34302SBenjamin Herrenschmidt offset = (unsigned long)hose->io_base_virt - _IO_BASE; 1310c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1311c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1312c1f34302SBenjamin Herrenschmidt res->name = "Legacy IO"; 1313c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 1314c1f34302SBenjamin Herrenschmidt res->start = offset; 1315c1f34302SBenjamin Herrenschmidt res->end = (offset + 0xfff) & 0xfffffffful; 1316c1f34302SBenjamin Herrenschmidt pr_debug("Candidate legacy IO: %pR\n", res); 1317c1f34302SBenjamin Herrenschmidt if (request_resource(&hose->io_resource, res)) { 1318c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1319c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve Legacy IO %pR\n", 1320c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1321c1f34302SBenjamin Herrenschmidt kfree(res); 1322c1f34302SBenjamin Herrenschmidt } 1323c1f34302SBenjamin Herrenschmidt 1324c1f34302SBenjamin Herrenschmidt no_io: 1325c1f34302SBenjamin Herrenschmidt /* Check for memory */ 1326c1f34302SBenjamin Herrenschmidt for (i = 0; i < 3; i++) { 1327c1f34302SBenjamin Herrenschmidt pres = &hose->mem_resources[i]; 13283fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1329c1f34302SBenjamin Herrenschmidt if (!(pres->flags & IORESOURCE_MEM)) 1330c1f34302SBenjamin Herrenschmidt continue; 1331c1f34302SBenjamin Herrenschmidt pr_debug("hose mem res: %pR\n", pres); 1332c1f34302SBenjamin Herrenschmidt if ((pres->start - offset) <= 0xa0000 && 1333c1f34302SBenjamin Herrenschmidt (pres->end - offset) >= 0xbffff) 1334c1f34302SBenjamin Herrenschmidt break; 1335c1f34302SBenjamin Herrenschmidt } 1336c1f34302SBenjamin Herrenschmidt if (i >= 3) 1337c1f34302SBenjamin Herrenschmidt return; 1338c1f34302SBenjamin Herrenschmidt res = kzalloc(sizeof(struct resource), GFP_KERNEL); 1339c1f34302SBenjamin Herrenschmidt BUG_ON(res == NULL); 1340c1f34302SBenjamin Herrenschmidt res->name = "Legacy VGA memory"; 1341c1f34302SBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 1342c1f34302SBenjamin Herrenschmidt res->start = 0xa0000 + offset; 1343c1f34302SBenjamin Herrenschmidt res->end = 0xbffff + offset; 1344c1f34302SBenjamin Herrenschmidt pr_debug("Candidate VGA memory: %pR\n", res); 1345c1f34302SBenjamin Herrenschmidt if (request_resource(pres, res)) { 1346c1f34302SBenjamin Herrenschmidt printk(KERN_DEBUG 1347c1f34302SBenjamin Herrenschmidt "PCI %04x:%02x Cannot reserve VGA memory %pR\n", 1348c1f34302SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number, res); 1349c1f34302SBenjamin Herrenschmidt kfree(res); 1350c1f34302SBenjamin Herrenschmidt } 1351c1f34302SBenjamin Herrenschmidt } 1352c1f34302SBenjamin Herrenschmidt 13533fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void) 13543fd94c6bSBenjamin Herrenschmidt { 1355e90a1318SNathan Fontenot struct pci_bus *b; 1356e90a1318SNathan Fontenot 135748c2ce97SBenjamin Herrenschmidt /* Allocate and assign resources */ 1358e90a1318SNathan Fontenot list_for_each_entry(b, &pci_root_buses, node) 1359e90a1318SNathan Fontenot pcibios_allocate_bus_resources(b); 13609a1a70aeSBenjamin Herrenschmidt if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) { 13613fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(0); 13623fd94c6bSBenjamin Herrenschmidt pcibios_allocate_resources(1); 13639a1a70aeSBenjamin Herrenschmidt } 13643fd94c6bSBenjamin Herrenschmidt 1365c1f34302SBenjamin Herrenschmidt /* Before we start assigning unassigned resource, we try to reserve 1366c1f34302SBenjamin Herrenschmidt * the low IO area and the VGA memory area if they intersect the 1367c1f34302SBenjamin Herrenschmidt * bus available resources to avoid allocating things on top of them 1368c1f34302SBenjamin Herrenschmidt */ 13690e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1370c1f34302SBenjamin Herrenschmidt list_for_each_entry(b, &pci_root_buses, node) 1371c1f34302SBenjamin Herrenschmidt pcibios_reserve_legacy_regions(b); 1372c1f34302SBenjamin Herrenschmidt } 1373c1f34302SBenjamin Herrenschmidt 1374c1f34302SBenjamin Herrenschmidt /* Now, if the platform didn't decide to blindly trust the firmware, 1375c1f34302SBenjamin Herrenschmidt * we proceed to assigning things that were left unassigned 1376c1f34302SBenjamin Herrenschmidt */ 13770e47ff1cSRob Herring if (!pci_has_flag(PCI_PROBE_ONLY)) { 1378a77acda0SWolfram Sang pr_debug("PCI: Assigning unassigned resources...\n"); 13793fd94c6bSBenjamin Herrenschmidt pci_assign_unassigned_resources(); 13803fd94c6bSBenjamin Herrenschmidt } 13813fd94c6bSBenjamin Herrenschmidt 13823fd94c6bSBenjamin Herrenschmidt /* Call machine dependent fixup */ 13833fd94c6bSBenjamin Herrenschmidt if (ppc_md.pcibios_fixup) 13843fd94c6bSBenjamin Herrenschmidt ppc_md.pcibios_fixup(); 13853fd94c6bSBenjamin Herrenschmidt } 13863fd94c6bSBenjamin Herrenschmidt 1387fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource 13883fd94c6bSBenjamin Herrenschmidt * of newly plugged busses. We can try to consolidate with the 1389fd6852c8SBenjamin Herrenschmidt * rest of the code later, for now, keep it as-is as our main 1390fd6852c8SBenjamin Herrenschmidt * resource allocation function doesn't deal with sub-trees yet. 13913fd94c6bSBenjamin Herrenschmidt */ 1392baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus) 13933fd94c6bSBenjamin Herrenschmidt { 13943fd94c6bSBenjamin Herrenschmidt struct pci_dev *dev; 13953fd94c6bSBenjamin Herrenschmidt struct pci_bus *child_bus; 13963fd94c6bSBenjamin Herrenschmidt 13973fd94c6bSBenjamin Herrenschmidt list_for_each_entry(dev, &bus->devices, bus_list) { 13983fd94c6bSBenjamin Herrenschmidt int i; 13993fd94c6bSBenjamin Herrenschmidt 14003fd94c6bSBenjamin Herrenschmidt for (i = 0; i < PCI_NUM_RESOURCES; i++) { 14013fd94c6bSBenjamin Herrenschmidt struct resource *r = &dev->resource[i]; 14023fd94c6bSBenjamin Herrenschmidt 14033fd94c6bSBenjamin Herrenschmidt if (r->parent || !r->start || !r->flags) 14043fd94c6bSBenjamin Herrenschmidt continue; 1405fd6852c8SBenjamin Herrenschmidt 1406ae2a84b4SKevin Hao pr_debug("PCI: Claiming %s: Resource %d: %pR\n", 1407ae2a84b4SKevin Hao pci_name(dev), i, r); 1408fd6852c8SBenjamin Herrenschmidt 14093ebfe46aSYinghai Lu if (pci_claim_resource(dev, i) == 0) 14103ebfe46aSYinghai Lu continue; 14113ebfe46aSYinghai Lu 14123ebfe46aSYinghai Lu pci_claim_bridge_resource(dev, i); 14133fd94c6bSBenjamin Herrenschmidt } 14143fd94c6bSBenjamin Herrenschmidt } 14153fd94c6bSBenjamin Herrenschmidt 14163fd94c6bSBenjamin Herrenschmidt list_for_each_entry(child_bus, &bus->children, node) 14173fd94c6bSBenjamin Herrenschmidt pcibios_claim_one_bus(child_bus); 14183fd94c6bSBenjamin Herrenschmidt } 14195b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus); 1420fd6852c8SBenjamin Herrenschmidt 1421fd6852c8SBenjamin Herrenschmidt 1422fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus 1423fd6852c8SBenjamin Herrenschmidt * 1424fd6852c8SBenjamin Herrenschmidt * This is to be called by the hotplug code after devices have been 1425fd6852c8SBenjamin Herrenschmidt * added to a bus, this include calling it for a PHB that is just 1426fd6852c8SBenjamin Herrenschmidt * being added 1427fd6852c8SBenjamin Herrenschmidt */ 1428fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus) 1429fd6852c8SBenjamin Herrenschmidt { 1430fd6852c8SBenjamin Herrenschmidt pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n", 1431fd6852c8SBenjamin Herrenschmidt pci_domain_nr(bus), bus->number); 1432fd6852c8SBenjamin Herrenschmidt 1433fd6852c8SBenjamin Herrenschmidt /* Allocate bus and devices resources */ 1434fd6852c8SBenjamin Herrenschmidt pcibios_allocate_bus_resources(bus); 1435fd6852c8SBenjamin Herrenschmidt pcibios_claim_one_bus(bus); 14367415c14cSGavin Shan if (!pci_has_flag(PCI_PROBE_ONLY)) { 14377415c14cSGavin Shan if (bus->self) 14387415c14cSGavin Shan pci_assign_unassigned_bridge_resources(bus->self); 14397415c14cSGavin Shan else 1440ab444ec9SGavin Shan pci_assign_unassigned_bus_resources(bus); 14417415c14cSGavin Shan } 1442fd6852c8SBenjamin Herrenschmidt 14436a040ce7SThadeu Lima de Souza Cascardo /* Fixup EEH */ 14446a040ce7SThadeu Lima de Souza Cascardo eeh_add_device_tree_late(bus); 14456a040ce7SThadeu Lima de Souza Cascardo 1446fd6852c8SBenjamin Herrenschmidt /* Add new devices to global lists. Register in proc, sysfs. */ 1447fd6852c8SBenjamin Herrenschmidt pci_bus_add_devices(bus); 1448fd6852c8SBenjamin Herrenschmidt 14496a040ce7SThadeu Lima de Souza Cascardo /* sysfs files should only be added after devices are added */ 14506a040ce7SThadeu Lima de Souza Cascardo eeh_add_sysfs_files(bus); 1451fd6852c8SBenjamin Herrenschmidt } 1452fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus); 1453fd6852c8SBenjamin Herrenschmidt 1454549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask) 1455549beb9bSBenjamin Herrenschmidt { 1456467efc2eSDaniel Axtens struct pci_controller *phb = pci_bus_to_host(dev->bus); 1457467efc2eSDaniel Axtens 1458467efc2eSDaniel Axtens if (phb->controller_ops.enable_device_hook) 1459467efc2eSDaniel Axtens if (!phb->controller_ops.enable_device_hook(dev)) 1460549beb9bSBenjamin Herrenschmidt return -EINVAL; 1461549beb9bSBenjamin Herrenschmidt 14627cfb5f9aSBjorn Helgaas return pci_enable_resources(dev, mask); 1463549beb9bSBenjamin Herrenschmidt } 146453280323SBenjamin Herrenschmidt 1465abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev) 1466abeeed6dSMichael Neuling { 1467abeeed6dSMichael Neuling struct pci_controller *phb = pci_bus_to_host(dev->bus); 1468abeeed6dSMichael Neuling 1469abeeed6dSMichael Neuling if (phb->controller_ops.disable_device) 1470abeeed6dSMichael Neuling phb->controller_ops.disable_device(dev); 1471abeeed6dSMichael Neuling } 1472abeeed6dSMichael Neuling 147338973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose) 147438973ba7SBjorn Helgaas { 147538973ba7SBjorn Helgaas return (unsigned long) hose->io_base_virt - _IO_BASE; 147638973ba7SBjorn Helgaas } 147738973ba7SBjorn Helgaas 1478cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose, 1479cad5cef6SGreg Kroah-Hartman struct list_head *resources) 148053280323SBenjamin Herrenschmidt { 148153280323SBenjamin Herrenschmidt struct resource *res; 14823fd47f06SBenjamin Herrenschmidt resource_size_t offset; 148353280323SBenjamin Herrenschmidt int i; 148453280323SBenjamin Herrenschmidt 148553280323SBenjamin Herrenschmidt /* Hookup PHB IO resource */ 148645a709f8SBjorn Helgaas res = &hose->io_resource; 148753280323SBenjamin Herrenschmidt 148853280323SBenjamin Herrenschmidt if (!res->flags) { 1489cdb1b342SBenjamin Herrenschmidt pr_debug("PCI: I/O resource not set for host" 1490b7c670d6SRob Herring " bridge %pOF (domain %d)\n", 1491b7c670d6SRob Herring hose->dn, hose->global_number); 14923fd47f06SBenjamin Herrenschmidt } else { 14933fd47f06SBenjamin Herrenschmidt offset = pcibios_io_space_offset(hose); 14943fd47f06SBenjamin Herrenschmidt 1495ae2a84b4SKevin Hao pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n", 1496ae2a84b4SKevin Hao res, (unsigned long long)offset); 14973fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 1498a0b8e76fSBenjamin Herrenschmidt } 1499a0b8e76fSBenjamin Herrenschmidt 150053280323SBenjamin Herrenschmidt /* Hookup PHB Memory resources */ 150153280323SBenjamin Herrenschmidt for (i = 0; i < 3; ++i) { 150253280323SBenjamin Herrenschmidt res = &hose->mem_resources[i]; 1503727597d1SGavin Shan if (!res->flags) 15043fd47f06SBenjamin Herrenschmidt continue; 1505727597d1SGavin Shan 15063fd47f06SBenjamin Herrenschmidt offset = hose->mem_offset[i]; 1507ae2a84b4SKevin Hao pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i, 1508ae2a84b4SKevin Hao res, (unsigned long long)offset); 150953280323SBenjamin Herrenschmidt 15103fd47f06SBenjamin Herrenschmidt pci_add_resource_offset(resources, res, offset); 15113fd47f06SBenjamin Herrenschmidt } 151253280323SBenjamin Herrenschmidt } 151389c2dd62SKumar Gala 151489c2dd62SKumar Gala /* 151589c2dd62SKumar Gala * Null PCI config access functions, for the case when we can't 151689c2dd62SKumar Gala * find a hose. 151789c2dd62SKumar Gala */ 151889c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type) \ 151989c2dd62SKumar Gala static int \ 152089c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \ 152189c2dd62SKumar Gala { \ 152289c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; \ 152389c2dd62SKumar Gala } 152489c2dd62SKumar Gala 152589c2dd62SKumar Gala static int 152689c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset, 152789c2dd62SKumar Gala int len, u32 *val) 152889c2dd62SKumar Gala { 152989c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 153089c2dd62SKumar Gala } 153189c2dd62SKumar Gala 153289c2dd62SKumar Gala static int 153389c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset, 153489c2dd62SKumar Gala int len, u32 val) 153589c2dd62SKumar Gala { 153689c2dd62SKumar Gala return PCIBIOS_DEVICE_NOT_FOUND; 153789c2dd62SKumar Gala } 153889c2dd62SKumar Gala 153989c2dd62SKumar Gala static struct pci_ops null_pci_ops = 154089c2dd62SKumar Gala { 154189c2dd62SKumar Gala .read = null_read_config, 154289c2dd62SKumar Gala .write = null_write_config, 154389c2dd62SKumar Gala }; 154489c2dd62SKumar Gala 154589c2dd62SKumar Gala /* 154689c2dd62SKumar Gala * These functions are used early on before PCI scanning is done 154789c2dd62SKumar Gala * and all of the pci_dev and pci_bus structures have been created. 154889c2dd62SKumar Gala */ 154989c2dd62SKumar Gala static struct pci_bus * 155089c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr) 155189c2dd62SKumar Gala { 155289c2dd62SKumar Gala static struct pci_bus bus; 155389c2dd62SKumar Gala 1554b0d436c7SAnton Blanchard if (hose == NULL) { 155589c2dd62SKumar Gala printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr); 155689c2dd62SKumar Gala } 155789c2dd62SKumar Gala bus.number = busnr; 155889c2dd62SKumar Gala bus.sysdata = hose; 155989c2dd62SKumar Gala bus.ops = hose? hose->ops: &null_pci_ops; 156089c2dd62SKumar Gala return &bus; 156189c2dd62SKumar Gala } 156289c2dd62SKumar Gala 156389c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type) \ 156489c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus, \ 156589c2dd62SKumar Gala int devfn, int offset, type value) \ 156689c2dd62SKumar Gala { \ 156789c2dd62SKumar Gala return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \ 156889c2dd62SKumar Gala devfn, offset, value); \ 156989c2dd62SKumar Gala } 157089c2dd62SKumar Gala 157189c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *) 157289c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *) 157389c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *) 157489c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8) 157589c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16) 157689c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32) 157789c2dd62SKumar Gala 157889c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn, 157989c2dd62SKumar Gala int cap) 158089c2dd62SKumar Gala { 158189c2dd62SKumar Gala return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap); 158289c2dd62SKumar Gala } 15830ed2c722SGrant Likely 158498d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus) 158598d9f30cSBenjamin Herrenschmidt { 158698d9f30cSBenjamin Herrenschmidt struct pci_controller *hose = bus->sysdata; 158798d9f30cSBenjamin Herrenschmidt 158898d9f30cSBenjamin Herrenschmidt return of_node_get(hose->dn); 158998d9f30cSBenjamin Herrenschmidt } 159098d9f30cSBenjamin Herrenschmidt 15910ed2c722SGrant Likely /** 15920ed2c722SGrant Likely * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus 15930ed2c722SGrant Likely * @hose: Pointer to the PCI host controller instance structure 15940ed2c722SGrant Likely */ 1595cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose) 15960ed2c722SGrant Likely { 159745a709f8SBjorn Helgaas LIST_HEAD(resources); 15980ed2c722SGrant Likely struct pci_bus *bus; 15990ed2c722SGrant Likely struct device_node *node = hose->dn; 16000ed2c722SGrant Likely int mode; 16010ed2c722SGrant Likely 1602b7c670d6SRob Herring pr_debug("PCI: Scanning PHB %pOF\n", node); 16030ed2c722SGrant Likely 16040ed2c722SGrant Likely /* Get some IO space for the new PHB */ 16050ed2c722SGrant Likely pcibios_setup_phb_io_space(hose); 16060ed2c722SGrant Likely 16070ed2c722SGrant Likely /* Wire up PHB bus resources */ 160845a709f8SBjorn Helgaas pcibios_setup_phb_resources(hose, &resources); 160945a709f8SBjorn Helgaas 1610be8e60d8SYinghai Lu hose->busn.start = hose->first_busno; 1611be8e60d8SYinghai Lu hose->busn.end = hose->last_busno; 1612be8e60d8SYinghai Lu hose->busn.flags = IORESOURCE_BUS; 1613be8e60d8SYinghai Lu pci_add_resource(&resources, &hose->busn); 1614be8e60d8SYinghai Lu 161545a709f8SBjorn Helgaas /* Create an empty bus for the toplevel */ 161645a709f8SBjorn Helgaas bus = pci_create_root_bus(hose->parent, hose->first_busno, 161745a709f8SBjorn Helgaas hose->ops, hose, &resources); 161845a709f8SBjorn Helgaas if (bus == NULL) { 161945a709f8SBjorn Helgaas pr_err("Failed to create bus for PCI domain %04x\n", 162045a709f8SBjorn Helgaas hose->global_number); 162145a709f8SBjorn Helgaas pci_free_resource_list(&resources); 162245a709f8SBjorn Helgaas return; 162345a709f8SBjorn Helgaas } 162445a709f8SBjorn Helgaas hose->bus = bus; 16250ed2c722SGrant Likely 16260ed2c722SGrant Likely /* Get probe mode and perform scan */ 16270ed2c722SGrant Likely mode = PCI_PROBE_NORMAL; 1628467efc2eSDaniel Axtens if (node && hose->controller_ops.probe_mode) 1629467efc2eSDaniel Axtens mode = hose->controller_ops.probe_mode(bus); 16300ed2c722SGrant Likely pr_debug(" probe mode: %d\n", mode); 1631be8e60d8SYinghai Lu if (mode == PCI_PROBE_DEVTREE) 16320ed2c722SGrant Likely of_scan_bus(node, bus); 16330ed2c722SGrant Likely 1634be8e60d8SYinghai Lu if (mode == PCI_PROBE_NORMAL) { 1635be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, 255); 1636be8e60d8SYinghai Lu hose->last_busno = pci_scan_child_bus(bus); 1637be8e60d8SYinghai Lu pci_bus_update_busn_res_end(bus, hose->last_busno); 1638be8e60d8SYinghai Lu } 1639781fb7a3SBenjamin Herrenschmidt 1640491b98c3SBenjamin Herrenschmidt /* Platform gets a chance to do some global fixups before 1641491b98c3SBenjamin Herrenschmidt * we proceed to resource allocation 1642491b98c3SBenjamin Herrenschmidt */ 1643491b98c3SBenjamin Herrenschmidt if (ppc_md.pcibios_fixup_phb) 1644491b98c3SBenjamin Herrenschmidt ppc_md.pcibios_fixup_phb(hose); 1645491b98c3SBenjamin Herrenschmidt 1646781fb7a3SBenjamin Herrenschmidt /* Configure PCI Express settings */ 1647bb36c445SBenjamin Herrenschmidt if (bus && !pci_has_flag(PCI_PROBE_ONLY)) { 1648781fb7a3SBenjamin Herrenschmidt struct pci_bus *child; 1649a58674ffSBjorn Helgaas list_for_each_entry(child, &bus->children, node) 1650a58674ffSBjorn Helgaas pcie_bus_configure_settings(child); 1651781fb7a3SBenjamin Herrenschmidt } 16520ed2c722SGrant Likely } 16535b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb); 1654c065488fSKumar Gala 1655c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev) 1656c065488fSKumar Gala { 1657c065488fSKumar Gala int i, class = dev->class >> 8; 165805737c7cSJason Jin /* When configured as agent, programing interface = 1 */ 165905737c7cSJason Jin int prog_if = dev->class & 0xf; 1660c065488fSKumar Gala 1661c065488fSKumar Gala if ((class == PCI_CLASS_PROCESSOR_POWERPC || 1662c065488fSKumar Gala class == PCI_CLASS_BRIDGE_OTHER) && 1663c065488fSKumar Gala (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) && 166405737c7cSJason Jin (prog_if == 0) && 1665c065488fSKumar Gala (dev->bus->parent == NULL)) { 1666c065488fSKumar Gala for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1667c065488fSKumar Gala dev->resource[i].start = 0; 1668c065488fSKumar Gala dev->resource[i].end = 0; 1669c065488fSKumar Gala dev->resource[i].flags = 0; 1670c065488fSKumar Gala } 1671c065488fSKumar Gala } 1672c065488fSKumar Gala } 1673c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1674c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl); 1675