15516b540SKumar Gala /* 25516b540SKumar Gala * Contains common pci routines for ALL ppc platform 3cf1d8a8aSKumar Gala * (based on pci_32.c and pci_64.c) 4cf1d8a8aSKumar Gala * 5cf1d8a8aSKumar Gala * Port for PPC64 David Engebretsen, IBM Corp. 6cf1d8a8aSKumar Gala * Contains common pci routines for ppc64 platform, pSeries and iSeries brands. 7cf1d8a8aSKumar Gala * 8cf1d8a8aSKumar Gala * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM 9cf1d8a8aSKumar Gala * Rework, based on alpha PCI code. 10cf1d8a8aSKumar Gala * 11cf1d8a8aSKumar Gala * Common pmac/prep/chrp pci routines. -- Cort 125516b540SKumar Gala * 135516b540SKumar Gala * This program is free software; you can redistribute it and/or 145516b540SKumar Gala * modify it under the terms of the GNU General Public License 155516b540SKumar Gala * as published by the Free Software Foundation; either version 165516b540SKumar Gala * 2 of the License, or (at your option) any later version. 175516b540SKumar Gala */ 185516b540SKumar Gala 195516b540SKumar Gala #undef DEBUG 205516b540SKumar Gala 215516b540SKumar Gala #include <linux/kernel.h> 225516b540SKumar Gala #include <linux/pci.h> 235516b540SKumar Gala #include <linux/string.h> 245516b540SKumar Gala #include <linux/init.h> 255516b540SKumar Gala #include <linux/bootmem.h> 265516b540SKumar Gala #include <linux/mm.h> 275516b540SKumar Gala #include <linux/list.h> 285516b540SKumar Gala #include <linux/syscalls.h> 295516b540SKumar Gala #include <linux/irq.h> 305516b540SKumar Gala #include <linux/vmalloc.h> 315516b540SKumar Gala 325516b540SKumar Gala #include <asm/processor.h> 335516b540SKumar Gala #include <asm/io.h> 345516b540SKumar Gala #include <asm/prom.h> 355516b540SKumar Gala #include <asm/pci-bridge.h> 365516b540SKumar Gala #include <asm/byteorder.h> 375516b540SKumar Gala #include <asm/machdep.h> 385516b540SKumar Gala #include <asm/ppc-pci.h> 395516b540SKumar Gala #include <asm/firmware.h> 405516b540SKumar Gala 415516b540SKumar Gala #ifdef DEBUG 425516b540SKumar Gala #include <asm/udbg.h> 435516b540SKumar Gala #define DBG(fmt...) printk(fmt) 445516b540SKumar Gala #else 455516b540SKumar Gala #define DBG(fmt...) 465516b540SKumar Gala #endif 475516b540SKumar Gala 48a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock); 49a4c9e328SKumar Gala 50a4c9e328SKumar Gala /* XXX kill that some day ... */ 51ebfc00f7SStephen Rothwell static int global_phb_number; /* Global phb counter */ 52a4c9e328SKumar Gala 5325e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */ 5425e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base; 5525e81f92SBenjamin Herrenschmidt 56a4c9e328SKumar Gala 572d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev) 58a4c9e328SKumar Gala { 59a4c9e328SKumar Gala struct pci_controller *phb; 60a4c9e328SKumar Gala 61e60516e3SStephen Rothwell phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL); 62a4c9e328SKumar Gala if (phb == NULL) 63a4c9e328SKumar Gala return NULL; 64e60516e3SStephen Rothwell spin_lock(&hose_spinlock); 65e60516e3SStephen Rothwell phb->global_number = global_phb_number++; 66e60516e3SStephen Rothwell list_add_tail(&phb->list_node, &hose_list); 67e60516e3SStephen Rothwell spin_unlock(&hose_spinlock); 6844ef3390SStephen Rothwell phb->dn = dev; 69a4c9e328SKumar Gala phb->is_dynamic = mem_init_done; 70a4c9e328SKumar Gala #ifdef CONFIG_PPC64 71a4c9e328SKumar Gala if (dev) { 72a4c9e328SKumar Gala int nid = of_node_to_nid(dev); 73a4c9e328SKumar Gala 74a4c9e328SKumar Gala if (nid < 0 || !node_online(nid)) 75a4c9e328SKumar Gala nid = -1; 76a4c9e328SKumar Gala 77a4c9e328SKumar Gala PHB_SET_NODE(phb, nid); 78a4c9e328SKumar Gala } 79a4c9e328SKumar Gala #endif 80a4c9e328SKumar Gala return phb; 81a4c9e328SKumar Gala } 82a4c9e328SKumar Gala 83a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb) 84a4c9e328SKumar Gala { 85a4c9e328SKumar Gala spin_lock(&hose_spinlock); 86a4c9e328SKumar Gala list_del(&phb->list_node); 87a4c9e328SKumar Gala spin_unlock(&hose_spinlock); 88a4c9e328SKumar Gala 89a4c9e328SKumar Gala if (phb->is_dynamic) 90a4c9e328SKumar Gala kfree(phb); 91a4c9e328SKumar Gala } 92a4c9e328SKumar Gala 936dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address) 946dfbde20SBenjamin Herrenschmidt { 956dfbde20SBenjamin Herrenschmidt int ret = 0; 966dfbde20SBenjamin Herrenschmidt struct pci_controller *hose; 976dfbde20SBenjamin Herrenschmidt unsigned long size; 986dfbde20SBenjamin Herrenschmidt 996dfbde20SBenjamin Herrenschmidt spin_lock(&hose_spinlock); 1006dfbde20SBenjamin Herrenschmidt list_for_each_entry(hose, &hose_list, list_node) { 1016dfbde20SBenjamin Herrenschmidt #ifdef CONFIG_PPC64 1026dfbde20SBenjamin Herrenschmidt size = hose->pci_io_size; 1036dfbde20SBenjamin Herrenschmidt #else 1046dfbde20SBenjamin Herrenschmidt size = hose->io_resource.end - hose->io_resource.start + 1; 1056dfbde20SBenjamin Herrenschmidt #endif 1066dfbde20SBenjamin Herrenschmidt if (address >= hose->io_base_virt && 1076dfbde20SBenjamin Herrenschmidt address < (hose->io_base_virt + size)) { 1086dfbde20SBenjamin Herrenschmidt ret = 1; 1096dfbde20SBenjamin Herrenschmidt break; 1106dfbde20SBenjamin Herrenschmidt } 1116dfbde20SBenjamin Herrenschmidt } 1126dfbde20SBenjamin Herrenschmidt spin_unlock(&hose_spinlock); 1136dfbde20SBenjamin Herrenschmidt return ret; 1146dfbde20SBenjamin Herrenschmidt } 1156dfbde20SBenjamin Herrenschmidt 1165516b540SKumar Gala /* 1175516b540SKumar Gala * Return the domain number for this bus. 1185516b540SKumar Gala */ 1195516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus) 1205516b540SKumar Gala { 1215516b540SKumar Gala struct pci_controller *hose = pci_bus_to_host(bus); 1225516b540SKumar Gala 1235516b540SKumar Gala return hose->global_number; 1245516b540SKumar Gala } 1255516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr); 12658083dadSKumar Gala 12758083dadSKumar Gala #ifdef CONFIG_PPC_OF 128a4c9e328SKumar Gala 129a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the 130a4c9e328SKumar Gala * PCI bus numbers have not yet been assigned, and you need to 131a4c9e328SKumar Gala * issue PCI config cycles to an OF device. 132a4c9e328SKumar Gala * It could also be used to "fix" RTAS config cycles if you want 133a4c9e328SKumar Gala * to set pci_assign_all_buses to 1 and still use RTAS for PCI 134a4c9e328SKumar Gala * config cycles. 135a4c9e328SKumar Gala */ 136a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node) 137a4c9e328SKumar Gala { 138a4c9e328SKumar Gala if (!have_of) 139a4c9e328SKumar Gala return NULL; 140a4c9e328SKumar Gala while(node) { 141a4c9e328SKumar Gala struct pci_controller *hose, *tmp; 142a4c9e328SKumar Gala list_for_each_entry_safe(hose, tmp, &hose_list, list_node) 14344ef3390SStephen Rothwell if (hose->dn == node) 144a4c9e328SKumar Gala return hose; 145a4c9e328SKumar Gala node = node->parent; 146a4c9e328SKumar Gala } 147a4c9e328SKumar Gala return NULL; 148a4c9e328SKumar Gala } 149a4c9e328SKumar Gala 15058083dadSKumar Gala static ssize_t pci_show_devspec(struct device *dev, 15158083dadSKumar Gala struct device_attribute *attr, char *buf) 15258083dadSKumar Gala { 15358083dadSKumar Gala struct pci_dev *pdev; 15458083dadSKumar Gala struct device_node *np; 15558083dadSKumar Gala 15658083dadSKumar Gala pdev = to_pci_dev (dev); 15758083dadSKumar Gala np = pci_device_to_OF_node(pdev); 15858083dadSKumar Gala if (np == NULL || np->full_name == NULL) 15958083dadSKumar Gala return 0; 16058083dadSKumar Gala return sprintf(buf, "%s", np->full_name); 16158083dadSKumar Gala } 16258083dadSKumar Gala static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL); 16358083dadSKumar Gala #endif /* CONFIG_PPC_OF */ 16458083dadSKumar Gala 16558083dadSKumar Gala /* Add sysfs properties */ 1664f3731daSTony Breeds int pcibios_add_platform_entries(struct pci_dev *pdev) 16758083dadSKumar Gala { 16858083dadSKumar Gala #ifdef CONFIG_PPC_OF 1694f3731daSTony Breeds return device_create_file(&pdev->dev, &dev_attr_devspec); 1704f3731daSTony Breeds #else 1714f3731daSTony Breeds return 0; 17258083dadSKumar Gala #endif /* CONFIG_PPC_OF */ 1734f3731daSTony Breeds 17458083dadSKumar Gala } 17558083dadSKumar Gala 176a2b7390aSStephen Rothwell char __devinit *pcibios_setup(char *str) 17758083dadSKumar Gala { 17858083dadSKumar Gala return str; 17958083dadSKumar Gala } 18058083dadSKumar Gala 18158083dadSKumar Gala /* 18258083dadSKumar Gala * Reads the interrupt pin to determine if interrupt is use by card. 18358083dadSKumar Gala * If the interrupt is used, then gets the interrupt line from the 18458083dadSKumar Gala * openfirmware and sets it in the pci_dev and pci_config line. 18558083dadSKumar Gala */ 18658083dadSKumar Gala int pci_read_irq_line(struct pci_dev *pci_dev) 18758083dadSKumar Gala { 18858083dadSKumar Gala struct of_irq oirq; 18958083dadSKumar Gala unsigned int virq; 19058083dadSKumar Gala 19158083dadSKumar Gala DBG("Try to map irq for %s...\n", pci_name(pci_dev)); 19258083dadSKumar Gala 19358083dadSKumar Gala #ifdef DEBUG 19458083dadSKumar Gala memset(&oirq, 0xff, sizeof(oirq)); 19558083dadSKumar Gala #endif 19658083dadSKumar Gala /* Try to get a mapping from the device-tree */ 19758083dadSKumar Gala if (of_irq_map_pci(pci_dev, &oirq)) { 19858083dadSKumar Gala u8 line, pin; 19958083dadSKumar Gala 20058083dadSKumar Gala /* If that fails, lets fallback to what is in the config 20158083dadSKumar Gala * space and map that through the default controller. We 20258083dadSKumar Gala * also set the type to level low since that's what PCI 20358083dadSKumar Gala * interrupts are. If your platform does differently, then 20458083dadSKumar Gala * either provide a proper interrupt tree or don't use this 20558083dadSKumar Gala * function. 20658083dadSKumar Gala */ 20758083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin)) 20858083dadSKumar Gala return -1; 20958083dadSKumar Gala if (pin == 0) 21058083dadSKumar Gala return -1; 21158083dadSKumar Gala if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) || 21258083dadSKumar Gala line == 0xff) { 21358083dadSKumar Gala return -1; 21458083dadSKumar Gala } 21558083dadSKumar Gala DBG(" -> no map ! Using irq line %d from PCI config\n", line); 21658083dadSKumar Gala 21758083dadSKumar Gala virq = irq_create_mapping(NULL, line); 21858083dadSKumar Gala if (virq != NO_IRQ) 21958083dadSKumar Gala set_irq_type(virq, IRQ_TYPE_LEVEL_LOW); 22058083dadSKumar Gala } else { 22158083dadSKumar Gala DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n", 22258083dadSKumar Gala oirq.size, oirq.specifier[0], oirq.specifier[1], 22358083dadSKumar Gala oirq.controller->full_name); 22458083dadSKumar Gala 22558083dadSKumar Gala virq = irq_create_of_mapping(oirq.controller, oirq.specifier, 22658083dadSKumar Gala oirq.size); 22758083dadSKumar Gala } 22858083dadSKumar Gala if(virq == NO_IRQ) { 22958083dadSKumar Gala DBG(" -> failed to map !\n"); 23058083dadSKumar Gala return -1; 23158083dadSKumar Gala } 23258083dadSKumar Gala 23358083dadSKumar Gala DBG(" -> mapped to linux irq %d\n", virq); 23458083dadSKumar Gala 23558083dadSKumar Gala pci_dev->irq = virq; 23658083dadSKumar Gala 23758083dadSKumar Gala return 0; 23858083dadSKumar Gala } 23958083dadSKumar Gala EXPORT_SYMBOL(pci_read_irq_line); 24058083dadSKumar Gala 24158083dadSKumar Gala /* 24258083dadSKumar Gala * Platform support for /proc/bus/pci/X/Y mmap()s, 24358083dadSKumar Gala * modelled on the sparc64 implementation by Dave Miller. 24458083dadSKumar Gala * -- paulus. 24558083dadSKumar Gala */ 24658083dadSKumar Gala 24758083dadSKumar Gala /* 24858083dadSKumar Gala * Adjust vm_pgoff of VMA such that it is the physical page offset 24958083dadSKumar Gala * corresponding to the 32-bit pci bus offset for DEV requested by the user. 25058083dadSKumar Gala * 25158083dadSKumar Gala * Basically, the user finds the base address for his device which he wishes 25258083dadSKumar Gala * to mmap. They read the 32-bit value from the config space base register, 25358083dadSKumar Gala * add whatever PAGE_SIZE multiple offset they wish, and feed this into the 25458083dadSKumar Gala * offset parameter of mmap on /proc/bus/pci/XXX for that device. 25558083dadSKumar Gala * 25658083dadSKumar Gala * Returns negative error code on failure, zero on success. 25758083dadSKumar Gala */ 25858083dadSKumar Gala static struct resource *__pci_mmap_make_offset(struct pci_dev *dev, 25958083dadSKumar Gala resource_size_t *offset, 26058083dadSKumar Gala enum pci_mmap_state mmap_state) 26158083dadSKumar Gala { 26258083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 26358083dadSKumar Gala unsigned long io_offset = 0; 26458083dadSKumar Gala int i, res_bit; 26558083dadSKumar Gala 26658083dadSKumar Gala if (hose == 0) 26758083dadSKumar Gala return NULL; /* should never happen */ 26858083dadSKumar Gala 26958083dadSKumar Gala /* If memory, add on the PCI bridge address offset */ 27058083dadSKumar Gala if (mmap_state == pci_mmap_mem) { 27158083dadSKumar Gala #if 0 /* See comment in pci_resource_to_user() for why this is disabled */ 27258083dadSKumar Gala *offset += hose->pci_mem_offset; 27358083dadSKumar Gala #endif 27458083dadSKumar Gala res_bit = IORESOURCE_MEM; 27558083dadSKumar Gala } else { 27658083dadSKumar Gala io_offset = (unsigned long)hose->io_base_virt - _IO_BASE; 27758083dadSKumar Gala *offset += io_offset; 27858083dadSKumar Gala res_bit = IORESOURCE_IO; 27958083dadSKumar Gala } 28058083dadSKumar Gala 28158083dadSKumar Gala /* 28258083dadSKumar Gala * Check that the offset requested corresponds to one of the 28358083dadSKumar Gala * resources of the device. 28458083dadSKumar Gala */ 28558083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 28658083dadSKumar Gala struct resource *rp = &dev->resource[i]; 28758083dadSKumar Gala int flags = rp->flags; 28858083dadSKumar Gala 28958083dadSKumar Gala /* treat ROM as memory (should be already) */ 29058083dadSKumar Gala if (i == PCI_ROM_RESOURCE) 29158083dadSKumar Gala flags |= IORESOURCE_MEM; 29258083dadSKumar Gala 29358083dadSKumar Gala /* Active and same type? */ 29458083dadSKumar Gala if ((flags & res_bit) == 0) 29558083dadSKumar Gala continue; 29658083dadSKumar Gala 29758083dadSKumar Gala /* In the range of this resource? */ 29858083dadSKumar Gala if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end) 29958083dadSKumar Gala continue; 30058083dadSKumar Gala 30158083dadSKumar Gala /* found it! construct the final physical address */ 30258083dadSKumar Gala if (mmap_state == pci_mmap_io) 30358083dadSKumar Gala *offset += hose->io_base_phys - io_offset; 30458083dadSKumar Gala return rp; 30558083dadSKumar Gala } 30658083dadSKumar Gala 30758083dadSKumar Gala return NULL; 30858083dadSKumar Gala } 30958083dadSKumar Gala 31058083dadSKumar Gala /* 31158083dadSKumar Gala * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci 31258083dadSKumar Gala * device mapping. 31358083dadSKumar Gala */ 31458083dadSKumar Gala static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp, 31558083dadSKumar Gala pgprot_t protection, 31658083dadSKumar Gala enum pci_mmap_state mmap_state, 31758083dadSKumar Gala int write_combine) 31858083dadSKumar Gala { 31958083dadSKumar Gala unsigned long prot = pgprot_val(protection); 32058083dadSKumar Gala 32158083dadSKumar Gala /* Write combine is always 0 on non-memory space mappings. On 32258083dadSKumar Gala * memory space, if the user didn't pass 1, we check for a 32358083dadSKumar Gala * "prefetchable" resource. This is a bit hackish, but we use 32458083dadSKumar Gala * this to workaround the inability of /sysfs to provide a write 32558083dadSKumar Gala * combine bit 32658083dadSKumar Gala */ 32758083dadSKumar Gala if (mmap_state != pci_mmap_mem) 32858083dadSKumar Gala write_combine = 0; 32958083dadSKumar Gala else if (write_combine == 0) { 33058083dadSKumar Gala if (rp->flags & IORESOURCE_PREFETCH) 33158083dadSKumar Gala write_combine = 1; 33258083dadSKumar Gala } 33358083dadSKumar Gala 33458083dadSKumar Gala /* XXX would be nice to have a way to ask for write-through */ 33558083dadSKumar Gala prot |= _PAGE_NO_CACHE; 33658083dadSKumar Gala if (write_combine) 33758083dadSKumar Gala prot &= ~_PAGE_GUARDED; 33858083dadSKumar Gala else 33958083dadSKumar Gala prot |= _PAGE_GUARDED; 34058083dadSKumar Gala 34158083dadSKumar Gala return __pgprot(prot); 34258083dadSKumar Gala } 34358083dadSKumar Gala 34458083dadSKumar Gala /* 34558083dadSKumar Gala * This one is used by /dev/mem and fbdev who have no clue about the 34658083dadSKumar Gala * PCI device, it tries to find the PCI device first and calls the 34758083dadSKumar Gala * above routine 34858083dadSKumar Gala */ 34958083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file, 35058083dadSKumar Gala unsigned long pfn, 35158083dadSKumar Gala unsigned long size, 35258083dadSKumar Gala pgprot_t protection) 35358083dadSKumar Gala { 35458083dadSKumar Gala struct pci_dev *pdev = NULL; 35558083dadSKumar Gala struct resource *found = NULL; 35658083dadSKumar Gala unsigned long prot = pgprot_val(protection); 35758083dadSKumar Gala unsigned long offset = pfn << PAGE_SHIFT; 35858083dadSKumar Gala int i; 35958083dadSKumar Gala 36058083dadSKumar Gala if (page_is_ram(pfn)) 36158083dadSKumar Gala return __pgprot(prot); 36258083dadSKumar Gala 36358083dadSKumar Gala prot |= _PAGE_NO_CACHE | _PAGE_GUARDED; 36458083dadSKumar Gala 36558083dadSKumar Gala for_each_pci_dev(pdev) { 36658083dadSKumar Gala for (i = 0; i <= PCI_ROM_RESOURCE; i++) { 36758083dadSKumar Gala struct resource *rp = &pdev->resource[i]; 36858083dadSKumar Gala int flags = rp->flags; 36958083dadSKumar Gala 37058083dadSKumar Gala /* Active and same type? */ 37158083dadSKumar Gala if ((flags & IORESOURCE_MEM) == 0) 37258083dadSKumar Gala continue; 37358083dadSKumar Gala /* In the range of this resource? */ 37458083dadSKumar Gala if (offset < (rp->start & PAGE_MASK) || 37558083dadSKumar Gala offset > rp->end) 37658083dadSKumar Gala continue; 37758083dadSKumar Gala found = rp; 37858083dadSKumar Gala break; 37958083dadSKumar Gala } 38058083dadSKumar Gala if (found) 38158083dadSKumar Gala break; 38258083dadSKumar Gala } 38358083dadSKumar Gala if (found) { 38458083dadSKumar Gala if (found->flags & IORESOURCE_PREFETCH) 38558083dadSKumar Gala prot &= ~_PAGE_GUARDED; 38658083dadSKumar Gala pci_dev_put(pdev); 38758083dadSKumar Gala } 38858083dadSKumar Gala 38958083dadSKumar Gala DBG("non-PCI map for %lx, prot: %lx\n", offset, prot); 39058083dadSKumar Gala 39158083dadSKumar Gala return __pgprot(prot); 39258083dadSKumar Gala } 39358083dadSKumar Gala 39458083dadSKumar Gala 39558083dadSKumar Gala /* 39658083dadSKumar Gala * Perform the actual remap of the pages for a PCI device mapping, as 39758083dadSKumar Gala * appropriate for this architecture. The region in the process to map 39858083dadSKumar Gala * is described by vm_start and vm_end members of VMA, the base physical 39958083dadSKumar Gala * address is found in vm_pgoff. 40058083dadSKumar Gala * The pci device structure is provided so that architectures may make mapping 40158083dadSKumar Gala * decisions on a per-device or per-bus basis. 40258083dadSKumar Gala * 40358083dadSKumar Gala * Returns a negative error code on failure, zero on success. 40458083dadSKumar Gala */ 40558083dadSKumar Gala int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma, 40658083dadSKumar Gala enum pci_mmap_state mmap_state, int write_combine) 40758083dadSKumar Gala { 40858083dadSKumar Gala resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT; 40958083dadSKumar Gala struct resource *rp; 41058083dadSKumar Gala int ret; 41158083dadSKumar Gala 41258083dadSKumar Gala rp = __pci_mmap_make_offset(dev, &offset, mmap_state); 41358083dadSKumar Gala if (rp == NULL) 41458083dadSKumar Gala return -EINVAL; 41558083dadSKumar Gala 41658083dadSKumar Gala vma->vm_pgoff = offset >> PAGE_SHIFT; 41758083dadSKumar Gala vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp, 41858083dadSKumar Gala vma->vm_page_prot, 41958083dadSKumar Gala mmap_state, write_combine); 42058083dadSKumar Gala 42158083dadSKumar Gala ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, 42258083dadSKumar Gala vma->vm_end - vma->vm_start, vma->vm_page_prot); 42358083dadSKumar Gala 42458083dadSKumar Gala return ret; 42558083dadSKumar Gala } 42658083dadSKumar Gala 42758083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar, 42858083dadSKumar Gala const struct resource *rsrc, 42958083dadSKumar Gala resource_size_t *start, resource_size_t *end) 43058083dadSKumar Gala { 43158083dadSKumar Gala struct pci_controller *hose = pci_bus_to_host(dev->bus); 43258083dadSKumar Gala resource_size_t offset = 0; 43358083dadSKumar Gala 43458083dadSKumar Gala if (hose == NULL) 43558083dadSKumar Gala return; 43658083dadSKumar Gala 43758083dadSKumar Gala if (rsrc->flags & IORESOURCE_IO) 43858083dadSKumar Gala offset = (unsigned long)hose->io_base_virt - _IO_BASE; 43958083dadSKumar Gala 44058083dadSKumar Gala /* We pass a fully fixed up address to userland for MMIO instead of 44158083dadSKumar Gala * a BAR value because X is lame and expects to be able to use that 44258083dadSKumar Gala * to pass to /dev/mem ! 44358083dadSKumar Gala * 44458083dadSKumar Gala * That means that we'll have potentially 64 bits values where some 44558083dadSKumar Gala * userland apps only expect 32 (like X itself since it thinks only 44658083dadSKumar Gala * Sparc has 64 bits MMIO) but if we don't do that, we break it on 44758083dadSKumar Gala * 32 bits CHRPs :-( 44858083dadSKumar Gala * 44958083dadSKumar Gala * Hopefully, the sysfs insterface is immune to that gunk. Once X 45058083dadSKumar Gala * has been fixed (and the fix spread enough), we can re-enable the 45158083dadSKumar Gala * 2 lines below and pass down a BAR value to userland. In that case 45258083dadSKumar Gala * we'll also have to re-enable the matching code in 45358083dadSKumar Gala * __pci_mmap_make_offset(). 45458083dadSKumar Gala * 45558083dadSKumar Gala * BenH. 45658083dadSKumar Gala */ 45758083dadSKumar Gala #if 0 45858083dadSKumar Gala else if (rsrc->flags & IORESOURCE_MEM) 45958083dadSKumar Gala offset = hose->pci_mem_offset; 46058083dadSKumar Gala #endif 46158083dadSKumar Gala 46258083dadSKumar Gala *start = rsrc->start - offset; 46358083dadSKumar Gala *end = rsrc->end - offset; 46458083dadSKumar Gala } 465*13dccb9eSBenjamin Herrenschmidt 466*13dccb9eSBenjamin Herrenschmidt /** 467*13dccb9eSBenjamin Herrenschmidt * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree 468*13dccb9eSBenjamin Herrenschmidt * @hose: newly allocated pci_controller to be setup 469*13dccb9eSBenjamin Herrenschmidt * @dev: device node of the host bridge 470*13dccb9eSBenjamin Herrenschmidt * @primary: set if primary bus (32 bits only, soon to be deprecated) 471*13dccb9eSBenjamin Herrenschmidt * 472*13dccb9eSBenjamin Herrenschmidt * This function will parse the "ranges" property of a PCI host bridge device 473*13dccb9eSBenjamin Herrenschmidt * node and setup the resource mapping of a pci controller based on its 474*13dccb9eSBenjamin Herrenschmidt * content. 475*13dccb9eSBenjamin Herrenschmidt * 476*13dccb9eSBenjamin Herrenschmidt * Life would be boring if it wasn't for a few issues that we have to deal 477*13dccb9eSBenjamin Herrenschmidt * with here: 478*13dccb9eSBenjamin Herrenschmidt * 479*13dccb9eSBenjamin Herrenschmidt * - We can only cope with one IO space range and up to 3 Memory space 480*13dccb9eSBenjamin Herrenschmidt * ranges. However, some machines (thanks Apple !) tend to split their 481*13dccb9eSBenjamin Herrenschmidt * space into lots of small contiguous ranges. So we have to coalesce. 482*13dccb9eSBenjamin Herrenschmidt * 483*13dccb9eSBenjamin Herrenschmidt * - We can only cope with all memory ranges having the same offset 484*13dccb9eSBenjamin Herrenschmidt * between CPU addresses and PCI addresses. Unfortunately, some bridges 485*13dccb9eSBenjamin Herrenschmidt * are setup for a large 1:1 mapping along with a small "window" which 486*13dccb9eSBenjamin Herrenschmidt * maps PCI address 0 to some arbitrary high address of the CPU space in 487*13dccb9eSBenjamin Herrenschmidt * order to give access to the ISA memory hole. 488*13dccb9eSBenjamin Herrenschmidt * The way out of here that I've chosen for now is to always set the 489*13dccb9eSBenjamin Herrenschmidt * offset based on the first resource found, then override it if we 490*13dccb9eSBenjamin Herrenschmidt * have a different offset and the previous was set by an ISA hole. 491*13dccb9eSBenjamin Herrenschmidt * 492*13dccb9eSBenjamin Herrenschmidt * - Some busses have IO space not starting at 0, which causes trouble with 493*13dccb9eSBenjamin Herrenschmidt * the way we do our IO resource renumbering. The code somewhat deals with 494*13dccb9eSBenjamin Herrenschmidt * it for 64 bits but I would expect problems on 32 bits. 495*13dccb9eSBenjamin Herrenschmidt * 496*13dccb9eSBenjamin Herrenschmidt * - Some 32 bits platforms such as 4xx can have physical space larger than 497*13dccb9eSBenjamin Herrenschmidt * 32 bits so we need to use 64 bits values for the parsing 498*13dccb9eSBenjamin Herrenschmidt */ 499*13dccb9eSBenjamin Herrenschmidt void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose, 500*13dccb9eSBenjamin Herrenschmidt struct device_node *dev, 501*13dccb9eSBenjamin Herrenschmidt int primary) 502*13dccb9eSBenjamin Herrenschmidt { 503*13dccb9eSBenjamin Herrenschmidt const u32 *ranges; 504*13dccb9eSBenjamin Herrenschmidt int rlen; 505*13dccb9eSBenjamin Herrenschmidt int pna = of_n_addr_cells(dev); 506*13dccb9eSBenjamin Herrenschmidt int np = pna + 5; 507*13dccb9eSBenjamin Herrenschmidt int memno = 0, isa_hole = -1; 508*13dccb9eSBenjamin Herrenschmidt u32 pci_space; 509*13dccb9eSBenjamin Herrenschmidt unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size; 510*13dccb9eSBenjamin Herrenschmidt unsigned long long isa_mb = 0; 511*13dccb9eSBenjamin Herrenschmidt struct resource *res; 512*13dccb9eSBenjamin Herrenschmidt 513*13dccb9eSBenjamin Herrenschmidt printk(KERN_INFO "PCI host bridge %s %s ranges:\n", 514*13dccb9eSBenjamin Herrenschmidt dev->full_name, primary ? "(primary)" : ""); 515*13dccb9eSBenjamin Herrenschmidt 516*13dccb9eSBenjamin Herrenschmidt /* Get ranges property */ 517*13dccb9eSBenjamin Herrenschmidt ranges = of_get_property(dev, "ranges", &rlen); 518*13dccb9eSBenjamin Herrenschmidt if (ranges == NULL) 519*13dccb9eSBenjamin Herrenschmidt return; 520*13dccb9eSBenjamin Herrenschmidt 521*13dccb9eSBenjamin Herrenschmidt /* Parse it */ 522*13dccb9eSBenjamin Herrenschmidt while ((rlen -= np * 4) >= 0) { 523*13dccb9eSBenjamin Herrenschmidt /* Read next ranges element */ 524*13dccb9eSBenjamin Herrenschmidt pci_space = ranges[0]; 525*13dccb9eSBenjamin Herrenschmidt pci_addr = of_read_number(ranges + 1, 2); 526*13dccb9eSBenjamin Herrenschmidt cpu_addr = of_translate_address(dev, ranges + 3); 527*13dccb9eSBenjamin Herrenschmidt size = of_read_number(ranges + pna + 3, 2); 528*13dccb9eSBenjamin Herrenschmidt ranges += np; 529*13dccb9eSBenjamin Herrenschmidt if (cpu_addr == OF_BAD_ADDR || size == 0) 530*13dccb9eSBenjamin Herrenschmidt continue; 531*13dccb9eSBenjamin Herrenschmidt 532*13dccb9eSBenjamin Herrenschmidt /* Now consume following elements while they are contiguous */ 533*13dccb9eSBenjamin Herrenschmidt for (; rlen >= np * sizeof(u32); 534*13dccb9eSBenjamin Herrenschmidt ranges += np, rlen -= np * 4) { 535*13dccb9eSBenjamin Herrenschmidt if (ranges[0] != pci_space) 536*13dccb9eSBenjamin Herrenschmidt break; 537*13dccb9eSBenjamin Herrenschmidt pci_next = of_read_number(ranges + 1, 2); 538*13dccb9eSBenjamin Herrenschmidt cpu_next = of_translate_address(dev, ranges + 3); 539*13dccb9eSBenjamin Herrenschmidt if (pci_next != pci_addr + size || 540*13dccb9eSBenjamin Herrenschmidt cpu_next != cpu_addr + size) 541*13dccb9eSBenjamin Herrenschmidt break; 542*13dccb9eSBenjamin Herrenschmidt size += of_read_number(ranges + pna + 3, 2); 543*13dccb9eSBenjamin Herrenschmidt } 544*13dccb9eSBenjamin Herrenschmidt 545*13dccb9eSBenjamin Herrenschmidt /* Act based on address space type */ 546*13dccb9eSBenjamin Herrenschmidt res = NULL; 547*13dccb9eSBenjamin Herrenschmidt switch ((pci_space >> 24) & 0x3) { 548*13dccb9eSBenjamin Herrenschmidt case 1: /* PCI IO space */ 549*13dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 550*13dccb9eSBenjamin Herrenschmidt " IO 0x%016llx..0x%016llx -> 0x%016llx\n", 551*13dccb9eSBenjamin Herrenschmidt cpu_addr, cpu_addr + size - 1, pci_addr); 552*13dccb9eSBenjamin Herrenschmidt 553*13dccb9eSBenjamin Herrenschmidt /* We support only one IO range */ 554*13dccb9eSBenjamin Herrenschmidt if (hose->pci_io_size) { 555*13dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 556*13dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 557*13dccb9eSBenjamin Herrenschmidt continue; 558*13dccb9eSBenjamin Herrenschmidt } 559*13dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32 560*13dccb9eSBenjamin Herrenschmidt /* On 32 bits, limit I/O space to 16MB */ 561*13dccb9eSBenjamin Herrenschmidt if (size > 0x01000000) 562*13dccb9eSBenjamin Herrenschmidt size = 0x01000000; 563*13dccb9eSBenjamin Herrenschmidt 564*13dccb9eSBenjamin Herrenschmidt /* 32 bits needs to map IOs here */ 565*13dccb9eSBenjamin Herrenschmidt hose->io_base_virt = ioremap(cpu_addr, size); 566*13dccb9eSBenjamin Herrenschmidt 567*13dccb9eSBenjamin Herrenschmidt /* Expect trouble if pci_addr is not 0 */ 568*13dccb9eSBenjamin Herrenschmidt if (primary) 569*13dccb9eSBenjamin Herrenschmidt isa_io_base = 570*13dccb9eSBenjamin Herrenschmidt (unsigned long)hose->io_base_virt; 571*13dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 572*13dccb9eSBenjamin Herrenschmidt /* pci_io_size and io_base_phys always represent IO 573*13dccb9eSBenjamin Herrenschmidt * space starting at 0 so we factor in pci_addr 574*13dccb9eSBenjamin Herrenschmidt */ 575*13dccb9eSBenjamin Herrenschmidt hose->pci_io_size = pci_addr + size; 576*13dccb9eSBenjamin Herrenschmidt hose->io_base_phys = cpu_addr - pci_addr; 577*13dccb9eSBenjamin Herrenschmidt 578*13dccb9eSBenjamin Herrenschmidt /* Build resource */ 579*13dccb9eSBenjamin Herrenschmidt res = &hose->io_resource; 580*13dccb9eSBenjamin Herrenschmidt res->flags = IORESOURCE_IO; 581*13dccb9eSBenjamin Herrenschmidt res->start = pci_addr; 582*13dccb9eSBenjamin Herrenschmidt break; 583*13dccb9eSBenjamin Herrenschmidt case 2: /* PCI Memory space */ 584*13dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 585*13dccb9eSBenjamin Herrenschmidt " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n", 586*13dccb9eSBenjamin Herrenschmidt cpu_addr, cpu_addr + size - 1, pci_addr, 587*13dccb9eSBenjamin Herrenschmidt (pci_space & 0x40000000) ? "Prefetch" : ""); 588*13dccb9eSBenjamin Herrenschmidt 589*13dccb9eSBenjamin Herrenschmidt /* We support only 3 memory ranges */ 590*13dccb9eSBenjamin Herrenschmidt if (memno >= 3) { 591*13dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 592*13dccb9eSBenjamin Herrenschmidt " \\--> Skipped (too many) !\n"); 593*13dccb9eSBenjamin Herrenschmidt continue; 594*13dccb9eSBenjamin Herrenschmidt } 595*13dccb9eSBenjamin Herrenschmidt /* Handles ISA memory hole space here */ 596*13dccb9eSBenjamin Herrenschmidt if (pci_addr == 0) { 597*13dccb9eSBenjamin Herrenschmidt isa_mb = cpu_addr; 598*13dccb9eSBenjamin Herrenschmidt isa_hole = memno; 599*13dccb9eSBenjamin Herrenschmidt if (primary || isa_mem_base == 0) 600*13dccb9eSBenjamin Herrenschmidt isa_mem_base = cpu_addr; 601*13dccb9eSBenjamin Herrenschmidt } 602*13dccb9eSBenjamin Herrenschmidt 603*13dccb9eSBenjamin Herrenschmidt /* We get the PCI/Mem offset from the first range or 604*13dccb9eSBenjamin Herrenschmidt * the, current one if the offset came from an ISA 605*13dccb9eSBenjamin Herrenschmidt * hole. If they don't match, bugger. 606*13dccb9eSBenjamin Herrenschmidt */ 607*13dccb9eSBenjamin Herrenschmidt if (memno == 0 || 608*13dccb9eSBenjamin Herrenschmidt (isa_hole >= 0 && pci_addr != 0 && 609*13dccb9eSBenjamin Herrenschmidt hose->pci_mem_offset == isa_mb)) 610*13dccb9eSBenjamin Herrenschmidt hose->pci_mem_offset = cpu_addr - pci_addr; 611*13dccb9eSBenjamin Herrenschmidt else if (pci_addr != 0 && 612*13dccb9eSBenjamin Herrenschmidt hose->pci_mem_offset != cpu_addr - pci_addr) { 613*13dccb9eSBenjamin Herrenschmidt printk(KERN_INFO 614*13dccb9eSBenjamin Herrenschmidt " \\--> Skipped (offset mismatch) !\n"); 615*13dccb9eSBenjamin Herrenschmidt continue; 616*13dccb9eSBenjamin Herrenschmidt } 617*13dccb9eSBenjamin Herrenschmidt 618*13dccb9eSBenjamin Herrenschmidt /* Build resource */ 619*13dccb9eSBenjamin Herrenschmidt res = &hose->mem_resources[memno++]; 620*13dccb9eSBenjamin Herrenschmidt res->flags = IORESOURCE_MEM; 621*13dccb9eSBenjamin Herrenschmidt if (pci_space & 0x40000000) 622*13dccb9eSBenjamin Herrenschmidt res->flags |= IORESOURCE_PREFETCH; 623*13dccb9eSBenjamin Herrenschmidt res->start = cpu_addr; 624*13dccb9eSBenjamin Herrenschmidt break; 625*13dccb9eSBenjamin Herrenschmidt } 626*13dccb9eSBenjamin Herrenschmidt if (res != NULL) { 627*13dccb9eSBenjamin Herrenschmidt res->name = dev->full_name; 628*13dccb9eSBenjamin Herrenschmidt res->end = res->start + size - 1; 629*13dccb9eSBenjamin Herrenschmidt res->parent = NULL; 630*13dccb9eSBenjamin Herrenschmidt res->sibling = NULL; 631*13dccb9eSBenjamin Herrenschmidt res->child = NULL; 632*13dccb9eSBenjamin Herrenschmidt } 633*13dccb9eSBenjamin Herrenschmidt } 634*13dccb9eSBenjamin Herrenschmidt 635*13dccb9eSBenjamin Herrenschmidt /* Out of paranoia, let's put the ISA hole last if any */ 636*13dccb9eSBenjamin Herrenschmidt if (isa_hole >= 0 && memno > 0 && isa_hole != (memno-1)) { 637*13dccb9eSBenjamin Herrenschmidt struct resource tmp = hose->mem_resources[isa_hole]; 638*13dccb9eSBenjamin Herrenschmidt hose->mem_resources[isa_hole] = hose->mem_resources[memno-1]; 639*13dccb9eSBenjamin Herrenschmidt hose->mem_resources[memno-1] = tmp; 640*13dccb9eSBenjamin Herrenschmidt } 641*13dccb9eSBenjamin Herrenschmidt } 642