xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision 06dc660e6eb8817c4c379d2ca290ae0b3f77c69f)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
25516b540SKumar Gala /*
35516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
4cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
5cf1d8a8aSKumar Gala  *
6cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
7cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
8cf1d8a8aSKumar Gala  *
9cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
10cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
11cf1d8a8aSKumar Gala  *
12cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
135516b540SKumar Gala  */
145516b540SKumar Gala 
155516b540SKumar Gala #include <linux/kernel.h>
165516b540SKumar Gala #include <linux/pci.h>
175516b540SKumar Gala #include <linux/string.h>
185516b540SKumar Gala #include <linux/init.h>
19d92a208dSGavin Shan #include <linux/delay.h>
2066b15db6SPaul Gortmaker #include <linux/export.h>
2122ae782fSGrant Likely #include <linux/of_address.h>
2204bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
235516b540SKumar Gala #include <linux/mm.h>
243a4f8a0bSHugh Dickins #include <linux/shmem_fs.h>
255516b540SKumar Gala #include <linux/list.h>
265516b540SKumar Gala #include <linux/syscalls.h>
275516b540SKumar Gala #include <linux/irq.h>
285516b540SKumar Gala #include <linux/vmalloc.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30c2e1d845SBrian King #include <linux/vgaarb.h>
3198fa15f3SAnshuman Khandual #include <linux/numa.h>
32a5f3d2c1SCédric Le Goater #include <linux/msi.h>
335516b540SKumar Gala 
345516b540SKumar Gala #include <asm/processor.h>
355516b540SKumar Gala #include <asm/io.h>
365516b540SKumar Gala #include <asm/prom.h>
375516b540SKumar Gala #include <asm/pci-bridge.h>
385516b540SKumar Gala #include <asm/byteorder.h>
395516b540SKumar Gala #include <asm/machdep.h>
405516b540SKumar Gala #include <asm/ppc-pci.h>
418b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
425516b540SKumar Gala 
4344bda4b7SHari Vyas #include "../../../drivers/pci/pci.h"
4444bda4b7SHari Vyas 
4563a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */
46a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
47c3bd517dSMilton Miller LIST_HEAD(hose_list);
48a4c9e328SKumar Gala 
4963a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
5063a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000
5163a72284SGuilherme G. Piccoli 
5263a72284SGuilherme G. Piccoli /*
5363a72284SGuilherme G. Piccoli  * For dynamic PHB numbering: used/free PHBs tracking bitmap.
5463a72284SGuilherme G. Piccoli  * Accesses to this bitmap should be protected by hose_spinlock.
5563a72284SGuilherme G. Piccoli  */
5663a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
57a4c9e328SKumar Gala 
5825e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
5925e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
609445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base);
6125e81f92SBenjamin Herrenschmidt 
62a4c9e328SKumar Gala 
6368005b67SChristoph Hellwig static const struct dma_map_ops *pci_dma_ops;
644fc665b8SBecky Bruce 
655299709dSBart Van Assche void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
664fc665b8SBecky Bruce {
674fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
684fc665b8SBecky Bruce }
694fc665b8SBecky Bruce 
7063a72284SGuilherme G. Piccoli /*
7163a72284SGuilherme G. Piccoli  * This function should run under locking protection, specifically
7263a72284SGuilherme G. Piccoli  * hose_spinlock.
7363a72284SGuilherme G. Piccoli  */
7463a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn)
7563a72284SGuilherme G. Piccoli {
7663a72284SGuilherme G. Piccoli 	int ret, phb_id = -1;
7761e8a0d5SMichael Ellerman 	u32 prop_32;
7863a72284SGuilherme G. Piccoli 	u64 prop;
7963a72284SGuilherme G. Piccoli 
8063a72284SGuilherme G. Piccoli 	/*
8163a72284SGuilherme G. Piccoli 	 * Try fixed PHB numbering first, by checking archs and reading
8263a72284SGuilherme G. Piccoli 	 * the respective device-tree properties. Firstly, try powernv by
8363a72284SGuilherme G. Piccoli 	 * reading "ibm,opal-phbid", only present in OPAL environment.
8463a72284SGuilherme G. Piccoli 	 */
8563a72284SGuilherme G. Piccoli 	ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
8661e8a0d5SMichael Ellerman 	if (ret) {
8761e8a0d5SMichael Ellerman 		ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
8861e8a0d5SMichael Ellerman 		prop = prop_32;
8961e8a0d5SMichael Ellerman 	}
9063a72284SGuilherme G. Piccoli 
9163a72284SGuilherme G. Piccoli 	if (!ret)
9263a72284SGuilherme G. Piccoli 		phb_id = (int)(prop & (MAX_PHBS - 1));
9363a72284SGuilherme G. Piccoli 
9463a72284SGuilherme G. Piccoli 	/* We need to be sure to not use the same PHB number twice. */
9563a72284SGuilherme G. Piccoli 	if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
9663a72284SGuilherme G. Piccoli 		return phb_id;
9763a72284SGuilherme G. Piccoli 
9863a72284SGuilherme G. Piccoli 	/*
9963a72284SGuilherme G. Piccoli 	 * If not pseries nor powernv, or if fixed PHB numbering tried to add
10063a72284SGuilherme G. Piccoli 	 * the same PHB number twice, then fallback to dynamic PHB numbering.
10163a72284SGuilherme G. Piccoli 	 */
10263a72284SGuilherme G. Piccoli 	phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
10363a72284SGuilherme G. Piccoli 	BUG_ON(phb_id >= MAX_PHBS);
10463a72284SGuilherme G. Piccoli 	set_bit(phb_id, phb_bitmap);
10563a72284SGuilherme G. Piccoli 
10663a72284SGuilherme G. Piccoli 	return phb_id;
10763a72284SGuilherme G. Piccoli }
10863a72284SGuilherme G. Piccoli 
1092d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
110a4c9e328SKumar Gala {
111a4c9e328SKumar Gala 	struct pci_controller *phb;
112a4c9e328SKumar Gala 
113e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
114a4c9e328SKumar Gala 	if (phb == NULL)
115a4c9e328SKumar Gala 		return NULL;
116e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
11763a72284SGuilherme G. Piccoli 	phb->global_number = get_phb_number(dev);
118e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
119e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
12044ef3390SStephen Rothwell 	phb->dn = dev;
121f691fa10SMichael Ellerman 	phb->is_dynamic = slab_is_available();
122a4c9e328SKumar Gala #ifdef CONFIG_PPC64
123a4c9e328SKumar Gala 	if (dev) {
124a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
125a4c9e328SKumar Gala 
126a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
12798fa15f3SAnshuman Khandual 			nid = NUMA_NO_NODE;
128a4c9e328SKumar Gala 
129a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
130a4c9e328SKumar Gala 	}
131a4c9e328SKumar Gala #endif
132a4c9e328SKumar Gala 	return phb;
133a4c9e328SKumar Gala }
1345b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
135a4c9e328SKumar Gala 
136a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
137a4c9e328SKumar Gala {
138a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
13963a72284SGuilherme G. Piccoli 
14063a72284SGuilherme G. Piccoli 	/* Clear bit of phb_bitmap to allow reuse of this PHB number. */
14163a72284SGuilherme G. Piccoli 	if (phb->global_number < MAX_PHBS)
14263a72284SGuilherme G. Piccoli 		clear_bit(phb->global_number, phb_bitmap);
14363a72284SGuilherme G. Piccoli 
144a4c9e328SKumar Gala 	list_del(&phb->list_node);
145a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
146a4c9e328SKumar Gala 
147a4c9e328SKumar Gala 	if (phb->is_dynamic)
148a4c9e328SKumar Gala 		kfree(phb);
149a4c9e328SKumar Gala }
1506b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller);
151a4c9e328SKumar Gala 
1524c2245bbSGavin Shan /*
1532dd9c11bSMauricio Faria de Oliveira  * This function is used to call pcibios_free_controller()
1542dd9c11bSMauricio Faria de Oliveira  * in a deferred manner: a callback from the PCI subsystem.
1552dd9c11bSMauricio Faria de Oliveira  *
1562dd9c11bSMauricio Faria de Oliveira  * _*DO NOT*_ call pcibios_free_controller() explicitly if
1572dd9c11bSMauricio Faria de Oliveira  * this is used (or it may access an invalid *phb pointer).
1582dd9c11bSMauricio Faria de Oliveira  *
1592dd9c11bSMauricio Faria de Oliveira  * The callback occurs when all references to the root bus
1602dd9c11bSMauricio Faria de Oliveira  * are dropped (e.g., child buses/devices and their users).
1612dd9c11bSMauricio Faria de Oliveira  *
1622dd9c11bSMauricio Faria de Oliveira  * It's called as .release_fn() of 'struct pci_host_bridge'
1632dd9c11bSMauricio Faria de Oliveira  * which is associated with the 'struct pci_controller.bus'
1642dd9c11bSMauricio Faria de Oliveira  * (root bus) - it expects .release_data to hold a pointer
1652dd9c11bSMauricio Faria de Oliveira  * to 'struct pci_controller'.
1662dd9c11bSMauricio Faria de Oliveira  *
1672dd9c11bSMauricio Faria de Oliveira  * In order to use it, register .release_fn()/release_data
1682dd9c11bSMauricio Faria de Oliveira  * like this:
1692dd9c11bSMauricio Faria de Oliveira  *
1702dd9c11bSMauricio Faria de Oliveira  * pci_set_host_bridge_release(bridge,
1712dd9c11bSMauricio Faria de Oliveira  *                             pcibios_free_controller_deferred
1722dd9c11bSMauricio Faria de Oliveira  *                             (void *) phb);
1732dd9c11bSMauricio Faria de Oliveira  *
1742dd9c11bSMauricio Faria de Oliveira  * e.g. in the pcibios_root_bridge_prepare() callback from
1752dd9c11bSMauricio Faria de Oliveira  * pci_create_root_bus().
1762dd9c11bSMauricio Faria de Oliveira  */
1772dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
1782dd9c11bSMauricio Faria de Oliveira {
1792dd9c11bSMauricio Faria de Oliveira 	struct pci_controller *phb = (struct pci_controller *)
1802dd9c11bSMauricio Faria de Oliveira 					 bridge->release_data;
1812dd9c11bSMauricio Faria de Oliveira 
1822dd9c11bSMauricio Faria de Oliveira 	pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
1832dd9c11bSMauricio Faria de Oliveira 
1842dd9c11bSMauricio Faria de Oliveira 	pcibios_free_controller(phb);
1852dd9c11bSMauricio Faria de Oliveira }
1862dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
1872dd9c11bSMauricio Faria de Oliveira 
1882dd9c11bSMauricio Faria de Oliveira /*
1894c2245bbSGavin Shan  * The function is used to return the minimal alignment
1904c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1914c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1924c2245bbSGavin Shan  * memory windows.
1934c2245bbSGavin Shan  */
1944c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1954c2245bbSGavin Shan 					 unsigned long type)
1964c2245bbSGavin Shan {
197467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(bus);
198467efc2eSDaniel Axtens 
199467efc2eSDaniel Axtens 	if (phb->controller_ops.window_alignment)
200467efc2eSDaniel Axtens 		return phb->controller_ops.window_alignment(bus, type);
201467efc2eSDaniel Axtens 
202467efc2eSDaniel Axtens 	/*
203467efc2eSDaniel Axtens 	 * PCI core will figure out the default
204467efc2eSDaniel Axtens 	 * alignment: 4KiB for I/O and 1MiB for
205467efc2eSDaniel Axtens 	 * memory window.
206467efc2eSDaniel Axtens 	 */
207467efc2eSDaniel Axtens 	return 1;
2084c2245bbSGavin Shan }
2094c2245bbSGavin Shan 
210c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
211c5fcb29aSGavin Shan {
212c5fcb29aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
213c5fcb29aSGavin Shan 
214c5fcb29aSGavin Shan 	if (hose->controller_ops.setup_bridge)
215c5fcb29aSGavin Shan 		hose->controller_ops.setup_bridge(bus, type);
216c5fcb29aSGavin Shan }
217c5fcb29aSGavin Shan 
218d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev)
219d92a208dSGavin Shan {
220467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
221467efc2eSDaniel Axtens 
222467efc2eSDaniel Axtens 	if (phb->controller_ops.reset_secondary_bus) {
223467efc2eSDaniel Axtens 		phb->controller_ops.reset_secondary_bus(dev);
224467efc2eSDaniel Axtens 		return;
225467efc2eSDaniel Axtens 	}
226467efc2eSDaniel Axtens 
227467efc2eSDaniel Axtens 	pci_reset_secondary_bus(dev);
228d92a208dSGavin Shan }
229d92a208dSGavin Shan 
23038274637SYongji Xie resource_size_t pcibios_default_alignment(void)
23138274637SYongji Xie {
23238274637SYongji Xie 	if (ppc_md.pcibios_default_alignment)
23338274637SYongji Xie 		return ppc_md.pcibios_default_alignment();
23438274637SYongji Xie 
23538274637SYongji Xie 	return 0;
23638274637SYongji Xie }
23738274637SYongji Xie 
2385350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
2395350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
2405350ab3fSWei Yang {
2415350ab3fSWei Yang 	if (ppc_md.pcibios_iov_resource_alignment)
2425350ab3fSWei Yang 		return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
2435350ab3fSWei Yang 
2445350ab3fSWei Yang 	return pci_iov_resource_size(pdev, resno);
2455350ab3fSWei Yang }
246988fc3baSBryant G. Ly 
247988fc3baSBryant G. Ly int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
248988fc3baSBryant G. Ly {
249988fc3baSBryant G. Ly 	if (ppc_md.pcibios_sriov_enable)
250988fc3baSBryant G. Ly 		return ppc_md.pcibios_sriov_enable(pdev, num_vfs);
251988fc3baSBryant G. Ly 
252988fc3baSBryant G. Ly 	return 0;
253988fc3baSBryant G. Ly }
254988fc3baSBryant G. Ly 
255988fc3baSBryant G. Ly int pcibios_sriov_disable(struct pci_dev *pdev)
256988fc3baSBryant G. Ly {
257988fc3baSBryant G. Ly 	if (ppc_md.pcibios_sriov_disable)
258988fc3baSBryant G. Ly 		return ppc_md.pcibios_sriov_disable(pdev);
259988fc3baSBryant G. Ly 
260988fc3baSBryant G. Ly 	return 0;
261988fc3baSBryant G. Ly }
262988fc3baSBryant G. Ly 
2635350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
2645350ab3fSWei Yang 
265c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
266c3bd517dSMilton Miller {
267c3bd517dSMilton Miller #ifdef CONFIG_PPC64
268c3bd517dSMilton Miller 	return hose->pci_io_size;
269c3bd517dSMilton Miller #else
27028f65c11SJoe Perches 	return resource_size(&hose->io_resource);
271c3bd517dSMilton Miller #endif
272c3bd517dSMilton Miller }
273c3bd517dSMilton Miller 
2746dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
2756dfbde20SBenjamin Herrenschmidt {
2766dfbde20SBenjamin Herrenschmidt 	int ret = 0;
2776dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
278c3bd517dSMilton Miller 	resource_size_t size;
2796dfbde20SBenjamin Herrenschmidt 
2806dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
2816dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
282c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
2836dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
2846dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
2856dfbde20SBenjamin Herrenschmidt 			ret = 1;
2866dfbde20SBenjamin Herrenschmidt 			break;
2876dfbde20SBenjamin Herrenschmidt 		}
2886dfbde20SBenjamin Herrenschmidt 	}
2896dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
2906dfbde20SBenjamin Herrenschmidt 	return ret;
2916dfbde20SBenjamin Herrenschmidt }
2926dfbde20SBenjamin Herrenschmidt 
293c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
294c3bd517dSMilton Miller {
295c3bd517dSMilton Miller 	struct pci_controller *hose;
296c3bd517dSMilton Miller 	resource_size_t size;
297c3bd517dSMilton Miller 	unsigned long ret = ~0;
298c3bd517dSMilton Miller 
299c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
300c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
301c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
302c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
303c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
304c3bd517dSMilton Miller 			unsigned long base =
305c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
306c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
307c3bd517dSMilton Miller 			break;
308c3bd517dSMilton Miller 		}
309c3bd517dSMilton Miller 	}
310c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
311c3bd517dSMilton Miller 
312c3bd517dSMilton Miller 	return ret;
313c3bd517dSMilton Miller }
314c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
315c3bd517dSMilton Miller 
3165516b540SKumar Gala /*
3175516b540SKumar Gala  * Return the domain number for this bus.
3185516b540SKumar Gala  */
3195516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
3205516b540SKumar Gala {
3215516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
3225516b540SKumar Gala 
3235516b540SKumar Gala 	return hose->global_number;
3245516b540SKumar Gala }
3255516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
32658083dadSKumar Gala 
327a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
328a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
329a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
330a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
331a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
332a4c9e328SKumar Gala  * config cycles.
333a4c9e328SKumar Gala  */
334a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
335a4c9e328SKumar Gala {
336a4c9e328SKumar Gala 	while(node) {
337a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
338a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
33944ef3390SStephen Rothwell 			if (hose->dn == node)
340a4c9e328SKumar Gala 				return hose;
341a4c9e328SKumar Gala 		node = node->parent;
342a4c9e328SKumar Gala 	}
343a4c9e328SKumar Gala 	return NULL;
344a4c9e328SKumar Gala }
345a4c9e328SKumar Gala 
34667060cb1SOliver O'Halloran struct pci_controller *pci_find_controller_for_domain(int domain_nr)
34767060cb1SOliver O'Halloran {
34867060cb1SOliver O'Halloran 	struct pci_controller *hose;
34967060cb1SOliver O'Halloran 
35067060cb1SOliver O'Halloran 	list_for_each_entry(hose, &hose_list, list_node)
35167060cb1SOliver O'Halloran 		if (hose->global_number == domain_nr)
35267060cb1SOliver O'Halloran 			return hose;
35367060cb1SOliver O'Halloran 
35467060cb1SOliver O'Halloran 	return NULL;
35567060cb1SOliver O'Halloran }
35667060cb1SOliver O'Halloran 
357450be496SOliver O'Halloran struct pci_intx_virq {
358450be496SOliver O'Halloran 	int virq;
359450be496SOliver O'Halloran 	struct kref kref;
360450be496SOliver O'Halloran 	struct list_head list_node;
361450be496SOliver O'Halloran };
362450be496SOliver O'Halloran 
363450be496SOliver O'Halloran static LIST_HEAD(intx_list);
364450be496SOliver O'Halloran static DEFINE_MUTEX(intx_mutex);
365450be496SOliver O'Halloran 
366450be496SOliver O'Halloran static void ppc_pci_intx_release(struct kref *kref)
367450be496SOliver O'Halloran {
368450be496SOliver O'Halloran 	struct pci_intx_virq *vi = container_of(kref, struct pci_intx_virq, kref);
369450be496SOliver O'Halloran 
370450be496SOliver O'Halloran 	list_del(&vi->list_node);
371450be496SOliver O'Halloran 	irq_dispose_mapping(vi->virq);
372450be496SOliver O'Halloran 	kfree(vi);
373450be496SOliver O'Halloran }
374450be496SOliver O'Halloran 
375450be496SOliver O'Halloran static int ppc_pci_unmap_irq_line(struct notifier_block *nb,
376450be496SOliver O'Halloran 			       unsigned long action, void *data)
377450be496SOliver O'Halloran {
378450be496SOliver O'Halloran 	struct pci_dev *pdev = to_pci_dev(data);
379450be496SOliver O'Halloran 
380450be496SOliver O'Halloran 	if (action == BUS_NOTIFY_DEL_DEVICE) {
381450be496SOliver O'Halloran 		struct pci_intx_virq *vi;
382450be496SOliver O'Halloran 
383450be496SOliver O'Halloran 		mutex_lock(&intx_mutex);
384450be496SOliver O'Halloran 		list_for_each_entry(vi, &intx_list, list_node) {
385450be496SOliver O'Halloran 			if (vi->virq == pdev->irq) {
386450be496SOliver O'Halloran 				kref_put(&vi->kref, ppc_pci_intx_release);
387450be496SOliver O'Halloran 				break;
388450be496SOliver O'Halloran 			}
389450be496SOliver O'Halloran 		}
390450be496SOliver O'Halloran 		mutex_unlock(&intx_mutex);
391450be496SOliver O'Halloran 	}
392450be496SOliver O'Halloran 
393450be496SOliver O'Halloran 	return NOTIFY_DONE;
394450be496SOliver O'Halloran }
395450be496SOliver O'Halloran 
396450be496SOliver O'Halloran static struct notifier_block ppc_pci_unmap_irq_notifier = {
397450be496SOliver O'Halloran 	.notifier_call = ppc_pci_unmap_irq_line,
398450be496SOliver O'Halloran };
399450be496SOliver O'Halloran 
400450be496SOliver O'Halloran static int ppc_pci_register_irq_notifier(void)
401450be496SOliver O'Halloran {
402450be496SOliver O'Halloran 	return bus_register_notifier(&pci_bus_type, &ppc_pci_unmap_irq_notifier);
403450be496SOliver O'Halloran }
404450be496SOliver O'Halloran arch_initcall(ppc_pci_register_irq_notifier);
405450be496SOliver O'Halloran 
40658083dadSKumar Gala /*
40758083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
40858083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
40958083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
41058083dadSKumar Gala  */
4114666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
41258083dadSKumar Gala {
413c591c2e3SAlexey Kardashevskiy 	int virq;
414450be496SOliver O'Halloran 	struct pci_intx_virq *vi, *vitmp;
415450be496SOliver O'Halloran 
416450be496SOliver O'Halloran 	/* Preallocate vi as rewind is complex if this fails after mapping */
417450be496SOliver O'Halloran 	vi = kzalloc(sizeof(struct pci_intx_virq), GFP_KERNEL);
418450be496SOliver O'Halloran 	if (!vi)
419450be496SOliver O'Halloran 		return -1;
42058083dadSKumar Gala 
421b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
42258083dadSKumar Gala 
42358083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
424c591c2e3SAlexey Kardashevskiy 	virq = of_irq_parse_and_map_pci(pci_dev, 0, 0);
425c591c2e3SAlexey Kardashevskiy 	if (virq <= 0) {
42658083dadSKumar Gala 		u8 line, pin;
42758083dadSKumar Gala 
42858083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
42958083dadSKumar Gala 		 * space and map that through the default controller. We
43058083dadSKumar Gala 		 * also set the type to level low since that's what PCI
43158083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
43258083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
43358083dadSKumar Gala 		 * function.
43458083dadSKumar Gala 		 */
43558083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
436450be496SOliver O'Halloran 			goto error_exit;
43758083dadSKumar Gala 		if (pin == 0)
438450be496SOliver O'Halloran 			goto error_exit;
43958083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
44054a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
441450be496SOliver O'Halloran 			goto error_exit;
44258083dadSKumar Gala 		}
443b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
44454a24cbbSBenjamin Herrenschmidt 			 line, pin);
44558083dadSKumar Gala 
44658083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
447ef24ba70SMichael Ellerman 		if (virq)
448ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
44958083dadSKumar Gala 	}
450ef24ba70SMichael Ellerman 
451ef24ba70SMichael Ellerman 	if (!virq) {
452b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
453450be496SOliver O'Halloran 		goto error_exit;
45458083dadSKumar Gala 	}
45558083dadSKumar Gala 
456b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
45758083dadSKumar Gala 
45858083dadSKumar Gala 	pci_dev->irq = virq;
45958083dadSKumar Gala 
460450be496SOliver O'Halloran 	mutex_lock(&intx_mutex);
461450be496SOliver O'Halloran 	list_for_each_entry(vitmp, &intx_list, list_node) {
462450be496SOliver O'Halloran 		if (vitmp->virq == virq) {
463450be496SOliver O'Halloran 			kref_get(&vitmp->kref);
464450be496SOliver O'Halloran 			kfree(vi);
465450be496SOliver O'Halloran 			vi = NULL;
466450be496SOliver O'Halloran 			break;
467450be496SOliver O'Halloran 		}
468450be496SOliver O'Halloran 	}
469450be496SOliver O'Halloran 	if (vi) {
470450be496SOliver O'Halloran 		vi->virq = virq;
471450be496SOliver O'Halloran 		kref_init(&vi->kref);
472450be496SOliver O'Halloran 		list_add_tail(&vi->list_node, &intx_list);
473450be496SOliver O'Halloran 	}
474450be496SOliver O'Halloran 	mutex_unlock(&intx_mutex);
475450be496SOliver O'Halloran 
47658083dadSKumar Gala 	return 0;
477450be496SOliver O'Halloran error_exit:
478450be496SOliver O'Halloran 	kfree(vi);
479450be496SOliver O'Halloran 	return -1;
48058083dadSKumar Gala }
48158083dadSKumar Gala 
48258083dadSKumar Gala /*
48328f8f183SDavid Woodhouse  * Platform support for /proc/bus/pci/X/Y mmap()s.
48458083dadSKumar Gala  *  -- paulus.
48558083dadSKumar Gala  */
48628f8f183SDavid Woodhouse int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma)
48758083dadSKumar Gala {
48828f8f183SDavid Woodhouse 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
48928f8f183SDavid Woodhouse 	resource_size_t ioaddr = pci_resource_start(pdev, bar);
49058083dadSKumar Gala 
49128f8f183SDavid Woodhouse 	if (!hose)
49228f8f183SDavid Woodhouse 		return -EINVAL;
49358083dadSKumar Gala 
49428f8f183SDavid Woodhouse 	/* Convert to an offset within this PCI controller */
49528f8f183SDavid Woodhouse 	ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE;
49658083dadSKumar Gala 
49728f8f183SDavid Woodhouse 	vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT;
49828f8f183SDavid Woodhouse 	return 0;
49958083dadSKumar Gala }
50058083dadSKumar Gala 
50158083dadSKumar Gala /*
50258083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
50358083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
50458083dadSKumar Gala  * above routine
50558083dadSKumar Gala  */
50658083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
50758083dadSKumar Gala 				  unsigned long pfn,
50858083dadSKumar Gala 				  unsigned long size,
50964b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
51058083dadSKumar Gala {
51158083dadSKumar Gala 	struct pci_dev *pdev = NULL;
51258083dadSKumar Gala 	struct resource *found = NULL;
5137c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
51458083dadSKumar Gala 	int i;
51558083dadSKumar Gala 
51658083dadSKumar Gala 	if (page_is_ram(pfn))
51764b3d0e8SBenjamin Herrenschmidt 		return prot;
51858083dadSKumar Gala 
51964b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
52058083dadSKumar Gala 	for_each_pci_dev(pdev) {
52158083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
52258083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
52358083dadSKumar Gala 			int flags = rp->flags;
52458083dadSKumar Gala 
52558083dadSKumar Gala 			/* Active and same type? */
52658083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
52758083dadSKumar Gala 				continue;
52858083dadSKumar Gala 			/* In the range of this resource? */
52958083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
53058083dadSKumar Gala 			    offset > rp->end)
53158083dadSKumar Gala 				continue;
53258083dadSKumar Gala 			found = rp;
53358083dadSKumar Gala 			break;
53458083dadSKumar Gala 		}
53558083dadSKumar Gala 		if (found)
53658083dadSKumar Gala 			break;
53758083dadSKumar Gala 	}
53858083dadSKumar Gala 	if (found) {
53958083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
54064b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
54158083dadSKumar Gala 		pci_dev_put(pdev);
54258083dadSKumar Gala 	}
54358083dadSKumar Gala 
544b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
54564b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
54658083dadSKumar Gala 
54764b3d0e8SBenjamin Herrenschmidt 	return prot;
54858083dadSKumar Gala }
54958083dadSKumar Gala 
550e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
551e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
552e9f82cb7SBenjamin Herrenschmidt {
553e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
554e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
555e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
556e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
557e9f82cb7SBenjamin Herrenschmidt 
558e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
559e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
560e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
561e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
562e9f82cb7SBenjamin Herrenschmidt 	 */
563e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
564e9f82cb7SBenjamin Herrenschmidt 	offset += port;
565e9f82cb7SBenjamin Herrenschmidt 
566e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
567e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
568e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
569e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
570e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
571e9f82cb7SBenjamin Herrenschmidt 
572e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
573e9f82cb7SBenjamin Herrenschmidt 	case 1:
574e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
575e9f82cb7SBenjamin Herrenschmidt 		return 1;
576e9f82cb7SBenjamin Herrenschmidt 	case 2:
577e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
578e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
579e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
580e9f82cb7SBenjamin Herrenschmidt 		return 2;
581e9f82cb7SBenjamin Herrenschmidt 	case 4:
582e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
583e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
584e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
585e9f82cb7SBenjamin Herrenschmidt 		return 4;
586e9f82cb7SBenjamin Herrenschmidt 	}
587e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
588e9f82cb7SBenjamin Herrenschmidt }
589e9f82cb7SBenjamin Herrenschmidt 
590e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
591e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
592e9f82cb7SBenjamin Herrenschmidt {
593e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
594e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
595e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
596e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
597e9f82cb7SBenjamin Herrenschmidt 
598e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
599e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
600e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
601e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
602e9f82cb7SBenjamin Herrenschmidt 	 */
603e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
604e9f82cb7SBenjamin Herrenschmidt 	offset += port;
605e9f82cb7SBenjamin Herrenschmidt 
606e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
607e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
608e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
609e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
610e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
611e9f82cb7SBenjamin Herrenschmidt 
612e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
613e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
614e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
615e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
616e9f82cb7SBenjamin Herrenschmidt 	 */
617e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
618e9f82cb7SBenjamin Herrenschmidt 	case 1:
619e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
620e9f82cb7SBenjamin Herrenschmidt 		return 1;
621e9f82cb7SBenjamin Herrenschmidt 	case 2:
622e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
623e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
624e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
625e9f82cb7SBenjamin Herrenschmidt 		return 2;
626e9f82cb7SBenjamin Herrenschmidt 	case 4:
627e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
628e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
629e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
630e9f82cb7SBenjamin Herrenschmidt 		return 4;
631e9f82cb7SBenjamin Herrenschmidt 	}
632e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
633e9f82cb7SBenjamin Herrenschmidt }
634e9f82cb7SBenjamin Herrenschmidt 
635e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
636e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
637e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
638e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
639e9f82cb7SBenjamin Herrenschmidt {
640e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
641e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
642e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
643e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
644e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
645e9f82cb7SBenjamin Herrenschmidt 
646e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
647e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
648e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
649e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
650e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
651e9f82cb7SBenjamin Herrenschmidt 
652e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
6535b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
6545b11abfdSBenjamin Herrenschmidt 		 *
6555b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
6565b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
6575b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
6585b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
6595b11abfdSBenjamin Herrenschmidt 		 */
6605b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
6615b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
6625b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
6635b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
6645b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
6655b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
6665b11abfdSBenjamin Herrenschmidt 			return 0;
6675b11abfdSBenjamin Herrenschmidt 		}
668e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
669e9f82cb7SBenjamin Herrenschmidt 	} else {
670e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
671e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
672e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
673e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
674e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
675e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
676e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
677e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
678e9f82cb7SBenjamin Herrenschmidt 	}
679e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
680e9f82cb7SBenjamin Herrenschmidt 
681e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
68264b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
683e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
684e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
685e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
686e9f82cb7SBenjamin Herrenschmidt }
687e9f82cb7SBenjamin Herrenschmidt 
68858083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
68958083dadSKumar Gala 			  const struct resource *rsrc,
69058083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
69158083dadSKumar Gala {
69238301358SBjorn Helgaas 	struct pci_bus_region region;
69358083dadSKumar Gala 
69438301358SBjorn Helgaas 	if (rsrc->flags & IORESOURCE_IO) {
69538301358SBjorn Helgaas 		pcibios_resource_to_bus(dev->bus, &region,
69638301358SBjorn Helgaas 					(struct resource *) rsrc);
69738301358SBjorn Helgaas 		*start = region.start;
69838301358SBjorn Helgaas 		*end = region.end;
69958083dadSKumar Gala 		return;
70038301358SBjorn Helgaas 	}
70158083dadSKumar Gala 
70238301358SBjorn Helgaas 	/* We pass a CPU physical address to userland for MMIO instead of a
70338301358SBjorn Helgaas 	 * BAR value because X is lame and expects to be able to use that
70458083dadSKumar Gala 	 * to pass to /dev/mem!
70558083dadSKumar Gala 	 *
70638301358SBjorn Helgaas 	 * That means we may have 64-bit values where some apps only expect
70738301358SBjorn Helgaas 	 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
70858083dadSKumar Gala 	 */
70938301358SBjorn Helgaas 	*start = rsrc->start;
71038301358SBjorn Helgaas 	*end = rsrc->end;
71158083dadSKumar Gala }
71213dccb9eSBenjamin Herrenschmidt 
71313dccb9eSBenjamin Herrenschmidt /**
71413dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
71513dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
71613dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
71713dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
71813dccb9eSBenjamin Herrenschmidt  *
71913dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
72013dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
72113dccb9eSBenjamin Herrenschmidt  * content.
72213dccb9eSBenjamin Herrenschmidt  *
72313dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
72413dccb9eSBenjamin Herrenschmidt  * with here:
72513dccb9eSBenjamin Herrenschmidt  *
72613dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
72713dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
72813dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
72913dccb9eSBenjamin Herrenschmidt  *
73013dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
73113dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
73213dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
73313dccb9eSBenjamin Herrenschmidt  *
73413dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
73513dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
73613dccb9eSBenjamin Herrenschmidt  */
737cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
738cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
73913dccb9eSBenjamin Herrenschmidt {
740858957abSKevin Hao 	int memno = 0;
74113dccb9eSBenjamin Herrenschmidt 	struct resource *res;
742654837e8SAndrew Murray 	struct of_pci_range range;
743654837e8SAndrew Murray 	struct of_pci_range_parser parser;
74413dccb9eSBenjamin Herrenschmidt 
745b7c670d6SRob Herring 	printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
746b7c670d6SRob Herring 	       dev, primary ? "(primary)" : "");
74713dccb9eSBenjamin Herrenschmidt 
748654837e8SAndrew Murray 	/* Check for ranges property */
749654837e8SAndrew Murray 	if (of_pci_range_parser_init(&parser, dev))
75013dccb9eSBenjamin Herrenschmidt 		return;
75113dccb9eSBenjamin Herrenschmidt 
75213dccb9eSBenjamin Herrenschmidt 	/* Parse it */
753654837e8SAndrew Murray 	for_each_of_pci_range(&parser, &range) {
754e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
755e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
756e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
757e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
758e9f82cb7SBenjamin Herrenschmidt 		 */
759654837e8SAndrew Murray 		if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
76013dccb9eSBenjamin Herrenschmidt 			continue;
76113dccb9eSBenjamin Herrenschmidt 
76213dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
76313dccb9eSBenjamin Herrenschmidt 		res = NULL;
764654837e8SAndrew Murray 		switch (range.flags & IORESOURCE_TYPE_BITS) {
765654837e8SAndrew Murray 		case IORESOURCE_IO:
76613dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
76713dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
768654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
769654837e8SAndrew Murray 			       range.pci_addr);
77013dccb9eSBenjamin Herrenschmidt 
77113dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
77213dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
77313dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
77413dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
77513dccb9eSBenjamin Herrenschmidt 				continue;
77613dccb9eSBenjamin Herrenschmidt 			}
77713dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
77813dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
779654837e8SAndrew Murray 			if (range.size > 0x01000000)
780654837e8SAndrew Murray 				range.size = 0x01000000;
78113dccb9eSBenjamin Herrenschmidt 
78213dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
783654837e8SAndrew Murray 			hose->io_base_virt = ioremap(range.cpu_addr,
784654837e8SAndrew Murray 						range.size);
78513dccb9eSBenjamin Herrenschmidt 
78613dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
78713dccb9eSBenjamin Herrenschmidt 			if (primary)
78813dccb9eSBenjamin Herrenschmidt 				isa_io_base =
78913dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
79013dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
79113dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
79213dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
79313dccb9eSBenjamin Herrenschmidt 			 */
794654837e8SAndrew Murray 			hose->pci_io_size = range.pci_addr + range.size;
795654837e8SAndrew Murray 			hose->io_base_phys = range.cpu_addr - range.pci_addr;
79613dccb9eSBenjamin Herrenschmidt 
79713dccb9eSBenjamin Herrenschmidt 			/* Build resource */
79813dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
799654837e8SAndrew Murray 			range.cpu_addr = range.pci_addr;
80013dccb9eSBenjamin Herrenschmidt 			break;
801654837e8SAndrew Murray 		case IORESOURCE_MEM:
80213dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
80313dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
804654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
805654837e8SAndrew Murray 			       range.pci_addr,
8066a9166b5SRob Herring 			       (range.flags & IORESOURCE_PREFETCH) ?
807654837e8SAndrew Murray 			       "Prefetch" : "");
80813dccb9eSBenjamin Herrenschmidt 
80913dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
81013dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
81113dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
81213dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
81313dccb9eSBenjamin Herrenschmidt 				continue;
81413dccb9eSBenjamin Herrenschmidt 			}
81513dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
816654837e8SAndrew Murray 			if (range.pci_addr == 0) {
81713dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
818654837e8SAndrew Murray 					isa_mem_base = range.cpu_addr;
819654837e8SAndrew Murray 				hose->isa_mem_phys = range.cpu_addr;
820654837e8SAndrew Murray 				hose->isa_mem_size = range.size;
82113dccb9eSBenjamin Herrenschmidt 			}
82213dccb9eSBenjamin Herrenschmidt 
82313dccb9eSBenjamin Herrenschmidt 			/* Build resource */
824654837e8SAndrew Murray 			hose->mem_offset[memno] = range.cpu_addr -
825654837e8SAndrew Murray 							range.pci_addr;
82613dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
82713dccb9eSBenjamin Herrenschmidt 			break;
82813dccb9eSBenjamin Herrenschmidt 		}
82913dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
830aeba3731SMichael Ellerman 			res->name = dev->full_name;
831aeba3731SMichael Ellerman 			res->flags = range.flags;
832aeba3731SMichael Ellerman 			res->start = range.cpu_addr;
833aeba3731SMichael Ellerman 			res->end = range.cpu_addr + range.size - 1;
834aeba3731SMichael Ellerman 			res->parent = res->child = res->sibling = NULL;
83513dccb9eSBenjamin Herrenschmidt 		}
83613dccb9eSBenjamin Herrenschmidt 	}
83713dccb9eSBenjamin Herrenschmidt }
838fa462f2dSBenjamin Herrenschmidt 
839fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
840fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
841fa462f2dSBenjamin Herrenschmidt {
842fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
8431fd0f525SBenjamin Herrenschmidt 
8440e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
845fa462f2dSBenjamin Herrenschmidt 		return 0;
8460e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
847fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
848fa462f2dSBenjamin Herrenschmidt 	return 1;
849fa462f2dSBenjamin Herrenschmidt }
850fa462f2dSBenjamin Herrenschmidt 
851d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
852d82fb31aSKleber Sacilotto de Souza {
853d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
854d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
855d82fb31aSKleber Sacilotto de Souza 
856d82fb31aSKleber Sacilotto de Souza 	return 0;
857d82fb31aSKleber Sacilotto de Souza }
858d82fb31aSKleber Sacilotto de Souza 
859bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
860bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
861bf5e2ba2SBenjamin Herrenschmidt  */
862cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
863bf5e2ba2SBenjamin Herrenschmidt {
864bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
865bf5e2ba2SBenjamin Herrenschmidt 	int i;
866bf5e2ba2SBenjamin Herrenschmidt 
867bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
868bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
869bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
870bf5e2ba2SBenjamin Herrenschmidt 		return;
871bf5e2ba2SBenjamin Herrenschmidt 	}
872c3b80fb0SWei Yang 
873c3b80fb0SWei Yang 	if (dev->is_virtfn)
874c3b80fb0SWei Yang 		return;
875c3b80fb0SWei Yang 
876bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
877bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
878c5df457fSKevin Hao 		struct pci_bus_region reg;
879bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
880bf5e2ba2SBenjamin Herrenschmidt 			continue;
88148c2ce97SBenjamin Herrenschmidt 
88248c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
88348c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
88448c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
88548c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
8867f172890SBenjamin Herrenschmidt 		 */
887fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &reg, res);
88848c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
889c5df457fSKevin Hao 		    (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
89048c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
89148c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
892ae2a84b4SKevin Hao 				pr_debug("PCI:%s Resource %d %pR is unassigned\n",
893ae2a84b4SKevin Hao 					 pci_name(dev), i, res);
894bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
895bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
896bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
897bf5e2ba2SBenjamin Herrenschmidt 			continue;
898bf5e2ba2SBenjamin Herrenschmidt 		}
899bf5e2ba2SBenjamin Herrenschmidt 
900ae2a84b4SKevin Hao 		pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
901bf5e2ba2SBenjamin Herrenschmidt 	}
902bf5e2ba2SBenjamin Herrenschmidt 
903bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
904bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
905bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
906bf5e2ba2SBenjamin Herrenschmidt }
907bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
908bf5e2ba2SBenjamin Herrenschmidt 
909b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
910b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
911b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
912b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
913b5561511SBenjamin Herrenschmidt  */
914cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
915b5561511SBenjamin Herrenschmidt 						 struct resource *res)
916bf5e2ba2SBenjamin Herrenschmidt {
917be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
918bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
919b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
9203fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
921b5561511SBenjamin Herrenschmidt 	u16 command;
922b5561511SBenjamin Herrenschmidt 	int i;
923bf5e2ba2SBenjamin Herrenschmidt 
924b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
9250e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
926b5561511SBenjamin Herrenschmidt 		return 0;
927bf5e2ba2SBenjamin Herrenschmidt 
928b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
929b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
930fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, res);
9313fd47f06SBenjamin Herrenschmidt 
9323fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
9333fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
934b5561511SBenjamin Herrenschmidt 			return 0;
935b5561511SBenjamin Herrenschmidt 
936b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
937b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
938b5561511SBenjamin Herrenschmidt 		 */
939b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
940b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
941b5561511SBenjamin Herrenschmidt 			return 1;
942b5561511SBenjamin Herrenschmidt 
943b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
944b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
9453fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
946b5561511SBenjamin Herrenschmidt 		 */
947b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
948b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
9493fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
950b5561511SBenjamin Herrenschmidt 				return 0;
951b5561511SBenjamin Herrenschmidt 		}
952b5561511SBenjamin Herrenschmidt 
953b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
954b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
955b5561511SBenjamin Herrenschmidt 		 */
956b5561511SBenjamin Herrenschmidt 		return 1;
957b5561511SBenjamin Herrenschmidt 	} else {
958b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
959b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
960b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
961b5561511SBenjamin Herrenschmidt 			return 0;
962b5561511SBenjamin Herrenschmidt 
963b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
964b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
965b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
966b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
967b5561511SBenjamin Herrenschmidt 		 */
968b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
969b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
970b5561511SBenjamin Herrenschmidt 			return 0;
971b5561511SBenjamin Herrenschmidt 
972b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
973b5561511SBenjamin Herrenschmidt 		 * it unassigned
974b5561511SBenjamin Herrenschmidt 		 */
975b5561511SBenjamin Herrenschmidt 		return 1;
976b5561511SBenjamin Herrenschmidt 	}
977b5561511SBenjamin Herrenschmidt }
978b5561511SBenjamin Herrenschmidt 
979b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
980cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
981b5561511SBenjamin Herrenschmidt {
982bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
983bf5e2ba2SBenjamin Herrenschmidt 	int i;
984bf5e2ba2SBenjamin Herrenschmidt 
985b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
986b5561511SBenjamin Herrenschmidt 
98789a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
98889a74eccSBjorn Helgaas 		if (!res || !res->flags)
989bf5e2ba2SBenjamin Herrenschmidt 			continue;
990b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
991b188b2aeSKumar Gala 			continue;
992be8cbcd8SBenjamin Herrenschmidt 
993cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
994cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
995cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
99648c2ce97SBenjamin Herrenschmidt 		 */
99748c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
99848c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
99948c2ce97SBenjamin Herrenschmidt 			res->start = 0;
1000cf1a4cf8SGavin Shan 			res->end = -1;
100148c2ce97SBenjamin Herrenschmidt 			continue;
100248c2ce97SBenjamin Herrenschmidt 		}
100348c2ce97SBenjamin Herrenschmidt 
1004ae2a84b4SKevin Hao 		pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
1005bf5e2ba2SBenjamin Herrenschmidt 
1006b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
1007b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
1008b5561511SBenjamin Herrenschmidt 		 */
1009b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
1010b5561511SBenjamin Herrenschmidt 			res->flags = 0;
1011b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
1012bf5e2ba2SBenjamin Herrenschmidt 		}
1013bf5e2ba2SBenjamin Herrenschmidt 	}
1014b5561511SBenjamin Herrenschmidt }
1015b5561511SBenjamin Herrenschmidt 
1016cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
10178b8da358SBenjamin Herrenschmidt {
1018467efc2eSDaniel Axtens 	struct pci_controller *phb;
1019467efc2eSDaniel Axtens 
10207eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
10218b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
10228b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
10238b8da358SBenjamin Herrenschmidt 
10248b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
10257eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
10268b8da358SBenjamin Herrenschmidt 	 */
10278b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
10288b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
10298b8da358SBenjamin Herrenschmidt 
10308b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
1031467efc2eSDaniel Axtens 	phb = pci_bus_to_host(bus);
1032467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_bus_setup)
1033467efc2eSDaniel Axtens 		phb->controller_ops.dma_bus_setup(bus);
10348b8da358SBenjamin Herrenschmidt }
10358b8da358SBenjamin Herrenschmidt 
10363ab3f3c9SOliver O'Halloran void pcibios_bus_add_device(struct pci_dev *dev)
10377eef440aSBenjamin Herrenschmidt {
1038467efc2eSDaniel Axtens 	struct pci_controller *phb;
10397eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
10407eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
10417eef440aSBenjamin Herrenschmidt 	 */
10427eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
10437eef440aSBenjamin Herrenschmidt 
10447eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
1045bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
10460617fc0cSChristoph Hellwig 	dev->dev.archdata.dma_offset = PCI_DRAM_OFFSET;
10477eef440aSBenjamin Herrenschmidt 
10487eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
1049467efc2eSDaniel Axtens 	phb = pci_bus_to_host(dev->bus);
1050467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_dev_setup)
1051467efc2eSDaniel Axtens 		phb->controller_ops.dma_dev_setup(dev);
10527eef440aSBenjamin Herrenschmidt 
10537eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
10547eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
10557eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
10567eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
105730d87ef8SShawn Anastasio 
105830d87ef8SShawn Anastasio 	if (ppc_md.pcibios_bus_add_device)
10593ab3f3c9SOliver O'Halloran 		ppc_md.pcibios_bus_add_device(dev);
106030d87ef8SShawn Anastasio }
106130d87ef8SShawn Anastasio 
1062*06dc660eSOliver O'Halloran int pcibios_device_add(struct pci_dev *dev)
10637846de40SGuenter Roeck {
1064a5f3d2c1SCédric Le Goater 	struct irq_domain *d;
1065a5f3d2c1SCédric Le Goater 
10666e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
10676e628c7dSWei Yang 	if (ppc_md.pcibios_fixup_sriov)
10686e628c7dSWei Yang 		ppc_md.pcibios_fixup_sriov(dev);
10696e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
10706e628c7dSWei Yang 
1071a5f3d2c1SCédric Le Goater 	d = dev_get_msi_domain(&dev->bus->dev);
1072a5f3d2c1SCédric Le Goater 	if (d)
1073a5f3d2c1SCédric Le Goater 		dev_set_msi_domain(&dev->dev, d);
10747846de40SGuenter Roeck 	return 0;
10757846de40SGuenter Roeck }
10767846de40SGuenter Roeck 
107779c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
107879c8be83SMyron Stowe {
107979c8be83SMyron Stowe 	/* No special bus mastering setup handling */
108079c8be83SMyron Stowe }
108179c8be83SMyron Stowe 
1082cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1083bf5e2ba2SBenjamin Herrenschmidt {
1084237865f1SBjorn Helgaas 	/* When called from the generic PCI probe, read PCI<->PCI bridge
1085237865f1SBjorn Helgaas 	 * bases. This is -not- called when generating the PCI tree from
1086237865f1SBjorn Helgaas 	 * the OF device-tree.
1087237865f1SBjorn Helgaas 	 */
1088237865f1SBjorn Helgaas 	pci_read_bridge_bases(bus);
1089237865f1SBjorn Helgaas 
1090237865f1SBjorn Helgaas 	/* Now fixup the bus bus */
10918b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
1092bf5e2ba2SBenjamin Herrenschmidt }
1093bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1094bf5e2ba2SBenjamin Herrenschmidt 
10953fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
10963fd94c6bSBenjamin Herrenschmidt {
10970e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
10983fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
10993fd94c6bSBenjamin Herrenschmidt 		return 1;
11003fd94c6bSBenjamin Herrenschmidt 	return 0;
11013fd94c6bSBenjamin Herrenschmidt }
11023fd94c6bSBenjamin Herrenschmidt 
11033fd94c6bSBenjamin Herrenschmidt /*
11043fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
11053fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
11063fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
11073fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
11083fd94c6bSBenjamin Herrenschmidt  *
11093fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
11103fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
11113fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
11123fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
11133fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
11143fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
11153fd94c6bSBenjamin Herrenschmidt  */
11163b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
11173fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
11183fd94c6bSBenjamin Herrenschmidt {
11193fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
11203fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
11213fd94c6bSBenjamin Herrenschmidt 
1122b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
11233fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1124b26b2d49SDominik Brodowski 			return start;
1125b26b2d49SDominik Brodowski 		if (start & 0x300)
11263fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
11273fd94c6bSBenjamin Herrenschmidt 	}
1128b26b2d49SDominik Brodowski 
1129b26b2d49SDominik Brodowski 	return start;
11303fd94c6bSBenjamin Herrenschmidt }
11313fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
11323fd94c6bSBenjamin Herrenschmidt 
11333fd94c6bSBenjamin Herrenschmidt /*
11343fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
11353fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
11363fd94c6bSBenjamin Herrenschmidt  */
11370f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
11383fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
11393fd94c6bSBenjamin Herrenschmidt {
11403fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
11413fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
11423fd94c6bSBenjamin Herrenschmidt 
11433fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
11443fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
11453fd94c6bSBenjamin Herrenschmidt 			continue;
11463fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
11473fd94c6bSBenjamin Herrenschmidt 			break;
11483fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
11493fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11503fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11513fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
11523fd94c6bSBenjamin Herrenschmidt 	}
11533fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
11543fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
11553fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
11563fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
11573fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
11583fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
11593fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
11603fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
11613fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1162ae2a84b4SKevin Hao 		pr_debug("PCI: Reparented %s %pR under %s\n",
1163ae2a84b4SKevin Hao 			 p->name, p, res->name);
11643fd94c6bSBenjamin Herrenschmidt 	}
11653fd94c6bSBenjamin Herrenschmidt 	return 0;
11663fd94c6bSBenjamin Herrenschmidt }
11673fd94c6bSBenjamin Herrenschmidt 
11683fd94c6bSBenjamin Herrenschmidt /*
11693fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
11703fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
11713fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
11723fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
11733fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
11743fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
11753fd94c6bSBenjamin Herrenschmidt  *
11763fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
11773fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
11783fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
11793fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
11803fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
11813fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
11823fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
11833fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
11843fd94c6bSBenjamin Herrenschmidt  *
11853fd94c6bSBenjamin Herrenschmidt  *  Our solution:
11863fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
11873fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
11883fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
11893fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
11903fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
11913fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
11923fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
11933fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
11943fd94c6bSBenjamin Herrenschmidt  *	    resources.
11953fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
11963fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
11973fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
11983fd94c6bSBenjamin Herrenschmidt  *	    as well.
11993fd94c6bSBenjamin Herrenschmidt  */
12003fd94c6bSBenjamin Herrenschmidt 
1201e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus)
12023fd94c6bSBenjamin Herrenschmidt {
1203e90a1318SNathan Fontenot 	struct pci_bus *b;
12043fd94c6bSBenjamin Herrenschmidt 	int i;
12053fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
12063fd94c6bSBenjamin Herrenschmidt 
1207b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1208b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1209b5ae5f91SBenjamin Herrenschmidt 
121089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
121189a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
12123fd94c6bSBenjamin Herrenschmidt 			continue;
121348c2ce97SBenjamin Herrenschmidt 
121448c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
121548c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
121648c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
121748c2ce97SBenjamin Herrenschmidt 
12183fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
12193fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
12203fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
12213fd94c6bSBenjamin Herrenschmidt 		else {
12223fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
12233fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
12243fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
12253fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
12263fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
12273fd94c6bSBenjamin Herrenschmidt 				 */
12283fd94c6bSBenjamin Herrenschmidt 				continue;
12293fd94c6bSBenjamin Herrenschmidt 			}
12303fd94c6bSBenjamin Herrenschmidt 		}
12313fd94c6bSBenjamin Herrenschmidt 
1232ae2a84b4SKevin Hao 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1233ae2a84b4SKevin Hao 			 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1234ae2a84b4SKevin Hao 			 i, res, pr, (pr && pr->name) ? pr->name : "nil");
12353fd94c6bSBenjamin Herrenschmidt 
12363fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
12373ebfe46aSYinghai Lu 			struct pci_dev *dev = bus->self;
12383ebfe46aSYinghai Lu 
12393fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
12403fd94c6bSBenjamin Herrenschmidt 				continue;
12413fd94c6bSBenjamin Herrenschmidt 			/*
12423fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
12433fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
12443fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
12453fd94c6bSBenjamin Herrenschmidt 			 */
12463fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
12473fd94c6bSBenjamin Herrenschmidt 				continue;
12483ebfe46aSYinghai Lu 
12493ebfe46aSYinghai Lu 			if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
12503ebfe46aSYinghai Lu 			    pci_claim_bridge_resource(dev,
12513ebfe46aSYinghai Lu 						i + PCI_BRIDGE_RESOURCES) == 0)
12523ebfe46aSYinghai Lu 				continue;
12533fd94c6bSBenjamin Herrenschmidt 		}
1254f2c2cbccSJoe Perches 		pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n",
1255f2c2cbccSJoe Perches 			i, bus->number);
12563fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1257cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1258cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1259cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1260cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1261cf1a4cf8SGavin Shan 		 * save more space.
1262cf1a4cf8SGavin Shan 		 */
1263cf1a4cf8SGavin Shan 		res->start = 0;
1264cf1a4cf8SGavin Shan 		res->end = -1;
12653fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
12663fd94c6bSBenjamin Herrenschmidt 	}
1267e90a1318SNathan Fontenot 
1268e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1269e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
12703fd94c6bSBenjamin Herrenschmidt }
12713fd94c6bSBenjamin Herrenschmidt 
1272cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
12733fd94c6bSBenjamin Herrenschmidt {
12743fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
12753fd94c6bSBenjamin Herrenschmidt 
1276ae2a84b4SKevin Hao 	pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1277ae2a84b4SKevin Hao 		 pci_name(dev), idx, r);
12783fd94c6bSBenjamin Herrenschmidt 
12793fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
12803fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
12813fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
12823fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
12833fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
12843fd94c6bSBenjamin Herrenschmidt 		if (pr)
1285ae2a84b4SKevin Hao 			pr_debug("PCI:  parent is %p: %pR\n", pr, pr);
12863fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
12873fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
12883fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
12893fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
12903fd94c6bSBenjamin Herrenschmidt 	}
12913fd94c6bSBenjamin Herrenschmidt }
12923fd94c6bSBenjamin Herrenschmidt 
12933fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
12943fd94c6bSBenjamin Herrenschmidt {
12953fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
12963fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
12973fd94c6bSBenjamin Herrenschmidt 	u16 command;
12983fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
12993fd94c6bSBenjamin Herrenschmidt 
13003fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
13013fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1302ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
13033fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
13043fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
13053fd94c6bSBenjamin Herrenschmidt 				continue;
13063fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
13073fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1308ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1309ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1310ad892a63SBenjamin Herrenschmidt 			 */
1311ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1312ad892a63SBenjamin Herrenschmidt 				disabled = 1;
13133fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
13143fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
13153fd94c6bSBenjamin Herrenschmidt 			else
13163fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1317533b1928SPaul Mackerras 			if (pass == disabled)
1318533b1928SPaul Mackerras 				alloc_resource(dev, idx);
13193fd94c6bSBenjamin Herrenschmidt 		}
13203fd94c6bSBenjamin Herrenschmidt 		if (pass)
13213fd94c6bSBenjamin Herrenschmidt 			continue;
13223fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1323ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
13243fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
13253fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
13263fd94c6bSBenjamin Herrenschmidt 			 */
13273fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1328ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1329ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1330b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1331b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
13323fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
13333fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
13343fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
13353fd94c6bSBenjamin Herrenschmidt 			}
13363fd94c6bSBenjamin Herrenschmidt 		}
13373fd94c6bSBenjamin Herrenschmidt 	}
1338ad892a63SBenjamin Herrenschmidt }
13393fd94c6bSBenjamin Herrenschmidt 
1340c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1341c1f34302SBenjamin Herrenschmidt {
1342c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1343c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1344c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1345c1f34302SBenjamin Herrenschmidt 	int i;
1346c1f34302SBenjamin Herrenschmidt 
1347c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1348c1f34302SBenjamin Herrenschmidt 
1349c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1350c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1351c1f34302SBenjamin Herrenschmidt 		goto no_io;
1352c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1353c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1354c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1355c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1356c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1357c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1358c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1359c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1360c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1361c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1362c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1363c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1364c1f34302SBenjamin Herrenschmidt 		kfree(res);
1365c1f34302SBenjamin Herrenschmidt 	}
1366c1f34302SBenjamin Herrenschmidt 
1367c1f34302SBenjamin Herrenschmidt  no_io:
1368c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1369c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1370c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
13713fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1372c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1373c1f34302SBenjamin Herrenschmidt 			continue;
1374c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1375c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1376c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1377c1f34302SBenjamin Herrenschmidt 			break;
1378c1f34302SBenjamin Herrenschmidt 	}
1379c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1380c1f34302SBenjamin Herrenschmidt 		return;
1381c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1382c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1383c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1384c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1385c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1386c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1387c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1388c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1389c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1390c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1391c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1392c1f34302SBenjamin Herrenschmidt 		kfree(res);
1393c1f34302SBenjamin Herrenschmidt 	}
1394c1f34302SBenjamin Herrenschmidt }
1395c1f34302SBenjamin Herrenschmidt 
13963fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
13973fd94c6bSBenjamin Herrenschmidt {
1398e90a1318SNathan Fontenot 	struct pci_bus *b;
1399e90a1318SNathan Fontenot 
140048c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1401e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1402e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
14039a1a70aeSBenjamin Herrenschmidt 	if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
14043fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(0);
14053fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(1);
14069a1a70aeSBenjamin Herrenschmidt 	}
14073fd94c6bSBenjamin Herrenschmidt 
1408c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1409c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1410c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1411c1f34302SBenjamin Herrenschmidt 	 */
14120e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1413c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1414c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1415c1f34302SBenjamin Herrenschmidt 	}
1416c1f34302SBenjamin Herrenschmidt 
1417c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1418c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1419c1f34302SBenjamin Herrenschmidt 	 */
14200e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1421a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
14223fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
14233fd94c6bSBenjamin Herrenschmidt 	}
14243fd94c6bSBenjamin Herrenschmidt }
14253fd94c6bSBenjamin Herrenschmidt 
1426fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
14273fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1428fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1429fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
14303fd94c6bSBenjamin Herrenschmidt  */
1431baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
14323fd94c6bSBenjamin Herrenschmidt {
14333fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
14343fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
14353fd94c6bSBenjamin Herrenschmidt 
14363fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
14373fd94c6bSBenjamin Herrenschmidt 		int i;
14383fd94c6bSBenjamin Herrenschmidt 
14393fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
14403fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
14413fd94c6bSBenjamin Herrenschmidt 
14423fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
14433fd94c6bSBenjamin Herrenschmidt 				continue;
1444fd6852c8SBenjamin Herrenschmidt 
1445ae2a84b4SKevin Hao 			pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1446ae2a84b4SKevin Hao 				 pci_name(dev), i, r);
1447fd6852c8SBenjamin Herrenschmidt 
14483ebfe46aSYinghai Lu 			if (pci_claim_resource(dev, i) == 0)
14493ebfe46aSYinghai Lu 				continue;
14503ebfe46aSYinghai Lu 
14513ebfe46aSYinghai Lu 			pci_claim_bridge_resource(dev, i);
14523fd94c6bSBenjamin Herrenschmidt 		}
14533fd94c6bSBenjamin Herrenschmidt 	}
14543fd94c6bSBenjamin Herrenschmidt 
14553fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
14563fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
14573fd94c6bSBenjamin Herrenschmidt }
14585b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1459fd6852c8SBenjamin Herrenschmidt 
1460fd6852c8SBenjamin Herrenschmidt 
1461fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1462fd6852c8SBenjamin Herrenschmidt  *
1463fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1464fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1465fd6852c8SBenjamin Herrenschmidt  * being added
1466fd6852c8SBenjamin Herrenschmidt  */
1467fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1468fd6852c8SBenjamin Herrenschmidt {
1469fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1470fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1471fd6852c8SBenjamin Herrenschmidt 
1472fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1473fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1474fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
14757415c14cSGavin Shan 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
14767415c14cSGavin Shan 		if (bus->self)
14777415c14cSGavin Shan 			pci_assign_unassigned_bridge_resources(bus->self);
14787415c14cSGavin Shan 		else
1479ab444ec9SGavin Shan 			pci_assign_unassigned_bus_resources(bus);
14807415c14cSGavin Shan 	}
1481fd6852c8SBenjamin Herrenschmidt 
1482fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1483fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1484fd6852c8SBenjamin Herrenschmidt }
1485fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1486fd6852c8SBenjamin Herrenschmidt 
1487549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1488549beb9bSBenjamin Herrenschmidt {
1489467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1490467efc2eSDaniel Axtens 
1491467efc2eSDaniel Axtens 	if (phb->controller_ops.enable_device_hook)
1492467efc2eSDaniel Axtens 		if (!phb->controller_ops.enable_device_hook(dev))
1493549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1494549beb9bSBenjamin Herrenschmidt 
14957cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1496549beb9bSBenjamin Herrenschmidt }
149753280323SBenjamin Herrenschmidt 
1498abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev)
1499abeeed6dSMichael Neuling {
1500abeeed6dSMichael Neuling 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1501abeeed6dSMichael Neuling 
1502abeeed6dSMichael Neuling 	if (phb->controller_ops.disable_device)
1503abeeed6dSMichael Neuling 		phb->controller_ops.disable_device(dev);
1504abeeed6dSMichael Neuling }
1505abeeed6dSMichael Neuling 
150638973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
150738973ba7SBjorn Helgaas {
150838973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
150938973ba7SBjorn Helgaas }
151038973ba7SBjorn Helgaas 
1511cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1512cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
151353280323SBenjamin Herrenschmidt {
151453280323SBenjamin Herrenschmidt 	struct resource *res;
15153fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
151653280323SBenjamin Herrenschmidt 	int i;
151753280323SBenjamin Herrenschmidt 
151853280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
151945a709f8SBjorn Helgaas 	res = &hose->io_resource;
152053280323SBenjamin Herrenschmidt 
152153280323SBenjamin Herrenschmidt 	if (!res->flags) {
1522cdb1b342SBenjamin Herrenschmidt 		pr_debug("PCI: I/O resource not set for host"
1523b7c670d6SRob Herring 			 " bridge %pOF (domain %d)\n",
1524b7c670d6SRob Herring 			 hose->dn, hose->global_number);
15253fd47f06SBenjamin Herrenschmidt 	} else {
15263fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
15273fd47f06SBenjamin Herrenschmidt 
1528ae2a84b4SKevin Hao 		pr_debug("PCI: PHB IO resource    = %pR off 0x%08llx\n",
1529ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
15303fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1531a0b8e76fSBenjamin Herrenschmidt 	}
1532a0b8e76fSBenjamin Herrenschmidt 
153353280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
153453280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
153553280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
1536727597d1SGavin Shan 		if (!res->flags)
15373fd47f06SBenjamin Herrenschmidt 			continue;
1538727597d1SGavin Shan 
15393fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1540ae2a84b4SKevin Hao 		pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1541ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
154253280323SBenjamin Herrenschmidt 
15433fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
15443fd47f06SBenjamin Herrenschmidt 	}
154553280323SBenjamin Herrenschmidt }
154689c2dd62SKumar Gala 
154789c2dd62SKumar Gala /*
154889c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
154989c2dd62SKumar Gala  * find a hose.
155089c2dd62SKumar Gala  */
155189c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
155289c2dd62SKumar Gala static int								\
155389c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
155489c2dd62SKumar Gala {									\
155589c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
155689c2dd62SKumar Gala }
155789c2dd62SKumar Gala 
155889c2dd62SKumar Gala static int
155989c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
156089c2dd62SKumar Gala 		 int len, u32 *val)
156189c2dd62SKumar Gala {
156289c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
156389c2dd62SKumar Gala }
156489c2dd62SKumar Gala 
156589c2dd62SKumar Gala static int
156689c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
156789c2dd62SKumar Gala 		  int len, u32 val)
156889c2dd62SKumar Gala {
156989c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
157089c2dd62SKumar Gala }
157189c2dd62SKumar Gala 
157289c2dd62SKumar Gala static struct pci_ops null_pci_ops =
157389c2dd62SKumar Gala {
157489c2dd62SKumar Gala 	.read = null_read_config,
157589c2dd62SKumar Gala 	.write = null_write_config,
157689c2dd62SKumar Gala };
157789c2dd62SKumar Gala 
157889c2dd62SKumar Gala /*
157989c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
158089c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
158189c2dd62SKumar Gala  */
158289c2dd62SKumar Gala static struct pci_bus *
158389c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
158489c2dd62SKumar Gala {
158589c2dd62SKumar Gala 	static struct pci_bus bus;
158689c2dd62SKumar Gala 
1587b0d436c7SAnton Blanchard 	if (hose == NULL) {
158889c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
158989c2dd62SKumar Gala 	}
159089c2dd62SKumar Gala 	bus.number = busnr;
159189c2dd62SKumar Gala 	bus.sysdata = hose;
159289c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
159389c2dd62SKumar Gala 	return &bus;
159489c2dd62SKumar Gala }
159589c2dd62SKumar Gala 
159689c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
159789c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
159889c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
159989c2dd62SKumar Gala {									\
160089c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
160189c2dd62SKumar Gala 					    devfn, offset, value);	\
160289c2dd62SKumar Gala }
160389c2dd62SKumar Gala 
160489c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
160589c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
160689c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
160789c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
160889c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
160989c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
161089c2dd62SKumar Gala 
161189c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
161289c2dd62SKumar Gala 			  int cap)
161389c2dd62SKumar Gala {
161489c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
161589c2dd62SKumar Gala }
16160ed2c722SGrant Likely 
161798d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
161898d9f30cSBenjamin Herrenschmidt {
161998d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
162098d9f30cSBenjamin Herrenschmidt 
162198d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
162298d9f30cSBenjamin Herrenschmidt }
162398d9f30cSBenjamin Herrenschmidt 
16240ed2c722SGrant Likely /**
16250ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
16260ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
16270ed2c722SGrant Likely  */
1628cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
16290ed2c722SGrant Likely {
163045a709f8SBjorn Helgaas 	LIST_HEAD(resources);
16310ed2c722SGrant Likely 	struct pci_bus *bus;
16320ed2c722SGrant Likely 	struct device_node *node = hose->dn;
16330ed2c722SGrant Likely 	int mode;
16340ed2c722SGrant Likely 
1635b7c670d6SRob Herring 	pr_debug("PCI: Scanning PHB %pOF\n", node);
16360ed2c722SGrant Likely 
16370ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
16380ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
16390ed2c722SGrant Likely 
16400ed2c722SGrant Likely 	/* Wire up PHB bus resources */
164145a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
164245a709f8SBjorn Helgaas 
1643be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1644be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1645be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1646be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1647be8e60d8SYinghai Lu 
164845a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
164945a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
165045a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
165145a709f8SBjorn Helgaas 	if (bus == NULL) {
165245a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
165345a709f8SBjorn Helgaas 			hose->global_number);
165445a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
165545a709f8SBjorn Helgaas 		return;
165645a709f8SBjorn Helgaas 	}
165745a709f8SBjorn Helgaas 	hose->bus = bus;
16580ed2c722SGrant Likely 
16590ed2c722SGrant Likely 	/* Get probe mode and perform scan */
16600ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
1661467efc2eSDaniel Axtens 	if (node && hose->controller_ops.probe_mode)
1662467efc2eSDaniel Axtens 		mode = hose->controller_ops.probe_mode(bus);
16630ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1664be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
16650ed2c722SGrant Likely 		of_scan_bus(node, bus);
16660ed2c722SGrant Likely 
1667be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1668be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1669be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1670be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1671be8e60d8SYinghai Lu 	}
1672781fb7a3SBenjamin Herrenschmidt 
1673491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1674491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1675491b98c3SBenjamin Herrenschmidt 	 */
1676491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1677491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1678491b98c3SBenjamin Herrenschmidt 
1679781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1680bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1681781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1682a58674ffSBjorn Helgaas 		list_for_each_entry(child, &bus->children, node)
1683a58674ffSBjorn Helgaas 			pcie_bus_configure_settings(child);
1684781fb7a3SBenjamin Herrenschmidt 	}
16850ed2c722SGrant Likely }
16865b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1687c065488fSKumar Gala 
1688c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1689c065488fSKumar Gala {
1690c065488fSKumar Gala 	int i, class = dev->class >> 8;
169105737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
169205737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1693c065488fSKumar Gala 
1694c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1695c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1696c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
169705737c7cSJason Jin 		(prog_if == 0) &&
1698c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1699c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1700c065488fSKumar Gala 			dev->resource[i].start = 0;
1701c065488fSKumar Gala 			dev->resource[i].end = 0;
1702c065488fSKumar Gala 			dev->resource[i].flags = 0;
1703c065488fSKumar Gala 		}
1704c065488fSKumar Gala 	}
1705c065488fSKumar Gala }
1706c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1707c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
17085537fcb3SOliver O'Halloran 
17095537fcb3SOliver O'Halloran 
17105537fcb3SOliver O'Halloran static int __init discover_phbs(void)
17115537fcb3SOliver O'Halloran {
17125537fcb3SOliver O'Halloran 	if (ppc_md.discover_phbs)
17135537fcb3SOliver O'Halloran 		ppc_md.discover_phbs();
17145537fcb3SOliver O'Halloran 
17155537fcb3SOliver O'Halloran 	return 0;
17165537fcb3SOliver O'Halloran }
17175537fcb3SOliver O'Halloran core_initcall(discover_phbs);
1718