xref: /openbmc/linux/arch/powerpc/kernel/pci-common.c (revision 0617fc0ca412b535c0ab0e5e7b03180067f0f7fd)
15516b540SKumar Gala /*
25516b540SKumar Gala  * Contains common pci routines for ALL ppc platform
3cf1d8a8aSKumar Gala  * (based on pci_32.c and pci_64.c)
4cf1d8a8aSKumar Gala  *
5cf1d8a8aSKumar Gala  * Port for PPC64 David Engebretsen, IBM Corp.
6cf1d8a8aSKumar Gala  * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7cf1d8a8aSKumar Gala  *
8cf1d8a8aSKumar Gala  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9cf1d8a8aSKumar Gala  *   Rework, based on alpha PCI code.
10cf1d8a8aSKumar Gala  *
11cf1d8a8aSKumar Gala  * Common pmac/prep/chrp pci routines. -- Cort
125516b540SKumar Gala  *
135516b540SKumar Gala  * This program is free software; you can redistribute it and/or
145516b540SKumar Gala  * modify it under the terms of the GNU General Public License
155516b540SKumar Gala  * as published by the Free Software Foundation; either version
165516b540SKumar Gala  * 2 of the License, or (at your option) any later version.
175516b540SKumar Gala  */
185516b540SKumar Gala 
195516b540SKumar Gala #include <linux/kernel.h>
205516b540SKumar Gala #include <linux/pci.h>
215516b540SKumar Gala #include <linux/string.h>
225516b540SKumar Gala #include <linux/init.h>
23d92a208dSGavin Shan #include <linux/delay.h>
2466b15db6SPaul Gortmaker #include <linux/export.h>
2522ae782fSGrant Likely #include <linux/of_address.h>
2604bea68bSSebastian Andrzej Siewior #include <linux/of_pci.h>
275516b540SKumar Gala #include <linux/mm.h>
283a4f8a0bSHugh Dickins #include <linux/shmem_fs.h>
295516b540SKumar Gala #include <linux/list.h>
305516b540SKumar Gala #include <linux/syscalls.h>
315516b540SKumar Gala #include <linux/irq.h>
325516b540SKumar Gala #include <linux/vmalloc.h>
335a0e3ad6STejun Heo #include <linux/slab.h>
34c2e1d845SBrian King #include <linux/vgaarb.h>
355516b540SKumar Gala 
365516b540SKumar Gala #include <asm/processor.h>
375516b540SKumar Gala #include <asm/io.h>
385516b540SKumar Gala #include <asm/prom.h>
395516b540SKumar Gala #include <asm/pci-bridge.h>
405516b540SKumar Gala #include <asm/byteorder.h>
415516b540SKumar Gala #include <asm/machdep.h>
425516b540SKumar Gala #include <asm/ppc-pci.h>
438b8da358SBenjamin Herrenschmidt #include <asm/eeh.h>
445516b540SKumar Gala 
4544bda4b7SHari Vyas #include "../../../drivers/pci/pci.h"
4644bda4b7SHari Vyas 
4763a72284SGuilherme G. Piccoli /* hose_spinlock protects accesses to the the phb_bitmap. */
48a4c9e328SKumar Gala static DEFINE_SPINLOCK(hose_spinlock);
49c3bd517dSMilton Miller LIST_HEAD(hose_list);
50a4c9e328SKumar Gala 
5163a72284SGuilherme G. Piccoli /* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
5263a72284SGuilherme G. Piccoli #define MAX_PHBS 0x10000
5363a72284SGuilherme G. Piccoli 
5463a72284SGuilherme G. Piccoli /*
5563a72284SGuilherme G. Piccoli  * For dynamic PHB numbering: used/free PHBs tracking bitmap.
5663a72284SGuilherme G. Piccoli  * Accesses to this bitmap should be protected by hose_spinlock.
5763a72284SGuilherme G. Piccoli  */
5863a72284SGuilherme G. Piccoli static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
59a4c9e328SKumar Gala 
6025e81f92SBenjamin Herrenschmidt /* ISA Memory physical address */
6125e81f92SBenjamin Herrenschmidt resource_size_t isa_mem_base;
629445aa1aSAl Viro EXPORT_SYMBOL(isa_mem_base);
6325e81f92SBenjamin Herrenschmidt 
64a4c9e328SKumar Gala 
6568005b67SChristoph Hellwig static const struct dma_map_ops *pci_dma_ops;
664fc665b8SBecky Bruce 
675299709dSBart Van Assche void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
684fc665b8SBecky Bruce {
694fc665b8SBecky Bruce 	pci_dma_ops = dma_ops;
704fc665b8SBecky Bruce }
714fc665b8SBecky Bruce 
7263a72284SGuilherme G. Piccoli /*
7363a72284SGuilherme G. Piccoli  * This function should run under locking protection, specifically
7463a72284SGuilherme G. Piccoli  * hose_spinlock.
7563a72284SGuilherme G. Piccoli  */
7663a72284SGuilherme G. Piccoli static int get_phb_number(struct device_node *dn)
7763a72284SGuilherme G. Piccoli {
7863a72284SGuilherme G. Piccoli 	int ret, phb_id = -1;
7961e8a0d5SMichael Ellerman 	u32 prop_32;
8063a72284SGuilherme G. Piccoli 	u64 prop;
8163a72284SGuilherme G. Piccoli 
8263a72284SGuilherme G. Piccoli 	/*
8363a72284SGuilherme G. Piccoli 	 * Try fixed PHB numbering first, by checking archs and reading
8463a72284SGuilherme G. Piccoli 	 * the respective device-tree properties. Firstly, try powernv by
8563a72284SGuilherme G. Piccoli 	 * reading "ibm,opal-phbid", only present in OPAL environment.
8663a72284SGuilherme G. Piccoli 	 */
8763a72284SGuilherme G. Piccoli 	ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
8861e8a0d5SMichael Ellerman 	if (ret) {
8961e8a0d5SMichael Ellerman 		ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
9061e8a0d5SMichael Ellerman 		prop = prop_32;
9161e8a0d5SMichael Ellerman 	}
9263a72284SGuilherme G. Piccoli 
9363a72284SGuilherme G. Piccoli 	if (!ret)
9463a72284SGuilherme G. Piccoli 		phb_id = (int)(prop & (MAX_PHBS - 1));
9563a72284SGuilherme G. Piccoli 
9663a72284SGuilherme G. Piccoli 	/* We need to be sure to not use the same PHB number twice. */
9763a72284SGuilherme G. Piccoli 	if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
9863a72284SGuilherme G. Piccoli 		return phb_id;
9963a72284SGuilherme G. Piccoli 
10063a72284SGuilherme G. Piccoli 	/*
10163a72284SGuilherme G. Piccoli 	 * If not pseries nor powernv, or if fixed PHB numbering tried to add
10263a72284SGuilherme G. Piccoli 	 * the same PHB number twice, then fallback to dynamic PHB numbering.
10363a72284SGuilherme G. Piccoli 	 */
10463a72284SGuilherme G. Piccoli 	phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
10563a72284SGuilherme G. Piccoli 	BUG_ON(phb_id >= MAX_PHBS);
10663a72284SGuilherme G. Piccoli 	set_bit(phb_id, phb_bitmap);
10763a72284SGuilherme G. Piccoli 
10863a72284SGuilherme G. Piccoli 	return phb_id;
10963a72284SGuilherme G. Piccoli }
11063a72284SGuilherme G. Piccoli 
1112d5f5659SLinas Vepstas struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
112a4c9e328SKumar Gala {
113a4c9e328SKumar Gala 	struct pci_controller *phb;
114a4c9e328SKumar Gala 
115e60516e3SStephen Rothwell 	phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
116a4c9e328SKumar Gala 	if (phb == NULL)
117a4c9e328SKumar Gala 		return NULL;
118e60516e3SStephen Rothwell 	spin_lock(&hose_spinlock);
11963a72284SGuilherme G. Piccoli 	phb->global_number = get_phb_number(dev);
120e60516e3SStephen Rothwell 	list_add_tail(&phb->list_node, &hose_list);
121e60516e3SStephen Rothwell 	spin_unlock(&hose_spinlock);
12244ef3390SStephen Rothwell 	phb->dn = dev;
123f691fa10SMichael Ellerman 	phb->is_dynamic = slab_is_available();
124a4c9e328SKumar Gala #ifdef CONFIG_PPC64
125a4c9e328SKumar Gala 	if (dev) {
126a4c9e328SKumar Gala 		int nid = of_node_to_nid(dev);
127a4c9e328SKumar Gala 
128a4c9e328SKumar Gala 		if (nid < 0 || !node_online(nid))
129a4c9e328SKumar Gala 			nid = -1;
130a4c9e328SKumar Gala 
131a4c9e328SKumar Gala 		PHB_SET_NODE(phb, nid);
132a4c9e328SKumar Gala 	}
133a4c9e328SKumar Gala #endif
134a4c9e328SKumar Gala 	return phb;
135a4c9e328SKumar Gala }
1365b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
137a4c9e328SKumar Gala 
138a4c9e328SKumar Gala void pcibios_free_controller(struct pci_controller *phb)
139a4c9e328SKumar Gala {
140a4c9e328SKumar Gala 	spin_lock(&hose_spinlock);
14163a72284SGuilherme G. Piccoli 
14263a72284SGuilherme G. Piccoli 	/* Clear bit of phb_bitmap to allow reuse of this PHB number. */
14363a72284SGuilherme G. Piccoli 	if (phb->global_number < MAX_PHBS)
14463a72284SGuilherme G. Piccoli 		clear_bit(phb->global_number, phb_bitmap);
14563a72284SGuilherme G. Piccoli 
146a4c9e328SKumar Gala 	list_del(&phb->list_node);
147a4c9e328SKumar Gala 	spin_unlock(&hose_spinlock);
148a4c9e328SKumar Gala 
149a4c9e328SKumar Gala 	if (phb->is_dynamic)
150a4c9e328SKumar Gala 		kfree(phb);
151a4c9e328SKumar Gala }
1526b8b252fSAndrew Donnellan EXPORT_SYMBOL_GPL(pcibios_free_controller);
153a4c9e328SKumar Gala 
1544c2245bbSGavin Shan /*
1552dd9c11bSMauricio Faria de Oliveira  * This function is used to call pcibios_free_controller()
1562dd9c11bSMauricio Faria de Oliveira  * in a deferred manner: a callback from the PCI subsystem.
1572dd9c11bSMauricio Faria de Oliveira  *
1582dd9c11bSMauricio Faria de Oliveira  * _*DO NOT*_ call pcibios_free_controller() explicitly if
1592dd9c11bSMauricio Faria de Oliveira  * this is used (or it may access an invalid *phb pointer).
1602dd9c11bSMauricio Faria de Oliveira  *
1612dd9c11bSMauricio Faria de Oliveira  * The callback occurs when all references to the root bus
1622dd9c11bSMauricio Faria de Oliveira  * are dropped (e.g., child buses/devices and their users).
1632dd9c11bSMauricio Faria de Oliveira  *
1642dd9c11bSMauricio Faria de Oliveira  * It's called as .release_fn() of 'struct pci_host_bridge'
1652dd9c11bSMauricio Faria de Oliveira  * which is associated with the 'struct pci_controller.bus'
1662dd9c11bSMauricio Faria de Oliveira  * (root bus) - it expects .release_data to hold a pointer
1672dd9c11bSMauricio Faria de Oliveira  * to 'struct pci_controller'.
1682dd9c11bSMauricio Faria de Oliveira  *
1692dd9c11bSMauricio Faria de Oliveira  * In order to use it, register .release_fn()/release_data
1702dd9c11bSMauricio Faria de Oliveira  * like this:
1712dd9c11bSMauricio Faria de Oliveira  *
1722dd9c11bSMauricio Faria de Oliveira  * pci_set_host_bridge_release(bridge,
1732dd9c11bSMauricio Faria de Oliveira  *                             pcibios_free_controller_deferred
1742dd9c11bSMauricio Faria de Oliveira  *                             (void *) phb);
1752dd9c11bSMauricio Faria de Oliveira  *
1762dd9c11bSMauricio Faria de Oliveira  * e.g. in the pcibios_root_bridge_prepare() callback from
1772dd9c11bSMauricio Faria de Oliveira  * pci_create_root_bus().
1782dd9c11bSMauricio Faria de Oliveira  */
1792dd9c11bSMauricio Faria de Oliveira void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
1802dd9c11bSMauricio Faria de Oliveira {
1812dd9c11bSMauricio Faria de Oliveira 	struct pci_controller *phb = (struct pci_controller *)
1822dd9c11bSMauricio Faria de Oliveira 					 bridge->release_data;
1832dd9c11bSMauricio Faria de Oliveira 
1842dd9c11bSMauricio Faria de Oliveira 	pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
1852dd9c11bSMauricio Faria de Oliveira 
1862dd9c11bSMauricio Faria de Oliveira 	pcibios_free_controller(phb);
1872dd9c11bSMauricio Faria de Oliveira }
1882dd9c11bSMauricio Faria de Oliveira EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
1892dd9c11bSMauricio Faria de Oliveira 
1902dd9c11bSMauricio Faria de Oliveira /*
1914c2245bbSGavin Shan  * The function is used to return the minimal alignment
1924c2245bbSGavin Shan  * for memory or I/O windows of the associated P2P bridge.
1934c2245bbSGavin Shan  * By default, 4KiB alignment for I/O windows and 1MiB for
1944c2245bbSGavin Shan  * memory windows.
1954c2245bbSGavin Shan  */
1964c2245bbSGavin Shan resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1974c2245bbSGavin Shan 					 unsigned long type)
1984c2245bbSGavin Shan {
199467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(bus);
200467efc2eSDaniel Axtens 
201467efc2eSDaniel Axtens 	if (phb->controller_ops.window_alignment)
202467efc2eSDaniel Axtens 		return phb->controller_ops.window_alignment(bus, type);
203467efc2eSDaniel Axtens 
204467efc2eSDaniel Axtens 	/*
205467efc2eSDaniel Axtens 	 * PCI core will figure out the default
206467efc2eSDaniel Axtens 	 * alignment: 4KiB for I/O and 1MiB for
207467efc2eSDaniel Axtens 	 * memory window.
208467efc2eSDaniel Axtens 	 */
209467efc2eSDaniel Axtens 	return 1;
2104c2245bbSGavin Shan }
2114c2245bbSGavin Shan 
212c5fcb29aSGavin Shan void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
213c5fcb29aSGavin Shan {
214c5fcb29aSGavin Shan 	struct pci_controller *hose = pci_bus_to_host(bus);
215c5fcb29aSGavin Shan 
216c5fcb29aSGavin Shan 	if (hose->controller_ops.setup_bridge)
217c5fcb29aSGavin Shan 		hose->controller_ops.setup_bridge(bus, type);
218c5fcb29aSGavin Shan }
219c5fcb29aSGavin Shan 
220d92a208dSGavin Shan void pcibios_reset_secondary_bus(struct pci_dev *dev)
221d92a208dSGavin Shan {
222467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
223467efc2eSDaniel Axtens 
224467efc2eSDaniel Axtens 	if (phb->controller_ops.reset_secondary_bus) {
225467efc2eSDaniel Axtens 		phb->controller_ops.reset_secondary_bus(dev);
226467efc2eSDaniel Axtens 		return;
227467efc2eSDaniel Axtens 	}
228467efc2eSDaniel Axtens 
229467efc2eSDaniel Axtens 	pci_reset_secondary_bus(dev);
230d92a208dSGavin Shan }
231d92a208dSGavin Shan 
23238274637SYongji Xie resource_size_t pcibios_default_alignment(void)
23338274637SYongji Xie {
23438274637SYongji Xie 	if (ppc_md.pcibios_default_alignment)
23538274637SYongji Xie 		return ppc_md.pcibios_default_alignment();
23638274637SYongji Xie 
23738274637SYongji Xie 	return 0;
23838274637SYongji Xie }
23938274637SYongji Xie 
2405350ab3fSWei Yang #ifdef CONFIG_PCI_IOV
2415350ab3fSWei Yang resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
2425350ab3fSWei Yang {
2435350ab3fSWei Yang 	if (ppc_md.pcibios_iov_resource_alignment)
2445350ab3fSWei Yang 		return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
2455350ab3fSWei Yang 
2465350ab3fSWei Yang 	return pci_iov_resource_size(pdev, resno);
2475350ab3fSWei Yang }
248988fc3baSBryant G. Ly 
249988fc3baSBryant G. Ly int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
250988fc3baSBryant G. Ly {
251988fc3baSBryant G. Ly 	if (ppc_md.pcibios_sriov_enable)
252988fc3baSBryant G. Ly 		return ppc_md.pcibios_sriov_enable(pdev, num_vfs);
253988fc3baSBryant G. Ly 
254988fc3baSBryant G. Ly 	return 0;
255988fc3baSBryant G. Ly }
256988fc3baSBryant G. Ly 
257988fc3baSBryant G. Ly int pcibios_sriov_disable(struct pci_dev *pdev)
258988fc3baSBryant G. Ly {
259988fc3baSBryant G. Ly 	if (ppc_md.pcibios_sriov_disable)
260988fc3baSBryant G. Ly 		return ppc_md.pcibios_sriov_disable(pdev);
261988fc3baSBryant G. Ly 
262988fc3baSBryant G. Ly 	return 0;
263988fc3baSBryant G. Ly }
264988fc3baSBryant G. Ly 
2655350ab3fSWei Yang #endif /* CONFIG_PCI_IOV */
2665350ab3fSWei Yang 
267988fc3baSBryant G. Ly void pcibios_bus_add_device(struct pci_dev *pdev)
268988fc3baSBryant G. Ly {
269988fc3baSBryant G. Ly 	if (ppc_md.pcibios_bus_add_device)
270988fc3baSBryant G. Ly 		ppc_md.pcibios_bus_add_device(pdev);
271988fc3baSBryant G. Ly }
272988fc3baSBryant G. Ly 
273c3bd517dSMilton Miller static resource_size_t pcibios_io_size(const struct pci_controller *hose)
274c3bd517dSMilton Miller {
275c3bd517dSMilton Miller #ifdef CONFIG_PPC64
276c3bd517dSMilton Miller 	return hose->pci_io_size;
277c3bd517dSMilton Miller #else
27828f65c11SJoe Perches 	return resource_size(&hose->io_resource);
279c3bd517dSMilton Miller #endif
280c3bd517dSMilton Miller }
281c3bd517dSMilton Miller 
2826dfbde20SBenjamin Herrenschmidt int pcibios_vaddr_is_ioport(void __iomem *address)
2836dfbde20SBenjamin Herrenschmidt {
2846dfbde20SBenjamin Herrenschmidt 	int ret = 0;
2856dfbde20SBenjamin Herrenschmidt 	struct pci_controller *hose;
286c3bd517dSMilton Miller 	resource_size_t size;
2876dfbde20SBenjamin Herrenschmidt 
2886dfbde20SBenjamin Herrenschmidt 	spin_lock(&hose_spinlock);
2896dfbde20SBenjamin Herrenschmidt 	list_for_each_entry(hose, &hose_list, list_node) {
290c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
2916dfbde20SBenjamin Herrenschmidt 		if (address >= hose->io_base_virt &&
2926dfbde20SBenjamin Herrenschmidt 		    address < (hose->io_base_virt + size)) {
2936dfbde20SBenjamin Herrenschmidt 			ret = 1;
2946dfbde20SBenjamin Herrenschmidt 			break;
2956dfbde20SBenjamin Herrenschmidt 		}
2966dfbde20SBenjamin Herrenschmidt 	}
2976dfbde20SBenjamin Herrenschmidt 	spin_unlock(&hose_spinlock);
2986dfbde20SBenjamin Herrenschmidt 	return ret;
2996dfbde20SBenjamin Herrenschmidt }
3006dfbde20SBenjamin Herrenschmidt 
301c3bd517dSMilton Miller unsigned long pci_address_to_pio(phys_addr_t address)
302c3bd517dSMilton Miller {
303c3bd517dSMilton Miller 	struct pci_controller *hose;
304c3bd517dSMilton Miller 	resource_size_t size;
305c3bd517dSMilton Miller 	unsigned long ret = ~0;
306c3bd517dSMilton Miller 
307c3bd517dSMilton Miller 	spin_lock(&hose_spinlock);
308c3bd517dSMilton Miller 	list_for_each_entry(hose, &hose_list, list_node) {
309c3bd517dSMilton Miller 		size = pcibios_io_size(hose);
310c3bd517dSMilton Miller 		if (address >= hose->io_base_phys &&
311c3bd517dSMilton Miller 		    address < (hose->io_base_phys + size)) {
312c3bd517dSMilton Miller 			unsigned long base =
313c3bd517dSMilton Miller 				(unsigned long)hose->io_base_virt - _IO_BASE;
314c3bd517dSMilton Miller 			ret = base + (address - hose->io_base_phys);
315c3bd517dSMilton Miller 			break;
316c3bd517dSMilton Miller 		}
317c3bd517dSMilton Miller 	}
318c3bd517dSMilton Miller 	spin_unlock(&hose_spinlock);
319c3bd517dSMilton Miller 
320c3bd517dSMilton Miller 	return ret;
321c3bd517dSMilton Miller }
322c3bd517dSMilton Miller EXPORT_SYMBOL_GPL(pci_address_to_pio);
323c3bd517dSMilton Miller 
3245516b540SKumar Gala /*
3255516b540SKumar Gala  * Return the domain number for this bus.
3265516b540SKumar Gala  */
3275516b540SKumar Gala int pci_domain_nr(struct pci_bus *bus)
3285516b540SKumar Gala {
3295516b540SKumar Gala 	struct pci_controller *hose = pci_bus_to_host(bus);
3305516b540SKumar Gala 
3315516b540SKumar Gala 	return hose->global_number;
3325516b540SKumar Gala }
3335516b540SKumar Gala EXPORT_SYMBOL(pci_domain_nr);
33458083dadSKumar Gala 
335a4c9e328SKumar Gala /* This routine is meant to be used early during boot, when the
336a4c9e328SKumar Gala  * PCI bus numbers have not yet been assigned, and you need to
337a4c9e328SKumar Gala  * issue PCI config cycles to an OF device.
338a4c9e328SKumar Gala  * It could also be used to "fix" RTAS config cycles if you want
339a4c9e328SKumar Gala  * to set pci_assign_all_buses to 1 and still use RTAS for PCI
340a4c9e328SKumar Gala  * config cycles.
341a4c9e328SKumar Gala  */
342a4c9e328SKumar Gala struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
343a4c9e328SKumar Gala {
344a4c9e328SKumar Gala 	while(node) {
345a4c9e328SKumar Gala 		struct pci_controller *hose, *tmp;
346a4c9e328SKumar Gala 		list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
34744ef3390SStephen Rothwell 			if (hose->dn == node)
348a4c9e328SKumar Gala 				return hose;
349a4c9e328SKumar Gala 		node = node->parent;
350a4c9e328SKumar Gala 	}
351a4c9e328SKumar Gala 	return NULL;
352a4c9e328SKumar Gala }
353a4c9e328SKumar Gala 
35458083dadSKumar Gala /*
35558083dadSKumar Gala  * Reads the interrupt pin to determine if interrupt is use by card.
35658083dadSKumar Gala  * If the interrupt is used, then gets the interrupt line from the
35758083dadSKumar Gala  * openfirmware and sets it in the pci_dev and pci_config line.
35858083dadSKumar Gala  */
3594666ca2aSBenjamin Herrenschmidt static int pci_read_irq_line(struct pci_dev *pci_dev)
36058083dadSKumar Gala {
361c591c2e3SAlexey Kardashevskiy 	int virq;
36258083dadSKumar Gala 
363b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
36458083dadSKumar Gala 
36558083dadSKumar Gala 	/* Try to get a mapping from the device-tree */
366c591c2e3SAlexey Kardashevskiy 	virq = of_irq_parse_and_map_pci(pci_dev, 0, 0);
367c591c2e3SAlexey Kardashevskiy 	if (virq <= 0) {
36858083dadSKumar Gala 		u8 line, pin;
36958083dadSKumar Gala 
37058083dadSKumar Gala 		/* If that fails, lets fallback to what is in the config
37158083dadSKumar Gala 		 * space and map that through the default controller. We
37258083dadSKumar Gala 		 * also set the type to level low since that's what PCI
37358083dadSKumar Gala 		 * interrupts are. If your platform does differently, then
37458083dadSKumar Gala 		 * either provide a proper interrupt tree or don't use this
37558083dadSKumar Gala 		 * function.
37658083dadSKumar Gala 		 */
37758083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
37858083dadSKumar Gala 			return -1;
37958083dadSKumar Gala 		if (pin == 0)
38058083dadSKumar Gala 			return -1;
38158083dadSKumar Gala 		if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
38254a24cbbSBenjamin Herrenschmidt 		    line == 0xff || line == 0) {
38358083dadSKumar Gala 			return -1;
38458083dadSKumar Gala 		}
385b0494bc8SBenjamin Herrenschmidt 		pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
38654a24cbbSBenjamin Herrenschmidt 			 line, pin);
38758083dadSKumar Gala 
38858083dadSKumar Gala 		virq = irq_create_mapping(NULL, line);
389ef24ba70SMichael Ellerman 		if (virq)
390ec775d0eSThomas Gleixner 			irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
39158083dadSKumar Gala 	}
392ef24ba70SMichael Ellerman 
393ef24ba70SMichael Ellerman 	if (!virq) {
394b0494bc8SBenjamin Herrenschmidt 		pr_debug(" Failed to map !\n");
39558083dadSKumar Gala 		return -1;
39658083dadSKumar Gala 	}
39758083dadSKumar Gala 
398b0494bc8SBenjamin Herrenschmidt 	pr_debug(" Mapped to linux irq %d\n", virq);
39958083dadSKumar Gala 
40058083dadSKumar Gala 	pci_dev->irq = virq;
40158083dadSKumar Gala 
40258083dadSKumar Gala 	return 0;
40358083dadSKumar Gala }
40458083dadSKumar Gala 
40558083dadSKumar Gala /*
40628f8f183SDavid Woodhouse  * Platform support for /proc/bus/pci/X/Y mmap()s.
40758083dadSKumar Gala  *  -- paulus.
40858083dadSKumar Gala  */
40928f8f183SDavid Woodhouse int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma)
41058083dadSKumar Gala {
41128f8f183SDavid Woodhouse 	struct pci_controller *hose = pci_bus_to_host(pdev->bus);
41228f8f183SDavid Woodhouse 	resource_size_t ioaddr = pci_resource_start(pdev, bar);
41358083dadSKumar Gala 
41428f8f183SDavid Woodhouse 	if (!hose)
41528f8f183SDavid Woodhouse 		return -EINVAL;
41658083dadSKumar Gala 
41728f8f183SDavid Woodhouse 	/* Convert to an offset within this PCI controller */
41828f8f183SDavid Woodhouse 	ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE;
41958083dadSKumar Gala 
42028f8f183SDavid Woodhouse 	vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT;
42128f8f183SDavid Woodhouse 	return 0;
42258083dadSKumar Gala }
42358083dadSKumar Gala 
42458083dadSKumar Gala /*
42558083dadSKumar Gala  * This one is used by /dev/mem and fbdev who have no clue about the
42658083dadSKumar Gala  * PCI device, it tries to find the PCI device first and calls the
42758083dadSKumar Gala  * above routine
42858083dadSKumar Gala  */
42958083dadSKumar Gala pgprot_t pci_phys_mem_access_prot(struct file *file,
43058083dadSKumar Gala 				  unsigned long pfn,
43158083dadSKumar Gala 				  unsigned long size,
43264b3d0e8SBenjamin Herrenschmidt 				  pgprot_t prot)
43358083dadSKumar Gala {
43458083dadSKumar Gala 	struct pci_dev *pdev = NULL;
43558083dadSKumar Gala 	struct resource *found = NULL;
4367c12d906SBenjamin Herrenschmidt 	resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
43758083dadSKumar Gala 	int i;
43858083dadSKumar Gala 
43958083dadSKumar Gala 	if (page_is_ram(pfn))
44064b3d0e8SBenjamin Herrenschmidt 		return prot;
44158083dadSKumar Gala 
44264b3d0e8SBenjamin Herrenschmidt 	prot = pgprot_noncached(prot);
44358083dadSKumar Gala 	for_each_pci_dev(pdev) {
44458083dadSKumar Gala 		for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
44558083dadSKumar Gala 			struct resource *rp = &pdev->resource[i];
44658083dadSKumar Gala 			int flags = rp->flags;
44758083dadSKumar Gala 
44858083dadSKumar Gala 			/* Active and same type? */
44958083dadSKumar Gala 			if ((flags & IORESOURCE_MEM) == 0)
45058083dadSKumar Gala 				continue;
45158083dadSKumar Gala 			/* In the range of this resource? */
45258083dadSKumar Gala 			if (offset < (rp->start & PAGE_MASK) ||
45358083dadSKumar Gala 			    offset > rp->end)
45458083dadSKumar Gala 				continue;
45558083dadSKumar Gala 			found = rp;
45658083dadSKumar Gala 			break;
45758083dadSKumar Gala 		}
45858083dadSKumar Gala 		if (found)
45958083dadSKumar Gala 			break;
46058083dadSKumar Gala 	}
46158083dadSKumar Gala 	if (found) {
46258083dadSKumar Gala 		if (found->flags & IORESOURCE_PREFETCH)
46364b3d0e8SBenjamin Herrenschmidt 			prot = pgprot_noncached_wc(prot);
46458083dadSKumar Gala 		pci_dev_put(pdev);
46558083dadSKumar Gala 	}
46658083dadSKumar Gala 
467b0494bc8SBenjamin Herrenschmidt 	pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
46864b3d0e8SBenjamin Herrenschmidt 		 (unsigned long long)offset, pgprot_val(prot));
46958083dadSKumar Gala 
47064b3d0e8SBenjamin Herrenschmidt 	return prot;
47158083dadSKumar Gala }
47258083dadSKumar Gala 
473e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO read access on a bus */
474e9f82cb7SBenjamin Herrenschmidt int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
475e9f82cb7SBenjamin Herrenschmidt {
476e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
477e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
478e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
479e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
480e9f82cb7SBenjamin Herrenschmidt 
481e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
482e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
483e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
484e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
485e9f82cb7SBenjamin Herrenschmidt 	 */
486e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
487e9f82cb7SBenjamin Herrenschmidt 	offset += port;
488e9f82cb7SBenjamin Herrenschmidt 
489e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
490e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
491e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
492e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
493e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
494e9f82cb7SBenjamin Herrenschmidt 
495e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
496e9f82cb7SBenjamin Herrenschmidt 	case 1:
497e9f82cb7SBenjamin Herrenschmidt 		*((u8 *)val) = in_8(addr);
498e9f82cb7SBenjamin Herrenschmidt 		return 1;
499e9f82cb7SBenjamin Herrenschmidt 	case 2:
500e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
501e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
502e9f82cb7SBenjamin Herrenschmidt 		*((u16 *)val) = in_le16(addr);
503e9f82cb7SBenjamin Herrenschmidt 		return 2;
504e9f82cb7SBenjamin Herrenschmidt 	case 4:
505e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
506e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
507e9f82cb7SBenjamin Herrenschmidt 		*((u32 *)val) = in_le32(addr);
508e9f82cb7SBenjamin Herrenschmidt 		return 4;
509e9f82cb7SBenjamin Herrenschmidt 	}
510e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
511e9f82cb7SBenjamin Herrenschmidt }
512e9f82cb7SBenjamin Herrenschmidt 
513e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO write access on a bus */
514e9f82cb7SBenjamin Herrenschmidt int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
515e9f82cb7SBenjamin Herrenschmidt {
516e9f82cb7SBenjamin Herrenschmidt 	unsigned long offset;
517e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
518e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp = &hose->io_resource;
519e9f82cb7SBenjamin Herrenschmidt 	void __iomem *addr;
520e9f82cb7SBenjamin Herrenschmidt 
521e9f82cb7SBenjamin Herrenschmidt 	/* Check if port can be supported by that bus. We only check
522e9f82cb7SBenjamin Herrenschmidt 	 * the ranges of the PHB though, not the bus itself as the rules
523e9f82cb7SBenjamin Herrenschmidt 	 * for forwarding legacy cycles down bridges are not our problem
524e9f82cb7SBenjamin Herrenschmidt 	 * here. So if the host bridge supports it, we do it.
525e9f82cb7SBenjamin Herrenschmidt 	 */
526e9f82cb7SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
527e9f82cb7SBenjamin Herrenschmidt 	offset += port;
528e9f82cb7SBenjamin Herrenschmidt 
529e9f82cb7SBenjamin Herrenschmidt 	if (!(rp->flags & IORESOURCE_IO))
530e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
531e9f82cb7SBenjamin Herrenschmidt 	if (offset < rp->start || (offset + size) > rp->end)
532e9f82cb7SBenjamin Herrenschmidt 		return -ENXIO;
533e9f82cb7SBenjamin Herrenschmidt 	addr = hose->io_base_virt + port;
534e9f82cb7SBenjamin Herrenschmidt 
535e9f82cb7SBenjamin Herrenschmidt 	/* WARNING: The generic code is idiotic. It gets passed a pointer
536e9f82cb7SBenjamin Herrenschmidt 	 * to what can be a 1, 2 or 4 byte quantity and always reads that
537e9f82cb7SBenjamin Herrenschmidt 	 * as a u32, which means that we have to correct the location of
538e9f82cb7SBenjamin Herrenschmidt 	 * the data read within those 32 bits for size 1 and 2
539e9f82cb7SBenjamin Herrenschmidt 	 */
540e9f82cb7SBenjamin Herrenschmidt 	switch(size) {
541e9f82cb7SBenjamin Herrenschmidt 	case 1:
542e9f82cb7SBenjamin Herrenschmidt 		out_8(addr, val >> 24);
543e9f82cb7SBenjamin Herrenschmidt 		return 1;
544e9f82cb7SBenjamin Herrenschmidt 	case 2:
545e9f82cb7SBenjamin Herrenschmidt 		if (port & 1)
546e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
547e9f82cb7SBenjamin Herrenschmidt 		out_le16(addr, val >> 16);
548e9f82cb7SBenjamin Herrenschmidt 		return 2;
549e9f82cb7SBenjamin Herrenschmidt 	case 4:
550e9f82cb7SBenjamin Herrenschmidt 		if (port & 3)
551e9f82cb7SBenjamin Herrenschmidt 			return -EINVAL;
552e9f82cb7SBenjamin Herrenschmidt 		out_le32(addr, val);
553e9f82cb7SBenjamin Herrenschmidt 		return 4;
554e9f82cb7SBenjamin Herrenschmidt 	}
555e9f82cb7SBenjamin Herrenschmidt 	return -EINVAL;
556e9f82cb7SBenjamin Herrenschmidt }
557e9f82cb7SBenjamin Herrenschmidt 
558e9f82cb7SBenjamin Herrenschmidt /* This provides legacy IO or memory mmap access on a bus */
559e9f82cb7SBenjamin Herrenschmidt int pci_mmap_legacy_page_range(struct pci_bus *bus,
560e9f82cb7SBenjamin Herrenschmidt 			       struct vm_area_struct *vma,
561e9f82cb7SBenjamin Herrenschmidt 			       enum pci_mmap_state mmap_state)
562e9f82cb7SBenjamin Herrenschmidt {
563e9f82cb7SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
564e9f82cb7SBenjamin Herrenschmidt 	resource_size_t offset =
565e9f82cb7SBenjamin Herrenschmidt 		((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
566e9f82cb7SBenjamin Herrenschmidt 	resource_size_t size = vma->vm_end - vma->vm_start;
567e9f82cb7SBenjamin Herrenschmidt 	struct resource *rp;
568e9f82cb7SBenjamin Herrenschmidt 
569e9f82cb7SBenjamin Herrenschmidt 	pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
570e9f82cb7SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number,
571e9f82cb7SBenjamin Herrenschmidt 		 mmap_state == pci_mmap_mem ? "MEM" : "IO",
572e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)offset,
573e9f82cb7SBenjamin Herrenschmidt 		 (unsigned long long)(offset + size - 1));
574e9f82cb7SBenjamin Herrenschmidt 
575e9f82cb7SBenjamin Herrenschmidt 	if (mmap_state == pci_mmap_mem) {
5765b11abfdSBenjamin Herrenschmidt 		/* Hack alert !
5775b11abfdSBenjamin Herrenschmidt 		 *
5785b11abfdSBenjamin Herrenschmidt 		 * Because X is lame and can fail starting if it gets an error trying
5795b11abfdSBenjamin Herrenschmidt 		 * to mmap legacy_mem (instead of just moving on without legacy memory
5805b11abfdSBenjamin Herrenschmidt 		 * access) we fake it here by giving it anonymous memory, effectively
5815b11abfdSBenjamin Herrenschmidt 		 * behaving just like /dev/zero
5825b11abfdSBenjamin Herrenschmidt 		 */
5835b11abfdSBenjamin Herrenschmidt 		if ((offset + size) > hose->isa_mem_size) {
5845b11abfdSBenjamin Herrenschmidt 			printk(KERN_DEBUG
5855b11abfdSBenjamin Herrenschmidt 			       "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
5865b11abfdSBenjamin Herrenschmidt 			       current->comm, current->pid, pci_domain_nr(bus), bus->number);
5875b11abfdSBenjamin Herrenschmidt 			if (vma->vm_flags & VM_SHARED)
5885b11abfdSBenjamin Herrenschmidt 				return shmem_zero_setup(vma);
5895b11abfdSBenjamin Herrenschmidt 			return 0;
5905b11abfdSBenjamin Herrenschmidt 		}
591e9f82cb7SBenjamin Herrenschmidt 		offset += hose->isa_mem_phys;
592e9f82cb7SBenjamin Herrenschmidt 	} else {
593e9f82cb7SBenjamin Herrenschmidt 		unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
594e9f82cb7SBenjamin Herrenschmidt 		unsigned long roffset = offset + io_offset;
595e9f82cb7SBenjamin Herrenschmidt 		rp = &hose->io_resource;
596e9f82cb7SBenjamin Herrenschmidt 		if (!(rp->flags & IORESOURCE_IO))
597e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
598e9f82cb7SBenjamin Herrenschmidt 		if (roffset < rp->start || (roffset + size) > rp->end)
599e9f82cb7SBenjamin Herrenschmidt 			return -ENXIO;
600e9f82cb7SBenjamin Herrenschmidt 		offset += hose->io_base_phys;
601e9f82cb7SBenjamin Herrenschmidt 	}
602e9f82cb7SBenjamin Herrenschmidt 	pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
603e9f82cb7SBenjamin Herrenschmidt 
604e9f82cb7SBenjamin Herrenschmidt 	vma->vm_pgoff = offset >> PAGE_SHIFT;
60564b3d0e8SBenjamin Herrenschmidt 	vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
606e9f82cb7SBenjamin Herrenschmidt 	return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
607e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_end - vma->vm_start,
608e9f82cb7SBenjamin Herrenschmidt 			       vma->vm_page_prot);
609e9f82cb7SBenjamin Herrenschmidt }
610e9f82cb7SBenjamin Herrenschmidt 
61158083dadSKumar Gala void pci_resource_to_user(const struct pci_dev *dev, int bar,
61258083dadSKumar Gala 			  const struct resource *rsrc,
61358083dadSKumar Gala 			  resource_size_t *start, resource_size_t *end)
61458083dadSKumar Gala {
61538301358SBjorn Helgaas 	struct pci_bus_region region;
61658083dadSKumar Gala 
61738301358SBjorn Helgaas 	if (rsrc->flags & IORESOURCE_IO) {
61838301358SBjorn Helgaas 		pcibios_resource_to_bus(dev->bus, &region,
61938301358SBjorn Helgaas 					(struct resource *) rsrc);
62038301358SBjorn Helgaas 		*start = region.start;
62138301358SBjorn Helgaas 		*end = region.end;
62258083dadSKumar Gala 		return;
62338301358SBjorn Helgaas 	}
62458083dadSKumar Gala 
62538301358SBjorn Helgaas 	/* We pass a CPU physical address to userland for MMIO instead of a
62638301358SBjorn Helgaas 	 * BAR value because X is lame and expects to be able to use that
62758083dadSKumar Gala 	 * to pass to /dev/mem!
62858083dadSKumar Gala 	 *
62938301358SBjorn Helgaas 	 * That means we may have 64-bit values where some apps only expect
63038301358SBjorn Helgaas 	 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
63158083dadSKumar Gala 	 */
63238301358SBjorn Helgaas 	*start = rsrc->start;
63338301358SBjorn Helgaas 	*end = rsrc->end;
63458083dadSKumar Gala }
63513dccb9eSBenjamin Herrenschmidt 
63613dccb9eSBenjamin Herrenschmidt /**
63713dccb9eSBenjamin Herrenschmidt  * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
63813dccb9eSBenjamin Herrenschmidt  * @hose: newly allocated pci_controller to be setup
63913dccb9eSBenjamin Herrenschmidt  * @dev: device node of the host bridge
64013dccb9eSBenjamin Herrenschmidt  * @primary: set if primary bus (32 bits only, soon to be deprecated)
64113dccb9eSBenjamin Herrenschmidt  *
64213dccb9eSBenjamin Herrenschmidt  * This function will parse the "ranges" property of a PCI host bridge device
64313dccb9eSBenjamin Herrenschmidt  * node and setup the resource mapping of a pci controller based on its
64413dccb9eSBenjamin Herrenschmidt  * content.
64513dccb9eSBenjamin Herrenschmidt  *
64613dccb9eSBenjamin Herrenschmidt  * Life would be boring if it wasn't for a few issues that we have to deal
64713dccb9eSBenjamin Herrenschmidt  * with here:
64813dccb9eSBenjamin Herrenschmidt  *
64913dccb9eSBenjamin Herrenschmidt  *   - We can only cope with one IO space range and up to 3 Memory space
65013dccb9eSBenjamin Herrenschmidt  *     ranges. However, some machines (thanks Apple !) tend to split their
65113dccb9eSBenjamin Herrenschmidt  *     space into lots of small contiguous ranges. So we have to coalesce.
65213dccb9eSBenjamin Herrenschmidt  *
65313dccb9eSBenjamin Herrenschmidt  *   - Some busses have IO space not starting at 0, which causes trouble with
65413dccb9eSBenjamin Herrenschmidt  *     the way we do our IO resource renumbering. The code somewhat deals with
65513dccb9eSBenjamin Herrenschmidt  *     it for 64 bits but I would expect problems on 32 bits.
65613dccb9eSBenjamin Herrenschmidt  *
65713dccb9eSBenjamin Herrenschmidt  *   - Some 32 bits platforms such as 4xx can have physical space larger than
65813dccb9eSBenjamin Herrenschmidt  *     32 bits so we need to use 64 bits values for the parsing
65913dccb9eSBenjamin Herrenschmidt  */
660cad5cef6SGreg Kroah-Hartman void pci_process_bridge_OF_ranges(struct pci_controller *hose,
661cad5cef6SGreg Kroah-Hartman 				  struct device_node *dev, int primary)
66213dccb9eSBenjamin Herrenschmidt {
663858957abSKevin Hao 	int memno = 0;
66413dccb9eSBenjamin Herrenschmidt 	struct resource *res;
665654837e8SAndrew Murray 	struct of_pci_range range;
666654837e8SAndrew Murray 	struct of_pci_range_parser parser;
66713dccb9eSBenjamin Herrenschmidt 
668b7c670d6SRob Herring 	printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
669b7c670d6SRob Herring 	       dev, primary ? "(primary)" : "");
67013dccb9eSBenjamin Herrenschmidt 
671654837e8SAndrew Murray 	/* Check for ranges property */
672654837e8SAndrew Murray 	if (of_pci_range_parser_init(&parser, dev))
67313dccb9eSBenjamin Herrenschmidt 		return;
67413dccb9eSBenjamin Herrenschmidt 
67513dccb9eSBenjamin Herrenschmidt 	/* Parse it */
676654837e8SAndrew Murray 	for_each_of_pci_range(&parser, &range) {
677e9f82cb7SBenjamin Herrenschmidt 		/* If we failed translation or got a zero-sized region
678e9f82cb7SBenjamin Herrenschmidt 		 * (some FW try to feed us with non sensical zero sized regions
679e9f82cb7SBenjamin Herrenschmidt 		 * such as power3 which look like some kind of attempt at exposing
680e9f82cb7SBenjamin Herrenschmidt 		 * the VGA memory hole)
681e9f82cb7SBenjamin Herrenschmidt 		 */
682654837e8SAndrew Murray 		if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
68313dccb9eSBenjamin Herrenschmidt 			continue;
68413dccb9eSBenjamin Herrenschmidt 
68513dccb9eSBenjamin Herrenschmidt 		/* Act based on address space type */
68613dccb9eSBenjamin Herrenschmidt 		res = NULL;
687654837e8SAndrew Murray 		switch (range.flags & IORESOURCE_TYPE_BITS) {
688654837e8SAndrew Murray 		case IORESOURCE_IO:
68913dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
69013dccb9eSBenjamin Herrenschmidt 			       "  IO 0x%016llx..0x%016llx -> 0x%016llx\n",
691654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
692654837e8SAndrew Murray 			       range.pci_addr);
69313dccb9eSBenjamin Herrenschmidt 
69413dccb9eSBenjamin Herrenschmidt 			/* We support only one IO range */
69513dccb9eSBenjamin Herrenschmidt 			if (hose->pci_io_size) {
69613dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
69713dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
69813dccb9eSBenjamin Herrenschmidt 				continue;
69913dccb9eSBenjamin Herrenschmidt 			}
70013dccb9eSBenjamin Herrenschmidt #ifdef CONFIG_PPC32
70113dccb9eSBenjamin Herrenschmidt 			/* On 32 bits, limit I/O space to 16MB */
702654837e8SAndrew Murray 			if (range.size > 0x01000000)
703654837e8SAndrew Murray 				range.size = 0x01000000;
70413dccb9eSBenjamin Herrenschmidt 
70513dccb9eSBenjamin Herrenschmidt 			/* 32 bits needs to map IOs here */
706654837e8SAndrew Murray 			hose->io_base_virt = ioremap(range.cpu_addr,
707654837e8SAndrew Murray 						range.size);
70813dccb9eSBenjamin Herrenschmidt 
70913dccb9eSBenjamin Herrenschmidt 			/* Expect trouble if pci_addr is not 0 */
71013dccb9eSBenjamin Herrenschmidt 			if (primary)
71113dccb9eSBenjamin Herrenschmidt 				isa_io_base =
71213dccb9eSBenjamin Herrenschmidt 					(unsigned long)hose->io_base_virt;
71313dccb9eSBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
71413dccb9eSBenjamin Herrenschmidt 			/* pci_io_size and io_base_phys always represent IO
71513dccb9eSBenjamin Herrenschmidt 			 * space starting at 0 so we factor in pci_addr
71613dccb9eSBenjamin Herrenschmidt 			 */
717654837e8SAndrew Murray 			hose->pci_io_size = range.pci_addr + range.size;
718654837e8SAndrew Murray 			hose->io_base_phys = range.cpu_addr - range.pci_addr;
71913dccb9eSBenjamin Herrenschmidt 
72013dccb9eSBenjamin Herrenschmidt 			/* Build resource */
72113dccb9eSBenjamin Herrenschmidt 			res = &hose->io_resource;
722654837e8SAndrew Murray 			range.cpu_addr = range.pci_addr;
72313dccb9eSBenjamin Herrenschmidt 			break;
724654837e8SAndrew Murray 		case IORESOURCE_MEM:
72513dccb9eSBenjamin Herrenschmidt 			printk(KERN_INFO
72613dccb9eSBenjamin Herrenschmidt 			       " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
727654837e8SAndrew Murray 			       range.cpu_addr, range.cpu_addr + range.size - 1,
728654837e8SAndrew Murray 			       range.pci_addr,
729654837e8SAndrew Murray 			       (range.pci_space & 0x40000000) ?
730654837e8SAndrew Murray 			       "Prefetch" : "");
73113dccb9eSBenjamin Herrenschmidt 
73213dccb9eSBenjamin Herrenschmidt 			/* We support only 3 memory ranges */
73313dccb9eSBenjamin Herrenschmidt 			if (memno >= 3) {
73413dccb9eSBenjamin Herrenschmidt 				printk(KERN_INFO
73513dccb9eSBenjamin Herrenschmidt 				       " \\--> Skipped (too many) !\n");
73613dccb9eSBenjamin Herrenschmidt 				continue;
73713dccb9eSBenjamin Herrenschmidt 			}
73813dccb9eSBenjamin Herrenschmidt 			/* Handles ISA memory hole space here */
739654837e8SAndrew Murray 			if (range.pci_addr == 0) {
74013dccb9eSBenjamin Herrenschmidt 				if (primary || isa_mem_base == 0)
741654837e8SAndrew Murray 					isa_mem_base = range.cpu_addr;
742654837e8SAndrew Murray 				hose->isa_mem_phys = range.cpu_addr;
743654837e8SAndrew Murray 				hose->isa_mem_size = range.size;
74413dccb9eSBenjamin Herrenschmidt 			}
74513dccb9eSBenjamin Herrenschmidt 
74613dccb9eSBenjamin Herrenschmidt 			/* Build resource */
747654837e8SAndrew Murray 			hose->mem_offset[memno] = range.cpu_addr -
748654837e8SAndrew Murray 							range.pci_addr;
74913dccb9eSBenjamin Herrenschmidt 			res = &hose->mem_resources[memno++];
75013dccb9eSBenjamin Herrenschmidt 			break;
75113dccb9eSBenjamin Herrenschmidt 		}
75213dccb9eSBenjamin Herrenschmidt 		if (res != NULL) {
753aeba3731SMichael Ellerman 			res->name = dev->full_name;
754aeba3731SMichael Ellerman 			res->flags = range.flags;
755aeba3731SMichael Ellerman 			res->start = range.cpu_addr;
756aeba3731SMichael Ellerman 			res->end = range.cpu_addr + range.size - 1;
757aeba3731SMichael Ellerman 			res->parent = res->child = res->sibling = NULL;
75813dccb9eSBenjamin Herrenschmidt 		}
75913dccb9eSBenjamin Herrenschmidt 	}
76013dccb9eSBenjamin Herrenschmidt }
761fa462f2dSBenjamin Herrenschmidt 
762fa462f2dSBenjamin Herrenschmidt /* Decide whether to display the domain number in /proc */
763fa462f2dSBenjamin Herrenschmidt int pci_proc_domain(struct pci_bus *bus)
764fa462f2dSBenjamin Herrenschmidt {
765fa462f2dSBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
7661fd0f525SBenjamin Herrenschmidt 
7670e47ff1cSRob Herring 	if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
768fa462f2dSBenjamin Herrenschmidt 		return 0;
7690e47ff1cSRob Herring 	if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
770fa462f2dSBenjamin Herrenschmidt 		return hose->global_number != 0;
771fa462f2dSBenjamin Herrenschmidt 	return 1;
772fa462f2dSBenjamin Herrenschmidt }
773fa462f2dSBenjamin Herrenschmidt 
774d82fb31aSKleber Sacilotto de Souza int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
775d82fb31aSKleber Sacilotto de Souza {
776d82fb31aSKleber Sacilotto de Souza 	if (ppc_md.pcibios_root_bridge_prepare)
777d82fb31aSKleber Sacilotto de Souza 		return ppc_md.pcibios_root_bridge_prepare(bridge);
778d82fb31aSKleber Sacilotto de Souza 
779d82fb31aSKleber Sacilotto de Souza 	return 0;
780d82fb31aSKleber Sacilotto de Souza }
781d82fb31aSKleber Sacilotto de Souza 
782bf5e2ba2SBenjamin Herrenschmidt /* This header fixup will do the resource fixup for all devices as they are
783bf5e2ba2SBenjamin Herrenschmidt  * probed, but not for bridge ranges
784bf5e2ba2SBenjamin Herrenschmidt  */
785cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_resources(struct pci_dev *dev)
786bf5e2ba2SBenjamin Herrenschmidt {
787bf5e2ba2SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(dev->bus);
788bf5e2ba2SBenjamin Herrenschmidt 	int i;
789bf5e2ba2SBenjamin Herrenschmidt 
790bf5e2ba2SBenjamin Herrenschmidt 	if (!hose) {
791bf5e2ba2SBenjamin Herrenschmidt 		printk(KERN_ERR "No host bridge for PCI dev %s !\n",
792bf5e2ba2SBenjamin Herrenschmidt 		       pci_name(dev));
793bf5e2ba2SBenjamin Herrenschmidt 		return;
794bf5e2ba2SBenjamin Herrenschmidt 	}
795c3b80fb0SWei Yang 
796c3b80fb0SWei Yang 	if (dev->is_virtfn)
797c3b80fb0SWei Yang 		return;
798c3b80fb0SWei Yang 
799bf5e2ba2SBenjamin Herrenschmidt 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
800bf5e2ba2SBenjamin Herrenschmidt 		struct resource *res = dev->resource + i;
801c5df457fSKevin Hao 		struct pci_bus_region reg;
802bf5e2ba2SBenjamin Herrenschmidt 		if (!res->flags)
803bf5e2ba2SBenjamin Herrenschmidt 			continue;
80448c2ce97SBenjamin Herrenschmidt 
80548c2ce97SBenjamin Herrenschmidt 		/* If we're going to re-assign everything, we mark all resources
80648c2ce97SBenjamin Herrenschmidt 		 * as unset (and 0-base them). In addition, we mark BARs starting
80748c2ce97SBenjamin Herrenschmidt 		 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
80848c2ce97SBenjamin Herrenschmidt 		 * since in that case, we don't want to re-assign anything
8097f172890SBenjamin Herrenschmidt 		 */
810fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &reg, res);
81148c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
812c5df457fSKevin Hao 		    (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
81348c2ce97SBenjamin Herrenschmidt 			/* Only print message if not re-assigning */
81448c2ce97SBenjamin Herrenschmidt 			if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
815ae2a84b4SKevin Hao 				pr_debug("PCI:%s Resource %d %pR is unassigned\n",
816ae2a84b4SKevin Hao 					 pci_name(dev), i, res);
817bf5e2ba2SBenjamin Herrenschmidt 			res->end -= res->start;
818bf5e2ba2SBenjamin Herrenschmidt 			res->start = 0;
819bf5e2ba2SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
820bf5e2ba2SBenjamin Herrenschmidt 			continue;
821bf5e2ba2SBenjamin Herrenschmidt 		}
822bf5e2ba2SBenjamin Herrenschmidt 
823ae2a84b4SKevin Hao 		pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
824bf5e2ba2SBenjamin Herrenschmidt 	}
825bf5e2ba2SBenjamin Herrenschmidt 
826bf5e2ba2SBenjamin Herrenschmidt 	/* Call machine specific resource fixup */
827bf5e2ba2SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_resources)
828bf5e2ba2SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_resources(dev);
829bf5e2ba2SBenjamin Herrenschmidt }
830bf5e2ba2SBenjamin Herrenschmidt DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
831bf5e2ba2SBenjamin Herrenschmidt 
832b5561511SBenjamin Herrenschmidt /* This function tries to figure out if a bridge resource has been initialized
833b5561511SBenjamin Herrenschmidt  * by the firmware or not. It doesn't have to be absolutely bullet proof, but
834b5561511SBenjamin Herrenschmidt  * things go more smoothly when it gets it right. It should covers cases such
835b5561511SBenjamin Herrenschmidt  * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
836b5561511SBenjamin Herrenschmidt  */
837cad5cef6SGreg Kroah-Hartman static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
838b5561511SBenjamin Herrenschmidt 						 struct resource *res)
839bf5e2ba2SBenjamin Herrenschmidt {
840be8cbcd8SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
841bf5e2ba2SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
842b5561511SBenjamin Herrenschmidt 	resource_size_t offset;
8433fd47f06SBenjamin Herrenschmidt 	struct pci_bus_region region;
844b5561511SBenjamin Herrenschmidt 	u16 command;
845b5561511SBenjamin Herrenschmidt 	int i;
846bf5e2ba2SBenjamin Herrenschmidt 
847b5561511SBenjamin Herrenschmidt 	/* We don't do anything if PCI_PROBE_ONLY is set */
8480e47ff1cSRob Herring 	if (pci_has_flag(PCI_PROBE_ONLY))
849b5561511SBenjamin Herrenschmidt 		return 0;
850bf5e2ba2SBenjamin Herrenschmidt 
851b5561511SBenjamin Herrenschmidt 	/* Job is a bit different between memory and IO */
852b5561511SBenjamin Herrenschmidt 	if (res->flags & IORESOURCE_MEM) {
853fc279850SYinghai Lu 		pcibios_resource_to_bus(dev->bus, &region, res);
8543fd47f06SBenjamin Herrenschmidt 
8553fd47f06SBenjamin Herrenschmidt 		/* If the BAR is non-0 then it's probably been initialized */
8563fd47f06SBenjamin Herrenschmidt 		if (region.start != 0)
857b5561511SBenjamin Herrenschmidt 			return 0;
858b5561511SBenjamin Herrenschmidt 
859b5561511SBenjamin Herrenschmidt 		/* The BAR is 0, let's check if memory decoding is enabled on
860b5561511SBenjamin Herrenschmidt 		 * the bridge. If not, we consider it unassigned
861b5561511SBenjamin Herrenschmidt 		 */
862b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
863b5561511SBenjamin Herrenschmidt 		if ((command & PCI_COMMAND_MEMORY) == 0)
864b5561511SBenjamin Herrenschmidt 			return 1;
865b5561511SBenjamin Herrenschmidt 
866b5561511SBenjamin Herrenschmidt 		/* Memory decoding is enabled and the BAR is 0. If any of the bridge
867b5561511SBenjamin Herrenschmidt 		 * resources covers that starting address (0 then it's good enough for
8683fd47f06SBenjamin Herrenschmidt 		 * us for memory space)
869b5561511SBenjamin Herrenschmidt 		 */
870b5561511SBenjamin Herrenschmidt 		for (i = 0; i < 3; i++) {
871b5561511SBenjamin Herrenschmidt 			if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
8723fd47f06SBenjamin Herrenschmidt 			    hose->mem_resources[i].start == hose->mem_offset[i])
873b5561511SBenjamin Herrenschmidt 				return 0;
874b5561511SBenjamin Herrenschmidt 		}
875b5561511SBenjamin Herrenschmidt 
876b5561511SBenjamin Herrenschmidt 		/* Well, it starts at 0 and we know it will collide so we may as
877b5561511SBenjamin Herrenschmidt 		 * well consider it as unassigned. That covers the Apple case.
878b5561511SBenjamin Herrenschmidt 		 */
879b5561511SBenjamin Herrenschmidt 		return 1;
880b5561511SBenjamin Herrenschmidt 	} else {
881b5561511SBenjamin Herrenschmidt 		/* If the BAR is non-0, then we consider it assigned */
882b5561511SBenjamin Herrenschmidt 		offset = (unsigned long)hose->io_base_virt - _IO_BASE;
883b5561511SBenjamin Herrenschmidt 		if (((res->start - offset) & 0xfffffffful) != 0)
884b5561511SBenjamin Herrenschmidt 			return 0;
885b5561511SBenjamin Herrenschmidt 
886b5561511SBenjamin Herrenschmidt 		/* Here, we are a bit different than memory as typically IO space
887b5561511SBenjamin Herrenschmidt 		 * starting at low addresses -is- valid. What we do instead if that
888b5561511SBenjamin Herrenschmidt 		 * we consider as unassigned anything that doesn't have IO enabled
889b5561511SBenjamin Herrenschmidt 		 * in the PCI command register, and that's it.
890b5561511SBenjamin Herrenschmidt 		 */
891b5561511SBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
892b5561511SBenjamin Herrenschmidt 		if (command & PCI_COMMAND_IO)
893b5561511SBenjamin Herrenschmidt 			return 0;
894b5561511SBenjamin Herrenschmidt 
895b5561511SBenjamin Herrenschmidt 		/* It's starting at 0 and IO is disabled in the bridge, consider
896b5561511SBenjamin Herrenschmidt 		 * it unassigned
897b5561511SBenjamin Herrenschmidt 		 */
898b5561511SBenjamin Herrenschmidt 		return 1;
899b5561511SBenjamin Herrenschmidt 	}
900b5561511SBenjamin Herrenschmidt }
901b5561511SBenjamin Herrenschmidt 
902b5561511SBenjamin Herrenschmidt /* Fixup resources of a PCI<->PCI bridge */
903cad5cef6SGreg Kroah-Hartman static void pcibios_fixup_bridge(struct pci_bus *bus)
904b5561511SBenjamin Herrenschmidt {
905bf5e2ba2SBenjamin Herrenschmidt 	struct resource *res;
906bf5e2ba2SBenjamin Herrenschmidt 	int i;
907bf5e2ba2SBenjamin Herrenschmidt 
908b5561511SBenjamin Herrenschmidt 	struct pci_dev *dev = bus->self;
909b5561511SBenjamin Herrenschmidt 
91089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
91189a74eccSBjorn Helgaas 		if (!res || !res->flags)
912bf5e2ba2SBenjamin Herrenschmidt 			continue;
913b188b2aeSKumar Gala 		if (i >= 3 && bus->self->transparent)
914b188b2aeSKumar Gala 			continue;
915be8cbcd8SBenjamin Herrenschmidt 
916cf1a4cf8SGavin Shan 		/* If we're going to reassign everything, we can
917cf1a4cf8SGavin Shan 		 * shrink the P2P resource to have size as being
918cf1a4cf8SGavin Shan 		 * of 0 in order to save space.
91948c2ce97SBenjamin Herrenschmidt 		 */
92048c2ce97SBenjamin Herrenschmidt 		if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
92148c2ce97SBenjamin Herrenschmidt 			res->flags |= IORESOURCE_UNSET;
92248c2ce97SBenjamin Herrenschmidt 			res->start = 0;
923cf1a4cf8SGavin Shan 			res->end = -1;
92448c2ce97SBenjamin Herrenschmidt 			continue;
92548c2ce97SBenjamin Herrenschmidt 		}
92648c2ce97SBenjamin Herrenschmidt 
927ae2a84b4SKevin Hao 		pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
928bf5e2ba2SBenjamin Herrenschmidt 
929b5561511SBenjamin Herrenschmidt 		/* Try to detect uninitialized P2P bridge resources,
930b5561511SBenjamin Herrenschmidt 		 * and clear them out so they get re-assigned later
931b5561511SBenjamin Herrenschmidt 		 */
932b5561511SBenjamin Herrenschmidt 		if (pcibios_uninitialized_bridge_resource(bus, res)) {
933b5561511SBenjamin Herrenschmidt 			res->flags = 0;
934b5561511SBenjamin Herrenschmidt 			pr_debug("PCI:%s            (unassigned)\n", pci_name(dev));
935bf5e2ba2SBenjamin Herrenschmidt 		}
936bf5e2ba2SBenjamin Herrenschmidt 	}
937b5561511SBenjamin Herrenschmidt }
938b5561511SBenjamin Herrenschmidt 
939cad5cef6SGreg Kroah-Hartman void pcibios_setup_bus_self(struct pci_bus *bus)
9408b8da358SBenjamin Herrenschmidt {
941467efc2eSDaniel Axtens 	struct pci_controller *phb;
942467efc2eSDaniel Axtens 
9437eef440aSBenjamin Herrenschmidt 	/* Fix up the bus resources for P2P bridges */
9448b8da358SBenjamin Herrenschmidt 	if (bus->self != NULL)
9458b8da358SBenjamin Herrenschmidt 		pcibios_fixup_bridge(bus);
9468b8da358SBenjamin Herrenschmidt 
9478b8da358SBenjamin Herrenschmidt 	/* Platform specific bus fixups. This is currently only used
9487eef440aSBenjamin Herrenschmidt 	 * by fsl_pci and I'm hoping to get rid of it at some point
9498b8da358SBenjamin Herrenschmidt 	 */
9508b8da358SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_bus)
9518b8da358SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_bus(bus);
9528b8da358SBenjamin Herrenschmidt 
9538b8da358SBenjamin Herrenschmidt 	/* Setup bus DMA mappings */
954467efc2eSDaniel Axtens 	phb = pci_bus_to_host(bus);
955467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_bus_setup)
956467efc2eSDaniel Axtens 		phb->controller_ops.dma_bus_setup(bus);
9578b8da358SBenjamin Herrenschmidt }
9588b8da358SBenjamin Herrenschmidt 
9597846de40SGuenter Roeck static void pcibios_setup_device(struct pci_dev *dev)
9607eef440aSBenjamin Herrenschmidt {
961467efc2eSDaniel Axtens 	struct pci_controller *phb;
9627eef440aSBenjamin Herrenschmidt 	/* Fixup NUMA node as it may not be setup yet by the generic
9637eef440aSBenjamin Herrenschmidt 	 * code and is needed by the DMA init
9647eef440aSBenjamin Herrenschmidt 	 */
9657eef440aSBenjamin Herrenschmidt 	set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
9667eef440aSBenjamin Herrenschmidt 
9677eef440aSBenjamin Herrenschmidt 	/* Hook up default DMA ops */
968bc0df9ecSNishanth Aravamudan 	set_dma_ops(&dev->dev, pci_dma_ops);
969*0617fc0cSChristoph Hellwig 	dev->dev.archdata.dma_offset = PCI_DRAM_OFFSET;
9707eef440aSBenjamin Herrenschmidt 
9717eef440aSBenjamin Herrenschmidt 	/* Additional platform DMA/iommu setup */
972467efc2eSDaniel Axtens 	phb = pci_bus_to_host(dev->bus);
973467efc2eSDaniel Axtens 	if (phb->controller_ops.dma_dev_setup)
974467efc2eSDaniel Axtens 		phb->controller_ops.dma_dev_setup(dev);
9757eef440aSBenjamin Herrenschmidt 
9767eef440aSBenjamin Herrenschmidt 	/* Read default IRQs and fixup if necessary */
9777eef440aSBenjamin Herrenschmidt 	pci_read_irq_line(dev);
9787eef440aSBenjamin Herrenschmidt 	if (ppc_md.pci_irq_fixup)
9797eef440aSBenjamin Herrenschmidt 		ppc_md.pci_irq_fixup(dev);
9807eef440aSBenjamin Herrenschmidt }
98137f02195SYuanquan Chen 
9827846de40SGuenter Roeck int pcibios_add_device(struct pci_dev *dev)
9837846de40SGuenter Roeck {
9847846de40SGuenter Roeck 	/*
9857846de40SGuenter Roeck 	 * We can only call pcibios_setup_device() after bus setup is complete,
9867846de40SGuenter Roeck 	 * since some of the platform specific DMA setup code depends on it.
9877846de40SGuenter Roeck 	 */
9887846de40SGuenter Roeck 	if (dev->bus->is_added)
9897846de40SGuenter Roeck 		pcibios_setup_device(dev);
9906e628c7dSWei Yang 
9916e628c7dSWei Yang #ifdef CONFIG_PCI_IOV
9926e628c7dSWei Yang 	if (ppc_md.pcibios_fixup_sriov)
9936e628c7dSWei Yang 		ppc_md.pcibios_fixup_sriov(dev);
9946e628c7dSWei Yang #endif /* CONFIG_PCI_IOV */
9956e628c7dSWei Yang 
9967846de40SGuenter Roeck 	return 0;
9977846de40SGuenter Roeck }
9987846de40SGuenter Roeck 
99937f02195SYuanquan Chen void pcibios_setup_bus_devices(struct pci_bus *bus)
100037f02195SYuanquan Chen {
100137f02195SYuanquan Chen 	struct pci_dev *dev;
100237f02195SYuanquan Chen 
100337f02195SYuanquan Chen 	pr_debug("PCI: Fixup bus devices %d (%s)\n",
100437f02195SYuanquan Chen 		 bus->number, bus->self ? pci_name(bus->self) : "PHB");
100537f02195SYuanquan Chen 
100637f02195SYuanquan Chen 	list_for_each_entry(dev, &bus->devices, bus_list) {
100737f02195SYuanquan Chen 		/* Cardbus can call us to add new devices to a bus, so ignore
100837f02195SYuanquan Chen 		 * those who are already fully discovered
100937f02195SYuanquan Chen 		 */
101044bda4b7SHari Vyas 		if (pci_dev_is_added(dev))
101137f02195SYuanquan Chen 			continue;
101237f02195SYuanquan Chen 
101337f02195SYuanquan Chen 		pcibios_setup_device(dev);
101437f02195SYuanquan Chen 	}
10157eef440aSBenjamin Herrenschmidt }
10167eef440aSBenjamin Herrenschmidt 
101779c8be83SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
101879c8be83SMyron Stowe {
101979c8be83SMyron Stowe 	/* No special bus mastering setup handling */
102079c8be83SMyron Stowe }
102179c8be83SMyron Stowe 
1022cad5cef6SGreg Kroah-Hartman void pcibios_fixup_bus(struct pci_bus *bus)
1023bf5e2ba2SBenjamin Herrenschmidt {
1024237865f1SBjorn Helgaas 	/* When called from the generic PCI probe, read PCI<->PCI bridge
1025237865f1SBjorn Helgaas 	 * bases. This is -not- called when generating the PCI tree from
1026237865f1SBjorn Helgaas 	 * the OF device-tree.
1027237865f1SBjorn Helgaas 	 */
1028237865f1SBjorn Helgaas 	pci_read_bridge_bases(bus);
1029237865f1SBjorn Helgaas 
1030237865f1SBjorn Helgaas 	/* Now fixup the bus bus */
10318b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_self(bus);
10328b8da358SBenjamin Herrenschmidt 
10338b8da358SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
10348b8da358SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
1035bf5e2ba2SBenjamin Herrenschmidt }
1036bf5e2ba2SBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_fixup_bus);
1037bf5e2ba2SBenjamin Herrenschmidt 
1038cad5cef6SGreg Kroah-Hartman void pci_fixup_cardbus(struct pci_bus *bus)
10392d1c8618SBenjamin Herrenschmidt {
10402d1c8618SBenjamin Herrenschmidt 	/* Now fixup devices on that bus */
10412d1c8618SBenjamin Herrenschmidt 	pcibios_setup_bus_devices(bus);
10422d1c8618SBenjamin Herrenschmidt }
10432d1c8618SBenjamin Herrenschmidt 
10442d1c8618SBenjamin Herrenschmidt 
10453fd94c6bSBenjamin Herrenschmidt static int skip_isa_ioresource_align(struct pci_dev *dev)
10463fd94c6bSBenjamin Herrenschmidt {
10470e47ff1cSRob Herring 	if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
10483fd94c6bSBenjamin Herrenschmidt 	    !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
10493fd94c6bSBenjamin Herrenschmidt 		return 1;
10503fd94c6bSBenjamin Herrenschmidt 	return 0;
10513fd94c6bSBenjamin Herrenschmidt }
10523fd94c6bSBenjamin Herrenschmidt 
10533fd94c6bSBenjamin Herrenschmidt /*
10543fd94c6bSBenjamin Herrenschmidt  * We need to avoid collisions with `mirrored' VGA ports
10553fd94c6bSBenjamin Herrenschmidt  * and other strange ISA hardware, so we always want the
10563fd94c6bSBenjamin Herrenschmidt  * addresses to be allocated in the 0x000-0x0ff region
10573fd94c6bSBenjamin Herrenschmidt  * modulo 0x400.
10583fd94c6bSBenjamin Herrenschmidt  *
10593fd94c6bSBenjamin Herrenschmidt  * Why? Because some silly external IO cards only decode
10603fd94c6bSBenjamin Herrenschmidt  * the low 10 bits of the IO address. The 0x00-0xff region
10613fd94c6bSBenjamin Herrenschmidt  * is reserved for motherboard devices that decode all 16
10623fd94c6bSBenjamin Herrenschmidt  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
10633fd94c6bSBenjamin Herrenschmidt  * but we want to try to avoid allocating at 0x2900-0x2bff
10643fd94c6bSBenjamin Herrenschmidt  * which might have be mirrored at 0x0100-0x03ff..
10653fd94c6bSBenjamin Herrenschmidt  */
10663b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
10673fd94c6bSBenjamin Herrenschmidt 				resource_size_t size, resource_size_t align)
10683fd94c6bSBenjamin Herrenschmidt {
10693fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = data;
10703fd94c6bSBenjamin Herrenschmidt 	resource_size_t start = res->start;
10713fd94c6bSBenjamin Herrenschmidt 
1072b26b2d49SDominik Brodowski 	if (res->flags & IORESOURCE_IO) {
10733fd94c6bSBenjamin Herrenschmidt 		if (skip_isa_ioresource_align(dev))
1074b26b2d49SDominik Brodowski 			return start;
1075b26b2d49SDominik Brodowski 		if (start & 0x300)
10763fd94c6bSBenjamin Herrenschmidt 			start = (start + 0x3ff) & ~0x3ff;
10773fd94c6bSBenjamin Herrenschmidt 	}
1078b26b2d49SDominik Brodowski 
1079b26b2d49SDominik Brodowski 	return start;
10803fd94c6bSBenjamin Herrenschmidt }
10813fd94c6bSBenjamin Herrenschmidt EXPORT_SYMBOL(pcibios_align_resource);
10823fd94c6bSBenjamin Herrenschmidt 
10833fd94c6bSBenjamin Herrenschmidt /*
10843fd94c6bSBenjamin Herrenschmidt  * Reparent resource children of pr that conflict with res
10853fd94c6bSBenjamin Herrenschmidt  * under res, and make res replace those children.
10863fd94c6bSBenjamin Herrenschmidt  */
10870f6023d5SHeiko Schocher static int reparent_resources(struct resource *parent,
10883fd94c6bSBenjamin Herrenschmidt 				     struct resource *res)
10893fd94c6bSBenjamin Herrenschmidt {
10903fd94c6bSBenjamin Herrenschmidt 	struct resource *p, **pp;
10913fd94c6bSBenjamin Herrenschmidt 	struct resource **firstpp = NULL;
10923fd94c6bSBenjamin Herrenschmidt 
10933fd94c6bSBenjamin Herrenschmidt 	for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
10943fd94c6bSBenjamin Herrenschmidt 		if (p->end < res->start)
10953fd94c6bSBenjamin Herrenschmidt 			continue;
10963fd94c6bSBenjamin Herrenschmidt 		if (res->end < p->start)
10973fd94c6bSBenjamin Herrenschmidt 			break;
10983fd94c6bSBenjamin Herrenschmidt 		if (p->start < res->start || p->end > res->end)
10993fd94c6bSBenjamin Herrenschmidt 			return -1;	/* not completely contained */
11003fd94c6bSBenjamin Herrenschmidt 		if (firstpp == NULL)
11013fd94c6bSBenjamin Herrenschmidt 			firstpp = pp;
11023fd94c6bSBenjamin Herrenschmidt 	}
11033fd94c6bSBenjamin Herrenschmidt 	if (firstpp == NULL)
11043fd94c6bSBenjamin Herrenschmidt 		return -1;	/* didn't find any conflicting entries? */
11053fd94c6bSBenjamin Herrenschmidt 	res->parent = parent;
11063fd94c6bSBenjamin Herrenschmidt 	res->child = *firstpp;
11073fd94c6bSBenjamin Herrenschmidt 	res->sibling = *pp;
11083fd94c6bSBenjamin Herrenschmidt 	*firstpp = res;
11093fd94c6bSBenjamin Herrenschmidt 	*pp = NULL;
11103fd94c6bSBenjamin Herrenschmidt 	for (p = res->child; p != NULL; p = p->sibling) {
11113fd94c6bSBenjamin Herrenschmidt 		p->parent = res;
1112ae2a84b4SKevin Hao 		pr_debug("PCI: Reparented %s %pR under %s\n",
1113ae2a84b4SKevin Hao 			 p->name, p, res->name);
11143fd94c6bSBenjamin Herrenschmidt 	}
11153fd94c6bSBenjamin Herrenschmidt 	return 0;
11163fd94c6bSBenjamin Herrenschmidt }
11173fd94c6bSBenjamin Herrenschmidt 
11183fd94c6bSBenjamin Herrenschmidt /*
11193fd94c6bSBenjamin Herrenschmidt  *  Handle resources of PCI devices.  If the world were perfect, we could
11203fd94c6bSBenjamin Herrenschmidt  *  just allocate all the resource regions and do nothing more.  It isn't.
11213fd94c6bSBenjamin Herrenschmidt  *  On the other hand, we cannot just re-allocate all devices, as it would
11223fd94c6bSBenjamin Herrenschmidt  *  require us to know lots of host bridge internals.  So we attempt to
11233fd94c6bSBenjamin Herrenschmidt  *  keep as much of the original configuration as possible, but tweak it
11243fd94c6bSBenjamin Herrenschmidt  *  when it's found to be wrong.
11253fd94c6bSBenjamin Herrenschmidt  *
11263fd94c6bSBenjamin Herrenschmidt  *  Known BIOS problems we have to work around:
11273fd94c6bSBenjamin Herrenschmidt  *	- I/O or memory regions not configured
11283fd94c6bSBenjamin Herrenschmidt  *	- regions configured, but not enabled in the command register
11293fd94c6bSBenjamin Herrenschmidt  *	- bogus I/O addresses above 64K used
11303fd94c6bSBenjamin Herrenschmidt  *	- expansion ROMs left enabled (this may sound harmless, but given
11313fd94c6bSBenjamin Herrenschmidt  *	  the fact the PCI specs explicitly allow address decoders to be
11323fd94c6bSBenjamin Herrenschmidt  *	  shared between expansion ROMs and other resource regions, it's
11333fd94c6bSBenjamin Herrenschmidt  *	  at least dangerous)
11343fd94c6bSBenjamin Herrenschmidt  *
11353fd94c6bSBenjamin Herrenschmidt  *  Our solution:
11363fd94c6bSBenjamin Herrenschmidt  *	(1) Allocate resources for all buses behind PCI-to-PCI bridges.
11373fd94c6bSBenjamin Herrenschmidt  *	    This gives us fixed barriers on where we can allocate.
11383fd94c6bSBenjamin Herrenschmidt  *	(2) Allocate resources for all enabled devices.  If there is
11393fd94c6bSBenjamin Herrenschmidt  *	    a collision, just mark the resource as unallocated. Also
11403fd94c6bSBenjamin Herrenschmidt  *	    disable expansion ROMs during this step.
11413fd94c6bSBenjamin Herrenschmidt  *	(3) Try to allocate resources for disabled devices.  If the
11423fd94c6bSBenjamin Herrenschmidt  *	    resources were assigned correctly, everything goes well,
11433fd94c6bSBenjamin Herrenschmidt  *	    if they weren't, they won't disturb allocation of other
11443fd94c6bSBenjamin Herrenschmidt  *	    resources.
11453fd94c6bSBenjamin Herrenschmidt  *	(4) Assign new addresses to resources which were either
11463fd94c6bSBenjamin Herrenschmidt  *	    not configured at all or misconfigured.  If explicitly
11473fd94c6bSBenjamin Herrenschmidt  *	    requested by the user, configure expansion ROM address
11483fd94c6bSBenjamin Herrenschmidt  *	    as well.
11493fd94c6bSBenjamin Herrenschmidt  */
11503fd94c6bSBenjamin Herrenschmidt 
1151e51df2c1SAnton Blanchard static void pcibios_allocate_bus_resources(struct pci_bus *bus)
11523fd94c6bSBenjamin Herrenschmidt {
1153e90a1318SNathan Fontenot 	struct pci_bus *b;
11543fd94c6bSBenjamin Herrenschmidt 	int i;
11553fd94c6bSBenjamin Herrenschmidt 	struct resource *res, *pr;
11563fd94c6bSBenjamin Herrenschmidt 
1157b5ae5f91SBenjamin Herrenschmidt 	pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1158b5ae5f91SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1159b5ae5f91SBenjamin Herrenschmidt 
116089a74eccSBjorn Helgaas 	pci_bus_for_each_resource(bus, res, i) {
116189a74eccSBjorn Helgaas 		if (!res || !res->flags || res->start > res->end || res->parent)
11623fd94c6bSBenjamin Herrenschmidt 			continue;
116348c2ce97SBenjamin Herrenschmidt 
116448c2ce97SBenjamin Herrenschmidt 		/* If the resource was left unset at this point, we clear it */
116548c2ce97SBenjamin Herrenschmidt 		if (res->flags & IORESOURCE_UNSET)
116648c2ce97SBenjamin Herrenschmidt 			goto clear_resource;
116748c2ce97SBenjamin Herrenschmidt 
11683fd94c6bSBenjamin Herrenschmidt 		if (bus->parent == NULL)
11693fd94c6bSBenjamin Herrenschmidt 			pr = (res->flags & IORESOURCE_IO) ?
11703fd94c6bSBenjamin Herrenschmidt 				&ioport_resource : &iomem_resource;
11713fd94c6bSBenjamin Herrenschmidt 		else {
11723fd94c6bSBenjamin Herrenschmidt 			pr = pci_find_parent_resource(bus->self, res);
11733fd94c6bSBenjamin Herrenschmidt 			if (pr == res) {
11743fd94c6bSBenjamin Herrenschmidt 				/* this happens when the generic PCI
11753fd94c6bSBenjamin Herrenschmidt 				 * code (wrongly) decides that this
11763fd94c6bSBenjamin Herrenschmidt 				 * bridge is transparent  -- paulus
11773fd94c6bSBenjamin Herrenschmidt 				 */
11783fd94c6bSBenjamin Herrenschmidt 				continue;
11793fd94c6bSBenjamin Herrenschmidt 			}
11803fd94c6bSBenjamin Herrenschmidt 		}
11813fd94c6bSBenjamin Herrenschmidt 
1182ae2a84b4SKevin Hao 		pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1183ae2a84b4SKevin Hao 			 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1184ae2a84b4SKevin Hao 			 i, res, pr, (pr && pr->name) ? pr->name : "nil");
11853fd94c6bSBenjamin Herrenschmidt 
11863fd94c6bSBenjamin Herrenschmidt 		if (pr && !(pr->flags & IORESOURCE_UNSET)) {
11873ebfe46aSYinghai Lu 			struct pci_dev *dev = bus->self;
11883ebfe46aSYinghai Lu 
11893fd94c6bSBenjamin Herrenschmidt 			if (request_resource(pr, res) == 0)
11903fd94c6bSBenjamin Herrenschmidt 				continue;
11913fd94c6bSBenjamin Herrenschmidt 			/*
11923fd94c6bSBenjamin Herrenschmidt 			 * Must be a conflict with an existing entry.
11933fd94c6bSBenjamin Herrenschmidt 			 * Move that entry (or entries) under the
11943fd94c6bSBenjamin Herrenschmidt 			 * bridge resource and try again.
11953fd94c6bSBenjamin Herrenschmidt 			 */
11963fd94c6bSBenjamin Herrenschmidt 			if (reparent_resources(pr, res) == 0)
11973fd94c6bSBenjamin Herrenschmidt 				continue;
11983ebfe46aSYinghai Lu 
11993ebfe46aSYinghai Lu 			if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
12003ebfe46aSYinghai Lu 			    pci_claim_bridge_resource(dev,
12013ebfe46aSYinghai Lu 						i + PCI_BRIDGE_RESOURCES) == 0)
12023ebfe46aSYinghai Lu 				continue;
12033fd94c6bSBenjamin Herrenschmidt 		}
1204f2c2cbccSJoe Perches 		pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n",
1205f2c2cbccSJoe Perches 			i, bus->number);
12063fd94c6bSBenjamin Herrenschmidt 	clear_resource:
1207cf1a4cf8SGavin Shan 		/* The resource might be figured out when doing
1208cf1a4cf8SGavin Shan 		 * reassignment based on the resources required
1209cf1a4cf8SGavin Shan 		 * by the downstream PCI devices. Here we set
1210cf1a4cf8SGavin Shan 		 * the size of the resource to be 0 in order to
1211cf1a4cf8SGavin Shan 		 * save more space.
1212cf1a4cf8SGavin Shan 		 */
1213cf1a4cf8SGavin Shan 		res->start = 0;
1214cf1a4cf8SGavin Shan 		res->end = -1;
12153fd94c6bSBenjamin Herrenschmidt 		res->flags = 0;
12163fd94c6bSBenjamin Herrenschmidt 	}
1217e90a1318SNathan Fontenot 
1218e90a1318SNathan Fontenot 	list_for_each_entry(b, &bus->children, node)
1219e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
12203fd94c6bSBenjamin Herrenschmidt }
12213fd94c6bSBenjamin Herrenschmidt 
1222cad5cef6SGreg Kroah-Hartman static inline void alloc_resource(struct pci_dev *dev, int idx)
12233fd94c6bSBenjamin Herrenschmidt {
12243fd94c6bSBenjamin Herrenschmidt 	struct resource *pr, *r = &dev->resource[idx];
12253fd94c6bSBenjamin Herrenschmidt 
1226ae2a84b4SKevin Hao 	pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1227ae2a84b4SKevin Hao 		 pci_name(dev), idx, r);
12283fd94c6bSBenjamin Herrenschmidt 
12293fd94c6bSBenjamin Herrenschmidt 	pr = pci_find_parent_resource(dev, r);
12303fd94c6bSBenjamin Herrenschmidt 	if (!pr || (pr->flags & IORESOURCE_UNSET) ||
12313fd94c6bSBenjamin Herrenschmidt 	    request_resource(pr, r) < 0) {
12323fd94c6bSBenjamin Herrenschmidt 		printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
12333fd94c6bSBenjamin Herrenschmidt 		       " of device %s, will remap\n", idx, pci_name(dev));
12343fd94c6bSBenjamin Herrenschmidt 		if (pr)
1235ae2a84b4SKevin Hao 			pr_debug("PCI:  parent is %p: %pR\n", pr, pr);
12363fd94c6bSBenjamin Herrenschmidt 		/* We'll assign a new address later */
12373fd94c6bSBenjamin Herrenschmidt 		r->flags |= IORESOURCE_UNSET;
12383fd94c6bSBenjamin Herrenschmidt 		r->end -= r->start;
12393fd94c6bSBenjamin Herrenschmidt 		r->start = 0;
12403fd94c6bSBenjamin Herrenschmidt 	}
12413fd94c6bSBenjamin Herrenschmidt }
12423fd94c6bSBenjamin Herrenschmidt 
12433fd94c6bSBenjamin Herrenschmidt static void __init pcibios_allocate_resources(int pass)
12443fd94c6bSBenjamin Herrenschmidt {
12453fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev = NULL;
12463fd94c6bSBenjamin Herrenschmidt 	int idx, disabled;
12473fd94c6bSBenjamin Herrenschmidt 	u16 command;
12483fd94c6bSBenjamin Herrenschmidt 	struct resource *r;
12493fd94c6bSBenjamin Herrenschmidt 
12503fd94c6bSBenjamin Herrenschmidt 	for_each_pci_dev(dev) {
12513fd94c6bSBenjamin Herrenschmidt 		pci_read_config_word(dev, PCI_COMMAND, &command);
1252ad892a63SBenjamin Herrenschmidt 		for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
12533fd94c6bSBenjamin Herrenschmidt 			r = &dev->resource[idx];
12543fd94c6bSBenjamin Herrenschmidt 			if (r->parent)		/* Already allocated */
12553fd94c6bSBenjamin Herrenschmidt 				continue;
12563fd94c6bSBenjamin Herrenschmidt 			if (!r->flags || (r->flags & IORESOURCE_UNSET))
12573fd94c6bSBenjamin Herrenschmidt 				continue;	/* Not assigned at all */
1258ad892a63SBenjamin Herrenschmidt 			/* We only allocate ROMs on pass 1 just in case they
1259ad892a63SBenjamin Herrenschmidt 			 * have been screwed up by firmware
1260ad892a63SBenjamin Herrenschmidt 			 */
1261ad892a63SBenjamin Herrenschmidt 			if (idx == PCI_ROM_RESOURCE )
1262ad892a63SBenjamin Herrenschmidt 				disabled = 1;
12633fd94c6bSBenjamin Herrenschmidt 			if (r->flags & IORESOURCE_IO)
12643fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_IO);
12653fd94c6bSBenjamin Herrenschmidt 			else
12663fd94c6bSBenjamin Herrenschmidt 				disabled = !(command & PCI_COMMAND_MEMORY);
1267533b1928SPaul Mackerras 			if (pass == disabled)
1268533b1928SPaul Mackerras 				alloc_resource(dev, idx);
12693fd94c6bSBenjamin Herrenschmidt 		}
12703fd94c6bSBenjamin Herrenschmidt 		if (pass)
12713fd94c6bSBenjamin Herrenschmidt 			continue;
12723fd94c6bSBenjamin Herrenschmidt 		r = &dev->resource[PCI_ROM_RESOURCE];
1273ad892a63SBenjamin Herrenschmidt 		if (r->flags) {
12743fd94c6bSBenjamin Herrenschmidt 			/* Turn the ROM off, leave the resource region,
12753fd94c6bSBenjamin Herrenschmidt 			 * but keep it unregistered.
12763fd94c6bSBenjamin Herrenschmidt 			 */
12773fd94c6bSBenjamin Herrenschmidt 			u32 reg;
1278ad892a63SBenjamin Herrenschmidt 			pci_read_config_dword(dev, dev->rom_base_reg, &reg);
1279ad892a63SBenjamin Herrenschmidt 			if (reg & PCI_ROM_ADDRESS_ENABLE) {
1280b0494bc8SBenjamin Herrenschmidt 				pr_debug("PCI: Switching off ROM of %s\n",
1281b0494bc8SBenjamin Herrenschmidt 					 pci_name(dev));
12823fd94c6bSBenjamin Herrenschmidt 				r->flags &= ~IORESOURCE_ROM_ENABLE;
12833fd94c6bSBenjamin Herrenschmidt 				pci_write_config_dword(dev, dev->rom_base_reg,
12843fd94c6bSBenjamin Herrenschmidt 						       reg & ~PCI_ROM_ADDRESS_ENABLE);
12853fd94c6bSBenjamin Herrenschmidt 			}
12863fd94c6bSBenjamin Herrenschmidt 		}
12873fd94c6bSBenjamin Herrenschmidt 	}
1288ad892a63SBenjamin Herrenschmidt }
12893fd94c6bSBenjamin Herrenschmidt 
1290c1f34302SBenjamin Herrenschmidt static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1291c1f34302SBenjamin Herrenschmidt {
1292c1f34302SBenjamin Herrenschmidt 	struct pci_controller *hose = pci_bus_to_host(bus);
1293c1f34302SBenjamin Herrenschmidt 	resource_size_t	offset;
1294c1f34302SBenjamin Herrenschmidt 	struct resource *res, *pres;
1295c1f34302SBenjamin Herrenschmidt 	int i;
1296c1f34302SBenjamin Herrenschmidt 
1297c1f34302SBenjamin Herrenschmidt 	pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1298c1f34302SBenjamin Herrenschmidt 
1299c1f34302SBenjamin Herrenschmidt 	/* Check for IO */
1300c1f34302SBenjamin Herrenschmidt 	if (!(hose->io_resource.flags & IORESOURCE_IO))
1301c1f34302SBenjamin Herrenschmidt 		goto no_io;
1302c1f34302SBenjamin Herrenschmidt 	offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1303c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1304c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1305c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy IO";
1306c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_IO;
1307c1f34302SBenjamin Herrenschmidt 	res->start = offset;
1308c1f34302SBenjamin Herrenschmidt 	res->end = (offset + 0xfff) & 0xfffffffful;
1309c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate legacy IO: %pR\n", res);
1310c1f34302SBenjamin Herrenschmidt 	if (request_resource(&hose->io_resource, res)) {
1311c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1312c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1313c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1314c1f34302SBenjamin Herrenschmidt 		kfree(res);
1315c1f34302SBenjamin Herrenschmidt 	}
1316c1f34302SBenjamin Herrenschmidt 
1317c1f34302SBenjamin Herrenschmidt  no_io:
1318c1f34302SBenjamin Herrenschmidt 	/* Check for memory */
1319c1f34302SBenjamin Herrenschmidt 	for (i = 0; i < 3; i++) {
1320c1f34302SBenjamin Herrenschmidt 		pres = &hose->mem_resources[i];
13213fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1322c1f34302SBenjamin Herrenschmidt 		if (!(pres->flags & IORESOURCE_MEM))
1323c1f34302SBenjamin Herrenschmidt 			continue;
1324c1f34302SBenjamin Herrenschmidt 		pr_debug("hose mem res: %pR\n", pres);
1325c1f34302SBenjamin Herrenschmidt 		if ((pres->start - offset) <= 0xa0000 &&
1326c1f34302SBenjamin Herrenschmidt 		    (pres->end - offset) >= 0xbffff)
1327c1f34302SBenjamin Herrenschmidt 			break;
1328c1f34302SBenjamin Herrenschmidt 	}
1329c1f34302SBenjamin Herrenschmidt 	if (i >= 3)
1330c1f34302SBenjamin Herrenschmidt 		return;
1331c1f34302SBenjamin Herrenschmidt 	res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1332c1f34302SBenjamin Herrenschmidt 	BUG_ON(res == NULL);
1333c1f34302SBenjamin Herrenschmidt 	res->name = "Legacy VGA memory";
1334c1f34302SBenjamin Herrenschmidt 	res->flags = IORESOURCE_MEM;
1335c1f34302SBenjamin Herrenschmidt 	res->start = 0xa0000 + offset;
1336c1f34302SBenjamin Herrenschmidt 	res->end = 0xbffff + offset;
1337c1f34302SBenjamin Herrenschmidt 	pr_debug("Candidate VGA memory: %pR\n", res);
1338c1f34302SBenjamin Herrenschmidt 	if (request_resource(pres, res)) {
1339c1f34302SBenjamin Herrenschmidt 		printk(KERN_DEBUG
1340c1f34302SBenjamin Herrenschmidt 		       "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1341c1f34302SBenjamin Herrenschmidt 		       pci_domain_nr(bus), bus->number, res);
1342c1f34302SBenjamin Herrenschmidt 		kfree(res);
1343c1f34302SBenjamin Herrenschmidt 	}
1344c1f34302SBenjamin Herrenschmidt }
1345c1f34302SBenjamin Herrenschmidt 
13463fd94c6bSBenjamin Herrenschmidt void __init pcibios_resource_survey(void)
13473fd94c6bSBenjamin Herrenschmidt {
1348e90a1318SNathan Fontenot 	struct pci_bus *b;
1349e90a1318SNathan Fontenot 
135048c2ce97SBenjamin Herrenschmidt 	/* Allocate and assign resources */
1351e90a1318SNathan Fontenot 	list_for_each_entry(b, &pci_root_buses, node)
1352e90a1318SNathan Fontenot 		pcibios_allocate_bus_resources(b);
13539a1a70aeSBenjamin Herrenschmidt 	if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
13543fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(0);
13553fd94c6bSBenjamin Herrenschmidt 		pcibios_allocate_resources(1);
13569a1a70aeSBenjamin Herrenschmidt 	}
13573fd94c6bSBenjamin Herrenschmidt 
1358c1f34302SBenjamin Herrenschmidt 	/* Before we start assigning unassigned resource, we try to reserve
1359c1f34302SBenjamin Herrenschmidt 	 * the low IO area and the VGA memory area if they intersect the
1360c1f34302SBenjamin Herrenschmidt 	 * bus available resources to avoid allocating things on top of them
1361c1f34302SBenjamin Herrenschmidt 	 */
13620e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1363c1f34302SBenjamin Herrenschmidt 		list_for_each_entry(b, &pci_root_buses, node)
1364c1f34302SBenjamin Herrenschmidt 			pcibios_reserve_legacy_regions(b);
1365c1f34302SBenjamin Herrenschmidt 	}
1366c1f34302SBenjamin Herrenschmidt 
1367c1f34302SBenjamin Herrenschmidt 	/* Now, if the platform didn't decide to blindly trust the firmware,
1368c1f34302SBenjamin Herrenschmidt 	 * we proceed to assigning things that were left unassigned
1369c1f34302SBenjamin Herrenschmidt 	 */
13700e47ff1cSRob Herring 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
1371a77acda0SWolfram Sang 		pr_debug("PCI: Assigning unassigned resources...\n");
13723fd94c6bSBenjamin Herrenschmidt 		pci_assign_unassigned_resources();
13733fd94c6bSBenjamin Herrenschmidt 	}
13743fd94c6bSBenjamin Herrenschmidt 
13753fd94c6bSBenjamin Herrenschmidt 	/* Call machine dependent fixup */
13763fd94c6bSBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup)
13773fd94c6bSBenjamin Herrenschmidt 		ppc_md.pcibios_fixup();
13783fd94c6bSBenjamin Herrenschmidt }
13793fd94c6bSBenjamin Herrenschmidt 
1380fd6852c8SBenjamin Herrenschmidt /* This is used by the PCI hotplug driver to allocate resource
13813fd94c6bSBenjamin Herrenschmidt  * of newly plugged busses. We can try to consolidate with the
1382fd6852c8SBenjamin Herrenschmidt  * rest of the code later, for now, keep it as-is as our main
1383fd6852c8SBenjamin Herrenschmidt  * resource allocation function doesn't deal with sub-trees yet.
13843fd94c6bSBenjamin Herrenschmidt  */
1385baf75b0aSStephen Rothwell void pcibios_claim_one_bus(struct pci_bus *bus)
13863fd94c6bSBenjamin Herrenschmidt {
13873fd94c6bSBenjamin Herrenschmidt 	struct pci_dev *dev;
13883fd94c6bSBenjamin Herrenschmidt 	struct pci_bus *child_bus;
13893fd94c6bSBenjamin Herrenschmidt 
13903fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(dev, &bus->devices, bus_list) {
13913fd94c6bSBenjamin Herrenschmidt 		int i;
13923fd94c6bSBenjamin Herrenschmidt 
13933fd94c6bSBenjamin Herrenschmidt 		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
13943fd94c6bSBenjamin Herrenschmidt 			struct resource *r = &dev->resource[i];
13953fd94c6bSBenjamin Herrenschmidt 
13963fd94c6bSBenjamin Herrenschmidt 			if (r->parent || !r->start || !r->flags)
13973fd94c6bSBenjamin Herrenschmidt 				continue;
1398fd6852c8SBenjamin Herrenschmidt 
1399ae2a84b4SKevin Hao 			pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1400ae2a84b4SKevin Hao 				 pci_name(dev), i, r);
1401fd6852c8SBenjamin Herrenschmidt 
14023ebfe46aSYinghai Lu 			if (pci_claim_resource(dev, i) == 0)
14033ebfe46aSYinghai Lu 				continue;
14043ebfe46aSYinghai Lu 
14053ebfe46aSYinghai Lu 			pci_claim_bridge_resource(dev, i);
14063fd94c6bSBenjamin Herrenschmidt 		}
14073fd94c6bSBenjamin Herrenschmidt 	}
14083fd94c6bSBenjamin Herrenschmidt 
14093fd94c6bSBenjamin Herrenschmidt 	list_for_each_entry(child_bus, &bus->children, node)
14103fd94c6bSBenjamin Herrenschmidt 		pcibios_claim_one_bus(child_bus);
14113fd94c6bSBenjamin Herrenschmidt }
14125b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
1413fd6852c8SBenjamin Herrenschmidt 
1414fd6852c8SBenjamin Herrenschmidt 
1415fd6852c8SBenjamin Herrenschmidt /* pcibios_finish_adding_to_bus
1416fd6852c8SBenjamin Herrenschmidt  *
1417fd6852c8SBenjamin Herrenschmidt  * This is to be called by the hotplug code after devices have been
1418fd6852c8SBenjamin Herrenschmidt  * added to a bus, this include calling it for a PHB that is just
1419fd6852c8SBenjamin Herrenschmidt  * being added
1420fd6852c8SBenjamin Herrenschmidt  */
1421fd6852c8SBenjamin Herrenschmidt void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1422fd6852c8SBenjamin Herrenschmidt {
1423fd6852c8SBenjamin Herrenschmidt 	pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1424fd6852c8SBenjamin Herrenschmidt 		 pci_domain_nr(bus), bus->number);
1425fd6852c8SBenjamin Herrenschmidt 
1426fd6852c8SBenjamin Herrenschmidt 	/* Allocate bus and devices resources */
1427fd6852c8SBenjamin Herrenschmidt 	pcibios_allocate_bus_resources(bus);
1428fd6852c8SBenjamin Herrenschmidt 	pcibios_claim_one_bus(bus);
14297415c14cSGavin Shan 	if (!pci_has_flag(PCI_PROBE_ONLY)) {
14307415c14cSGavin Shan 		if (bus->self)
14317415c14cSGavin Shan 			pci_assign_unassigned_bridge_resources(bus->self);
14327415c14cSGavin Shan 		else
1433ab444ec9SGavin Shan 			pci_assign_unassigned_bus_resources(bus);
14347415c14cSGavin Shan 	}
1435fd6852c8SBenjamin Herrenschmidt 
14366a040ce7SThadeu Lima de Souza Cascardo 	/* Fixup EEH */
14376a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_device_tree_late(bus);
14386a040ce7SThadeu Lima de Souza Cascardo 
1439fd6852c8SBenjamin Herrenschmidt 	/* Add new devices to global lists.  Register in proc, sysfs. */
1440fd6852c8SBenjamin Herrenschmidt 	pci_bus_add_devices(bus);
1441fd6852c8SBenjamin Herrenschmidt 
14426a040ce7SThadeu Lima de Souza Cascardo 	/* sysfs files should only be added after devices are added */
14436a040ce7SThadeu Lima de Souza Cascardo 	eeh_add_sysfs_files(bus);
1444fd6852c8SBenjamin Herrenschmidt }
1445fd6852c8SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1446fd6852c8SBenjamin Herrenschmidt 
1447549beb9bSBenjamin Herrenschmidt int pcibios_enable_device(struct pci_dev *dev, int mask)
1448549beb9bSBenjamin Herrenschmidt {
1449467efc2eSDaniel Axtens 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1450467efc2eSDaniel Axtens 
1451467efc2eSDaniel Axtens 	if (phb->controller_ops.enable_device_hook)
1452467efc2eSDaniel Axtens 		if (!phb->controller_ops.enable_device_hook(dev))
1453549beb9bSBenjamin Herrenschmidt 			return -EINVAL;
1454549beb9bSBenjamin Herrenschmidt 
14557cfb5f9aSBjorn Helgaas 	return pci_enable_resources(dev, mask);
1456549beb9bSBenjamin Herrenschmidt }
145753280323SBenjamin Herrenschmidt 
1458abeeed6dSMichael Neuling void pcibios_disable_device(struct pci_dev *dev)
1459abeeed6dSMichael Neuling {
1460abeeed6dSMichael Neuling 	struct pci_controller *phb = pci_bus_to_host(dev->bus);
1461abeeed6dSMichael Neuling 
1462abeeed6dSMichael Neuling 	if (phb->controller_ops.disable_device)
1463abeeed6dSMichael Neuling 		phb->controller_ops.disable_device(dev);
1464abeeed6dSMichael Neuling }
1465abeeed6dSMichael Neuling 
146638973ba7SBjorn Helgaas resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
146738973ba7SBjorn Helgaas {
146838973ba7SBjorn Helgaas 	return (unsigned long) hose->io_base_virt - _IO_BASE;
146938973ba7SBjorn Helgaas }
147038973ba7SBjorn Helgaas 
1471cad5cef6SGreg Kroah-Hartman static void pcibios_setup_phb_resources(struct pci_controller *hose,
1472cad5cef6SGreg Kroah-Hartman 					struct list_head *resources)
147353280323SBenjamin Herrenschmidt {
147453280323SBenjamin Herrenschmidt 	struct resource *res;
14753fd47f06SBenjamin Herrenschmidt 	resource_size_t offset;
147653280323SBenjamin Herrenschmidt 	int i;
147753280323SBenjamin Herrenschmidt 
147853280323SBenjamin Herrenschmidt 	/* Hookup PHB IO resource */
147945a709f8SBjorn Helgaas 	res = &hose->io_resource;
148053280323SBenjamin Herrenschmidt 
148153280323SBenjamin Herrenschmidt 	if (!res->flags) {
1482cdb1b342SBenjamin Herrenschmidt 		pr_debug("PCI: I/O resource not set for host"
1483b7c670d6SRob Herring 			 " bridge %pOF (domain %d)\n",
1484b7c670d6SRob Herring 			 hose->dn, hose->global_number);
14853fd47f06SBenjamin Herrenschmidt 	} else {
14863fd47f06SBenjamin Herrenschmidt 		offset = pcibios_io_space_offset(hose);
14873fd47f06SBenjamin Herrenschmidt 
1488ae2a84b4SKevin Hao 		pr_debug("PCI: PHB IO resource    = %pR off 0x%08llx\n",
1489ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
14903fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
1491a0b8e76fSBenjamin Herrenschmidt 	}
1492a0b8e76fSBenjamin Herrenschmidt 
149353280323SBenjamin Herrenschmidt 	/* Hookup PHB Memory resources */
149453280323SBenjamin Herrenschmidt 	for (i = 0; i < 3; ++i) {
149553280323SBenjamin Herrenschmidt 		res = &hose->mem_resources[i];
1496727597d1SGavin Shan 		if (!res->flags)
14973fd47f06SBenjamin Herrenschmidt 			continue;
1498727597d1SGavin Shan 
14993fd47f06SBenjamin Herrenschmidt 		offset = hose->mem_offset[i];
1500ae2a84b4SKevin Hao 		pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1501ae2a84b4SKevin Hao 			 res, (unsigned long long)offset);
150253280323SBenjamin Herrenschmidt 
15033fd47f06SBenjamin Herrenschmidt 		pci_add_resource_offset(resources, res, offset);
15043fd47f06SBenjamin Herrenschmidt 	}
150553280323SBenjamin Herrenschmidt }
150689c2dd62SKumar Gala 
150789c2dd62SKumar Gala /*
150889c2dd62SKumar Gala  * Null PCI config access functions, for the case when we can't
150989c2dd62SKumar Gala  * find a hose.
151089c2dd62SKumar Gala  */
151189c2dd62SKumar Gala #define NULL_PCI_OP(rw, size, type)					\
151289c2dd62SKumar Gala static int								\
151389c2dd62SKumar Gala null_##rw##_config_##size(struct pci_dev *dev, int offset, type val)	\
151489c2dd62SKumar Gala {									\
151589c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;    				\
151689c2dd62SKumar Gala }
151789c2dd62SKumar Gala 
151889c2dd62SKumar Gala static int
151989c2dd62SKumar Gala null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
152089c2dd62SKumar Gala 		 int len, u32 *val)
152189c2dd62SKumar Gala {
152289c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
152389c2dd62SKumar Gala }
152489c2dd62SKumar Gala 
152589c2dd62SKumar Gala static int
152689c2dd62SKumar Gala null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
152789c2dd62SKumar Gala 		  int len, u32 val)
152889c2dd62SKumar Gala {
152989c2dd62SKumar Gala 	return PCIBIOS_DEVICE_NOT_FOUND;
153089c2dd62SKumar Gala }
153189c2dd62SKumar Gala 
153289c2dd62SKumar Gala static struct pci_ops null_pci_ops =
153389c2dd62SKumar Gala {
153489c2dd62SKumar Gala 	.read = null_read_config,
153589c2dd62SKumar Gala 	.write = null_write_config,
153689c2dd62SKumar Gala };
153789c2dd62SKumar Gala 
153889c2dd62SKumar Gala /*
153989c2dd62SKumar Gala  * These functions are used early on before PCI scanning is done
154089c2dd62SKumar Gala  * and all of the pci_dev and pci_bus structures have been created.
154189c2dd62SKumar Gala  */
154289c2dd62SKumar Gala static struct pci_bus *
154389c2dd62SKumar Gala fake_pci_bus(struct pci_controller *hose, int busnr)
154489c2dd62SKumar Gala {
154589c2dd62SKumar Gala 	static struct pci_bus bus;
154689c2dd62SKumar Gala 
1547b0d436c7SAnton Blanchard 	if (hose == NULL) {
154889c2dd62SKumar Gala 		printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
154989c2dd62SKumar Gala 	}
155089c2dd62SKumar Gala 	bus.number = busnr;
155189c2dd62SKumar Gala 	bus.sysdata = hose;
155289c2dd62SKumar Gala 	bus.ops = hose? hose->ops: &null_pci_ops;
155389c2dd62SKumar Gala 	return &bus;
155489c2dd62SKumar Gala }
155589c2dd62SKumar Gala 
155689c2dd62SKumar Gala #define EARLY_PCI_OP(rw, size, type)					\
155789c2dd62SKumar Gala int early_##rw##_config_##size(struct pci_controller *hose, int bus,	\
155889c2dd62SKumar Gala 			       int devfn, int offset, type value)	\
155989c2dd62SKumar Gala {									\
156089c2dd62SKumar Gala 	return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus),	\
156189c2dd62SKumar Gala 					    devfn, offset, value);	\
156289c2dd62SKumar Gala }
156389c2dd62SKumar Gala 
156489c2dd62SKumar Gala EARLY_PCI_OP(read, byte, u8 *)
156589c2dd62SKumar Gala EARLY_PCI_OP(read, word, u16 *)
156689c2dd62SKumar Gala EARLY_PCI_OP(read, dword, u32 *)
156789c2dd62SKumar Gala EARLY_PCI_OP(write, byte, u8)
156889c2dd62SKumar Gala EARLY_PCI_OP(write, word, u16)
156989c2dd62SKumar Gala EARLY_PCI_OP(write, dword, u32)
157089c2dd62SKumar Gala 
157189c2dd62SKumar Gala int early_find_capability(struct pci_controller *hose, int bus, int devfn,
157289c2dd62SKumar Gala 			  int cap)
157389c2dd62SKumar Gala {
157489c2dd62SKumar Gala 	return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
157589c2dd62SKumar Gala }
15760ed2c722SGrant Likely 
157798d9f30cSBenjamin Herrenschmidt struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
157898d9f30cSBenjamin Herrenschmidt {
157998d9f30cSBenjamin Herrenschmidt 	struct pci_controller *hose = bus->sysdata;
158098d9f30cSBenjamin Herrenschmidt 
158198d9f30cSBenjamin Herrenschmidt 	return of_node_get(hose->dn);
158298d9f30cSBenjamin Herrenschmidt }
158398d9f30cSBenjamin Herrenschmidt 
15840ed2c722SGrant Likely /**
15850ed2c722SGrant Likely  * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
15860ed2c722SGrant Likely  * @hose: Pointer to the PCI host controller instance structure
15870ed2c722SGrant Likely  */
1588cad5cef6SGreg Kroah-Hartman void pcibios_scan_phb(struct pci_controller *hose)
15890ed2c722SGrant Likely {
159045a709f8SBjorn Helgaas 	LIST_HEAD(resources);
15910ed2c722SGrant Likely 	struct pci_bus *bus;
15920ed2c722SGrant Likely 	struct device_node *node = hose->dn;
15930ed2c722SGrant Likely 	int mode;
15940ed2c722SGrant Likely 
1595b7c670d6SRob Herring 	pr_debug("PCI: Scanning PHB %pOF\n", node);
15960ed2c722SGrant Likely 
15970ed2c722SGrant Likely 	/* Get some IO space for the new PHB */
15980ed2c722SGrant Likely 	pcibios_setup_phb_io_space(hose);
15990ed2c722SGrant Likely 
16000ed2c722SGrant Likely 	/* Wire up PHB bus resources */
160145a709f8SBjorn Helgaas 	pcibios_setup_phb_resources(hose, &resources);
160245a709f8SBjorn Helgaas 
1603be8e60d8SYinghai Lu 	hose->busn.start = hose->first_busno;
1604be8e60d8SYinghai Lu 	hose->busn.end	 = hose->last_busno;
1605be8e60d8SYinghai Lu 	hose->busn.flags = IORESOURCE_BUS;
1606be8e60d8SYinghai Lu 	pci_add_resource(&resources, &hose->busn);
1607be8e60d8SYinghai Lu 
160845a709f8SBjorn Helgaas 	/* Create an empty bus for the toplevel */
160945a709f8SBjorn Helgaas 	bus = pci_create_root_bus(hose->parent, hose->first_busno,
161045a709f8SBjorn Helgaas 				  hose->ops, hose, &resources);
161145a709f8SBjorn Helgaas 	if (bus == NULL) {
161245a709f8SBjorn Helgaas 		pr_err("Failed to create bus for PCI domain %04x\n",
161345a709f8SBjorn Helgaas 			hose->global_number);
161445a709f8SBjorn Helgaas 		pci_free_resource_list(&resources);
161545a709f8SBjorn Helgaas 		return;
161645a709f8SBjorn Helgaas 	}
161745a709f8SBjorn Helgaas 	hose->bus = bus;
16180ed2c722SGrant Likely 
16190ed2c722SGrant Likely 	/* Get probe mode and perform scan */
16200ed2c722SGrant Likely 	mode = PCI_PROBE_NORMAL;
1621467efc2eSDaniel Axtens 	if (node && hose->controller_ops.probe_mode)
1622467efc2eSDaniel Axtens 		mode = hose->controller_ops.probe_mode(bus);
16230ed2c722SGrant Likely 	pr_debug("    probe mode: %d\n", mode);
1624be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_DEVTREE)
16250ed2c722SGrant Likely 		of_scan_bus(node, bus);
16260ed2c722SGrant Likely 
1627be8e60d8SYinghai Lu 	if (mode == PCI_PROBE_NORMAL) {
1628be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, 255);
1629be8e60d8SYinghai Lu 		hose->last_busno = pci_scan_child_bus(bus);
1630be8e60d8SYinghai Lu 		pci_bus_update_busn_res_end(bus, hose->last_busno);
1631be8e60d8SYinghai Lu 	}
1632781fb7a3SBenjamin Herrenschmidt 
1633491b98c3SBenjamin Herrenschmidt 	/* Platform gets a chance to do some global fixups before
1634491b98c3SBenjamin Herrenschmidt 	 * we proceed to resource allocation
1635491b98c3SBenjamin Herrenschmidt 	 */
1636491b98c3SBenjamin Herrenschmidt 	if (ppc_md.pcibios_fixup_phb)
1637491b98c3SBenjamin Herrenschmidt 		ppc_md.pcibios_fixup_phb(hose);
1638491b98c3SBenjamin Herrenschmidt 
1639781fb7a3SBenjamin Herrenschmidt 	/* Configure PCI Express settings */
1640bb36c445SBenjamin Herrenschmidt 	if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
1641781fb7a3SBenjamin Herrenschmidt 		struct pci_bus *child;
1642a58674ffSBjorn Helgaas 		list_for_each_entry(child, &bus->children, node)
1643a58674ffSBjorn Helgaas 			pcie_bus_configure_settings(child);
1644781fb7a3SBenjamin Herrenschmidt 	}
16450ed2c722SGrant Likely }
16465b64d2ccSDaniel Axtens EXPORT_SYMBOL_GPL(pcibios_scan_phb);
1647c065488fSKumar Gala 
1648c065488fSKumar Gala static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1649c065488fSKumar Gala {
1650c065488fSKumar Gala 	int i, class = dev->class >> 8;
165105737c7cSJason Jin 	/* When configured as agent, programing interface = 1 */
165205737c7cSJason Jin 	int prog_if = dev->class & 0xf;
1653c065488fSKumar Gala 
1654c065488fSKumar Gala 	if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1655c065488fSKumar Gala 	     class == PCI_CLASS_BRIDGE_OTHER) &&
1656c065488fSKumar Gala 		(dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
165705737c7cSJason Jin 		(prog_if == 0) &&
1658c065488fSKumar Gala 		(dev->bus->parent == NULL)) {
1659c065488fSKumar Gala 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1660c065488fSKumar Gala 			dev->resource[i].start = 0;
1661c065488fSKumar Gala 			dev->resource[i].end = 0;
1662c065488fSKumar Gala 			dev->resource[i].flags = 0;
1663c065488fSKumar Gala 		}
1664c065488fSKumar Gala 	}
1665c065488fSKumar Gala }
1666c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1667c065488fSKumar Gala DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1668