xref: /openbmc/linux/arch/powerpc/kernel/misc_64.S (revision 7191b615759ec10cab9eea43be5ecc42cda82364)
19994a338SPaul Mackerras/*
29994a338SPaul Mackerras * This file contains miscellaneous low-level functions.
39994a338SPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
49994a338SPaul Mackerras *
59994a338SPaul Mackerras * Largely rewritten by Cort Dougan (cort@cs.nmt.edu)
69994a338SPaul Mackerras * and Paul Mackerras.
79994a338SPaul Mackerras * Adapted for iSeries by Mike Corrigan (mikejc@us.ibm.com)
89994a338SPaul Mackerras * PPC64 updates by Dave Engebretsen (engebret@us.ibm.com)
99994a338SPaul Mackerras *
109994a338SPaul Mackerras * This program is free software; you can redistribute it and/or
119994a338SPaul Mackerras * modify it under the terms of the GNU General Public License
129994a338SPaul Mackerras * as published by the Free Software Foundation; either version
139994a338SPaul Mackerras * 2 of the License, or (at your option) any later version.
149994a338SPaul Mackerras *
159994a338SPaul Mackerras */
169994a338SPaul Mackerras
179994a338SPaul Mackerras#include <linux/sys.h>
189994a338SPaul Mackerras#include <asm/unistd.h>
199994a338SPaul Mackerras#include <asm/errno.h>
209994a338SPaul Mackerras#include <asm/processor.h>
219994a338SPaul Mackerras#include <asm/page.h>
229994a338SPaul Mackerras#include <asm/cache.h>
239994a338SPaul Mackerras#include <asm/ppc_asm.h>
249994a338SPaul Mackerras#include <asm/asm-offsets.h>
259994a338SPaul Mackerras#include <asm/cputable.h>
266cb7bfebSDavid Gibson#include <asm/thread_info.h>
271fc711f7SMichael Neuling#include <asm/kexec.h>
2846f52210SStephen Rothwell#include <asm/ptrace.h>
299994a338SPaul Mackerras
309994a338SPaul Mackerras	.text
319994a338SPaul Mackerras
329994a338SPaul Mackerras_GLOBAL(call_do_softirq)
339994a338SPaul Mackerras	mflr	r0
349994a338SPaul Mackerras	std	r0,16(r1)
354ae2dcb6SKumar Gala	stdu	r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r3)
369994a338SPaul Mackerras	mr	r1,r3
379994a338SPaul Mackerras	bl	.__do_softirq
389994a338SPaul Mackerras	ld	r1,0(r1)
399994a338SPaul Mackerras	ld	r0,16(r1)
409994a338SPaul Mackerras	mtlr	r0
419994a338SPaul Mackerras	blr
429994a338SPaul Mackerras
43b9e5b4e6SBenjamin Herrenschmidt_GLOBAL(call_handle_irq)
447d12e780SDavid Howells	ld	r8,0(r6)
459994a338SPaul Mackerras	mflr	r0
469994a338SPaul Mackerras	std	r0,16(r1)
47b9e5b4e6SBenjamin Herrenschmidt	mtctr	r8
484ae2dcb6SKumar Gala	stdu	r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r5)
497d12e780SDavid Howells	mr	r1,r5
50b9e5b4e6SBenjamin Herrenschmidt	bctrl
519994a338SPaul Mackerras	ld	r1,0(r1)
529994a338SPaul Mackerras	ld	r0,16(r1)
539994a338SPaul Mackerras	mtlr	r0
549994a338SPaul Mackerras	blr
559994a338SPaul Mackerras
569994a338SPaul Mackerras	.section	".toc","aw"
579994a338SPaul MackerrasPPC64_CACHES:
589994a338SPaul Mackerras	.tc		ppc64_caches[TC],ppc64_caches
599994a338SPaul Mackerras	.section	".text"
609994a338SPaul Mackerras
619994a338SPaul Mackerras/*
629994a338SPaul Mackerras * Write any modified data cache blocks out to memory
639994a338SPaul Mackerras * and invalidate the corresponding instruction cache blocks.
649994a338SPaul Mackerras *
659994a338SPaul Mackerras * flush_icache_range(unsigned long start, unsigned long stop)
669994a338SPaul Mackerras *
679994a338SPaul Mackerras *   flush all bytes from start through stop-1 inclusive
689994a338SPaul Mackerras */
699994a338SPaul Mackerras
703b04c300SKevin Hao_KPROBE(flush_icache_range)
71abb29c3bSKevin HaoBEGIN_FTR_SECTION
72abb29c3bSKevin Hao	blr
73abb29c3bSKevin HaoEND_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
749994a338SPaul Mackerras/*
759994a338SPaul Mackerras * Flush the data cache to memory
769994a338SPaul Mackerras *
779994a338SPaul Mackerras * Different systems have different cache line sizes
789994a338SPaul Mackerras * and in some cases i-cache and d-cache line sizes differ from
799994a338SPaul Mackerras * each other.
809994a338SPaul Mackerras */
819994a338SPaul Mackerras 	ld	r10,PPC64_CACHES@toc(r2)
829994a338SPaul Mackerras	lwz	r7,DCACHEL1LINESIZE(r10)/* Get cache line size */
839994a338SPaul Mackerras	addi	r5,r7,-1
849994a338SPaul Mackerras	andc	r6,r3,r5		/* round low to line bdy */
859994a338SPaul Mackerras	subf	r8,r6,r4		/* compute length */
869994a338SPaul Mackerras	add	r8,r8,r5		/* ensure we get enough */
879994a338SPaul Mackerras	lwz	r9,DCACHEL1LOGLINESIZE(r10)	/* Get log-2 of cache line size */
889994a338SPaul Mackerras	srw.	r8,r8,r9		/* compute line count */
899994a338SPaul Mackerras	beqlr				/* nothing to do? */
909994a338SPaul Mackerras	mtctr	r8
919994a338SPaul Mackerras1:	dcbst	0,r6
929994a338SPaul Mackerras	add	r6,r6,r7
939994a338SPaul Mackerras	bdnz	1b
949994a338SPaul Mackerras	sync
959994a338SPaul Mackerras
969994a338SPaul Mackerras/* Now invalidate the instruction cache */
979994a338SPaul Mackerras
989994a338SPaul Mackerras	lwz	r7,ICACHEL1LINESIZE(r10)	/* Get Icache line size */
999994a338SPaul Mackerras	addi	r5,r7,-1
1009994a338SPaul Mackerras	andc	r6,r3,r5		/* round low to line bdy */
1019994a338SPaul Mackerras	subf	r8,r6,r4		/* compute length */
1029994a338SPaul Mackerras	add	r8,r8,r5
1039994a338SPaul Mackerras	lwz	r9,ICACHEL1LOGLINESIZE(r10)	/* Get log-2 of Icache line size */
1049994a338SPaul Mackerras	srw.	r8,r8,r9		/* compute line count */
1059994a338SPaul Mackerras	beqlr				/* nothing to do? */
1069994a338SPaul Mackerras	mtctr	r8
1079994a338SPaul Mackerras2:	icbi	0,r6
1089994a338SPaul Mackerras	add	r6,r6,r7
1099994a338SPaul Mackerras	bdnz	2b
1109994a338SPaul Mackerras	isync
1119994a338SPaul Mackerras	blr
1129994a338SPaul Mackerras	.previous .text
1139994a338SPaul Mackerras/*
1149994a338SPaul Mackerras * Like above, but only do the D-cache.
1159994a338SPaul Mackerras *
1169994a338SPaul Mackerras * flush_dcache_range(unsigned long start, unsigned long stop)
1179994a338SPaul Mackerras *
1189994a338SPaul Mackerras *    flush all bytes from start to stop-1 inclusive
1199994a338SPaul Mackerras */
1209994a338SPaul Mackerras_GLOBAL(flush_dcache_range)
1219994a338SPaul Mackerras
1229994a338SPaul Mackerras/*
1239994a338SPaul Mackerras * Flush the data cache to memory
1249994a338SPaul Mackerras *
1259994a338SPaul Mackerras * Different systems have different cache line sizes
1269994a338SPaul Mackerras */
1279994a338SPaul Mackerras 	ld	r10,PPC64_CACHES@toc(r2)
1289994a338SPaul Mackerras	lwz	r7,DCACHEL1LINESIZE(r10)	/* Get dcache line size */
1299994a338SPaul Mackerras	addi	r5,r7,-1
1309994a338SPaul Mackerras	andc	r6,r3,r5		/* round low to line bdy */
1319994a338SPaul Mackerras	subf	r8,r6,r4		/* compute length */
1329994a338SPaul Mackerras	add	r8,r8,r5		/* ensure we get enough */
1339994a338SPaul Mackerras	lwz	r9,DCACHEL1LOGLINESIZE(r10)	/* Get log-2 of dcache line size */
1349994a338SPaul Mackerras	srw.	r8,r8,r9		/* compute line count */
1359994a338SPaul Mackerras	beqlr				/* nothing to do? */
1369994a338SPaul Mackerras	mtctr	r8
1379994a338SPaul Mackerras0:	dcbst	0,r6
1389994a338SPaul Mackerras	add	r6,r6,r7
1399994a338SPaul Mackerras	bdnz	0b
1409994a338SPaul Mackerras	sync
1419994a338SPaul Mackerras	blr
1429994a338SPaul Mackerras
1439994a338SPaul Mackerras/*
1449994a338SPaul Mackerras * Like above, but works on non-mapped physical addresses.
1459994a338SPaul Mackerras * Use only for non-LPAR setups ! It also assumes real mode
1469994a338SPaul Mackerras * is cacheable. Used for flushing out the DART before using
1479994a338SPaul Mackerras * it as uncacheable memory
1489994a338SPaul Mackerras *
1499994a338SPaul Mackerras * flush_dcache_phys_range(unsigned long start, unsigned long stop)
1509994a338SPaul Mackerras *
1519994a338SPaul Mackerras *    flush all bytes from start to stop-1 inclusive
1529994a338SPaul Mackerras */
1539994a338SPaul Mackerras_GLOBAL(flush_dcache_phys_range)
1549994a338SPaul Mackerras 	ld	r10,PPC64_CACHES@toc(r2)
1559994a338SPaul Mackerras	lwz	r7,DCACHEL1LINESIZE(r10)	/* Get dcache line size */
1569994a338SPaul Mackerras	addi	r5,r7,-1
1579994a338SPaul Mackerras	andc	r6,r3,r5		/* round low to line bdy */
1589994a338SPaul Mackerras	subf	r8,r6,r4		/* compute length */
1599994a338SPaul Mackerras	add	r8,r8,r5		/* ensure we get enough */
1609994a338SPaul Mackerras	lwz	r9,DCACHEL1LOGLINESIZE(r10)	/* Get log-2 of dcache line size */
1619994a338SPaul Mackerras	srw.	r8,r8,r9		/* compute line count */
1629994a338SPaul Mackerras	beqlr				/* nothing to do? */
1639994a338SPaul Mackerras	mfmsr	r5			/* Disable MMU Data Relocation */
1649994a338SPaul Mackerras	ori	r0,r5,MSR_DR
1659994a338SPaul Mackerras	xori	r0,r0,MSR_DR
1669994a338SPaul Mackerras	sync
1679994a338SPaul Mackerras	mtmsr	r0
1689994a338SPaul Mackerras	sync
1699994a338SPaul Mackerras	isync
1709994a338SPaul Mackerras	mtctr	r8
1719994a338SPaul Mackerras0:	dcbst	0,r6
1729994a338SPaul Mackerras	add	r6,r6,r7
1739994a338SPaul Mackerras	bdnz	0b
1749994a338SPaul Mackerras	sync
1759994a338SPaul Mackerras	isync
1769994a338SPaul Mackerras	mtmsr	r5			/* Re-enable MMU Data Relocation */
1779994a338SPaul Mackerras	sync
1789994a338SPaul Mackerras	isync
1799994a338SPaul Mackerras	blr
1809994a338SPaul Mackerras
1819994a338SPaul Mackerras_GLOBAL(flush_inval_dcache_range)
1829994a338SPaul Mackerras 	ld	r10,PPC64_CACHES@toc(r2)
1839994a338SPaul Mackerras	lwz	r7,DCACHEL1LINESIZE(r10)	/* Get dcache line size */
1849994a338SPaul Mackerras	addi	r5,r7,-1
1859994a338SPaul Mackerras	andc	r6,r3,r5		/* round low to line bdy */
1869994a338SPaul Mackerras	subf	r8,r6,r4		/* compute length */
1879994a338SPaul Mackerras	add	r8,r8,r5		/* ensure we get enough */
1889994a338SPaul Mackerras	lwz	r9,DCACHEL1LOGLINESIZE(r10)/* Get log-2 of dcache line size */
1899994a338SPaul Mackerras	srw.	r8,r8,r9		/* compute line count */
1909994a338SPaul Mackerras	beqlr				/* nothing to do? */
1919994a338SPaul Mackerras	sync
1929994a338SPaul Mackerras	isync
1939994a338SPaul Mackerras	mtctr	r8
1949994a338SPaul Mackerras0:	dcbf	0,r6
1959994a338SPaul Mackerras	add	r6,r6,r7
1969994a338SPaul Mackerras	bdnz	0b
1979994a338SPaul Mackerras	sync
1989994a338SPaul Mackerras	isync
1999994a338SPaul Mackerras	blr
2009994a338SPaul Mackerras
2019994a338SPaul Mackerras
2029994a338SPaul Mackerras/*
2039994a338SPaul Mackerras * Flush a particular page from the data cache to RAM.
2049994a338SPaul Mackerras * Note: this is necessary because the instruction cache does *not*
2059994a338SPaul Mackerras * snoop from the data cache.
2069994a338SPaul Mackerras *
2079994a338SPaul Mackerras *	void __flush_dcache_icache(void *page)
2089994a338SPaul Mackerras */
2099994a338SPaul Mackerras_GLOBAL(__flush_dcache_icache)
2109994a338SPaul Mackerras/*
2119994a338SPaul Mackerras * Flush the data cache to memory
2129994a338SPaul Mackerras *
2139994a338SPaul Mackerras * Different systems have different cache line sizes
2149994a338SPaul Mackerras */
2159994a338SPaul Mackerras
2169994a338SPaul Mackerras/* Flush the dcache */
2179994a338SPaul Mackerras 	ld	r7,PPC64_CACHES@toc(r2)
2189994a338SPaul Mackerras	clrrdi	r3,r3,PAGE_SHIFT           	    /* Page align */
2199994a338SPaul Mackerras	lwz	r4,DCACHEL1LINESPERPAGE(r7)	/* Get # dcache lines per page */
2209994a338SPaul Mackerras	lwz	r5,DCACHEL1LINESIZE(r7)		/* Get dcache line size */
2219994a338SPaul Mackerras	mr	r6,r3
2229994a338SPaul Mackerras	mtctr	r4
2239994a338SPaul Mackerras0:	dcbst	0,r6
2249994a338SPaul Mackerras	add	r6,r6,r5
2259994a338SPaul Mackerras	bdnz	0b
2269994a338SPaul Mackerras	sync
2279994a338SPaul Mackerras
2289994a338SPaul Mackerras/* Now invalidate the icache */
2299994a338SPaul Mackerras
2309994a338SPaul Mackerras	lwz	r4,ICACHEL1LINESPERPAGE(r7)	/* Get # icache lines per page */
2319994a338SPaul Mackerras	lwz	r5,ICACHEL1LINESIZE(r7)		/* Get icache line size */
2329994a338SPaul Mackerras	mtctr	r4
2339994a338SPaul Mackerras1:	icbi	0,r3
2349994a338SPaul Mackerras	add	r3,r3,r5
2359994a338SPaul Mackerras	bdnz	1b
2369994a338SPaul Mackerras	isync
2379994a338SPaul Mackerras	blr
2389994a338SPaul Mackerras
239ca9d7aeaSDavid Woodhouse_GLOBAL(__bswapdi2)
240ca9d7aeaSDavid Woodhouse	srdi	r8,r3,32
241ca9d7aeaSDavid Woodhouse	rlwinm	r7,r3,8,0xffffffff
242ca9d7aeaSDavid Woodhouse	rlwimi	r7,r3,24,0,7
243ca9d7aeaSDavid Woodhouse	rlwinm	r9,r8,8,0xffffffff
244ca9d7aeaSDavid Woodhouse	rlwimi	r7,r3,24,16,23
245ca9d7aeaSDavid Woodhouse	rlwimi	r9,r8,24,0,7
246ca9d7aeaSDavid Woodhouse	rlwimi	r9,r8,24,16,23
247ca9d7aeaSDavid Woodhouse	sldi	r7,r7,32
248ca9d7aeaSDavid Woodhouse	or	r3,r7,r9
249ca9d7aeaSDavid Woodhouse	blr
2503f639ee8SStephen Rothwell
2519994a338SPaul Mackerras#if defined(CONFIG_PPC_PMAC) || defined(CONFIG_PPC_MAPLE)
252*7191b615SBenjamin Herrenschmidt
253*7191b615SBenjamin Herrenschmidt_GLOBAL(rmci_on)
254*7191b615SBenjamin Herrenschmidt	sync
255*7191b615SBenjamin Herrenschmidt	isync
256*7191b615SBenjamin Herrenschmidt	li	r3,0x100
257*7191b615SBenjamin Herrenschmidt	rldicl	r3,r3,32,0
258*7191b615SBenjamin Herrenschmidt	mfspr	r5,SPRN_HID4
259*7191b615SBenjamin Herrenschmidt	or	r5,r5,r3
260*7191b615SBenjamin Herrenschmidt	sync
261*7191b615SBenjamin Herrenschmidt	mtspr	SPRN_HID4,r5
262*7191b615SBenjamin Herrenschmidt	isync
263*7191b615SBenjamin Herrenschmidt	slbia
264*7191b615SBenjamin Herrenschmidt	isync
265*7191b615SBenjamin Herrenschmidt	sync
266*7191b615SBenjamin Herrenschmidt	blr
267*7191b615SBenjamin Herrenschmidt
268*7191b615SBenjamin Herrenschmidt_GLOBAL(rmci_off)
269*7191b615SBenjamin Herrenschmidt	sync
270*7191b615SBenjamin Herrenschmidt	isync
271*7191b615SBenjamin Herrenschmidt	li	r3,0x100
272*7191b615SBenjamin Herrenschmidt	rldicl	r3,r3,32,0
273*7191b615SBenjamin Herrenschmidt	mfspr	r5,SPRN_HID4
274*7191b615SBenjamin Herrenschmidt	andc	r5,r5,r3
275*7191b615SBenjamin Herrenschmidt	sync
276*7191b615SBenjamin Herrenschmidt	mtspr	SPRN_HID4,r5
277*7191b615SBenjamin Herrenschmidt	isync
278*7191b615SBenjamin Herrenschmidt	slbia
279*7191b615SBenjamin Herrenschmidt	isync
280*7191b615SBenjamin Herrenschmidt	sync
281*7191b615SBenjamin Herrenschmidt	blr
282*7191b615SBenjamin Herrenschmidt
2839994a338SPaul Mackerras/*
2849994a338SPaul Mackerras * Do an IO access in real mode
2859994a338SPaul Mackerras */
2869994a338SPaul Mackerras_GLOBAL(real_readb)
2879994a338SPaul Mackerras	mfmsr	r7
2889994a338SPaul Mackerras	ori	r0,r7,MSR_DR
2899994a338SPaul Mackerras	xori	r0,r0,MSR_DR
2909994a338SPaul Mackerras	sync
2919994a338SPaul Mackerras	mtmsrd	r0
2929994a338SPaul Mackerras	sync
2939994a338SPaul Mackerras	isync
2949994a338SPaul Mackerras	mfspr	r6,SPRN_HID4
2959994a338SPaul Mackerras	rldicl	r5,r6,32,0
2969994a338SPaul Mackerras	ori	r5,r5,0x100
2979994a338SPaul Mackerras	rldicl	r5,r5,32,0
2989994a338SPaul Mackerras	sync
2999994a338SPaul Mackerras	mtspr	SPRN_HID4,r5
3009994a338SPaul Mackerras	isync
3019994a338SPaul Mackerras	slbia
3029994a338SPaul Mackerras	isync
3039994a338SPaul Mackerras	lbz	r3,0(r3)
3049994a338SPaul Mackerras	sync
3059994a338SPaul Mackerras	mtspr	SPRN_HID4,r6
3069994a338SPaul Mackerras	isync
3079994a338SPaul Mackerras	slbia
3089994a338SPaul Mackerras	isync
3099994a338SPaul Mackerras	mtmsrd	r7
3109994a338SPaul Mackerras	sync
3119994a338SPaul Mackerras	isync
3129994a338SPaul Mackerras	blr
3139994a338SPaul Mackerras
3149994a338SPaul Mackerras	/*
3159994a338SPaul Mackerras * Do an IO access in real mode
3169994a338SPaul Mackerras */
3179994a338SPaul Mackerras_GLOBAL(real_writeb)
3189994a338SPaul Mackerras	mfmsr	r7
3199994a338SPaul Mackerras	ori	r0,r7,MSR_DR
3209994a338SPaul Mackerras	xori	r0,r0,MSR_DR
3219994a338SPaul Mackerras	sync
3229994a338SPaul Mackerras	mtmsrd	r0
3239994a338SPaul Mackerras	sync
3249994a338SPaul Mackerras	isync
3259994a338SPaul Mackerras	mfspr	r6,SPRN_HID4
3269994a338SPaul Mackerras	rldicl	r5,r6,32,0
3279994a338SPaul Mackerras	ori	r5,r5,0x100
3289994a338SPaul Mackerras	rldicl	r5,r5,32,0
3299994a338SPaul Mackerras	sync
3309994a338SPaul Mackerras	mtspr	SPRN_HID4,r5
3319994a338SPaul Mackerras	isync
3329994a338SPaul Mackerras	slbia
3339994a338SPaul Mackerras	isync
3349994a338SPaul Mackerras	stb	r3,0(r4)
3359994a338SPaul Mackerras	sync
3369994a338SPaul Mackerras	mtspr	SPRN_HID4,r6
3379994a338SPaul Mackerras	isync
3389994a338SPaul Mackerras	slbia
3399994a338SPaul Mackerras	isync
3409994a338SPaul Mackerras	mtmsrd	r7
3419994a338SPaul Mackerras	sync
3429994a338SPaul Mackerras	isync
3439994a338SPaul Mackerras	blr
3449994a338SPaul Mackerras#endif /* defined(CONFIG_PPC_PMAC) || defined(CONFIG_PPC_MAPLE) */
3459994a338SPaul Mackerras
34639c870d5SOlof Johansson#ifdef CONFIG_PPC_PASEMI
34739c870d5SOlof Johansson
34839c870d5SOlof Johansson_GLOBAL(real_205_readb)
34939c870d5SOlof Johansson	mfmsr	r7
35039c870d5SOlof Johansson	ori	r0,r7,MSR_DR
35139c870d5SOlof Johansson	xori	r0,r0,MSR_DR
35239c870d5SOlof Johansson	sync
35339c870d5SOlof Johansson	mtmsrd	r0
35439c870d5SOlof Johansson	sync
35539c870d5SOlof Johansson	isync
356e55174e9SMichael Neuling	LBZCIX(R3,R0,R3)
35739c870d5SOlof Johansson	isync
35839c870d5SOlof Johansson	mtmsrd	r7
35939c870d5SOlof Johansson	sync
36039c870d5SOlof Johansson	isync
36139c870d5SOlof Johansson	blr
36239c870d5SOlof Johansson
36339c870d5SOlof Johansson_GLOBAL(real_205_writeb)
36439c870d5SOlof Johansson	mfmsr	r7
36539c870d5SOlof Johansson	ori	r0,r7,MSR_DR
36639c870d5SOlof Johansson	xori	r0,r0,MSR_DR
36739c870d5SOlof Johansson	sync
36839c870d5SOlof Johansson	mtmsrd	r0
36939c870d5SOlof Johansson	sync
37039c870d5SOlof Johansson	isync
371e55174e9SMichael Neuling	STBCIX(R3,R0,R4)
37239c870d5SOlof Johansson	isync
37339c870d5SOlof Johansson	mtmsrd	r7
37439c870d5SOlof Johansson	sync
37539c870d5SOlof Johansson	isync
37639c870d5SOlof Johansson	blr
37739c870d5SOlof Johansson
37839c870d5SOlof Johansson#endif /* CONFIG_PPC_PASEMI */
37939c870d5SOlof Johansson
38039c870d5SOlof Johansson
381e48f7eb2SDmitry Eremin-Solenikov#if defined(CONFIG_CPU_FREQ_PMAC64) || defined(CONFIG_CPU_FREQ_MAPLE)
3829994a338SPaul Mackerras/*
3834350147aSBenjamin Herrenschmidt * SCOM access functions for 970 (FX only for now)
3844350147aSBenjamin Herrenschmidt *
3854350147aSBenjamin Herrenschmidt * unsigned long scom970_read(unsigned int address);
3864350147aSBenjamin Herrenschmidt * void scom970_write(unsigned int address, unsigned long value);
3874350147aSBenjamin Herrenschmidt *
3884350147aSBenjamin Herrenschmidt * The address passed in is the 24 bits register address. This code
3894350147aSBenjamin Herrenschmidt * is 970 specific and will not check the status bits, so you should
3904350147aSBenjamin Herrenschmidt * know what you are doing.
3914350147aSBenjamin Herrenschmidt */
3924350147aSBenjamin Herrenschmidt_GLOBAL(scom970_read)
3934350147aSBenjamin Herrenschmidt	/* interrupts off */
3944350147aSBenjamin Herrenschmidt	mfmsr	r4
3954350147aSBenjamin Herrenschmidt	ori	r0,r4,MSR_EE
3964350147aSBenjamin Herrenschmidt	xori	r0,r0,MSR_EE
3974350147aSBenjamin Herrenschmidt	mtmsrd	r0,1
3984350147aSBenjamin Herrenschmidt
3994350147aSBenjamin Herrenschmidt	/* rotate 24 bits SCOM address 8 bits left and mask out it's low 8 bits
4004350147aSBenjamin Herrenschmidt	 * (including parity). On current CPUs they must be 0'd,
4014350147aSBenjamin Herrenschmidt	 * and finally or in RW bit
4024350147aSBenjamin Herrenschmidt	 */
4034350147aSBenjamin Herrenschmidt	rlwinm	r3,r3,8,0,15
4044350147aSBenjamin Herrenschmidt	ori	r3,r3,0x8000
4054350147aSBenjamin Herrenschmidt
4064350147aSBenjamin Herrenschmidt	/* do the actual scom read */
4074350147aSBenjamin Herrenschmidt	sync
4084350147aSBenjamin Herrenschmidt	mtspr	SPRN_SCOMC,r3
4094350147aSBenjamin Herrenschmidt	isync
4104350147aSBenjamin Herrenschmidt	mfspr	r3,SPRN_SCOMD
4114350147aSBenjamin Herrenschmidt	isync
4124350147aSBenjamin Herrenschmidt	mfspr	r0,SPRN_SCOMC
4134350147aSBenjamin Herrenschmidt	isync
4144350147aSBenjamin Herrenschmidt
4154350147aSBenjamin Herrenschmidt	/* XXX:	fixup result on some buggy 970's (ouch ! we lost a bit, bah
4164350147aSBenjamin Herrenschmidt	 * that's the best we can do). Not implemented yet as we don't use
4174350147aSBenjamin Herrenschmidt	 * the scom on any of the bogus CPUs yet, but may have to be done
4184350147aSBenjamin Herrenschmidt	 * ultimately
4194350147aSBenjamin Herrenschmidt	 */
4204350147aSBenjamin Herrenschmidt
4214350147aSBenjamin Herrenschmidt	/* restore interrupts */
4224350147aSBenjamin Herrenschmidt	mtmsrd	r4,1
4234350147aSBenjamin Herrenschmidt	blr
4244350147aSBenjamin Herrenschmidt
4254350147aSBenjamin Herrenschmidt
4264350147aSBenjamin Herrenschmidt_GLOBAL(scom970_write)
4274350147aSBenjamin Herrenschmidt	/* interrupts off */
4284350147aSBenjamin Herrenschmidt	mfmsr	r5
4294350147aSBenjamin Herrenschmidt	ori	r0,r5,MSR_EE
4304350147aSBenjamin Herrenschmidt	xori	r0,r0,MSR_EE
4314350147aSBenjamin Herrenschmidt	mtmsrd	r0,1
4324350147aSBenjamin Herrenschmidt
4334350147aSBenjamin Herrenschmidt	/* rotate 24 bits SCOM address 8 bits left and mask out it's low 8 bits
4344350147aSBenjamin Herrenschmidt	 * (including parity). On current CPUs they must be 0'd.
4354350147aSBenjamin Herrenschmidt	 */
4364350147aSBenjamin Herrenschmidt
4374350147aSBenjamin Herrenschmidt	rlwinm	r3,r3,8,0,15
4384350147aSBenjamin Herrenschmidt
4394350147aSBenjamin Herrenschmidt	sync
4404350147aSBenjamin Herrenschmidt	mtspr	SPRN_SCOMD,r4      /* write data */
4414350147aSBenjamin Herrenschmidt	isync
4424350147aSBenjamin Herrenschmidt	mtspr	SPRN_SCOMC,r3      /* write command */
4434350147aSBenjamin Herrenschmidt	isync
4444350147aSBenjamin Herrenschmidt	mfspr	3,SPRN_SCOMC
4454350147aSBenjamin Herrenschmidt	isync
4464350147aSBenjamin Herrenschmidt
4474350147aSBenjamin Herrenschmidt	/* restore interrupts */
4484350147aSBenjamin Herrenschmidt	mtmsrd	r5,1
4494350147aSBenjamin Herrenschmidt	blr
450e48f7eb2SDmitry Eremin-Solenikov#endif /* CONFIG_CPU_FREQ_PMAC64 || CONFIG_CPU_FREQ_MAPLE */
4514350147aSBenjamin Herrenschmidt
4524350147aSBenjamin Herrenschmidt
4534350147aSBenjamin Herrenschmidt/*
4549994a338SPaul Mackerras * disable_kernel_fp()
4559994a338SPaul Mackerras * Disable the FPU.
4569994a338SPaul Mackerras */
4579994a338SPaul Mackerras_GLOBAL(disable_kernel_fp)
4589994a338SPaul Mackerras	mfmsr	r3
4599994a338SPaul Mackerras	rldicl	r0,r3,(63-MSR_FP_LG),1
4609994a338SPaul Mackerras	rldicl	r3,r0,(MSR_FP_LG+1),0
4619994a338SPaul Mackerras	mtmsrd	r3			/* disable use of fpu now */
4629994a338SPaul Mackerras	isync
4639994a338SPaul Mackerras	blr
4649994a338SPaul Mackerras
4659994a338SPaul Mackerras/* kexec_wait(phys_cpu)
4669994a338SPaul Mackerras *
4679994a338SPaul Mackerras * wait for the flag to change, indicating this kernel is going away but
4689994a338SPaul Mackerras * the slave code for the next one is at addresses 0 to 100.
4699994a338SPaul Mackerras *
4703d2cea73SMilton Miller * This is used by all slaves, even those that did not find a matching
4713d2cea73SMilton Miller * paca in the secondary startup code.
4729994a338SPaul Mackerras *
4739994a338SPaul Mackerras * Physical (hardware) cpu id should be in r3.
4749994a338SPaul Mackerras */
4759994a338SPaul Mackerras_GLOBAL(kexec_wait)
4769994a338SPaul Mackerras	bl	1f
4779994a338SPaul Mackerras1:	mflr	r5
4789994a338SPaul Mackerras	addi	r5,r5,kexec_flag-1b
4799994a338SPaul Mackerras
4809994a338SPaul Mackerras99:	HMT_LOW
4819994a338SPaul Mackerras#ifdef CONFIG_KEXEC		/* use no memory without kexec */
4829994a338SPaul Mackerras	lwz	r4,0(r5)
4839994a338SPaul Mackerras	cmpwi	0,r4,0
4849994a338SPaul Mackerras	bnea	0x60
4859994a338SPaul Mackerras#endif
4869994a338SPaul Mackerras	b	99b
4879994a338SPaul Mackerras
4889994a338SPaul Mackerras/* this can be in text because we won't change it until we are
4899994a338SPaul Mackerras * running in real anyways
4909994a338SPaul Mackerras */
4919994a338SPaul Mackerraskexec_flag:
4929994a338SPaul Mackerras	.long	0
4939994a338SPaul Mackerras
4949994a338SPaul Mackerras
4959994a338SPaul Mackerras#ifdef CONFIG_KEXEC
4969994a338SPaul Mackerras
4979994a338SPaul Mackerras/* kexec_smp_wait(void)
4989994a338SPaul Mackerras *
4999994a338SPaul Mackerras * call with interrupts off
5009994a338SPaul Mackerras * note: this is a terminal routine, it does not save lr
5019994a338SPaul Mackerras *
5029994a338SPaul Mackerras * get phys id from paca
5039994a338SPaul Mackerras * switch to real mode
5043d2cea73SMilton Miller * mark the paca as no longer used
5059994a338SPaul Mackerras * join other cpus in kexec_wait(phys_id)
5069994a338SPaul Mackerras */
5079994a338SPaul Mackerras_GLOBAL(kexec_smp_wait)
5089994a338SPaul Mackerras	lhz	r3,PACAHWCPUID(r13)
5099994a338SPaul Mackerras	bl	real_mode
5103d2cea73SMilton Miller
5113d2cea73SMilton Miller	li	r4,KEXEC_STATE_REAL_MODE
5123d2cea73SMilton Miller	stb	r4,PACAKEXECSTATE(r13)
5133d2cea73SMilton Miller	SYNC
5143d2cea73SMilton Miller
5159994a338SPaul Mackerras	b	.kexec_wait
5169994a338SPaul Mackerras
5179994a338SPaul Mackerras/*
5189994a338SPaul Mackerras * switch to real mode (turn mmu off)
5199994a338SPaul Mackerras * we use the early kernel trick that the hardware ignores bits
5209994a338SPaul Mackerras * 0 and 1 (big endian) of the effective address in real mode
5219994a338SPaul Mackerras *
5229994a338SPaul Mackerras * don't overwrite r3 here, it is live for kexec_wait above.
5239994a338SPaul Mackerras */
5249994a338SPaul Mackerrasreal_mode:	/* assume normal blr return */
5259994a338SPaul Mackerras1:	li	r9,MSR_RI
5269994a338SPaul Mackerras	li	r10,MSR_DR|MSR_IR
5279994a338SPaul Mackerras	mflr	r11		/* return address to SRR0 */
5289994a338SPaul Mackerras	mfmsr	r12
5299994a338SPaul Mackerras	andc	r9,r12,r9
5309994a338SPaul Mackerras	andc	r10,r12,r10
5319994a338SPaul Mackerras
5329994a338SPaul Mackerras	mtmsrd	r9,1
5339994a338SPaul Mackerras	mtspr	SPRN_SRR1,r10
5349994a338SPaul Mackerras	mtspr	SPRN_SRR0,r11
5359994a338SPaul Mackerras	rfid
5369994a338SPaul Mackerras
5379994a338SPaul Mackerras
5389994a338SPaul Mackerras/*
5391767c8f3SMilton Miller * kexec_sequence(newstack, start, image, control, clear_all())
5409994a338SPaul Mackerras *
5419994a338SPaul Mackerras * does the grungy work with stack switching and real mode switches
5429994a338SPaul Mackerras * also does simple calls to other code
5439994a338SPaul Mackerras */
5449994a338SPaul Mackerras
5459994a338SPaul Mackerras_GLOBAL(kexec_sequence)
5469994a338SPaul Mackerras	mflr	r0
5479994a338SPaul Mackerras	std	r0,16(r1)
5489994a338SPaul Mackerras
5499994a338SPaul Mackerras	/* switch stacks to newstack -- &kexec_stack.stack */
5504ae2dcb6SKumar Gala	stdu	r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r3)
5519994a338SPaul Mackerras	mr	r1,r3
5529994a338SPaul Mackerras
5539994a338SPaul Mackerras	li	r0,0
5549994a338SPaul Mackerras	std	r0,16(r1)
5559994a338SPaul Mackerras
5569994a338SPaul Mackerras	/* save regs for local vars on new stack.
5579994a338SPaul Mackerras	 * yes, we won't go back, but ...
5589994a338SPaul Mackerras	 */
5599994a338SPaul Mackerras	std	r31,-8(r1)
5609994a338SPaul Mackerras	std	r30,-16(r1)
5619994a338SPaul Mackerras	std	r29,-24(r1)
5629994a338SPaul Mackerras	std	r28,-32(r1)
5639994a338SPaul Mackerras	std	r27,-40(r1)
5649994a338SPaul Mackerras	std	r26,-48(r1)
5659994a338SPaul Mackerras	std	r25,-56(r1)
5669994a338SPaul Mackerras
5674ae2dcb6SKumar Gala	stdu	r1,-STACK_FRAME_OVERHEAD-64(r1)
5689994a338SPaul Mackerras
5699994a338SPaul Mackerras	/* save args into preserved regs */
5709994a338SPaul Mackerras	mr	r31,r3			/* newstack (both) */
5719994a338SPaul Mackerras	mr	r30,r4			/* start (real) */
5729994a338SPaul Mackerras	mr	r29,r5			/* image (virt) */
5739994a338SPaul Mackerras	mr	r28,r6			/* control, unused */
5749994a338SPaul Mackerras	mr	r27,r7			/* clear_all() fn desc */
5751767c8f3SMilton Miller	mr	r26,r8			/* spare */
5769994a338SPaul Mackerras	lhz	r25,PACAHWCPUID(r13)	/* get our phys cpu from paca */
5779994a338SPaul Mackerras
5789994a338SPaul Mackerras	/* disable interrupts, we are overwriting kernel data next */
5799994a338SPaul Mackerras	mfmsr	r3
5809994a338SPaul Mackerras	rlwinm	r3,r3,0,17,15
5819994a338SPaul Mackerras	mtmsrd	r3,1
5829994a338SPaul Mackerras
5839994a338SPaul Mackerras	/* copy dest pages, flush whole dest image */
5849994a338SPaul Mackerras	mr	r3,r29
5859994a338SPaul Mackerras	bl	.kexec_copy_flush	/* (image) */
5869994a338SPaul Mackerras
5879994a338SPaul Mackerras	/* turn off mmu */
5889994a338SPaul Mackerras	bl	real_mode
5899994a338SPaul Mackerras
590ee46a90bSMilton Miller	/* copy  0x100 bytes starting at start to 0 */
591ee46a90bSMilton Miller	li	r3,0
592ee46a90bSMilton Miller	mr	r4,r30		/* start, aka phys mem offset */
593ee46a90bSMilton Miller	li	r5,0x100
594ee46a90bSMilton Miller	li	r6,0
595ee46a90bSMilton Miller	bl	.copy_and_flush	/* (dest, src, copy limit, start offset) */
596ee46a90bSMilton Miller1:	/* assume normal blr return */
597ee46a90bSMilton Miller
598ee46a90bSMilton Miller	/* release other cpus to the new kernel secondary start at 0x60 */
599ee46a90bSMilton Miller	mflr	r5
600ee46a90bSMilton Miller	li	r6,1
601ee46a90bSMilton Miller	stw	r6,kexec_flag-1b(5)
602ee46a90bSMilton Miller
6039994a338SPaul Mackerras	/* clear out hardware hash page table and tlb */
6049994a338SPaul Mackerras	ld	r5,0(r27)		/* deref function descriptor */
6059994a338SPaul Mackerras	mtctr	r5
6068d950cb8SGeoff Levand	bctrl				/* ppc_md.hpte_clear_all(void); */
6079994a338SPaul Mackerras
6089994a338SPaul Mackerras/*
6099994a338SPaul Mackerras *   kexec image calling is:
6109994a338SPaul Mackerras *      the first 0x100 bytes of the entry point are copied to 0
6119994a338SPaul Mackerras *
6129994a338SPaul Mackerras *      all slaves branch to slave = 0x60 (absolute)
6139994a338SPaul Mackerras *              slave(phys_cpu_id);
6149994a338SPaul Mackerras *
6159994a338SPaul Mackerras *      master goes to start = entry point
6169994a338SPaul Mackerras *              start(phys_cpu_id, start, 0);
6179994a338SPaul Mackerras *
6189994a338SPaul Mackerras *
6199994a338SPaul Mackerras *   a wrapper is needed to call existing kernels, here is an approximate
6209994a338SPaul Mackerras *   description of one method:
6219994a338SPaul Mackerras *
6229994a338SPaul Mackerras * v2: (2.6.10)
6239994a338SPaul Mackerras *   start will be near the boot_block (maybe 0x100 bytes before it?)
6249994a338SPaul Mackerras *   it will have a 0x60, which will b to boot_block, where it will wait
6259994a338SPaul Mackerras *   and 0 will store phys into struct boot-block and load r3 from there,
6269994a338SPaul Mackerras *   copy kernel 0-0x100 and tell slaves to back down to 0x60 again
6279994a338SPaul Mackerras *
6289994a338SPaul Mackerras * v1: (2.6.9)
6299994a338SPaul Mackerras *    boot block will have all cpus scanning device tree to see if they
6309994a338SPaul Mackerras *    are the boot cpu ?????
6319994a338SPaul Mackerras *    other device tree differences (prop sizes, va vs pa, etc)...
6329994a338SPaul Mackerras */
6339994a338SPaul Mackerras	mr	r3,r25	# my phys cpu
6349994a338SPaul Mackerras	mr	r4,r30	# start, aka phys mem offset
6359994a338SPaul Mackerras	mtlr	4
6369994a338SPaul Mackerras	li	r5,0
6371767c8f3SMilton Miller	blr	/* image->start(physid, image->start, 0); */
6389994a338SPaul Mackerras#endif /* CONFIG_KEXEC */
639