xref: /openbmc/linux/arch/powerpc/kernel/head_64.S (revision fc68e8699f1f987060ef817cff6a13a7cd7d4c8a)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras *  PowerPC version
314cf11afSPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
414cf11afSPaul Mackerras *
514cf11afSPaul Mackerras *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
614cf11afSPaul Mackerras *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
714cf11afSPaul Mackerras *  Adapted for Power Macintosh by Paul Mackerras.
814cf11afSPaul Mackerras *  Low-level exception handlers and MMU support
914cf11afSPaul Mackerras *  rewritten by Paul Mackerras.
1014cf11afSPaul Mackerras *    Copyright (C) 1996 Paul Mackerras.
1114cf11afSPaul Mackerras *
1214cf11afSPaul Mackerras *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
1314cf11afSPaul Mackerras *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
1414cf11afSPaul Mackerras *
1514cf11afSPaul Mackerras *  This file contains the low-level support and setup for the
1614cf11afSPaul Mackerras *  PowerPC-64 platform, including trap and interrupt dispatch.
1714cf11afSPaul Mackerras *
1814cf11afSPaul Mackerras *  This program is free software; you can redistribute it and/or
1914cf11afSPaul Mackerras *  modify it under the terms of the GNU General Public License
2014cf11afSPaul Mackerras *  as published by the Free Software Foundation; either version
2114cf11afSPaul Mackerras *  2 of the License, or (at your option) any later version.
2214cf11afSPaul Mackerras */
2314cf11afSPaul Mackerras
2414cf11afSPaul Mackerras#include <linux/threads.h>
25b5bbeb23SPaul Mackerras#include <asm/reg.h>
2614cf11afSPaul Mackerras#include <asm/page.h>
2714cf11afSPaul Mackerras#include <asm/mmu.h>
2814cf11afSPaul Mackerras#include <asm/ppc_asm.h>
2914cf11afSPaul Mackerras#include <asm/asm-offsets.h>
3014cf11afSPaul Mackerras#include <asm/bug.h>
3114cf11afSPaul Mackerras#include <asm/cputable.h>
3214cf11afSPaul Mackerras#include <asm/setup.h>
3314cf11afSPaul Mackerras#include <asm/hvcall.h>
34c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h>
356cb7bfebSDavid Gibson#include <asm/thread_info.h>
363f639ee8SStephen Rothwell#include <asm/firmware.h>
3716a15a30SStephen Rothwell#include <asm/page_64.h>
3814cf11afSPaul Mackerras
3914cf11afSPaul Mackerras#define DO_SOFT_DISABLE
4014cf11afSPaul Mackerras
4114cf11afSPaul Mackerras/*
4214cf11afSPaul Mackerras * We layout physical memory as follows:
4314cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code
4414cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs
4514cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs
4614cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table
4714cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area
4814cf11afSPaul Mackerras * 0x8000 -        : Early init and support code
4914cf11afSPaul Mackerras */
5014cf11afSPaul Mackerras
5114cf11afSPaul Mackerras/*
5214cf11afSPaul Mackerras *   SPRG Usage
5314cf11afSPaul Mackerras *
5414cf11afSPaul Mackerras *   Register	Definition
5514cf11afSPaul Mackerras *
5614cf11afSPaul Mackerras *   SPRG0	reserved for hypervisor
5714cf11afSPaul Mackerras *   SPRG1	temp - used to save gpr
5814cf11afSPaul Mackerras *   SPRG2	temp - used to save gpr
5914cf11afSPaul Mackerras *   SPRG3	virt addr of paca
6014cf11afSPaul Mackerras */
6114cf11afSPaul Mackerras
6214cf11afSPaul Mackerras/*
6314cf11afSPaul Mackerras * Entering into this code we make the following assumptions:
6414cf11afSPaul Mackerras *  For pSeries:
6514cf11afSPaul Mackerras *   1. The MMU is off & open firmware is running in real mode.
6614cf11afSPaul Mackerras *   2. The kernel is entered at __start
6714cf11afSPaul Mackerras *
6814cf11afSPaul Mackerras *  For iSeries:
6914cf11afSPaul Mackerras *   1. The MMU is on (as it always is for iSeries)
7014cf11afSPaul Mackerras *   2. The kernel is entered at system_reset_iSeries
7114cf11afSPaul Mackerras */
7214cf11afSPaul Mackerras
7314cf11afSPaul Mackerras	.text
7414cf11afSPaul Mackerras	.globl  _stext
7514cf11afSPaul Mackerras_stext:
7614cf11afSPaul Mackerras_GLOBAL(__start)
7714cf11afSPaul Mackerras	/* NOP this out unconditionally */
7814cf11afSPaul MackerrasBEGIN_FTR_SECTION
7914cf11afSPaul Mackerras	b	.__start_initialization_multiplatform
8014cf11afSPaul MackerrasEND_FTR_SECTION(0, 1)
8114cf11afSPaul Mackerras
8214cf11afSPaul Mackerras	/* Catch branch to 0 in real mode */
8314cf11afSPaul Mackerras	trap
8414cf11afSPaul Mackerras
8514cf11afSPaul Mackerras	/* Secondary processors spin on this value until it goes to 1. */
8614cf11afSPaul Mackerras	.globl  __secondary_hold_spinloop
8714cf11afSPaul Mackerras__secondary_hold_spinloop:
8814cf11afSPaul Mackerras	.llong	0x0
8914cf11afSPaul Mackerras
9014cf11afSPaul Mackerras	/* Secondary processors write this value with their cpu # */
9114cf11afSPaul Mackerras	/* after they enter the spin loop immediately below.	  */
9214cf11afSPaul Mackerras	.globl	__secondary_hold_acknowledge
9314cf11afSPaul Mackerras__secondary_hold_acknowledge:
9414cf11afSPaul Mackerras	.llong	0x0
9514cf11afSPaul Mackerras
961dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES
971dce0e30SMichael Ellerman	/*
981dce0e30SMichael Ellerman	 * At offset 0x20, there is a pointer to iSeries LPAR data.
991dce0e30SMichael Ellerman	 * This is required by the hypervisor
1001dce0e30SMichael Ellerman	 */
1011dce0e30SMichael Ellerman	. = 0x20
1021dce0e30SMichael Ellerman	.llong hvReleaseData-KERNELBASE
1031dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */
1041dce0e30SMichael Ellerman
10514cf11afSPaul Mackerras	. = 0x60
10614cf11afSPaul Mackerras/*
10775423b7bSGeoff Levand * The following code is used to hold secondary processors
10875423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but
10914cf11afSPaul Mackerras * before the bulk of the kernel has been relocated.  This code
11014cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run.
11114cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100.
11214cf11afSPaul Mackerras */
11314cf11afSPaul Mackerras_GLOBAL(__secondary_hold)
11414cf11afSPaul Mackerras	mfmsr	r24
11514cf11afSPaul Mackerras	ori	r24,r24,MSR_RI
11614cf11afSPaul Mackerras	mtmsrd	r24			/* RI on */
11714cf11afSPaul Mackerras
118f1870f77SAnton Blanchard	/* Grab our physical cpu number */
11914cf11afSPaul Mackerras	mr	r24,r3
12014cf11afSPaul Mackerras
12114cf11afSPaul Mackerras	/* Tell the master cpu we're here */
12214cf11afSPaul Mackerras	/* Relocation is off & we are located at an address less */
12314cf11afSPaul Mackerras	/* than 0x100, so only need to grab low order offset.    */
12414cf11afSPaul Mackerras	std	r24,__secondary_hold_acknowledge@l(0)
12514cf11afSPaul Mackerras	sync
12614cf11afSPaul Mackerras
12714cf11afSPaul Mackerras	/* All secondary cpus wait here until told to start. */
12814cf11afSPaul Mackerras100:	ld	r4,__secondary_hold_spinloop@l(0)
12914cf11afSPaul Mackerras	cmpdi	0,r4,1
13014cf11afSPaul Mackerras	bne	100b
13114cf11afSPaul Mackerras
132f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
133f39b7a55SOlof Johansson	LOAD_REG_IMMEDIATE(r4, .generic_secondary_smp_init)
134758438a7SMichael Ellerman	mtctr	r4
13514cf11afSPaul Mackerras	mr	r3,r24
136758438a7SMichael Ellerman	bctr
13714cf11afSPaul Mackerras#else
13814cf11afSPaul Mackerras	BUG_OPCODE
13914cf11afSPaul Mackerras#endif
14014cf11afSPaul Mackerras
14114cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */
14214cf11afSPaul Mackerras	.section ".toc","aw"
14314cf11afSPaul Mackerrasexception_marker:
14414cf11afSPaul Mackerras	.tc	ID_72656773_68657265[TC],0x7265677368657265
14514cf11afSPaul Mackerras	.text
14614cf11afSPaul Mackerras
14714cf11afSPaul Mackerras/*
14814cf11afSPaul Mackerras * The following macros define the code that appears as
14914cf11afSPaul Mackerras * the prologue to each of the exception handlers.  They
15014cf11afSPaul Mackerras * are split into two parts to allow a single kernel binary
15114cf11afSPaul Mackerras * to be used for pSeries and iSeries.
15214cf11afSPaul Mackerras * LOL.  One day... - paulus
15314cf11afSPaul Mackerras */
15414cf11afSPaul Mackerras
15514cf11afSPaul Mackerras/*
15614cf11afSPaul Mackerras * We make as much of the exception code common between native
15714cf11afSPaul Mackerras * exception handlers (including pSeries LPAR) and iSeries LPAR
15814cf11afSPaul Mackerras * implementations as possible.
15914cf11afSPaul Mackerras */
16014cf11afSPaul Mackerras
16114cf11afSPaul Mackerras/*
16214cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries
16314cf11afSPaul Mackerras * This code runs with relocation off.
16414cf11afSPaul Mackerras */
16514cf11afSPaul Mackerras#define EX_R9		0
16614cf11afSPaul Mackerras#define EX_R10		8
16714cf11afSPaul Mackerras#define EX_R11		16
16814cf11afSPaul Mackerras#define EX_R12		24
16914cf11afSPaul Mackerras#define EX_R13		32
17014cf11afSPaul Mackerras#define EX_SRR0		40
17114cf11afSPaul Mackerras#define EX_DAR		48
17214cf11afSPaul Mackerras#define EX_DSISR	56
17314cf11afSPaul Mackerras#define EX_CCR		60
1743c726f8dSBenjamin Herrenschmidt#define EX_R3		64
1753c726f8dSBenjamin Herrenschmidt#define EX_LR		72
17614cf11afSPaul Mackerras
177758438a7SMichael Ellerman/*
178e58c3495SDavid Gibson * We're short on space and time in the exception prolog, so we can't
179e58c3495SDavid Gibson * use the normal SET_REG_IMMEDIATE macro. Normally we just need the
180e58c3495SDavid Gibson * low halfword of the address, but for Kdump we need the whole low
181e58c3495SDavid Gibson * word.
182758438a7SMichael Ellerman */
183758438a7SMichael Ellerman#ifdef CONFIG_CRASH_DUMP
184758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label)					\
185758438a7SMichael Ellerman	oris	reg,reg,(label)@h;	/* virt addr of handler ... */	\
186758438a7SMichael Ellerman	ori	reg,reg,(label)@l;	/* .. and the rest */
187758438a7SMichael Ellerman#else
188758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label)					\
189758438a7SMichael Ellerman	ori	reg,reg,(label)@l;	/* virt addr of handler ... */
190758438a7SMichael Ellerman#endif
191758438a7SMichael Ellerman
1929fc0a92cSOlaf Hering/*
1939fc0a92cSOlaf Hering * Equal to EXCEPTION_PROLOG_PSERIES, except that it forces 64bit mode.
1949fc0a92cSOlaf Hering * The firmware calls the registered system_reset_fwnmi and
1959fc0a92cSOlaf Hering * machine_check_fwnmi handlers in 32bit mode if the cpu happens to run
1969fc0a92cSOlaf Hering * a 32bit application at the time of the event.
1979fc0a92cSOlaf Hering * This firmware bug is present on POWER4 and JS20.
1989fc0a92cSOlaf Hering */
1999fc0a92cSOlaf Hering#define EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(area, label)		\
2009fc0a92cSOlaf Hering	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
2019fc0a92cSOlaf Hering	std	r9,area+EX_R9(r13);	/* save r9 - r12 */		\
2029fc0a92cSOlaf Hering	std	r10,area+EX_R10(r13);					\
2039fc0a92cSOlaf Hering	std	r11,area+EX_R11(r13);					\
2049fc0a92cSOlaf Hering	std	r12,area+EX_R12(r13);					\
2059fc0a92cSOlaf Hering	mfspr	r9,SPRN_SPRG1;						\
2069fc0a92cSOlaf Hering	std	r9,area+EX_R13(r13);					\
2079fc0a92cSOlaf Hering	mfcr	r9;							\
2089fc0a92cSOlaf Hering	clrrdi	r12,r13,32;		/* get high part of &label */	\
2099fc0a92cSOlaf Hering	mfmsr	r10;							\
2109fc0a92cSOlaf Hering	/* force 64bit mode */						\
2119fc0a92cSOlaf Hering	li	r11,5;			/* MSR_SF_LG|MSR_ISF_LG */	\
2129fc0a92cSOlaf Hering	rldimi	r10,r11,61,0;		/* insert into top 3 bits */	\
2139fc0a92cSOlaf Hering	/* done 64bit mode */						\
2149fc0a92cSOlaf Hering	mfspr	r11,SPRN_SRR0;		/* save SRR0 */			\
2159fc0a92cSOlaf Hering	LOAD_HANDLER(r12,label)						\
2169fc0a92cSOlaf Hering	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI;				\
2179fc0a92cSOlaf Hering	mtspr	SPRN_SRR0,r12;						\
2189fc0a92cSOlaf Hering	mfspr	r12,SPRN_SRR1;		/* and SRR1 */			\
2199fc0a92cSOlaf Hering	mtspr	SPRN_SRR1,r10;						\
2209fc0a92cSOlaf Hering	rfid;								\
2219fc0a92cSOlaf Hering	b	.	/* prevent speculative execution */
2229fc0a92cSOlaf Hering
22314cf11afSPaul Mackerras#define EXCEPTION_PROLOG_PSERIES(area, label)				\
224b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
22514cf11afSPaul Mackerras	std	r9,area+EX_R9(r13);	/* save r9 - r12 */		\
22614cf11afSPaul Mackerras	std	r10,area+EX_R10(r13);					\
22714cf11afSPaul Mackerras	std	r11,area+EX_R11(r13);					\
22814cf11afSPaul Mackerras	std	r12,area+EX_R12(r13);					\
229b5bbeb23SPaul Mackerras	mfspr	r9,SPRN_SPRG1;						\
23014cf11afSPaul Mackerras	std	r9,area+EX_R13(r13);					\
23114cf11afSPaul Mackerras	mfcr	r9;							\
23214cf11afSPaul Mackerras	clrrdi	r12,r13,32;		/* get high part of &label */	\
23314cf11afSPaul Mackerras	mfmsr	r10;							\
234b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_SRR0;		/* save SRR0 */			\
235758438a7SMichael Ellerman	LOAD_HANDLER(r12,label)						\
23614cf11afSPaul Mackerras	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI;				\
237b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r12;						\
238b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1;		/* and SRR1 */			\
239b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r10;						\
24014cf11afSPaul Mackerras	rfid;								\
24114cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
24214cf11afSPaul Mackerras
24314cf11afSPaul Mackerras/*
24414cf11afSPaul Mackerras * This is the start of the interrupt handlers for iSeries
24514cf11afSPaul Mackerras * This code runs with relocation on.
24614cf11afSPaul Mackerras */
24714cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_1(area)				\
248b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
24914cf11afSPaul Mackerras	std	r9,area+EX_R9(r13);	/* save r9 - r12 */		\
25014cf11afSPaul Mackerras	std	r10,area+EX_R10(r13);					\
25114cf11afSPaul Mackerras	std	r11,area+EX_R11(r13);					\
25214cf11afSPaul Mackerras	std	r12,area+EX_R12(r13);					\
253b5bbeb23SPaul Mackerras	mfspr	r9,SPRN_SPRG1;						\
25414cf11afSPaul Mackerras	std	r9,area+EX_R13(r13);					\
25514cf11afSPaul Mackerras	mfcr	r9
25614cf11afSPaul Mackerras
25714cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_2					\
25814cf11afSPaul Mackerras	mfmsr	r10;							\
2593356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13);					\
2603356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r12);					\
2613356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12);					\
26214cf11afSPaul Mackerras	ori	r10,r10,MSR_RI;						\
26314cf11afSPaul Mackerras	mtmsrd	r10,1
26414cf11afSPaul Mackerras
26514cf11afSPaul Mackerras/*
26614cf11afSPaul Mackerras * The common exception prolog is used for all except a few exceptions
26714cf11afSPaul Mackerras * such as a segment miss on a kernel address.  We have to be prepared
26814cf11afSPaul Mackerras * to take another exception from the point where we first touch the
26914cf11afSPaul Mackerras * kernel stack onwards.
27014cf11afSPaul Mackerras *
27114cf11afSPaul Mackerras * On entry r13 points to the paca, r9-r13 are saved in the paca,
27214cf11afSPaul Mackerras * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
27314cf11afSPaul Mackerras * SRR1, and relocation is on.
27414cf11afSPaul Mackerras */
27514cf11afSPaul Mackerras#define EXCEPTION_PROLOG_COMMON(n, area)				   \
27614cf11afSPaul Mackerras	andi.	r10,r12,MSR_PR;		/* See if coming from user	*/ \
27714cf11afSPaul Mackerras	mr	r10,r1;			/* Save r1			*/ \
27814cf11afSPaul Mackerras	subi	r1,r1,INT_FRAME_SIZE;	/* alloc frame on kernel stack	*/ \
27914cf11afSPaul Mackerras	beq-	1f;							   \
28014cf11afSPaul Mackerras	ld	r1,PACAKSAVE(r13);	/* kernel stack to use		*/ \
28114cf11afSPaul Mackerras1:	cmpdi	cr1,r1,0;		/* check if r1 is in userspace	*/ \
28268730401SOlof Johansson	bge-	cr1,2f;			/* abort if it is		*/ \
28368730401SOlof Johansson	b	3f;							   \
28468730401SOlof Johansson2:	li	r1,(n);			/* will be reloaded later	*/ \
28568730401SOlof Johansson	sth	r1,PACA_TRAP_SAVE(r13);					   \
28668730401SOlof Johansson	b	bad_stack;						   \
28768730401SOlof Johansson3:	std	r9,_CCR(r1);		/* save CR in stackframe	*/ \
28814cf11afSPaul Mackerras	std	r11,_NIP(r1);		/* save SRR0 in stackframe	*/ \
28914cf11afSPaul Mackerras	std	r12,_MSR(r1);		/* save SRR1 in stackframe	*/ \
29014cf11afSPaul Mackerras	std	r10,0(r1);		/* make stack chain pointer	*/ \
29114cf11afSPaul Mackerras	std	r0,GPR0(r1);		/* save r0 in stackframe	*/ \
29214cf11afSPaul Mackerras	std	r10,GPR1(r1);		/* save r1 in stackframe	*/ \
293c6622f63SPaul Mackerras	ACCOUNT_CPU_USER_ENTRY(r9, r10);				   \
29414cf11afSPaul Mackerras	std	r2,GPR2(r1);		/* save r2 in stackframe	*/ \
29514cf11afSPaul Mackerras	SAVE_4GPRS(3, r1);		/* save r3 - r6 in stackframe	*/ \
29614cf11afSPaul Mackerras	SAVE_2GPRS(7, r1);		/* save r7, r8 in stackframe	*/ \
29714cf11afSPaul Mackerras	ld	r9,area+EX_R9(r13);	/* move r9, r10 to stackframe	*/ \
29814cf11afSPaul Mackerras	ld	r10,area+EX_R10(r13);					   \
29914cf11afSPaul Mackerras	std	r9,GPR9(r1);						   \
30014cf11afSPaul Mackerras	std	r10,GPR10(r1);						   \
30114cf11afSPaul Mackerras	ld	r9,area+EX_R11(r13);	/* move r11 - r13 to stackframe	*/ \
30214cf11afSPaul Mackerras	ld	r10,area+EX_R12(r13);					   \
30314cf11afSPaul Mackerras	ld	r11,area+EX_R13(r13);					   \
30414cf11afSPaul Mackerras	std	r9,GPR11(r1);						   \
30514cf11afSPaul Mackerras	std	r10,GPR12(r1);						   \
30614cf11afSPaul Mackerras	std	r11,GPR13(r1);						   \
30714cf11afSPaul Mackerras	ld	r2,PACATOC(r13);	/* get kernel TOC into r2	*/ \
30814cf11afSPaul Mackerras	mflr	r9;			/* save LR in stackframe	*/ \
30914cf11afSPaul Mackerras	std	r9,_LINK(r1);						   \
31014cf11afSPaul Mackerras	mfctr	r10;			/* save CTR in stackframe	*/ \
31114cf11afSPaul Mackerras	std	r10,_CTR(r1);						   \
312d04c56f7SPaul Mackerras	lbz	r10,PACASOFTIRQEN(r13);				   \
313b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_XER;		/* save XER in stackframe	*/ \
314d04c56f7SPaul Mackerras	std	r10,SOFTE(r1);						   \
31514cf11afSPaul Mackerras	std	r11,_XER(r1);						   \
31614cf11afSPaul Mackerras	li	r9,(n)+1;						   \
31714cf11afSPaul Mackerras	std	r9,_TRAP(r1);		/* set trap number		*/ \
31814cf11afSPaul Mackerras	li	r10,0;							   \
31914cf11afSPaul Mackerras	ld	r11,exception_marker@toc(r2);				   \
32014cf11afSPaul Mackerras	std	r10,RESULT(r1);		/* clear regs->result		*/ \
32114cf11afSPaul Mackerras	std	r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame	*/
32214cf11afSPaul Mackerras
32314cf11afSPaul Mackerras/*
32414cf11afSPaul Mackerras * Exception vectors.
32514cf11afSPaul Mackerras */
32614cf11afSPaul Mackerras#define STD_EXCEPTION_PSERIES(n, label)			\
32714cf11afSPaul Mackerras	. = n;						\
32814cf11afSPaul Mackerras	.globl label##_pSeries;				\
32914cf11afSPaul Mackerraslabel##_pSeries:					\
33014cf11afSPaul Mackerras	HMT_MEDIUM;					\
331b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */	\
33214cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common)
33314cf11afSPaul Mackerras
334acf7d768SBenjamin Herrenschmidt#define HSTD_EXCEPTION_PSERIES(n, label)		\
335acf7d768SBenjamin Herrenschmidt	. = n;						\
336acf7d768SBenjamin Herrenschmidt	.globl label##_pSeries;				\
337acf7d768SBenjamin Herrenschmidtlabel##_pSeries:					\
338acf7d768SBenjamin Herrenschmidt	HMT_MEDIUM;					\
339acf7d768SBenjamin Herrenschmidt	mtspr	SPRN_SPRG1,r20;		/* save r20 */	\
340acf7d768SBenjamin Herrenschmidt	mfspr	r20,SPRN_HSRR0;		/* copy HSRR0 to SRR0 */ \
341acf7d768SBenjamin Herrenschmidt	mtspr	SPRN_SRR0,r20;				\
342acf7d768SBenjamin Herrenschmidt	mfspr	r20,SPRN_HSRR1;		/* copy HSRR0 to SRR0 */ \
343acf7d768SBenjamin Herrenschmidt	mtspr	SPRN_SRR1,r20;				\
344acf7d768SBenjamin Herrenschmidt	mfspr	r20,SPRN_SPRG1;		/* restore r20 */ \
345acf7d768SBenjamin Herrenschmidt	mtspr	SPRN_SPRG1,r13;		/* save r13 */	\
346acf7d768SBenjamin Herrenschmidt	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common)
347acf7d768SBenjamin Herrenschmidt
348acf7d768SBenjamin Herrenschmidt
349d04c56f7SPaul Mackerras#define MASKABLE_EXCEPTION_PSERIES(n, label)				\
350d04c56f7SPaul Mackerras	. = n;								\
351d04c56f7SPaul Mackerras	.globl label##_pSeries;						\
352d04c56f7SPaul Mackerraslabel##_pSeries:							\
353d04c56f7SPaul Mackerras	HMT_MEDIUM;							\
354d04c56f7SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */			\
355d04c56f7SPaul Mackerras	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
356d04c56f7SPaul Mackerras	std	r9,PACA_EXGEN+EX_R9(r13);	/* save r9, r10 */	\
357d04c56f7SPaul Mackerras	std	r10,PACA_EXGEN+EX_R10(r13);				\
358d04c56f7SPaul Mackerras	lbz	r10,PACASOFTIRQEN(r13);					\
359d04c56f7SPaul Mackerras	mfcr	r9;							\
360d04c56f7SPaul Mackerras	cmpwi	r10,0;							\
361d04c56f7SPaul Mackerras	beq	masked_interrupt;					\
362d04c56f7SPaul Mackerras	mfspr	r10,SPRN_SPRG1;						\
363d04c56f7SPaul Mackerras	std	r10,PACA_EXGEN+EX_R13(r13);				\
364d04c56f7SPaul Mackerras	std	r11,PACA_EXGEN+EX_R11(r13);				\
365d04c56f7SPaul Mackerras	std	r12,PACA_EXGEN+EX_R12(r13);				\
366d04c56f7SPaul Mackerras	clrrdi	r12,r13,32;		/* get high part of &label */	\
367d04c56f7SPaul Mackerras	mfmsr	r10;							\
368d04c56f7SPaul Mackerras	mfspr	r11,SPRN_SRR0;		/* save SRR0 */			\
369d04c56f7SPaul Mackerras	LOAD_HANDLER(r12,label##_common)				\
370d04c56f7SPaul Mackerras	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI;				\
371d04c56f7SPaul Mackerras	mtspr	SPRN_SRR0,r12;						\
372d04c56f7SPaul Mackerras	mfspr	r12,SPRN_SRR1;		/* and SRR1 */			\
373d04c56f7SPaul Mackerras	mtspr	SPRN_SRR1,r10;						\
374d04c56f7SPaul Mackerras	rfid;								\
375d04c56f7SPaul Mackerras	b	.	/* prevent speculative execution */
376d04c56f7SPaul Mackerras
37714cf11afSPaul Mackerras#define STD_EXCEPTION_ISERIES(n, label, area)		\
37814cf11afSPaul Mackerras	.globl label##_iSeries;				\
37914cf11afSPaul Mackerraslabel##_iSeries:					\
38014cf11afSPaul Mackerras	HMT_MEDIUM;					\
381b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */	\
38214cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(area);		\
38314cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2;			\
38414cf11afSPaul Mackerras	b	label##_common
38514cf11afSPaul Mackerras
38614cf11afSPaul Mackerras#define MASKABLE_EXCEPTION_ISERIES(n, label)				\
38714cf11afSPaul Mackerras	.globl label##_iSeries;						\
38814cf11afSPaul Mackerraslabel##_iSeries:							\
38914cf11afSPaul Mackerras	HMT_MEDIUM;							\
390b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */			\
39114cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN);				\
392d04c56f7SPaul Mackerras	lbz	r10,PACASOFTIRQEN(r13);					\
39314cf11afSPaul Mackerras	cmpwi	0,r10,0;						\
39414cf11afSPaul Mackerras	beq-	label##_iSeries_masked;					\
39514cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2;					\
39614cf11afSPaul Mackerras	b	label##_common;						\
39714cf11afSPaul Mackerras
398d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES
39914cf11afSPaul Mackerras#define DISABLE_INTS				\
40014cf11afSPaul Mackerras	li	r11,0;				\
401d04c56f7SPaul Mackerras	stb	r11,PACASOFTIRQEN(r13);		\
402d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION;				\
403d04c56f7SPaul Mackerras	stb	r11,PACAHARDIRQEN(r13);		\
404d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES);	\
405d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION;				\
40614cf11afSPaul Mackerras	mfmsr	r10;				\
40714cf11afSPaul Mackerras	ori	r10,r10,MSR_EE;			\
4083f639ee8SStephen Rothwell	mtmsrd	r10,1;				\
4093f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
41014cf11afSPaul Mackerras
411d04c56f7SPaul Mackerras#else
412d04c56f7SPaul Mackerras#define DISABLE_INTS				\
413d04c56f7SPaul Mackerras	li	r11,0;				\
414d04c56f7SPaul Mackerras	stb	r11,PACASOFTIRQEN(r13);		\
415d04c56f7SPaul Mackerras	stb	r11,PACAHARDIRQEN(r13)
41614cf11afSPaul Mackerras
417d04c56f7SPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
41814cf11afSPaul Mackerras
41914cf11afSPaul Mackerras#define ENABLE_INTS				\
42014cf11afSPaul Mackerras	ld	r12,_MSR(r1);			\
42114cf11afSPaul Mackerras	mfmsr	r11;				\
42214cf11afSPaul Mackerras	rlwimi	r11,r12,0,MSR_EE;		\
42314cf11afSPaul Mackerras	mtmsrd	r11,1
42414cf11afSPaul Mackerras
42514cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON(trap, label, hdlr)		\
42614cf11afSPaul Mackerras	.align	7;					\
42714cf11afSPaul Mackerras	.globl label##_common;				\
42814cf11afSPaul Mackerraslabel##_common:						\
42914cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
43014cf11afSPaul Mackerras	DISABLE_INTS;					\
43114cf11afSPaul Mackerras	bl	.save_nvgprs;				\
43214cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
43314cf11afSPaul Mackerras	bl	hdlr;					\
43414cf11afSPaul Mackerras	b	.ret_from_except
43514cf11afSPaul Mackerras
436f39224a8SPaul Mackerras/*
437f39224a8SPaul Mackerras * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
438f39224a8SPaul Mackerras * in the idle task and therefore need the special idle handling.
439f39224a8SPaul Mackerras */
440f39224a8SPaul Mackerras#define STD_EXCEPTION_COMMON_IDLE(trap, label, hdlr)	\
441f39224a8SPaul Mackerras	.align	7;					\
442f39224a8SPaul Mackerras	.globl label##_common;				\
443f39224a8SPaul Mackerraslabel##_common:						\
444f39224a8SPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
445f39224a8SPaul Mackerras	FINISH_NAP;					\
446f39224a8SPaul Mackerras	DISABLE_INTS;					\
447f39224a8SPaul Mackerras	bl	.save_nvgprs;				\
448f39224a8SPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
449f39224a8SPaul Mackerras	bl	hdlr;					\
450f39224a8SPaul Mackerras	b	.ret_from_except
451f39224a8SPaul Mackerras
45214cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON_LITE(trap, label, hdlr)	\
45314cf11afSPaul Mackerras	.align	7;					\
45414cf11afSPaul Mackerras	.globl label##_common;				\
45514cf11afSPaul Mackerraslabel##_common:						\
45614cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
457f39224a8SPaul Mackerras	FINISH_NAP;					\
45814cf11afSPaul Mackerras	DISABLE_INTS;					\
459cb2c9b27SAnton Blanchard	bl	.ppc64_runlatch_on;			\
46014cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
46114cf11afSPaul Mackerras	bl	hdlr;					\
46214cf11afSPaul Mackerras	b	.ret_from_except_lite
46314cf11afSPaul Mackerras
46414cf11afSPaul Mackerras/*
465f39224a8SPaul Mackerras * When the idle code in power4_idle puts the CPU into NAP mode,
466f39224a8SPaul Mackerras * it has to do so in a loop, and relies on the external interrupt
467f39224a8SPaul Mackerras * and decrementer interrupt entry code to get it out of the loop.
468f39224a8SPaul Mackerras * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
469f39224a8SPaul Mackerras * to signal that it is in the loop and needs help to get out.
470f39224a8SPaul Mackerras */
471f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP
472f39224a8SPaul Mackerras#define FINISH_NAP				\
473f39224a8SPaul MackerrasBEGIN_FTR_SECTION				\
474f39224a8SPaul Mackerras	clrrdi	r11,r1,THREAD_SHIFT;		\
475f39224a8SPaul Mackerras	ld	r9,TI_LOCAL_FLAGS(r11);		\
476f39224a8SPaul Mackerras	andi.	r10,r9,_TLF_NAPPING;		\
477f39224a8SPaul Mackerras	bnel	power4_fixup_nap;		\
478f39224a8SPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
479f39224a8SPaul Mackerras#else
480f39224a8SPaul Mackerras#define FINISH_NAP
481f39224a8SPaul Mackerras#endif
482f39224a8SPaul Mackerras
483f39224a8SPaul Mackerras/*
48414cf11afSPaul Mackerras * Start of pSeries system interrupt routines
48514cf11afSPaul Mackerras */
48614cf11afSPaul Mackerras	. = 0x100
48714cf11afSPaul Mackerras	.globl __start_interrupts
48814cf11afSPaul Mackerras__start_interrupts:
48914cf11afSPaul Mackerras
49014cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x100, system_reset)
49114cf11afSPaul Mackerras
49214cf11afSPaul Mackerras	. = 0x200
49314cf11afSPaul Mackerras_machine_check_pSeries:
49414cf11afSPaul Mackerras	HMT_MEDIUM
495b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
49614cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common)
49714cf11afSPaul Mackerras
49814cf11afSPaul Mackerras	. = 0x300
49914cf11afSPaul Mackerras	.globl data_access_pSeries
50014cf11afSPaul Mackerrasdata_access_pSeries:
50114cf11afSPaul Mackerras	HMT_MEDIUM
502b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
50314cf11afSPaul MackerrasBEGIN_FTR_SECTION
504b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG2,r12
505b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_DAR
506b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
50714cf11afSPaul Mackerras	srdi	r13,r13,60
50814cf11afSPaul Mackerras	rlwimi	r13,r12,16,0x20
50914cf11afSPaul Mackerras	mfcr	r12
51014cf11afSPaul Mackerras	cmpwi	r13,0x2c
5113ccfc65cSPaul Mackerras	beq	do_stab_bolted_pSeries
51214cf11afSPaul Mackerras	mtcrf	0x80,r12
513b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
51414cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
51514cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common)
51614cf11afSPaul Mackerras
51714cf11afSPaul Mackerras	. = 0x380
51814cf11afSPaul Mackerras	.globl data_access_slb_pSeries
51914cf11afSPaul Mackerrasdata_access_slb_pSeries:
52014cf11afSPaul Mackerras	HMT_MEDIUM
521b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
522b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
5233c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXSLB+EX_R3(r13)
5243c726f8dSBenjamin Herrenschmidt	mfspr	r3,SPRN_DAR
52514cf11afSPaul Mackerras	std	r9,PACA_EXSLB+EX_R9(r13)	/* save r9 - r12 */
5263c726f8dSBenjamin Herrenschmidt	mfcr	r9
5273c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
5283c726f8dSBenjamin Herrenschmidt	/* Keep that around for when we re-implement dynamic VSIDs */
5293c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
5303c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_pseries
5313c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
53214cf11afSPaul Mackerras	std	r10,PACA_EXSLB+EX_R10(r13)
53314cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_R11(r13)
53414cf11afSPaul Mackerras	std	r12,PACA_EXSLB+EX_R12(r13)
5353c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
5363c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
537b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1		/* and SRR1 */
5383c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode	/* Rel. branch works in real mode */
53914cf11afSPaul Mackerras
54014cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x400, instruction_access)
54114cf11afSPaul Mackerras
54214cf11afSPaul Mackerras	. = 0x480
54314cf11afSPaul Mackerras	.globl instruction_access_slb_pSeries
54414cf11afSPaul Mackerrasinstruction_access_slb_pSeries:
54514cf11afSPaul Mackerras	HMT_MEDIUM
546b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
547b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
5483c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXSLB+EX_R3(r13)
5493c726f8dSBenjamin Herrenschmidt	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
55014cf11afSPaul Mackerras	std	r9,PACA_EXSLB+EX_R9(r13)	/* save r9 - r12 */
5513c726f8dSBenjamin Herrenschmidt	mfcr	r9
5523c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
5533c726f8dSBenjamin Herrenschmidt	/* Keep that around for when we re-implement dynamic VSIDs */
5543c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
5553c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_pseries
5563c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
55714cf11afSPaul Mackerras	std	r10,PACA_EXSLB+EX_R10(r13)
55814cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_R11(r13)
55914cf11afSPaul Mackerras	std	r12,PACA_EXSLB+EX_R12(r13)
5603c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
5613c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
562b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1		/* and SRR1 */
5633c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode	/* Rel. branch works in real mode */
56414cf11afSPaul Mackerras
565d04c56f7SPaul Mackerras	MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt)
56614cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x600, alignment)
56714cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x700, program_check)
56814cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x800, fp_unavailable)
569d04c56f7SPaul Mackerras	MASKABLE_EXCEPTION_PSERIES(0x900, decrementer)
57014cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xa00, trap_0a)
57114cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xb00, trap_0b)
57214cf11afSPaul Mackerras
57314cf11afSPaul Mackerras	. = 0xc00
57414cf11afSPaul Mackerras	.globl	system_call_pSeries
57514cf11afSPaul Mackerrassystem_call_pSeries:
57614cf11afSPaul Mackerras	HMT_MEDIUM
57714cf11afSPaul Mackerras	mr	r9,r13
57814cf11afSPaul Mackerras	mfmsr	r10
579b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3
580b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_SRR0
58114cf11afSPaul Mackerras	clrrdi	r12,r13,32
58214cf11afSPaul Mackerras	oris	r12,r12,system_call_common@h
58314cf11afSPaul Mackerras	ori	r12,r12,system_call_common@l
584b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r12
58514cf11afSPaul Mackerras	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
586b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1
587b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r10
58814cf11afSPaul Mackerras	rfid
58914cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
59014cf11afSPaul Mackerras
59114cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xd00, single_step)
59214cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xe00, trap_0e)
59314cf11afSPaul Mackerras
59414cf11afSPaul Mackerras	/* We need to deal with the Altivec unavailable exception
59514cf11afSPaul Mackerras	 * here which is at 0xf20, thus in the middle of the
59614cf11afSPaul Mackerras	 * prolog code of the PerformanceMonitor one. A little
59714cf11afSPaul Mackerras	 * trickery is thus necessary
59814cf11afSPaul Mackerras	 */
59914cf11afSPaul Mackerras	. = 0xf00
60014cf11afSPaul Mackerras	b	performance_monitor_pSeries
60114cf11afSPaul Mackerras
60214cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xf20, altivec_unavailable)
60314cf11afSPaul Mackerras
604acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS
605acf7d768SBenjamin Herrenschmidt	HSTD_EXCEPTION_PSERIES(0x1200, cbe_system_error)
606acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */
60714cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint)
608acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS
609acf7d768SBenjamin Herrenschmidt	HSTD_EXCEPTION_PSERIES(0x1600, cbe_maintenance)
610acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */
61114cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x1700, altivec_assist)
612acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS
613acf7d768SBenjamin Herrenschmidt	HSTD_EXCEPTION_PSERIES(0x1800, cbe_thermal)
614acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */
61514cf11afSPaul Mackerras
61614cf11afSPaul Mackerras	. = 0x3000
61714cf11afSPaul Mackerras
61814cf11afSPaul Mackerras/*** pSeries interrupt support ***/
61914cf11afSPaul Mackerras
62014cf11afSPaul Mackerras	/* moved from 0xf00 */
621449d846dSLivio Soares	STD_EXCEPTION_PSERIES(., performance_monitor)
622d04c56f7SPaul Mackerras
623d04c56f7SPaul Mackerras/*
624d04c56f7SPaul Mackerras * An interrupt came in while soft-disabled; clear EE in SRR1,
625d04c56f7SPaul Mackerras * clear paca->hard_enabled and return.
626d04c56f7SPaul Mackerras */
627d04c56f7SPaul Mackerrasmasked_interrupt:
628d04c56f7SPaul Mackerras	stb	r10,PACAHARDIRQEN(r13)
629d04c56f7SPaul Mackerras	mtcrf	0x80,r9
630d04c56f7SPaul Mackerras	ld	r9,PACA_EXGEN+EX_R9(r13)
631d04c56f7SPaul Mackerras	mfspr	r10,SPRN_SRR1
632d04c56f7SPaul Mackerras	rldicl	r10,r10,48,1		/* clear MSR_EE */
633d04c56f7SPaul Mackerras	rotldi	r10,r10,16
634d04c56f7SPaul Mackerras	mtspr	SPRN_SRR1,r10
635d04c56f7SPaul Mackerras	ld	r10,PACA_EXGEN+EX_R10(r13)
636d04c56f7SPaul Mackerras	mfspr	r13,SPRN_SPRG1
637d04c56f7SPaul Mackerras	rfid
638d04c56f7SPaul Mackerras	b	.
63914cf11afSPaul Mackerras
64014cf11afSPaul Mackerras	.align	7
6413ccfc65cSPaul Mackerrasdo_stab_bolted_pSeries:
64214cf11afSPaul Mackerras	mtcrf	0x80,r12
643b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
64414cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted)
64514cf11afSPaul Mackerras
64614cf11afSPaul Mackerras/*
6473c726f8dSBenjamin Herrenschmidt * We have some room here  we use that to put
6483c726f8dSBenjamin Herrenschmidt * the peries slb miss user trampoline code so it's reasonably
6493c726f8dSBenjamin Herrenschmidt * away from slb_miss_user_common to avoid problems with rfid
6503c726f8dSBenjamin Herrenschmidt *
6513c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual,
6523c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement
6533c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables
6543c726f8dSBenjamin Herrenschmidt */
6553c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
6563c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries:
6573c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R10(r13)
6583c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R11(r13)
6593c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R12(r13)
6603c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRG1
6613c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R9(r13)
6623c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R3(r13)
6633c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R13(r13)
6643c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R9(r13)
6653c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R3(r13)
6663c726f8dSBenjamin Herrenschmidt	clrrdi	r12,r13,32
6673c726f8dSBenjamin Herrenschmidt	mfmsr	r10
6683c726f8dSBenjamin Herrenschmidt	mfspr	r11,SRR0			/* save SRR0 */
6693c726f8dSBenjamin Herrenschmidt	ori	r12,r12,slb_miss_user_common@l	/* virt addr of handler */
6703c726f8dSBenjamin Herrenschmidt	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
6713c726f8dSBenjamin Herrenschmidt	mtspr	SRR0,r12
6723c726f8dSBenjamin Herrenschmidt	mfspr	r12,SRR1			/* and SRR1 */
6733c726f8dSBenjamin Herrenschmidt	mtspr	SRR1,r10
6743c726f8dSBenjamin Herrenschmidt	rfid
6753c726f8dSBenjamin Herrenschmidt	b	.				/* prevent spec. execution */
6763c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
6773c726f8dSBenjamin Herrenschmidt
6783c726f8dSBenjamin Herrenschmidt/*
67914cf11afSPaul Mackerras * Vectors for the FWNMI option.  Share common code.
68014cf11afSPaul Mackerras */
68114cf11afSPaul Mackerras	.globl system_reset_fwnmi
6828c4f1f29SMichael Ellerman      .align 7
68314cf11afSPaul Mackerrassystem_reset_fwnmi:
68414cf11afSPaul Mackerras	HMT_MEDIUM
685b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
6869fc0a92cSOlaf Hering	EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXGEN, system_reset_common)
68714cf11afSPaul Mackerras
68814cf11afSPaul Mackerras	.globl machine_check_fwnmi
6898c4f1f29SMichael Ellerman      .align 7
69014cf11afSPaul Mackerrasmachine_check_fwnmi:
69114cf11afSPaul Mackerras	HMT_MEDIUM
692b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
6939fc0a92cSOlaf Hering	EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXMC, machine_check_common)
69414cf11afSPaul Mackerras
69514cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
69614cf11afSPaul Mackerras/***  ISeries-LPAR interrupt handlers ***/
69714cf11afSPaul Mackerras
69814cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x200, machine_check, PACA_EXMC)
69914cf11afSPaul Mackerras
70014cf11afSPaul Mackerras	.globl data_access_iSeries
70114cf11afSPaul Mackerrasdata_access_iSeries:
702b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
70314cf11afSPaul MackerrasBEGIN_FTR_SECTION
704b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG2,r12
705b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_DAR
706b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
70714cf11afSPaul Mackerras	srdi	r13,r13,60
70814cf11afSPaul Mackerras	rlwimi	r13,r12,16,0x20
70914cf11afSPaul Mackerras	mfcr	r12
71014cf11afSPaul Mackerras	cmpwi	r13,0x2c
71114cf11afSPaul Mackerras	beq	.do_stab_bolted_iSeries
71214cf11afSPaul Mackerras	mtcrf	0x80,r12
713b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
71414cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
71514cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN)
71614cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
71714cf11afSPaul Mackerras	b	data_access_common
71814cf11afSPaul Mackerras
71914cf11afSPaul Mackerras.do_stab_bolted_iSeries:
72014cf11afSPaul Mackerras	mtcrf	0x80,r12
721b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
72214cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXSLB)
72314cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
72414cf11afSPaul Mackerras	b	.do_stab_bolted
72514cf11afSPaul Mackerras
72614cf11afSPaul Mackerras	.globl	data_access_slb_iSeries
72714cf11afSPaul Mackerrasdata_access_slb_iSeries:
728b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
7293c726f8dSBenjamin Herrenschmidt	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
73014cf11afSPaul Mackerras	std	r3,PACA_EXSLB+EX_R3(r13)
731b5bbeb23SPaul Mackerras	mfspr	r3,SPRN_DAR
7323c726f8dSBenjamin Herrenschmidt	std	r9,PACA_EXSLB+EX_R9(r13)
7333c726f8dSBenjamin Herrenschmidt	mfcr	r9
7343c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
7353c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
7363c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_iseries
7373c726f8dSBenjamin Herrenschmidt#endif
7383c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R10(r13)
7393c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXSLB+EX_R11(r13)
7403c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXSLB+EX_R12(r13)
7413c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
7423c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
7433356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
7443356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
7453c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode
74614cf11afSPaul Mackerras
74714cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x400, instruction_access, PACA_EXGEN)
74814cf11afSPaul Mackerras
74914cf11afSPaul Mackerras	.globl	instruction_access_slb_iSeries
75014cf11afSPaul Mackerrasinstruction_access_slb_iSeries:
751b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
7523c726f8dSBenjamin Herrenschmidt	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
75314cf11afSPaul Mackerras	std	r3,PACA_EXSLB+EX_R3(r13)
7543356bb9fSDavid Gibson	ld	r3,PACALPPACAPTR(r13)
7553356bb9fSDavid Gibson	ld	r3,LPPACASRR0(r3)	/* get SRR0 value */
7563c726f8dSBenjamin Herrenschmidt	std	r9,PACA_EXSLB+EX_R9(r13)
7573c726f8dSBenjamin Herrenschmidt	mfcr	r9
7583c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
7593c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
7603c726f8dSBenjamin Herrenschmidt	bge	.slb_miss_user_iseries
7613c726f8dSBenjamin Herrenschmidt#endif
7623c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R10(r13)
7633c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXSLB+EX_R11(r13)
7643c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXSLB+EX_R12(r13)
7653c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
7663c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
7673356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
7683356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
7693c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode
7703c726f8dSBenjamin Herrenschmidt
7713c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
7723c726f8dSBenjamin Herrenschmidtslb_miss_user_iseries:
7733c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R10(r13)
7743c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R11(r13)
7753c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R12(r13)
7763c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRG1
7773c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R9(r13)
7783c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R3(r13)
7793c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R13(r13)
7803c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R9(r13)
7813c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R3(r13)
7823c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_ISERIES_2
7833c726f8dSBenjamin Herrenschmidt	b	slb_miss_user_common
7843c726f8dSBenjamin Herrenschmidt#endif
78514cf11afSPaul Mackerras
78614cf11afSPaul Mackerras	MASKABLE_EXCEPTION_ISERIES(0x500, hardware_interrupt)
78714cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x600, alignment, PACA_EXGEN)
78814cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x700, program_check, PACA_EXGEN)
78914cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x800, fp_unavailable, PACA_EXGEN)
79014cf11afSPaul Mackerras	MASKABLE_EXCEPTION_ISERIES(0x900, decrementer)
79114cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0xa00, trap_0a, PACA_EXGEN)
79214cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0xb00, trap_0b, PACA_EXGEN)
79314cf11afSPaul Mackerras
79414cf11afSPaul Mackerras	.globl	system_call_iSeries
79514cf11afSPaul Mackerrassystem_call_iSeries:
79614cf11afSPaul Mackerras	mr	r9,r13
797b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3
79814cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
79914cf11afSPaul Mackerras	b	system_call_common
80014cf11afSPaul Mackerras
80114cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xd00, single_step, PACA_EXGEN)
80214cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xe00, trap_0e, PACA_EXGEN)
80314cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xf00, performance_monitor, PACA_EXGEN)
80414cf11afSPaul Mackerras
80514cf11afSPaul Mackerrasdecrementer_iSeries_masked:
806f9b4045dSMichael Ellerman	/* We may not have a valid TOC pointer in here. */
80714cf11afSPaul Mackerras	li	r11,1
8083356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
8093356bb9fSDavid Gibson	stb	r11,LPPACADECRINT(r12)
810f9b4045dSMichael Ellerman	LOAD_REG_IMMEDIATE(r12, tb_ticks_per_jiffy)
811f9b4045dSMichael Ellerman	lwz	r12,0(r12)
81214cf11afSPaul Mackerras	mtspr	SPRN_DEC,r12
81314cf11afSPaul Mackerras	/* fall through */
81414cf11afSPaul Mackerras
81514cf11afSPaul Mackerrashardware_interrupt_iSeries_masked:
81614cf11afSPaul Mackerras	mtcrf	0x80,r9		/* Restore regs */
8173356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
8183356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r12)
8193356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
820b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
821b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
82214cf11afSPaul Mackerras	ld	r9,PACA_EXGEN+EX_R9(r13)
82314cf11afSPaul Mackerras	ld	r10,PACA_EXGEN+EX_R10(r13)
82414cf11afSPaul Mackerras	ld	r11,PACA_EXGEN+EX_R11(r13)
82514cf11afSPaul Mackerras	ld	r12,PACA_EXGEN+EX_R12(r13)
82614cf11afSPaul Mackerras	ld	r13,PACA_EXGEN+EX_R13(r13)
82714cf11afSPaul Mackerras	rfid
82814cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
82914cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
83014cf11afSPaul Mackerras
83114cf11afSPaul Mackerras/*** Common interrupt handlers ***/
83214cf11afSPaul Mackerras
83314cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception)
83414cf11afSPaul Mackerras
83514cf11afSPaul Mackerras	/*
83614cf11afSPaul Mackerras	 * Machine check is different because we use a different
83714cf11afSPaul Mackerras	 * save area: PACA_EXMC instead of PACA_EXGEN.
83814cf11afSPaul Mackerras	 */
83914cf11afSPaul Mackerras	.align	7
84014cf11afSPaul Mackerras	.globl machine_check_common
84114cf11afSPaul Mackerrasmachine_check_common:
84214cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
843f39224a8SPaul Mackerras	FINISH_NAP
84414cf11afSPaul Mackerras	DISABLE_INTS
84514cf11afSPaul Mackerras	bl	.save_nvgprs
84614cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
84714cf11afSPaul Mackerras	bl	.machine_check_exception
84814cf11afSPaul Mackerras	b	.ret_from_except
84914cf11afSPaul Mackerras
85014cf11afSPaul Mackerras	STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt)
85114cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception)
85214cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception)
85314cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception)
85414cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception)
855f39224a8SPaul Mackerras	STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception)
85614cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception)
85714cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
85814cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception)
85914cf11afSPaul Mackerras#else
86014cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception)
86114cf11afSPaul Mackerras#endif
862acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS
863acf7d768SBenjamin Herrenschmidt	STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception)
864acf7d768SBenjamin Herrenschmidt	STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception)
865acf7d768SBenjamin Herrenschmidt	STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception)
866acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */
86714cf11afSPaul Mackerras
86814cf11afSPaul Mackerras/*
86914cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad.
87014cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca,
87114cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer,
87214cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1.
87314cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there,
87414cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics.
87514cf11afSPaul Mackerras */
87614cf11afSPaul Mackerrasbad_stack:
87714cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
87814cf11afSPaul Mackerras	subi	r1,r1,64+INT_FRAME_SIZE
87914cf11afSPaul Mackerras	std	r9,_CCR(r1)
88014cf11afSPaul Mackerras	std	r10,GPR1(r1)
88114cf11afSPaul Mackerras	std	r11,_NIP(r1)
88214cf11afSPaul Mackerras	std	r12,_MSR(r1)
883b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR
884b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
88514cf11afSPaul Mackerras	std	r11,_DAR(r1)
88614cf11afSPaul Mackerras	std	r12,_DSISR(r1)
88714cf11afSPaul Mackerras	mflr	r10
88814cf11afSPaul Mackerras	mfctr	r11
88914cf11afSPaul Mackerras	mfxer	r12
89014cf11afSPaul Mackerras	std	r10,_LINK(r1)
89114cf11afSPaul Mackerras	std	r11,_CTR(r1)
89214cf11afSPaul Mackerras	std	r12,_XER(r1)
89314cf11afSPaul Mackerras	SAVE_GPR(0,r1)
89414cf11afSPaul Mackerras	SAVE_GPR(2,r1)
89514cf11afSPaul Mackerras	SAVE_4GPRS(3,r1)
89614cf11afSPaul Mackerras	SAVE_2GPRS(7,r1)
89714cf11afSPaul Mackerras	SAVE_10GPRS(12,r1)
89814cf11afSPaul Mackerras	SAVE_10GPRS(22,r1)
89968730401SOlof Johansson	lhz	r12,PACA_TRAP_SAVE(r13)
90068730401SOlof Johansson	std	r12,_TRAP(r1)
90114cf11afSPaul Mackerras	addi	r11,r1,INT_FRAME_SIZE
90214cf11afSPaul Mackerras	std	r11,0(r1)
90314cf11afSPaul Mackerras	li	r12,0
90414cf11afSPaul Mackerras	std	r12,0(r11)
90514cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
90614cf11afSPaul Mackerras1:	addi	r3,r1,STACK_FRAME_OVERHEAD
90714cf11afSPaul Mackerras	bl	.kernel_bad_stack
90814cf11afSPaul Mackerras	b	1b
90914cf11afSPaul Mackerras
91014cf11afSPaul Mackerras/*
91114cf11afSPaul Mackerras * Return from an exception with minimal checks.
91214cf11afSPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON.
91314cf11afSPaul Mackerras * If interrupts have been enabled, or anything has been
91414cf11afSPaul Mackerras * done that might have changed the scheduling status of
91514cf11afSPaul Mackerras * any task or sent any task a signal, you should use
91614cf11afSPaul Mackerras * ret_from_except or ret_from_except_lite instead of this.
91714cf11afSPaul Mackerras */
918b0a779deSPaul Mackerrasfast_exc_return_irq:			/* restores irq state too */
919b0a779deSPaul Mackerras	ld	r3,SOFTE(r1)
920b0a779deSPaul Mackerras	ld	r12,_MSR(r1)
921b0a779deSPaul Mackerras	stb	r3,PACASOFTIRQEN(r13)	/* restore paca->soft_enabled */
922b0a779deSPaul Mackerras	rldicl	r4,r12,49,63		/* get MSR_EE to LSB */
923b0a779deSPaul Mackerras	stb	r4,PACAHARDIRQEN(r13)	/* restore paca->hard_enabled */
924b0a779deSPaul Mackerras	b	1f
925b0a779deSPaul Mackerras
92640ef8cbcSPaul Mackerras	.globl	fast_exception_return
92714cf11afSPaul Mackerrasfast_exception_return:
92814cf11afSPaul Mackerras	ld	r12,_MSR(r1)
929b0a779deSPaul Mackerras1:	ld	r11,_NIP(r1)
93014cf11afSPaul Mackerras	andi.	r3,r12,MSR_RI		/* check if RI is set */
93114cf11afSPaul Mackerras	beq-	unrecov_fer
932c6622f63SPaul Mackerras
933c6622f63SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING
934c6622f63SPaul Mackerras	andi.	r3,r12,MSR_PR
935c6622f63SPaul Mackerras	beq	2f
936c6622f63SPaul Mackerras	ACCOUNT_CPU_USER_EXIT(r3, r4)
937c6622f63SPaul Mackerras2:
938c6622f63SPaul Mackerras#endif
939c6622f63SPaul Mackerras
94014cf11afSPaul Mackerras	ld	r3,_CCR(r1)
94114cf11afSPaul Mackerras	ld	r4,_LINK(r1)
94214cf11afSPaul Mackerras	ld	r5,_CTR(r1)
94314cf11afSPaul Mackerras	ld	r6,_XER(r1)
94414cf11afSPaul Mackerras	mtcr	r3
94514cf11afSPaul Mackerras	mtlr	r4
94614cf11afSPaul Mackerras	mtctr	r5
94714cf11afSPaul Mackerras	mtxer	r6
94814cf11afSPaul Mackerras	REST_GPR(0, r1)
94914cf11afSPaul Mackerras	REST_8GPRS(2, r1)
95014cf11afSPaul Mackerras
95114cf11afSPaul Mackerras	mfmsr	r10
952d04c56f7SPaul Mackerras	rldicl	r10,r10,48,1		/* clear EE */
953d04c56f7SPaul Mackerras	rldicr	r10,r10,16,61		/* clear RI (LE is 0 already) */
95414cf11afSPaul Mackerras	mtmsrd	r10,1
95514cf11afSPaul Mackerras
956b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
957b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
95814cf11afSPaul Mackerras	REST_4GPRS(10, r1)
95914cf11afSPaul Mackerras	ld	r1,GPR1(r1)
96014cf11afSPaul Mackerras	rfid
96114cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
96214cf11afSPaul Mackerras
96314cf11afSPaul Mackerrasunrecov_fer:
96414cf11afSPaul Mackerras	bl	.save_nvgprs
96514cf11afSPaul Mackerras1:	addi	r3,r1,STACK_FRAME_OVERHEAD
96614cf11afSPaul Mackerras	bl	.unrecoverable_exception
96714cf11afSPaul Mackerras	b	1b
96814cf11afSPaul Mackerras
96914cf11afSPaul Mackerras/*
97014cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR,
97114cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12,
97214cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen.
97314cf11afSPaul Mackerras */
97414cf11afSPaul Mackerras	.align	7
97514cf11afSPaul Mackerras	.globl data_access_common
97614cf11afSPaul Mackerrasdata_access_common:
977b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DAR
97814cf11afSPaul Mackerras	std	r10,PACA_EXGEN+EX_DAR(r13)
979b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DSISR
98014cf11afSPaul Mackerras	stw	r10,PACA_EXGEN+EX_DSISR(r13)
98114cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
98214cf11afSPaul Mackerras	ld	r3,PACA_EXGEN+EX_DAR(r13)
98314cf11afSPaul Mackerras	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
98414cf11afSPaul Mackerras	li	r5,0x300
98514cf11afSPaul Mackerras	b	.do_hash_page	 	/* Try to handle as hpte fault */
98614cf11afSPaul Mackerras
98714cf11afSPaul Mackerras	.align	7
98814cf11afSPaul Mackerras	.globl instruction_access_common
98914cf11afSPaul Mackerrasinstruction_access_common:
99014cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
99114cf11afSPaul Mackerras	ld	r3,_NIP(r1)
99214cf11afSPaul Mackerras	andis.	r4,r12,0x5820
99314cf11afSPaul Mackerras	li	r5,0x400
99414cf11afSPaul Mackerras	b	.do_hash_page		/* Try to handle as hpte fault */
99514cf11afSPaul Mackerras
9963c726f8dSBenjamin Herrenschmidt/*
9973c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual
9983c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used
9993c726f8dSBenjamin Herrenschmidt */
10003c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
10013c726f8dSBenjamin Herrenschmidt	.align	7
10023c726f8dSBenjamin Herrenschmidt	.globl	slb_miss_user_common
10033c726f8dSBenjamin Herrenschmidtslb_miss_user_common:
10043c726f8dSBenjamin Herrenschmidt	mflr	r10
10053c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXGEN+EX_DAR(r13)
10063c726f8dSBenjamin Herrenschmidt	stw	r9,PACA_EXGEN+EX_CCR(r13)
10073c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_LR(r13)
10083c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_SRR0(r13)
10093c726f8dSBenjamin Herrenschmidt	bl	.slb_allocate_user
10103c726f8dSBenjamin Herrenschmidt
10113c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXGEN+EX_LR(r13)
10123c726f8dSBenjamin Herrenschmidt	ld	r3,PACA_EXGEN+EX_R3(r13)
10133c726f8dSBenjamin Herrenschmidt	lwz	r9,PACA_EXGEN+EX_CCR(r13)
10143c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXGEN+EX_SRR0(r13)
10153c726f8dSBenjamin Herrenschmidt	mtlr	r10
10163c726f8dSBenjamin Herrenschmidt	beq-	slb_miss_fault
10173c726f8dSBenjamin Herrenschmidt
10183c726f8dSBenjamin Herrenschmidt	andi.	r10,r12,MSR_RI		/* check for unrecoverable exception */
10193c726f8dSBenjamin Herrenschmidt	beq-	unrecov_user_slb
10203c726f8dSBenjamin Herrenschmidt	mfmsr	r10
10213c726f8dSBenjamin Herrenschmidt
10223c726f8dSBenjamin Herrenschmidt.machine push
10233c726f8dSBenjamin Herrenschmidt.machine "power4"
10243c726f8dSBenjamin Herrenschmidt	mtcrf	0x80,r9
10253c726f8dSBenjamin Herrenschmidt.machine pop
10263c726f8dSBenjamin Herrenschmidt
10273c726f8dSBenjamin Herrenschmidt	clrrdi	r10,r10,2		/* clear RI before setting SRR0/1 */
10283c726f8dSBenjamin Herrenschmidt	mtmsrd	r10,1
10293c726f8dSBenjamin Herrenschmidt
10303c726f8dSBenjamin Herrenschmidt	mtspr	SRR0,r11
10313c726f8dSBenjamin Herrenschmidt	mtspr	SRR1,r12
10323c726f8dSBenjamin Herrenschmidt
10333c726f8dSBenjamin Herrenschmidt	ld	r9,PACA_EXGEN+EX_R9(r13)
10343c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXGEN+EX_R10(r13)
10353c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXGEN+EX_R11(r13)
10363c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXGEN+EX_R12(r13)
10373c726f8dSBenjamin Herrenschmidt	ld	r13,PACA_EXGEN+EX_R13(r13)
10383c726f8dSBenjamin Herrenschmidt	rfid
10393c726f8dSBenjamin Herrenschmidt	b	.
10403c726f8dSBenjamin Herrenschmidt
10413c726f8dSBenjamin Herrenschmidtslb_miss_fault:
10423c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN)
10433c726f8dSBenjamin Herrenschmidt	ld	r4,PACA_EXGEN+EX_DAR(r13)
10443c726f8dSBenjamin Herrenschmidt	li	r5,0
10453c726f8dSBenjamin Herrenschmidt	std	r4,_DAR(r1)
10463c726f8dSBenjamin Herrenschmidt	std	r5,_DSISR(r1)
10473ccfc65cSPaul Mackerras	b	handle_page_fault
10483c726f8dSBenjamin Herrenschmidt
10493c726f8dSBenjamin Herrenschmidtunrecov_user_slb:
10503c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN)
10513c726f8dSBenjamin Herrenschmidt	DISABLE_INTS
10523c726f8dSBenjamin Herrenschmidt	bl	.save_nvgprs
10533c726f8dSBenjamin Herrenschmidt1:	addi	r3,r1,STACK_FRAME_OVERHEAD
10543c726f8dSBenjamin Herrenschmidt	bl	.unrecoverable_exception
10553c726f8dSBenjamin Herrenschmidt	b	1b
10563c726f8dSBenjamin Herrenschmidt
10573c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
10583c726f8dSBenjamin Herrenschmidt
10593c726f8dSBenjamin Herrenschmidt
10603c726f8dSBenjamin Herrenschmidt/*
10613c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR,
10623c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return
10633c726f8dSBenjamin Herrenschmidt * r3 has the faulting address
10643c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb.
10653c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3
10663c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure.
10673c726f8dSBenjamin Herrenschmidt */
10683c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode)
10693c726f8dSBenjamin Herrenschmidt	mflr	r10
10703c726f8dSBenjamin Herrenschmidt
10713c726f8dSBenjamin Herrenschmidt	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
10723c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_LR(r13)	/* save LR */
10733c726f8dSBenjamin Herrenschmidt
10743c726f8dSBenjamin Herrenschmidt	bl	.slb_allocate_realmode
10753c726f8dSBenjamin Herrenschmidt
10763c726f8dSBenjamin Herrenschmidt	/* All done -- return from exception. */
10773c726f8dSBenjamin Herrenschmidt
10783c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXSLB+EX_LR(r13)
10793c726f8dSBenjamin Herrenschmidt	ld	r3,PACA_EXSLB+EX_R3(r13)
10803c726f8dSBenjamin Herrenschmidt	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
10813c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES
10823f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION
10833356bb9fSDavid Gibson	ld	r11,PACALPPACAPTR(r13)
10843356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r11)		/* get SRR0 value */
10853f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
10863c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */
10873c726f8dSBenjamin Herrenschmidt
10883c726f8dSBenjamin Herrenschmidt	mtlr	r10
10893c726f8dSBenjamin Herrenschmidt
10903c726f8dSBenjamin Herrenschmidt	andi.	r10,r12,MSR_RI	/* check for unrecoverable exception */
10913c726f8dSBenjamin Herrenschmidt	beq-	unrecov_slb
10923c726f8dSBenjamin Herrenschmidt
10933c726f8dSBenjamin Herrenschmidt.machine	push
10943c726f8dSBenjamin Herrenschmidt.machine	"power4"
10953c726f8dSBenjamin Herrenschmidt	mtcrf	0x80,r9
10963c726f8dSBenjamin Herrenschmidt	mtcrf	0x01,r9		/* slb_allocate uses cr0 and cr7 */
10973c726f8dSBenjamin Herrenschmidt.machine	pop
10983c726f8dSBenjamin Herrenschmidt
10993c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES
11003f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION
11013c726f8dSBenjamin Herrenschmidt	mtspr	SPRN_SRR0,r11
11023c726f8dSBenjamin Herrenschmidt	mtspr	SPRN_SRR1,r12
11033f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
11043c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */
11053c726f8dSBenjamin Herrenschmidt	ld	r9,PACA_EXSLB+EX_R9(r13)
11063c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXSLB+EX_R10(r13)
11073c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R11(r13)
11083c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R12(r13)
11093c726f8dSBenjamin Herrenschmidt	ld	r13,PACA_EXSLB+EX_R13(r13)
11103c726f8dSBenjamin Herrenschmidt	rfid
11113c726f8dSBenjamin Herrenschmidt	b	.	/* prevent speculative execution */
11123c726f8dSBenjamin Herrenschmidt
11133c726f8dSBenjamin Herrenschmidtunrecov_slb:
11143c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
11153c726f8dSBenjamin Herrenschmidt	DISABLE_INTS
11163c726f8dSBenjamin Herrenschmidt	bl	.save_nvgprs
11173c726f8dSBenjamin Herrenschmidt1:	addi	r3,r1,STACK_FRAME_OVERHEAD
11183c726f8dSBenjamin Herrenschmidt	bl	.unrecoverable_exception
11193c726f8dSBenjamin Herrenschmidt	b	1b
11203c726f8dSBenjamin Herrenschmidt
112114cf11afSPaul Mackerras	.align	7
112214cf11afSPaul Mackerras	.globl hardware_interrupt_common
112314cf11afSPaul Mackerras	.globl hardware_interrupt_entry
112414cf11afSPaul Mackerrashardware_interrupt_common:
112514cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN)
1126f39224a8SPaul Mackerras	FINISH_NAP
112714cf11afSPaul Mackerrashardware_interrupt_entry:
112814cf11afSPaul Mackerras	DISABLE_INTS
1129cb2c9b27SAnton Blanchard	bl	.ppc64_runlatch_on
113014cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
113114cf11afSPaul Mackerras	bl	.do_IRQ
113214cf11afSPaul Mackerras	b	.ret_from_except_lite
113314cf11afSPaul Mackerras
1134f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP
1135f39224a8SPaul Mackerraspower4_fixup_nap:
1136f39224a8SPaul Mackerras	andc	r9,r9,r10
1137f39224a8SPaul Mackerras	std	r9,TI_LOCAL_FLAGS(r11)
1138f39224a8SPaul Mackerras	ld	r10,_LINK(r1)		/* make idle task do the */
1139f39224a8SPaul Mackerras	std	r10,_NIP(r1)		/* equivalent of a blr */
1140f39224a8SPaul Mackerras	blr
1141f39224a8SPaul Mackerras#endif
1142f39224a8SPaul Mackerras
114314cf11afSPaul Mackerras	.align	7
114414cf11afSPaul Mackerras	.globl alignment_common
114514cf11afSPaul Mackerrasalignment_common:
1146b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DAR
114714cf11afSPaul Mackerras	std	r10,PACA_EXGEN+EX_DAR(r13)
1148b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DSISR
114914cf11afSPaul Mackerras	stw	r10,PACA_EXGEN+EX_DSISR(r13)
115014cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
115114cf11afSPaul Mackerras	ld	r3,PACA_EXGEN+EX_DAR(r13)
115214cf11afSPaul Mackerras	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
115314cf11afSPaul Mackerras	std	r3,_DAR(r1)
115414cf11afSPaul Mackerras	std	r4,_DSISR(r1)
115514cf11afSPaul Mackerras	bl	.save_nvgprs
115614cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
115714cf11afSPaul Mackerras	ENABLE_INTS
115814cf11afSPaul Mackerras	bl	.alignment_exception
115914cf11afSPaul Mackerras	b	.ret_from_except
116014cf11afSPaul Mackerras
116114cf11afSPaul Mackerras	.align	7
116214cf11afSPaul Mackerras	.globl program_check_common
116314cf11afSPaul Mackerrasprogram_check_common:
116414cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
116514cf11afSPaul Mackerras	bl	.save_nvgprs
116614cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
116714cf11afSPaul Mackerras	ENABLE_INTS
116814cf11afSPaul Mackerras	bl	.program_check_exception
116914cf11afSPaul Mackerras	b	.ret_from_except
117014cf11afSPaul Mackerras
117114cf11afSPaul Mackerras	.align	7
117214cf11afSPaul Mackerras	.globl fp_unavailable_common
117314cf11afSPaul Mackerrasfp_unavailable_common:
117414cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
11753ccfc65cSPaul Mackerras	bne	1f			/* if from user, just load it up */
117614cf11afSPaul Mackerras	bl	.save_nvgprs
117714cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
117814cf11afSPaul Mackerras	ENABLE_INTS
117914cf11afSPaul Mackerras	bl	.kernel_fp_unavailable_exception
118014cf11afSPaul Mackerras	BUG_OPCODE
11813ccfc65cSPaul Mackerras1:	b	.load_up_fpu
118214cf11afSPaul Mackerras
118314cf11afSPaul Mackerras	.align	7
118414cf11afSPaul Mackerras	.globl altivec_unavailable_common
118514cf11afSPaul Mackerrasaltivec_unavailable_common:
118614cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
118714cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
118814cf11afSPaul MackerrasBEGIN_FTR_SECTION
118914cf11afSPaul Mackerras	bne	.load_up_altivec	/* if from user, just load it up */
119014cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
119114cf11afSPaul Mackerras#endif
119214cf11afSPaul Mackerras	bl	.save_nvgprs
119314cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
119414cf11afSPaul Mackerras	ENABLE_INTS
119514cf11afSPaul Mackerras	bl	.altivec_unavailable_exception
119614cf11afSPaul Mackerras	b	.ret_from_except
119714cf11afSPaul Mackerras
119814cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
119914cf11afSPaul Mackerras/*
120014cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk)
120114cf11afSPaul Mackerras * Disable VMX for the task which had it previously,
120214cf11afSPaul Mackerras * and save its vector registers in its thread_struct.
120314cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return.
120414cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every
120514cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers).
120614cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current'
120714cf11afSPaul Mackerras */
120814cf11afSPaul Mackerras_STATIC(load_up_altivec)
120914cf11afSPaul Mackerras	mfmsr	r5			/* grab the current MSR */
121014cf11afSPaul Mackerras	oris	r5,r5,MSR_VEC@h
121114cf11afSPaul Mackerras	mtmsrd	r5			/* enable use of VMX now */
121214cf11afSPaul Mackerras	isync
121314cf11afSPaul Mackerras
121414cf11afSPaul Mackerras/*
121514cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too
121614cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU
121714cf11afSPaul Mackerras * to another.  Instead we call giveup_altvec in switch_to.
121814cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context
121914cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually
122014cf11afSPaul Mackerras * avoid saving all of the VREGs here...
122114cf11afSPaul Mackerras */
122214cf11afSPaul Mackerras#ifndef CONFIG_SMP
122314cf11afSPaul Mackerras	ld	r3,last_task_used_altivec@got(r2)
122414cf11afSPaul Mackerras	ld	r4,0(r3)
122514cf11afSPaul Mackerras	cmpdi	0,r4,0
122614cf11afSPaul Mackerras	beq	1f
122714cf11afSPaul Mackerras	/* Save VMX state to last_task_used_altivec's THREAD struct */
122814cf11afSPaul Mackerras	addi	r4,r4,THREAD
122914cf11afSPaul Mackerras	SAVE_32VRS(0,r5,r4)
123014cf11afSPaul Mackerras	mfvscr	vr0
123114cf11afSPaul Mackerras	li	r10,THREAD_VSCR
123214cf11afSPaul Mackerras	stvx	vr0,r10,r4
123314cf11afSPaul Mackerras	/* Disable VMX for last_task_used_altivec */
123414cf11afSPaul Mackerras	ld	r5,PT_REGS(r4)
123514cf11afSPaul Mackerras	ld	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
123614cf11afSPaul Mackerras	lis	r6,MSR_VEC@h
123714cf11afSPaul Mackerras	andc	r4,r4,r6
123814cf11afSPaul Mackerras	std	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
123914cf11afSPaul Mackerras1:
124014cf11afSPaul Mackerras#endif /* CONFIG_SMP */
124114cf11afSPaul Mackerras	/* Hack: if we get an altivec unavailable trap with VRSAVE
124214cf11afSPaul Mackerras	 * set to all zeros, we assume this is a broken application
124314cf11afSPaul Mackerras	 * that fails to set it properly, and thus we switch it to
124414cf11afSPaul Mackerras	 * all 1's
124514cf11afSPaul Mackerras	 */
124614cf11afSPaul Mackerras	mfspr	r4,SPRN_VRSAVE
124714cf11afSPaul Mackerras	cmpdi	0,r4,0
124814cf11afSPaul Mackerras	bne+	1f
124914cf11afSPaul Mackerras	li	r4,-1
125014cf11afSPaul Mackerras	mtspr	SPRN_VRSAVE,r4
125114cf11afSPaul Mackerras1:
125214cf11afSPaul Mackerras	/* enable use of VMX after return */
125314cf11afSPaul Mackerras	ld	r4,PACACURRENT(r13)
125414cf11afSPaul Mackerras	addi	r5,r4,THREAD		/* Get THREAD */
125514cf11afSPaul Mackerras	oris	r12,r12,MSR_VEC@h
125614cf11afSPaul Mackerras	std	r12,_MSR(r1)
125714cf11afSPaul Mackerras	li	r4,1
125814cf11afSPaul Mackerras	li	r10,THREAD_VSCR
125914cf11afSPaul Mackerras	stw	r4,THREAD_USED_VR(r5)
126014cf11afSPaul Mackerras	lvx	vr0,r10,r5
126114cf11afSPaul Mackerras	mtvscr	vr0
126214cf11afSPaul Mackerras	REST_32VRS(0,r4,r5)
126314cf11afSPaul Mackerras#ifndef CONFIG_SMP
126414cf11afSPaul Mackerras	/* Update last_task_used_math to 'current' */
126514cf11afSPaul Mackerras	subi	r4,r5,THREAD		/* Back to 'current' */
126614cf11afSPaul Mackerras	std	r4,0(r3)
126714cf11afSPaul Mackerras#endif /* CONFIG_SMP */
126814cf11afSPaul Mackerras	/* restore registers and return */
126914cf11afSPaul Mackerras	b	fast_exception_return
127014cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */
127114cf11afSPaul Mackerras
127214cf11afSPaul Mackerras/*
127314cf11afSPaul Mackerras * Hash table stuff
127414cf11afSPaul Mackerras */
127514cf11afSPaul Mackerras	.align	7
127614cf11afSPaul Mackerras_GLOBAL(do_hash_page)
127714cf11afSPaul Mackerras	std	r3,_DAR(r1)
127814cf11afSPaul Mackerras	std	r4,_DSISR(r1)
127914cf11afSPaul Mackerras
128014cf11afSPaul Mackerras	andis.	r0,r4,0xa450		/* weird error? */
12813ccfc65cSPaul Mackerras	bne-	handle_page_fault	/* if not, try to insert a HPTE */
128214cf11afSPaul MackerrasBEGIN_FTR_SECTION
128314cf11afSPaul Mackerras	andis.	r0,r4,0x0020		/* Is it a segment table fault? */
12843ccfc65cSPaul Mackerras	bne-	do_ste_alloc		/* If so handle it */
128514cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
128614cf11afSPaul Mackerras
128714cf11afSPaul Mackerras	/*
128814cf11afSPaul Mackerras	 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
128914cf11afSPaul Mackerras	 * accessing a userspace segment (even from the kernel). We assume
129014cf11afSPaul Mackerras	 * kernel addresses always have the high bit set.
129114cf11afSPaul Mackerras	 */
129214cf11afSPaul Mackerras	rlwinm	r4,r4,32-25+9,31-9,31-9	/* DSISR_STORE -> _PAGE_RW */
129314cf11afSPaul Mackerras	rotldi	r0,r3,15		/* Move high bit into MSR_PR posn */
129414cf11afSPaul Mackerras	orc	r0,r12,r0		/* MSR_PR | ~high_bit */
129514cf11afSPaul Mackerras	rlwimi	r4,r0,32-13,30,30	/* becomes _PAGE_USER access bit */
129614cf11afSPaul Mackerras	ori	r4,r4,1			/* add _PAGE_PRESENT */
129714cf11afSPaul Mackerras	rlwimi	r4,r5,22+2,31-2,31-2	/* Set _PAGE_EXEC if trap is 0x400 */
129814cf11afSPaul Mackerras
129914cf11afSPaul Mackerras	/*
130014cf11afSPaul Mackerras	 * On iSeries, we soft-disable interrupts here, then
130114cf11afSPaul Mackerras	 * hard-enable interrupts so that the hash_page code can spin on
130214cf11afSPaul Mackerras	 * the hash_table_lock without problems on a shared processor.
130314cf11afSPaul Mackerras	 */
130414cf11afSPaul Mackerras	DISABLE_INTS
130514cf11afSPaul Mackerras
130614cf11afSPaul Mackerras	/*
130714cf11afSPaul Mackerras	 * r3 contains the faulting address
130814cf11afSPaul Mackerras	 * r4 contains the required access permissions
130914cf11afSPaul Mackerras	 * r5 contains the trap number
131014cf11afSPaul Mackerras	 *
131114cf11afSPaul Mackerras	 * at return r3 = 0 for success
131214cf11afSPaul Mackerras	 */
131314cf11afSPaul Mackerras	bl	.hash_page		/* build HPTE if possible */
131414cf11afSPaul Mackerras	cmpdi	r3,0			/* see if hash_page succeeded */
131514cf11afSPaul Mackerras
131614cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
13173f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION
131814cf11afSPaul Mackerras	/*
131914cf11afSPaul Mackerras	 * If we had interrupts soft-enabled at the point where the
132014cf11afSPaul Mackerras	 * DSI/ISI occurred, and an interrupt came in during hash_page,
132114cf11afSPaul Mackerras	 * handle it now.
132214cf11afSPaul Mackerras	 * We jump to ret_from_except_lite rather than fast_exception_return
132314cf11afSPaul Mackerras	 * because ret_from_except_lite will check for and handle pending
132414cf11afSPaul Mackerras	 * interrupts if necessary.
132514cf11afSPaul Mackerras	 */
13263ccfc65cSPaul Mackerras	beq	13f
1327b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
1328b0a779deSPaul Mackerras#endif
1329b0a779deSPaul MackerrasBEGIN_FW_FTR_SECTION
1330b0a779deSPaul Mackerras	/*
1331b0a779deSPaul Mackerras	 * Here we have interrupts hard-disabled, so it is sufficient
1332b0a779deSPaul Mackerras	 * to restore paca->{soft,hard}_enable and get out.
1333b0a779deSPaul Mackerras	 */
1334b0a779deSPaul Mackerras	beq	fast_exc_return_irq	/* Return from exception on success */
1335b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES)
1336b0a779deSPaul Mackerras
133714cf11afSPaul Mackerras	/* For a hash failure, we don't bother re-enabling interrupts */
133814cf11afSPaul Mackerras	ble-	12f
133914cf11afSPaul Mackerras
134014cf11afSPaul Mackerras	/*
134114cf11afSPaul Mackerras	 * hash_page couldn't handle it, set soft interrupt enable back
134214cf11afSPaul Mackerras	 * to what it was before the trap.  Note that .local_irq_restore
134314cf11afSPaul Mackerras	 * handles any interrupts pending at this point.
134414cf11afSPaul Mackerras	 */
134514cf11afSPaul Mackerras	ld	r3,SOFTE(r1)
134614cf11afSPaul Mackerras	bl	.local_irq_restore
134714cf11afSPaul Mackerras	b	11f
134814cf11afSPaul Mackerras
134914cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */
13503ccfc65cSPaul Mackerrashandle_page_fault:
135114cf11afSPaul Mackerras	ENABLE_INTS
135214cf11afSPaul Mackerras11:	ld	r4,_DAR(r1)
135314cf11afSPaul Mackerras	ld	r5,_DSISR(r1)
135414cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
135514cf11afSPaul Mackerras	bl	.do_page_fault
135614cf11afSPaul Mackerras	cmpdi	r3,0
13573ccfc65cSPaul Mackerras	beq+	13f
135814cf11afSPaul Mackerras	bl	.save_nvgprs
135914cf11afSPaul Mackerras	mr	r5,r3
136014cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
136114cf11afSPaul Mackerras	lwz	r4,_DAR(r1)
136214cf11afSPaul Mackerras	bl	.bad_page_fault
136314cf11afSPaul Mackerras	b	.ret_from_except
136414cf11afSPaul Mackerras
136579acbb3fSPaul Mackerras13:	b	.ret_from_except_lite
136679acbb3fSPaul Mackerras
136714cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused
136814cf11afSPaul Mackerras * the PTE insertion
136914cf11afSPaul Mackerras */
137014cf11afSPaul Mackerras12:	bl	.save_nvgprs
137114cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
137214cf11afSPaul Mackerras	lwz	r4,_DAR(r1)
137314cf11afSPaul Mackerras	bl	.low_hash_fault
137414cf11afSPaul Mackerras	b	.ret_from_except
137514cf11afSPaul Mackerras
137614cf11afSPaul Mackerras	/* here we have a segment miss */
13773ccfc65cSPaul Mackerrasdo_ste_alloc:
137814cf11afSPaul Mackerras	bl	.ste_allocate		/* try to insert stab entry */
137914cf11afSPaul Mackerras	cmpdi	r3,0
13803ccfc65cSPaul Mackerras	bne-	handle_page_fault
13813ccfc65cSPaul Mackerras	b	fast_exception_return
138214cf11afSPaul Mackerras
138314cf11afSPaul Mackerras/*
138414cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR,
138514cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1.
138614cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb.
138714cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure.
138814cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc.
138914cf11afSPaul Mackerras */
139014cf11afSPaul Mackerras	.align	7
139114cf11afSPaul Mackerras_GLOBAL(do_stab_bolted)
139214cf11afSPaul Mackerras	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
139314cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_SRR0(r13)	/* save SRR0 in exc. frame */
139414cf11afSPaul Mackerras
139514cf11afSPaul Mackerras	/* Hash to the primary group */
139614cf11afSPaul Mackerras	ld	r10,PACASTABVIRT(r13)
1397b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR
139814cf11afSPaul Mackerras	srdi	r11,r11,28
139914cf11afSPaul Mackerras	rldimi	r10,r11,7,52	/* r10 = first ste of the group */
140014cf11afSPaul Mackerras
140114cf11afSPaul Mackerras	/* Calculate VSID */
140214cf11afSPaul Mackerras	/* This is a kernel address, so protovsid = ESID */
140314cf11afSPaul Mackerras	ASM_VSID_SCRAMBLE(r11, r9)
140414cf11afSPaul Mackerras	rldic	r9,r11,12,16	/* r9 = vsid << 12 */
140514cf11afSPaul Mackerras
140614cf11afSPaul Mackerras	/* Search the primary group for a free entry */
140714cf11afSPaul Mackerras1:	ld	r11,0(r10)	/* Test valid bit of the current ste	*/
140814cf11afSPaul Mackerras	andi.	r11,r11,0x80
140914cf11afSPaul Mackerras	beq	2f
141014cf11afSPaul Mackerras	addi	r10,r10,16
141114cf11afSPaul Mackerras	andi.	r11,r10,0x70
141214cf11afSPaul Mackerras	bne	1b
141314cf11afSPaul Mackerras
141414cf11afSPaul Mackerras	/* Stick for only searching the primary group for now.		*/
141514cf11afSPaul Mackerras	/* At least for now, we use a very simple random castout scheme */
141614cf11afSPaul Mackerras	/* Use the TB as a random number ;  OR in 1 to avoid entry 0	*/
141714cf11afSPaul Mackerras	mftb	r11
141814cf11afSPaul Mackerras	rldic	r11,r11,4,57	/* r11 = (r11 << 4) & 0x70 */
141914cf11afSPaul Mackerras	ori	r11,r11,0x10
142014cf11afSPaul Mackerras
142114cf11afSPaul Mackerras	/* r10 currently points to an ste one past the group of interest */
142214cf11afSPaul Mackerras	/* make it point to the randomly selected entry			*/
142314cf11afSPaul Mackerras	subi	r10,r10,128
142414cf11afSPaul Mackerras	or 	r10,r10,r11	/* r10 is the entry to invalidate	*/
142514cf11afSPaul Mackerras
142614cf11afSPaul Mackerras	isync			/* mark the entry invalid		*/
142714cf11afSPaul Mackerras	ld	r11,0(r10)
142814cf11afSPaul Mackerras	rldicl	r11,r11,56,1	/* clear the valid bit */
142914cf11afSPaul Mackerras	rotldi	r11,r11,8
143014cf11afSPaul Mackerras	std	r11,0(r10)
143114cf11afSPaul Mackerras	sync
143214cf11afSPaul Mackerras
143314cf11afSPaul Mackerras	clrrdi	r11,r11,28	/* Get the esid part of the ste		*/
143414cf11afSPaul Mackerras	slbie	r11
143514cf11afSPaul Mackerras
143614cf11afSPaul Mackerras2:	std	r9,8(r10)	/* Store the vsid part of the ste	*/
143714cf11afSPaul Mackerras	eieio
143814cf11afSPaul Mackerras
1439b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR		/* Get the new esid			*/
144014cf11afSPaul Mackerras	clrrdi	r11,r11,28	/* Permits a full 32b of ESID		*/
144114cf11afSPaul Mackerras	ori	r11,r11,0x90	/* Turn on valid and kp			*/
144214cf11afSPaul Mackerras	std	r11,0(r10)	/* Put new entry back into the stab	*/
144314cf11afSPaul Mackerras
144414cf11afSPaul Mackerras	sync
144514cf11afSPaul Mackerras
144614cf11afSPaul Mackerras	/* All done -- return from exception. */
144714cf11afSPaul Mackerras	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
144814cf11afSPaul Mackerras	ld	r11,PACA_EXSLB+EX_SRR0(r13)	/* get saved SRR0 */
144914cf11afSPaul Mackerras
145014cf11afSPaul Mackerras	andi.	r10,r12,MSR_RI
145114cf11afSPaul Mackerras	beq-	unrecov_slb
145214cf11afSPaul Mackerras
145314cf11afSPaul Mackerras	mtcrf	0x80,r9			/* restore CR */
145414cf11afSPaul Mackerras
145514cf11afSPaul Mackerras	mfmsr	r10
145614cf11afSPaul Mackerras	clrrdi	r10,r10,2
145714cf11afSPaul Mackerras	mtmsrd	r10,1
145814cf11afSPaul Mackerras
1459b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
1460b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
146114cf11afSPaul Mackerras	ld	r9,PACA_EXSLB+EX_R9(r13)
146214cf11afSPaul Mackerras	ld	r10,PACA_EXSLB+EX_R10(r13)
146314cf11afSPaul Mackerras	ld	r11,PACA_EXSLB+EX_R11(r13)
146414cf11afSPaul Mackerras	ld	r12,PACA_EXSLB+EX_R12(r13)
146514cf11afSPaul Mackerras	ld	r13,PACA_EXSLB+EX_R13(r13)
146614cf11afSPaul Mackerras	rfid
146714cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
146814cf11afSPaul Mackerras
146914cf11afSPaul Mackerras/*
147014cf11afSPaul Mackerras * Space for CPU0's segment table.
147114cf11afSPaul Mackerras *
147214cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before
147316a15a30SStephen Rothwell * we get control (with relocate on).  The address is given to the hv
147416a15a30SStephen Rothwell * as a page number (see xLparMap below), so this must be at a
147514cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >>
147614cf11afSPaul Mackerras * PAGE_SHIFT).
147714cf11afSPaul Mackerras */
1478758438a7SMichael Ellerman	. = STAB0_OFFSET	/* 0x6000 */
147914cf11afSPaul Mackerras	.globl initial_stab
148014cf11afSPaul Mackerrasinitial_stab:
148114cf11afSPaul Mackerras	.space	4096
148214cf11afSPaul Mackerras
148314cf11afSPaul Mackerras/*
148414cf11afSPaul Mackerras * Data area reserved for FWNMI option.
148514cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA.
148614cf11afSPaul Mackerras */
148714cf11afSPaul Mackerras	.= 0x7000
148814cf11afSPaul Mackerras	.globl fwnmi_data_area
148914cf11afSPaul Mackerrasfwnmi_data_area:
149014cf11afSPaul Mackerras
149114cf11afSPaul Mackerras	/* iSeries does not use the FWNMI stuff, so it is safe to put
149214cf11afSPaul Mackerras	 * this here, even if we later allow kernels that will boot on
149314cf11afSPaul Mackerras	 * both pSeries and iSeries */
149414cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
149514cf11afSPaul Mackerras        . = LPARMAP_PHYS
149616a15a30SStephen Rothwell	.globl xLparMap
149716a15a30SStephen RothwellxLparMap:
149816a15a30SStephen Rothwell	.quad	HvEsidsToMap		/* xNumberEsids */
149916a15a30SStephen Rothwell	.quad	HvRangesToMap		/* xNumberRanges */
150016a15a30SStephen Rothwell	.quad	STAB0_PAGE		/* xSegmentTableOffs */
150116a15a30SStephen Rothwell	.zero	40			/* xRsvd */
150216a15a30SStephen Rothwell	/* xEsids (HvEsidsToMap entries of 2 quads) */
150316a15a30SStephen Rothwell	.quad	PAGE_OFFSET_ESID	/* xKernelEsid */
150416a15a30SStephen Rothwell	.quad	PAGE_OFFSET_VSID	/* xKernelVsid */
150516a15a30SStephen Rothwell	.quad	VMALLOC_START_ESID	/* xKernelEsid */
150616a15a30SStephen Rothwell	.quad	VMALLOC_START_VSID	/* xKernelVsid */
150716a15a30SStephen Rothwell	/* xRanges (HvRangesToMap entries of 3 quads) */
150816a15a30SStephen Rothwell	.quad	HvPagesToMap		/* xPages */
150916a15a30SStephen Rothwell	.quad	0			/* xOffset */
151016a15a30SStephen Rothwell	.quad	PAGE_OFFSET_VSID << (SID_SHIFT - HW_PAGE_SHIFT)	/* xVPN */
151116a15a30SStephen Rothwell
151214cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
151314cf11afSPaul Mackerras
151414cf11afSPaul Mackerras        . = 0x8000
151514cf11afSPaul Mackerras
151614cf11afSPaul Mackerras/*
1517f39b7a55SOlof Johansson * On pSeries and most other platforms, secondary processors spin
1518f39b7a55SOlof Johansson * in the following code.
151914cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id)
152014cf11afSPaul Mackerras */
1521f39b7a55SOlof Johansson_GLOBAL(generic_secondary_smp_init)
152214cf11afSPaul Mackerras	mr	r24,r3
152314cf11afSPaul Mackerras
152414cf11afSPaul Mackerras	/* turn on 64-bit mode */
152514cf11afSPaul Mackerras	bl	.enable_64b_mode
152614cf11afSPaul Mackerras
152714cf11afSPaul Mackerras	/* Set up a paca value for this processor. Since we have the
152814cf11afSPaul Mackerras	 * physical cpu id in r24, we need to search the pacas to find
152914cf11afSPaul Mackerras	 * which logical id maps to our physical one.
153014cf11afSPaul Mackerras	 */
1531e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r13, paca)	/* Get base vaddr of paca array	 */
153214cf11afSPaul Mackerras	li	r5,0			/* logical cpu id                */
153314cf11afSPaul Mackerras1:	lhz	r6,PACAHWCPUID(r13)	/* Load HW procid from paca      */
153414cf11afSPaul Mackerras	cmpw	r6,r24			/* Compare to our id             */
153514cf11afSPaul Mackerras	beq	2f
153614cf11afSPaul Mackerras	addi	r13,r13,PACA_SIZE	/* Loop to next PACA on miss     */
153714cf11afSPaul Mackerras	addi	r5,r5,1
153814cf11afSPaul Mackerras	cmpwi	r5,NR_CPUS
153914cf11afSPaul Mackerras	blt	1b
154014cf11afSPaul Mackerras
154114cf11afSPaul Mackerras	mr	r3,r24			/* not found, copy phys to r3	 */
154214cf11afSPaul Mackerras	b	.kexec_wait		/* next kernel might do better	 */
154314cf11afSPaul Mackerras
1544b5bbeb23SPaul Mackerras2:	mtspr	SPRN_SPRG3,r13		/* Save vaddr of paca in SPRG3	 */
154514cf11afSPaul Mackerras	/* From now on, r24 is expected to be logical cpuid */
154614cf11afSPaul Mackerras	mr	r24,r5
154714cf11afSPaul Mackerras3:	HMT_LOW
154814cf11afSPaul Mackerras	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor should */
154914cf11afSPaul Mackerras					/* start.			 */
155014cf11afSPaul Mackerras	sync
155114cf11afSPaul Mackerras
1552f39b7a55SOlof Johansson#ifndef CONFIG_SMP
1553f39b7a55SOlof Johansson	b	3b			/* Never go on non-SMP		 */
1554f39b7a55SOlof Johansson#else
1555f39b7a55SOlof Johansson	cmpwi	0,r23,0
1556f39b7a55SOlof Johansson	beq	3b			/* Loop until told to go	 */
1557f39b7a55SOlof Johansson
1558f39b7a55SOlof Johansson	/* See if we need to call a cpu state restore handler */
1559f39b7a55SOlof Johansson	LOAD_REG_IMMEDIATE(r23, cur_cpu_spec)
1560f39b7a55SOlof Johansson	ld	r23,0(r23)
1561f39b7a55SOlof Johansson	ld	r23,CPU_SPEC_RESTORE(r23)
1562f39b7a55SOlof Johansson	cmpdi	0,r23,0
1563f39b7a55SOlof Johansson	beq	4f
1564f39b7a55SOlof Johansson	ld	r23,0(r23)
1565f39b7a55SOlof Johansson	mtctr	r23
1566f39b7a55SOlof Johansson	bctrl
1567f39b7a55SOlof Johansson
1568f39b7a55SOlof Johansson4:	/* Create a temp kernel stack for use before relocation is on.	*/
156914cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
157014cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
157114cf11afSPaul Mackerras
1572c705677eSStephen Rothwell	b	__secondary_start
157314cf11afSPaul Mackerras#endif
157414cf11afSPaul Mackerras
157514cf11afSPaul Mackerras_STATIC(__mmu_off)
157614cf11afSPaul Mackerras	mfmsr	r3
157714cf11afSPaul Mackerras	andi.	r0,r3,MSR_IR|MSR_DR
157814cf11afSPaul Mackerras	beqlr
157914cf11afSPaul Mackerras	andc	r3,r3,r0
158014cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r4
158114cf11afSPaul Mackerras	mtspr	SPRN_SRR1,r3
158214cf11afSPaul Mackerras	sync
158314cf11afSPaul Mackerras	rfid
158414cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
158514cf11afSPaul Mackerras
158614cf11afSPaul Mackerras
158714cf11afSPaul Mackerras/*
158814cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries
158914cf11afSPaul Mackerras * depending on the value of r5.
159014cf11afSPaul Mackerras *
159114cf11afSPaul Mackerras *   r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content
159214cf11afSPaul Mackerras *                 in r3...r7
159314cf11afSPaul Mackerras *
159414cf11afSPaul Mackerras *   r5 == NULL -> kexec style entry. r3 is a physical pointer to the
159514cf11afSPaul Mackerras *                 DT block, r4 is a physical pointer to the kernel itself
159614cf11afSPaul Mackerras *
159714cf11afSPaul Mackerras */
159814cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform)
159914cf11afSPaul Mackerras	/*
160014cf11afSPaul Mackerras	 * Are we booted from a PROM Of-type client-interface ?
160114cf11afSPaul Mackerras	 */
160214cf11afSPaul Mackerras	cmpldi	cr0,r5,0
1603939e60f6SStephen Rothwell	beq	1f
1604939e60f6SStephen Rothwell	b	.__boot_from_prom		/* yes -> prom */
1605939e60f6SStephen Rothwell1:
160614cf11afSPaul Mackerras	/* Save parameters */
160714cf11afSPaul Mackerras	mr	r31,r3
160814cf11afSPaul Mackerras	mr	r30,r4
160914cf11afSPaul Mackerras
161014cf11afSPaul Mackerras	/* Make sure we are running in 64 bits mode */
161114cf11afSPaul Mackerras	bl	.enable_64b_mode
161214cf11afSPaul Mackerras
161314cf11afSPaul Mackerras	/* Setup some critical 970 SPRs before switching MMU off */
1614f39b7a55SOlof Johansson	mfspr	r0,SPRN_PVR
1615f39b7a55SOlof Johansson	srwi	r0,r0,16
1616f39b7a55SOlof Johansson	cmpwi	r0,0x39		/* 970 */
1617f39b7a55SOlof Johansson	beq	1f
1618f39b7a55SOlof Johansson	cmpwi	r0,0x3c		/* 970FX */
1619f39b7a55SOlof Johansson	beq	1f
1620f39b7a55SOlof Johansson	cmpwi	r0,0x44		/* 970MP */
1621190a24f5SOlof Johansson	beq	1f
1622190a24f5SOlof Johansson	cmpwi	r0,0x45		/* 970GX */
1623f39b7a55SOlof Johansson	bne	2f
1624f39b7a55SOlof Johansson1:	bl	.__cpu_preinit_ppc970
1625f39b7a55SOlof Johansson2:
162614cf11afSPaul Mackerras
162714cf11afSPaul Mackerras	/* Switch off MMU if not already */
1628e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, .__after_prom_start - KERNELBASE)
162914cf11afSPaul Mackerras	add	r4,r4,r30
163014cf11afSPaul Mackerras	bl	.__mmu_off
163114cf11afSPaul Mackerras	b	.__after_prom_start
163214cf11afSPaul Mackerras
1633939e60f6SStephen Rothwell_INIT_STATIC(__boot_from_prom)
163414cf11afSPaul Mackerras	/* Save parameters */
163514cf11afSPaul Mackerras	mr	r31,r3
163614cf11afSPaul Mackerras	mr	r30,r4
163714cf11afSPaul Mackerras	mr	r29,r5
163814cf11afSPaul Mackerras	mr	r28,r6
163914cf11afSPaul Mackerras	mr	r27,r7
164014cf11afSPaul Mackerras
16416088857bSOlaf Hering	/*
16426088857bSOlaf Hering	 * Align the stack to 16-byte boundary
16436088857bSOlaf Hering	 * Depending on the size and layout of the ELF sections in the initial
16446088857bSOlaf Hering	 * boot binary, the stack pointer will be unalignet on PowerMac
16456088857bSOlaf Hering	 */
1646c05b4770SLinus Torvalds	rldicr	r1,r1,0,59
1647c05b4770SLinus Torvalds
164814cf11afSPaul Mackerras	/* Make sure we are running in 64 bits mode */
164914cf11afSPaul Mackerras	bl	.enable_64b_mode
165014cf11afSPaul Mackerras
165114cf11afSPaul Mackerras	/* put a relocation offset into r3 */
165214cf11afSPaul Mackerras	bl	.reloc_offset
165314cf11afSPaul Mackerras
1654e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
165514cf11afSPaul Mackerras	addi	r2,r2,0x4000
165614cf11afSPaul Mackerras	addi	r2,r2,0x4000
165714cf11afSPaul Mackerras
165814cf11afSPaul Mackerras	/* Relocate the TOC from a virt addr to a real addr */
16595a408329SPaul Mackerras	add	r2,r2,r3
166014cf11afSPaul Mackerras
166114cf11afSPaul Mackerras	/* Restore parameters */
166214cf11afSPaul Mackerras	mr	r3,r31
166314cf11afSPaul Mackerras	mr	r4,r30
166414cf11afSPaul Mackerras	mr	r5,r29
166514cf11afSPaul Mackerras	mr	r6,r28
166614cf11afSPaul Mackerras	mr	r7,r27
166714cf11afSPaul Mackerras
166814cf11afSPaul Mackerras	/* Do all of the interaction with OF client interface */
166914cf11afSPaul Mackerras	bl	.prom_init
167014cf11afSPaul Mackerras	/* We never return */
167114cf11afSPaul Mackerras	trap
167214cf11afSPaul Mackerras
167314cf11afSPaul Mackerras_STATIC(__after_prom_start)
167414cf11afSPaul Mackerras
167514cf11afSPaul Mackerras/*
1676758438a7SMichael Ellerman * We need to run with __start at physical address PHYSICAL_START.
167714cf11afSPaul Mackerras * This will leave some code in the first 256B of
167814cf11afSPaul Mackerras * real memory, which are reserved for software use.
167914cf11afSPaul Mackerras * The remainder of the first page is loaded with the fixed
168014cf11afSPaul Mackerras * interrupt vectors.  The next two pages are filled with
168114cf11afSPaul Mackerras * unknown exception placeholders.
168214cf11afSPaul Mackerras *
168314cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors.
168414cf11afSPaul Mackerras *	r26 == relocation offset
168514cf11afSPaul Mackerras *	r27 == KERNELBASE
168614cf11afSPaul Mackerras */
168714cf11afSPaul Mackerras	bl	.reloc_offset
168814cf11afSPaul Mackerras	mr	r26,r3
1689e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r27, KERNELBASE)
169014cf11afSPaul Mackerras
1691e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, PHYSICAL_START)	/* target addr */
169214cf11afSPaul Mackerras
169314cf11afSPaul Mackerras	// XXX FIXME: Use phys returned by OF (r30)
16945a408329SPaul Mackerras	add	r4,r27,r26 		/* source addr			 */
169514cf11afSPaul Mackerras					/* current address of _start	 */
169614cf11afSPaul Mackerras					/*   i.e. where we are running	 */
169714cf11afSPaul Mackerras					/*	the source addr		 */
169814cf11afSPaul Mackerras
1699d0b79c54SJimi Xenidis	cmpdi	r4,0			/* In some cases the loader may  */
1700939e60f6SStephen Rothwell	bne	1f
1701939e60f6SStephen Rothwell	b	.start_here_multiplatform /* have already put us at zero */
1702d0b79c54SJimi Xenidis					/* so we can skip the copy.      */
1703939e60f6SStephen Rothwell1:	LOAD_REG_IMMEDIATE(r5,copy_to_here) /* # bytes of memory to copy */
170414cf11afSPaul Mackerras	sub	r5,r5,r27
170514cf11afSPaul Mackerras
170614cf11afSPaul Mackerras	li	r6,0x100		/* Start offset, the first 0x100 */
170714cf11afSPaul Mackerras					/* bytes were copied earlier.	 */
170814cf11afSPaul Mackerras
170914cf11afSPaul Mackerras	bl	.copy_and_flush		/* copy the first n bytes	 */
171014cf11afSPaul Mackerras					/* this includes the code being	 */
171114cf11afSPaul Mackerras					/* executed here.		 */
171214cf11afSPaul Mackerras
1713e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r0, 4f)	/* Jump to the copy of this code */
171414cf11afSPaul Mackerras	mtctr	r0			/* that we just made/relocated	 */
171514cf11afSPaul Mackerras	bctr
171614cf11afSPaul Mackerras
1717e58c3495SDavid Gibson4:	LOAD_REG_IMMEDIATE(r5,klimit)
17185a408329SPaul Mackerras	add	r5,r5,r26
171914cf11afSPaul Mackerras	ld	r5,0(r5)		/* get the value of klimit */
172014cf11afSPaul Mackerras	sub	r5,r5,r27
172114cf11afSPaul Mackerras	bl	.copy_and_flush		/* copy the rest */
172214cf11afSPaul Mackerras	b	.start_here_multiplatform
172314cf11afSPaul Mackerras
172414cf11afSPaul Mackerras/*
172514cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0
172614cf11afSPaul Mackerras * and flush and invalidate the caches as needed.
172714cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset
172814cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5.
172914cf11afSPaul Mackerras *
173014cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr
173114cf11afSPaul Mackerras */
173214cf11afSPaul Mackerras_GLOBAL(copy_and_flush)
173314cf11afSPaul Mackerras	addi	r5,r5,-8
173414cf11afSPaul Mackerras	addi	r6,r6,-8
17355a2fe38dSOlof Johansson4:	li	r0,8			/* Use the smallest common	*/
173614cf11afSPaul Mackerras					/* denominator cache line	*/
173714cf11afSPaul Mackerras					/* size.  This results in	*/
173814cf11afSPaul Mackerras					/* extra cache line flushes	*/
173914cf11afSPaul Mackerras					/* but operation is correct.	*/
174014cf11afSPaul Mackerras					/* Can't get cache line size	*/
174114cf11afSPaul Mackerras					/* from NACA as it is being	*/
174214cf11afSPaul Mackerras					/* moved too.			*/
174314cf11afSPaul Mackerras
174414cf11afSPaul Mackerras	mtctr	r0			/* put # words/line in ctr	*/
174514cf11afSPaul Mackerras3:	addi	r6,r6,8			/* copy a cache line		*/
174614cf11afSPaul Mackerras	ldx	r0,r6,r4
174714cf11afSPaul Mackerras	stdx	r0,r6,r3
174814cf11afSPaul Mackerras	bdnz	3b
174914cf11afSPaul Mackerras	dcbst	r6,r3			/* write it to memory		*/
175014cf11afSPaul Mackerras	sync
175114cf11afSPaul Mackerras	icbi	r6,r3			/* flush the icache line	*/
175214cf11afSPaul Mackerras	cmpld	0,r6,r5
175314cf11afSPaul Mackerras	blt	4b
175414cf11afSPaul Mackerras	sync
175514cf11afSPaul Mackerras	addi	r5,r5,8
175614cf11afSPaul Mackerras	addi	r6,r6,8
175714cf11afSPaul Mackerras	blr
175814cf11afSPaul Mackerras
175914cf11afSPaul Mackerras.align 8
176014cf11afSPaul Mackerrascopy_to_here:
176114cf11afSPaul Mackerras
176214cf11afSPaul Mackerras#ifdef CONFIG_SMP
176314cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC
176414cf11afSPaul Mackerras/*
176514cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which
176614cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below.
176714cf11afSPaul Mackerras */
176814cf11afSPaul Mackerras	.section ".text";
176914cf11afSPaul Mackerras	.align 2 ;
177014cf11afSPaul Mackerras
177135499c01SPaul Mackerras	.globl	__secondary_start_pmac_0
177235499c01SPaul Mackerras__secondary_start_pmac_0:
177335499c01SPaul Mackerras	/* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */
177435499c01SPaul Mackerras	li	r24,0
177535499c01SPaul Mackerras	b	1f
177614cf11afSPaul Mackerras	li	r24,1
177735499c01SPaul Mackerras	b	1f
177814cf11afSPaul Mackerras	li	r24,2
177935499c01SPaul Mackerras	b	1f
178014cf11afSPaul Mackerras	li	r24,3
178135499c01SPaul Mackerras1:
178214cf11afSPaul Mackerras
178314cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start)
178414cf11afSPaul Mackerras	/* turn on 64-bit mode */
178514cf11afSPaul Mackerras	bl	.enable_64b_mode
178614cf11afSPaul Mackerras
178714cf11afSPaul Mackerras	/* Copy some CPU settings from CPU 0 */
1788f39b7a55SOlof Johansson	bl	.__restore_cpu_ppc970
178914cf11afSPaul Mackerras
179014cf11afSPaul Mackerras	/* pSeries do that early though I don't think we really need it */
179114cf11afSPaul Mackerras	mfmsr	r3
179214cf11afSPaul Mackerras	ori	r3,r3,MSR_RI
179314cf11afSPaul Mackerras	mtmsrd	r3			/* RI on */
179414cf11afSPaul Mackerras
179514cf11afSPaul Mackerras	/* Set up a paca value for this processor. */
1796e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, paca)	/* Get base vaddr of paca array	*/
179714cf11afSPaul Mackerras	mulli	r13,r24,PACA_SIZE	 /* Calculate vaddr of right paca */
179814cf11afSPaul Mackerras	add	r13,r13,r4		/* for this processor.		*/
1799b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG3,r13		 /* Save vaddr of paca in SPRG3	*/
180014cf11afSPaul Mackerras
180114cf11afSPaul Mackerras	/* Create a temp kernel stack for use before relocation is on.	*/
180214cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
180314cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
180414cf11afSPaul Mackerras
1805c705677eSStephen Rothwell	b	__secondary_start
180614cf11afSPaul Mackerras
180714cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */
180814cf11afSPaul Mackerras
180914cf11afSPaul Mackerras/*
181014cf11afSPaul Mackerras * This function is called after the master CPU has released the
181114cf11afSPaul Mackerras * secondary processors.  The execution environment is relocation off.
181214cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at
181314cf11afSPaul Mackerras * this point:
181414cf11afSPaul Mackerras *   1. Processor number
181514cf11afSPaul Mackerras *   2. Segment table pointer (virtual address)
181614cf11afSPaul Mackerras * On entry the following are set:
181714cf11afSPaul Mackerras *   r1	= stack pointer.  vaddr for iSeries, raddr (temp stack) for pSeries
181814cf11afSPaul Mackerras *   r24   = cpu# (in Linux terms)
181914cf11afSPaul Mackerras *   r13   = paca virtual address
182014cf11afSPaul Mackerras *   SPRG3 = paca virtual address
182114cf11afSPaul Mackerras */
1822*fc68e869SStephen Rothwell	.globl	__secondary_start
1823c705677eSStephen Rothwell__secondary_start:
1824799d6046SPaul Mackerras	/* Set thread priority to MEDIUM */
1825799d6046SPaul Mackerras	HMT_MEDIUM
182614cf11afSPaul Mackerras
1827799d6046SPaul Mackerras	/* Load TOC */
182814cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
182914cf11afSPaul Mackerras
1830799d6046SPaul Mackerras	/* Do early setup for that CPU (stab, slb, hash table pointer) */
1831799d6046SPaul Mackerras	bl	.early_setup_secondary
183214cf11afSPaul Mackerras
183314cf11afSPaul Mackerras	/* Initialize the kernel stack.  Just a repeat for iSeries.	 */
1834e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, current_set)
183514cf11afSPaul Mackerras	sldi	r28,r24,3		/* get current_set[cpu#]	 */
183614cf11afSPaul Mackerras	ldx	r1,r3,r28
183714cf11afSPaul Mackerras	addi	r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
183814cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
183914cf11afSPaul Mackerras
1840799d6046SPaul Mackerras	/* Clear backchain so we get nice backtraces */
184114cf11afSPaul Mackerras	li	r7,0
184214cf11afSPaul Mackerras	mtlr	r7
184314cf11afSPaul Mackerras
184414cf11afSPaul Mackerras	/* enable MMU and jump to start_secondary */
1845e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, .start_secondary_prolog)
1846e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
1847d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES
18483f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION
184914cf11afSPaul Mackerras	ori	r4,r4,MSR_EE
18503f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
185114cf11afSPaul Mackerras#endif
1852d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION
1853d04c56f7SPaul Mackerras	stb	r7,PACASOFTIRQEN(r13)
1854d04c56f7SPaul Mackerras	stb	r7,PACAHARDIRQEN(r13)
1855d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES)
1856d04c56f7SPaul Mackerras
1857b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
1858b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
185914cf11afSPaul Mackerras	rfid
186014cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
186114cf11afSPaul Mackerras
186214cf11afSPaul Mackerras/*
186314cf11afSPaul Mackerras * Running with relocation on at this point.  All we want to do is
186414cf11afSPaul Mackerras * zero the stack back-chain pointer before going into C code.
186514cf11afSPaul Mackerras */
186614cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog)
186714cf11afSPaul Mackerras	li	r3,0
186814cf11afSPaul Mackerras	std	r3,0(r1)		/* Zero the stack frame pointer	*/
186914cf11afSPaul Mackerras	bl	.start_secondary
1870799d6046SPaul Mackerras	b	.
187114cf11afSPaul Mackerras#endif
187214cf11afSPaul Mackerras
187314cf11afSPaul Mackerras/*
187414cf11afSPaul Mackerras * This subroutine clobbers r11 and r12
187514cf11afSPaul Mackerras */
187614cf11afSPaul Mackerras_GLOBAL(enable_64b_mode)
187714cf11afSPaul Mackerras	mfmsr	r11			/* grab the current MSR */
187814cf11afSPaul Mackerras	li	r12,1
187914cf11afSPaul Mackerras	rldicr	r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
188014cf11afSPaul Mackerras	or	r11,r11,r12
188114cf11afSPaul Mackerras	li	r12,1
188214cf11afSPaul Mackerras	rldicr	r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
188314cf11afSPaul Mackerras	or	r11,r11,r12
188414cf11afSPaul Mackerras	mtmsrd	r11
188514cf11afSPaul Mackerras	isync
188614cf11afSPaul Mackerras	blr
188714cf11afSPaul Mackerras
188814cf11afSPaul Mackerras/*
188914cf11afSPaul Mackerras * This is where the main kernel code starts.
189014cf11afSPaul Mackerras */
1891939e60f6SStephen Rothwell_INIT_STATIC(start_here_multiplatform)
189214cf11afSPaul Mackerras	/* get a new offset, now that the kernel has moved. */
189314cf11afSPaul Mackerras	bl	.reloc_offset
189414cf11afSPaul Mackerras	mr	r26,r3
189514cf11afSPaul Mackerras
189614cf11afSPaul Mackerras	/* Clear out the BSS. It may have been done in prom_init,
189714cf11afSPaul Mackerras	 * already but that's irrelevant since prom_init will soon
189814cf11afSPaul Mackerras	 * be detached from the kernel completely. Besides, we need
189914cf11afSPaul Mackerras	 * to clear it now for kexec-style entry.
190014cf11afSPaul Mackerras	 */
1901e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r11,__bss_stop)
1902e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r8,__bss_start)
190314cf11afSPaul Mackerras	sub	r11,r11,r8		/* bss size			*/
190414cf11afSPaul Mackerras	addi	r11,r11,7		/* round up to an even double word */
190514cf11afSPaul Mackerras	rldicl. r11,r11,61,3		/* shift right by 3		*/
190614cf11afSPaul Mackerras	beq	4f
190714cf11afSPaul Mackerras	addi	r8,r8,-8
190814cf11afSPaul Mackerras	li	r0,0
190914cf11afSPaul Mackerras	mtctr	r11			/* zero this many doublewords	*/
191014cf11afSPaul Mackerras3:	stdu	r0,8(r8)
191114cf11afSPaul Mackerras	bdnz	3b
191214cf11afSPaul Mackerras4:
191314cf11afSPaul Mackerras
191414cf11afSPaul Mackerras	mfmsr	r6
191514cf11afSPaul Mackerras	ori	r6,r6,MSR_RI
191614cf11afSPaul Mackerras	mtmsrd	r6			/* RI on */
191714cf11afSPaul Mackerras
191814cf11afSPaul Mackerras	/* The following gets the stack and TOC set up with the regs */
191914cf11afSPaul Mackerras	/* pointing to the real addr of the kernel stack.  This is   */
192014cf11afSPaul Mackerras	/* all done to support the C function call below which sets  */
192114cf11afSPaul Mackerras	/* up the htab.  This is done because we have relocated the  */
192214cf11afSPaul Mackerras	/* kernel but are still running in real mode. */
192314cf11afSPaul Mackerras
1924e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,init_thread_union)
19255a408329SPaul Mackerras	add	r3,r3,r26
192614cf11afSPaul Mackerras
192714cf11afSPaul Mackerras	/* set up a stack pointer (physical address) */
192814cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
192914cf11afSPaul Mackerras	li	r0,0
193014cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
193114cf11afSPaul Mackerras
193214cf11afSPaul Mackerras	/* set up the TOC (physical address) */
1933e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
193414cf11afSPaul Mackerras	addi	r2,r2,0x4000
193514cf11afSPaul Mackerras	addi	r2,r2,0x4000
19365a408329SPaul Mackerras	add	r2,r2,r26
193714cf11afSPaul Mackerras
193814cf11afSPaul Mackerras	/* Do very early kernel initializations, including initial hash table,
193914cf11afSPaul Mackerras	 * stab and slb setup before we turn on relocation.	*/
194014cf11afSPaul Mackerras
194114cf11afSPaul Mackerras	/* Restore parameters passed from prom_init/kexec */
194214cf11afSPaul Mackerras	mr	r3,r31
194314cf11afSPaul Mackerras 	bl	.early_setup
194414cf11afSPaul Mackerras
1945e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, .start_here_common)
1946e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
1947b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
1948b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
194914cf11afSPaul Mackerras	rfid
195014cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
195114cf11afSPaul Mackerras
195214cf11afSPaul Mackerras	/* This is where all platforms converge execution */
1953*fc68e869SStephen Rothwell_INIT_GLOBAL(start_here_common)
195414cf11afSPaul Mackerras	/* relocation is on at this point */
195514cf11afSPaul Mackerras
195614cf11afSPaul Mackerras	/* The following code sets up the SP and TOC now that we are */
195714cf11afSPaul Mackerras	/* running with translation enabled. */
195814cf11afSPaul Mackerras
1959e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,init_thread_union)
196014cf11afSPaul Mackerras
196114cf11afSPaul Mackerras	/* set up the stack */
196214cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
196314cf11afSPaul Mackerras	li	r0,0
196414cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
196514cf11afSPaul Mackerras
196614cf11afSPaul Mackerras	/* ptr to current */
1967e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, init_task)
196814cf11afSPaul Mackerras	std	r4,PACACURRENT(r13)
196914cf11afSPaul Mackerras
197014cf11afSPaul Mackerras	/* Load the TOC */
197114cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
197214cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
197314cf11afSPaul Mackerras
197414cf11afSPaul Mackerras	bl	.setup_system
197514cf11afSPaul Mackerras
197614cf11afSPaul Mackerras	/* Load up the kernel context */
197714cf11afSPaul Mackerras5:
197814cf11afSPaul Mackerras	li	r5,0
1979d04c56f7SPaul Mackerras	stb	r5,PACASOFTIRQEN(r13)	/* Soft Disabled */
1980d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES
1981d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION
198214cf11afSPaul Mackerras	mfmsr	r5
198314cf11afSPaul Mackerras	ori	r5,r5,MSR_EE		/* Hard Enabled */
198414cf11afSPaul Mackerras	mtmsrd	r5
19853f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
198614cf11afSPaul Mackerras#endif
1987d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION
1988d04c56f7SPaul Mackerras	stb	r5,PACAHARDIRQEN(r13)
1989d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES)
199014cf11afSPaul Mackerras
199114cf11afSPaul Mackerras	bl .start_kernel
199214cf11afSPaul Mackerras
1993f1870f77SAnton Blanchard	/* Not reached */
1994f1870f77SAnton Blanchard	BUG_OPCODE
199514cf11afSPaul Mackerras
199614cf11afSPaul Mackerras/*
199714cf11afSPaul Mackerras * We put a few things here that have to be page-aligned.
199814cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned.
199914cf11afSPaul Mackerras */
200014cf11afSPaul Mackerras	.section ".bss"
200114cf11afSPaul Mackerras
200214cf11afSPaul Mackerras	.align	PAGE_SHIFT
200314cf11afSPaul Mackerras
200414cf11afSPaul Mackerras	.globl	empty_zero_page
200514cf11afSPaul Mackerrasempty_zero_page:
200614cf11afSPaul Mackerras	.space	PAGE_SIZE
200714cf11afSPaul Mackerras
200814cf11afSPaul Mackerras	.globl	swapper_pg_dir
200914cf11afSPaul Mackerrasswapper_pg_dir:
201014cf11afSPaul Mackerras	.space	PAGE_SIZE
201114cf11afSPaul Mackerras
201214cf11afSPaul Mackerras/*
201314cf11afSPaul Mackerras * This space gets a copy of optional info passed to us by the bootstrap
201414cf11afSPaul Mackerras * Used to pass parameters into the kernel like root=/dev/sda1, etc.
201514cf11afSPaul Mackerras */
201614cf11afSPaul Mackerras	.globl	cmd_line
201714cf11afSPaul Mackerrascmd_line:
201814cf11afSPaul Mackerras	.space	COMMAND_LINE_SIZE
2019