114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 1514cf11afSPaul Mackerras * This file contains the low-level support and setup for the 1614cf11afSPaul Mackerras * PowerPC-64 platform, including trap and interrupt dispatch. 1714cf11afSPaul Mackerras * 1814cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 1914cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2014cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2114cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2214cf11afSPaul Mackerras */ 2314cf11afSPaul Mackerras 2414cf11afSPaul Mackerras#include <linux/threads.h> 25b5bbeb23SPaul Mackerras#include <asm/reg.h> 2614cf11afSPaul Mackerras#include <asm/page.h> 2714cf11afSPaul Mackerras#include <asm/mmu.h> 2814cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3014cf11afSPaul Mackerras#include <asm/bug.h> 3114cf11afSPaul Mackerras#include <asm/cputable.h> 3214cf11afSPaul Mackerras#include <asm/setup.h> 3314cf11afSPaul Mackerras#include <asm/hvcall.h> 34c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 356cb7bfebSDavid Gibson#include <asm/thread_info.h> 3614cf11afSPaul Mackerras 3714cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 3814cf11afSPaul Mackerras#define DO_SOFT_DISABLE 3914cf11afSPaul Mackerras#endif 4014cf11afSPaul Mackerras 4114cf11afSPaul Mackerras/* 4214cf11afSPaul Mackerras * We layout physical memory as follows: 4314cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code 4414cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs 4514cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs 4614cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table 4714cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area 4814cf11afSPaul Mackerras * 0x8000 - : Early init and support code 4914cf11afSPaul Mackerras */ 5014cf11afSPaul Mackerras 5114cf11afSPaul Mackerras/* 5214cf11afSPaul Mackerras * SPRG Usage 5314cf11afSPaul Mackerras * 5414cf11afSPaul Mackerras * Register Definition 5514cf11afSPaul Mackerras * 5614cf11afSPaul Mackerras * SPRG0 reserved for hypervisor 5714cf11afSPaul Mackerras * SPRG1 temp - used to save gpr 5814cf11afSPaul Mackerras * SPRG2 temp - used to save gpr 5914cf11afSPaul Mackerras * SPRG3 virt addr of paca 6014cf11afSPaul Mackerras */ 6114cf11afSPaul Mackerras 6214cf11afSPaul Mackerras/* 6314cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 6414cf11afSPaul Mackerras * For pSeries: 6514cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 6614cf11afSPaul Mackerras * 2. The kernel is entered at __start 6714cf11afSPaul Mackerras * 6814cf11afSPaul Mackerras * For iSeries: 6914cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 7014cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 7114cf11afSPaul Mackerras */ 7214cf11afSPaul Mackerras 7314cf11afSPaul Mackerras .text 7414cf11afSPaul Mackerras .globl _stext 7514cf11afSPaul Mackerras_stext: 7614cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 7714cf11afSPaul Mackerras_GLOBAL(__start) 7814cf11afSPaul Mackerras /* NOP this out unconditionally */ 7914cf11afSPaul MackerrasBEGIN_FTR_SECTION 8014cf11afSPaul Mackerras b .__start_initialization_multiplatform 8114cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8214cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 8314cf11afSPaul Mackerras 8414cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8514cf11afSPaul Mackerras trap 8614cf11afSPaul Mackerras 8714cf11afSPaul Mackerras /* Secondary processors spin on this value until it goes to 1. */ 8814cf11afSPaul Mackerras .globl __secondary_hold_spinloop 8914cf11afSPaul Mackerras__secondary_hold_spinloop: 9014cf11afSPaul Mackerras .llong 0x0 9114cf11afSPaul Mackerras 9214cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9314cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9414cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9514cf11afSPaul Mackerras__secondary_hold_acknowledge: 9614cf11afSPaul Mackerras .llong 0x0 9714cf11afSPaul Mackerras 981dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES 991dce0e30SMichael Ellerman /* 1001dce0e30SMichael Ellerman * At offset 0x20, there is a pointer to iSeries LPAR data. 1011dce0e30SMichael Ellerman * This is required by the hypervisor 1021dce0e30SMichael Ellerman */ 1031dce0e30SMichael Ellerman . = 0x20 1041dce0e30SMichael Ellerman .llong hvReleaseData-KERNELBASE 1051dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */ 1061dce0e30SMichael Ellerman 10714cf11afSPaul Mackerras . = 0x60 10814cf11afSPaul Mackerras/* 10914cf11afSPaul Mackerras * The following code is used on pSeries to hold secondary processors 11014cf11afSPaul Mackerras * in a spin loop after they have been freed from OpenFirmware, but 11114cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 11214cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 11314cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 11414cf11afSPaul Mackerras */ 11514cf11afSPaul Mackerras_GLOBAL(__secondary_hold) 11614cf11afSPaul Mackerras mfmsr r24 11714cf11afSPaul Mackerras ori r24,r24,MSR_RI 11814cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 11914cf11afSPaul Mackerras 120f1870f77SAnton Blanchard /* Grab our physical cpu number */ 12114cf11afSPaul Mackerras mr r24,r3 12214cf11afSPaul Mackerras 12314cf11afSPaul Mackerras /* Tell the master cpu we're here */ 12414cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 12514cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 12614cf11afSPaul Mackerras std r24,__secondary_hold_acknowledge@l(0) 12714cf11afSPaul Mackerras sync 12814cf11afSPaul Mackerras 12914cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 13014cf11afSPaul Mackerras100: ld r4,__secondary_hold_spinloop@l(0) 13114cf11afSPaul Mackerras cmpdi 0,r4,1 13214cf11afSPaul Mackerras bne 100b 13314cf11afSPaul Mackerras 134f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 135*f39b7a55SOlof Johansson LOAD_REG_IMMEDIATE(r4, .generic_secondary_smp_init) 136758438a7SMichael Ellerman mtctr r4 13714cf11afSPaul Mackerras mr r3,r24 138758438a7SMichael Ellerman bctr 13914cf11afSPaul Mackerras#else 14014cf11afSPaul Mackerras BUG_OPCODE 14114cf11afSPaul Mackerras#endif 14214cf11afSPaul Mackerras 14314cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 14414cf11afSPaul Mackerras .section ".toc","aw" 14514cf11afSPaul Mackerrasexception_marker: 14614cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 14714cf11afSPaul Mackerras .text 14814cf11afSPaul Mackerras 14914cf11afSPaul Mackerras/* 15014cf11afSPaul Mackerras * The following macros define the code that appears as 15114cf11afSPaul Mackerras * the prologue to each of the exception handlers. They 15214cf11afSPaul Mackerras * are split into two parts to allow a single kernel binary 15314cf11afSPaul Mackerras * to be used for pSeries and iSeries. 15414cf11afSPaul Mackerras * LOL. One day... - paulus 15514cf11afSPaul Mackerras */ 15614cf11afSPaul Mackerras 15714cf11afSPaul Mackerras/* 15814cf11afSPaul Mackerras * We make as much of the exception code common between native 15914cf11afSPaul Mackerras * exception handlers (including pSeries LPAR) and iSeries LPAR 16014cf11afSPaul Mackerras * implementations as possible. 16114cf11afSPaul Mackerras */ 16214cf11afSPaul Mackerras 16314cf11afSPaul Mackerras/* 16414cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries 16514cf11afSPaul Mackerras * This code runs with relocation off. 16614cf11afSPaul Mackerras */ 16714cf11afSPaul Mackerras#define EX_R9 0 16814cf11afSPaul Mackerras#define EX_R10 8 16914cf11afSPaul Mackerras#define EX_R11 16 17014cf11afSPaul Mackerras#define EX_R12 24 17114cf11afSPaul Mackerras#define EX_R13 32 17214cf11afSPaul Mackerras#define EX_SRR0 40 17314cf11afSPaul Mackerras#define EX_DAR 48 17414cf11afSPaul Mackerras#define EX_DSISR 56 17514cf11afSPaul Mackerras#define EX_CCR 60 1763c726f8dSBenjamin Herrenschmidt#define EX_R3 64 1773c726f8dSBenjamin Herrenschmidt#define EX_LR 72 17814cf11afSPaul Mackerras 179758438a7SMichael Ellerman/* 180e58c3495SDavid Gibson * We're short on space and time in the exception prolog, so we can't 181e58c3495SDavid Gibson * use the normal SET_REG_IMMEDIATE macro. Normally we just need the 182e58c3495SDavid Gibson * low halfword of the address, but for Kdump we need the whole low 183e58c3495SDavid Gibson * word. 184758438a7SMichael Ellerman */ 185758438a7SMichael Ellerman#ifdef CONFIG_CRASH_DUMP 186758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label) \ 187758438a7SMichael Ellerman oris reg,reg,(label)@h; /* virt addr of handler ... */ \ 188758438a7SMichael Ellerman ori reg,reg,(label)@l; /* .. and the rest */ 189758438a7SMichael Ellerman#else 190758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label) \ 191758438a7SMichael Ellerman ori reg,reg,(label)@l; /* virt addr of handler ... */ 192758438a7SMichael Ellerman#endif 193758438a7SMichael Ellerman 1949fc0a92cSOlaf Hering/* 1959fc0a92cSOlaf Hering * Equal to EXCEPTION_PROLOG_PSERIES, except that it forces 64bit mode. 1969fc0a92cSOlaf Hering * The firmware calls the registered system_reset_fwnmi and 1979fc0a92cSOlaf Hering * machine_check_fwnmi handlers in 32bit mode if the cpu happens to run 1989fc0a92cSOlaf Hering * a 32bit application at the time of the event. 1999fc0a92cSOlaf Hering * This firmware bug is present on POWER4 and JS20. 2009fc0a92cSOlaf Hering */ 2019fc0a92cSOlaf Hering#define EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(area, label) \ 2029fc0a92cSOlaf Hering mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 2039fc0a92cSOlaf Hering std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 2049fc0a92cSOlaf Hering std r10,area+EX_R10(r13); \ 2059fc0a92cSOlaf Hering std r11,area+EX_R11(r13); \ 2069fc0a92cSOlaf Hering std r12,area+EX_R12(r13); \ 2079fc0a92cSOlaf Hering mfspr r9,SPRN_SPRG1; \ 2089fc0a92cSOlaf Hering std r9,area+EX_R13(r13); \ 2099fc0a92cSOlaf Hering mfcr r9; \ 2109fc0a92cSOlaf Hering clrrdi r12,r13,32; /* get high part of &label */ \ 2119fc0a92cSOlaf Hering mfmsr r10; \ 2129fc0a92cSOlaf Hering /* force 64bit mode */ \ 2139fc0a92cSOlaf Hering li r11,5; /* MSR_SF_LG|MSR_ISF_LG */ \ 2149fc0a92cSOlaf Hering rldimi r10,r11,61,0; /* insert into top 3 bits */ \ 2159fc0a92cSOlaf Hering /* done 64bit mode */ \ 2169fc0a92cSOlaf Hering mfspr r11,SPRN_SRR0; /* save SRR0 */ \ 2179fc0a92cSOlaf Hering LOAD_HANDLER(r12,label) \ 2189fc0a92cSOlaf Hering ori r10,r10,MSR_IR|MSR_DR|MSR_RI; \ 2199fc0a92cSOlaf Hering mtspr SPRN_SRR0,r12; \ 2209fc0a92cSOlaf Hering mfspr r12,SPRN_SRR1; /* and SRR1 */ \ 2219fc0a92cSOlaf Hering mtspr SPRN_SRR1,r10; \ 2229fc0a92cSOlaf Hering rfid; \ 2239fc0a92cSOlaf Hering b . /* prevent speculative execution */ 2249fc0a92cSOlaf Hering 22514cf11afSPaul Mackerras#define EXCEPTION_PROLOG_PSERIES(area, label) \ 226b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 22714cf11afSPaul Mackerras std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 22814cf11afSPaul Mackerras std r10,area+EX_R10(r13); \ 22914cf11afSPaul Mackerras std r11,area+EX_R11(r13); \ 23014cf11afSPaul Mackerras std r12,area+EX_R12(r13); \ 231b5bbeb23SPaul Mackerras mfspr r9,SPRN_SPRG1; \ 23214cf11afSPaul Mackerras std r9,area+EX_R13(r13); \ 23314cf11afSPaul Mackerras mfcr r9; \ 23414cf11afSPaul Mackerras clrrdi r12,r13,32; /* get high part of &label */ \ 23514cf11afSPaul Mackerras mfmsr r10; \ 236b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0; /* save SRR0 */ \ 237758438a7SMichael Ellerman LOAD_HANDLER(r12,label) \ 23814cf11afSPaul Mackerras ori r10,r10,MSR_IR|MSR_DR|MSR_RI; \ 239b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12; \ 240b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1; /* and SRR1 */ \ 241b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10; \ 24214cf11afSPaul Mackerras rfid; \ 24314cf11afSPaul Mackerras b . /* prevent speculative execution */ 24414cf11afSPaul Mackerras 24514cf11afSPaul Mackerras/* 24614cf11afSPaul Mackerras * This is the start of the interrupt handlers for iSeries 24714cf11afSPaul Mackerras * This code runs with relocation on. 24814cf11afSPaul Mackerras */ 24914cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_1(area) \ 250b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 25114cf11afSPaul Mackerras std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 25214cf11afSPaul Mackerras std r10,area+EX_R10(r13); \ 25314cf11afSPaul Mackerras std r11,area+EX_R11(r13); \ 25414cf11afSPaul Mackerras std r12,area+EX_R12(r13); \ 255b5bbeb23SPaul Mackerras mfspr r9,SPRN_SPRG1; \ 25614cf11afSPaul Mackerras std r9,area+EX_R13(r13); \ 25714cf11afSPaul Mackerras mfcr r9 25814cf11afSPaul Mackerras 25914cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_2 \ 26014cf11afSPaul Mackerras mfmsr r10; \ 2613356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13); \ 2623356bb9fSDavid Gibson ld r11,LPPACASRR0(r12); \ 2633356bb9fSDavid Gibson ld r12,LPPACASRR1(r12); \ 26414cf11afSPaul Mackerras ori r10,r10,MSR_RI; \ 26514cf11afSPaul Mackerras mtmsrd r10,1 26614cf11afSPaul Mackerras 26714cf11afSPaul Mackerras/* 26814cf11afSPaul Mackerras * The common exception prolog is used for all except a few exceptions 26914cf11afSPaul Mackerras * such as a segment miss on a kernel address. We have to be prepared 27014cf11afSPaul Mackerras * to take another exception from the point where we first touch the 27114cf11afSPaul Mackerras * kernel stack onwards. 27214cf11afSPaul Mackerras * 27314cf11afSPaul Mackerras * On entry r13 points to the paca, r9-r13 are saved in the paca, 27414cf11afSPaul Mackerras * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and 27514cf11afSPaul Mackerras * SRR1, and relocation is on. 27614cf11afSPaul Mackerras */ 27714cf11afSPaul Mackerras#define EXCEPTION_PROLOG_COMMON(n, area) \ 27814cf11afSPaul Mackerras andi. r10,r12,MSR_PR; /* See if coming from user */ \ 27914cf11afSPaul Mackerras mr r10,r1; /* Save r1 */ \ 28014cf11afSPaul Mackerras subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \ 28114cf11afSPaul Mackerras beq- 1f; \ 28214cf11afSPaul Mackerras ld r1,PACAKSAVE(r13); /* kernel stack to use */ \ 28314cf11afSPaul Mackerras1: cmpdi cr1,r1,0; /* check if r1 is in userspace */ \ 28414cf11afSPaul Mackerras bge- cr1,bad_stack; /* abort if it is */ \ 28514cf11afSPaul Mackerras std r9,_CCR(r1); /* save CR in stackframe */ \ 28614cf11afSPaul Mackerras std r11,_NIP(r1); /* save SRR0 in stackframe */ \ 28714cf11afSPaul Mackerras std r12,_MSR(r1); /* save SRR1 in stackframe */ \ 28814cf11afSPaul Mackerras std r10,0(r1); /* make stack chain pointer */ \ 28914cf11afSPaul Mackerras std r0,GPR0(r1); /* save r0 in stackframe */ \ 29014cf11afSPaul Mackerras std r10,GPR1(r1); /* save r1 in stackframe */ \ 291c6622f63SPaul Mackerras ACCOUNT_CPU_USER_ENTRY(r9, r10); \ 29214cf11afSPaul Mackerras std r2,GPR2(r1); /* save r2 in stackframe */ \ 29314cf11afSPaul Mackerras SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \ 29414cf11afSPaul Mackerras SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \ 29514cf11afSPaul Mackerras ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \ 29614cf11afSPaul Mackerras ld r10,area+EX_R10(r13); \ 29714cf11afSPaul Mackerras std r9,GPR9(r1); \ 29814cf11afSPaul Mackerras std r10,GPR10(r1); \ 29914cf11afSPaul Mackerras ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \ 30014cf11afSPaul Mackerras ld r10,area+EX_R12(r13); \ 30114cf11afSPaul Mackerras ld r11,area+EX_R13(r13); \ 30214cf11afSPaul Mackerras std r9,GPR11(r1); \ 30314cf11afSPaul Mackerras std r10,GPR12(r1); \ 30414cf11afSPaul Mackerras std r11,GPR13(r1); \ 30514cf11afSPaul Mackerras ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \ 30614cf11afSPaul Mackerras mflr r9; /* save LR in stackframe */ \ 30714cf11afSPaul Mackerras std r9,_LINK(r1); \ 30814cf11afSPaul Mackerras mfctr r10; /* save CTR in stackframe */ \ 30914cf11afSPaul Mackerras std r10,_CTR(r1); \ 310b5bbeb23SPaul Mackerras mfspr r11,SPRN_XER; /* save XER in stackframe */ \ 31114cf11afSPaul Mackerras std r11,_XER(r1); \ 31214cf11afSPaul Mackerras li r9,(n)+1; \ 31314cf11afSPaul Mackerras std r9,_TRAP(r1); /* set trap number */ \ 31414cf11afSPaul Mackerras li r10,0; \ 31514cf11afSPaul Mackerras ld r11,exception_marker@toc(r2); \ 31614cf11afSPaul Mackerras std r10,RESULT(r1); /* clear regs->result */ \ 31714cf11afSPaul Mackerras std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ 31814cf11afSPaul Mackerras 31914cf11afSPaul Mackerras/* 32014cf11afSPaul Mackerras * Exception vectors. 32114cf11afSPaul Mackerras */ 32214cf11afSPaul Mackerras#define STD_EXCEPTION_PSERIES(n, label) \ 32314cf11afSPaul Mackerras . = n; \ 32414cf11afSPaul Mackerras .globl label##_pSeries; \ 32514cf11afSPaul Mackerraslabel##_pSeries: \ 32614cf11afSPaul Mackerras HMT_MEDIUM; \ 327b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 32814cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common) 32914cf11afSPaul Mackerras 330acf7d768SBenjamin Herrenschmidt#define HSTD_EXCEPTION_PSERIES(n, label) \ 331acf7d768SBenjamin Herrenschmidt . = n; \ 332acf7d768SBenjamin Herrenschmidt .globl label##_pSeries; \ 333acf7d768SBenjamin Herrenschmidtlabel##_pSeries: \ 334acf7d768SBenjamin Herrenschmidt HMT_MEDIUM; \ 335acf7d768SBenjamin Herrenschmidt mtspr SPRN_SPRG1,r20; /* save r20 */ \ 336acf7d768SBenjamin Herrenschmidt mfspr r20,SPRN_HSRR0; /* copy HSRR0 to SRR0 */ \ 337acf7d768SBenjamin Herrenschmidt mtspr SPRN_SRR0,r20; \ 338acf7d768SBenjamin Herrenschmidt mfspr r20,SPRN_HSRR1; /* copy HSRR0 to SRR0 */ \ 339acf7d768SBenjamin Herrenschmidt mtspr SPRN_SRR1,r20; \ 340acf7d768SBenjamin Herrenschmidt mfspr r20,SPRN_SPRG1; /* restore r20 */ \ 341acf7d768SBenjamin Herrenschmidt mtspr SPRN_SPRG1,r13; /* save r13 */ \ 342acf7d768SBenjamin Herrenschmidt EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common) 343acf7d768SBenjamin Herrenschmidt 344acf7d768SBenjamin Herrenschmidt 34514cf11afSPaul Mackerras#define STD_EXCEPTION_ISERIES(n, label, area) \ 34614cf11afSPaul Mackerras .globl label##_iSeries; \ 34714cf11afSPaul Mackerraslabel##_iSeries: \ 34814cf11afSPaul Mackerras HMT_MEDIUM; \ 349b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 35014cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(area); \ 35114cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2; \ 35214cf11afSPaul Mackerras b label##_common 35314cf11afSPaul Mackerras 35414cf11afSPaul Mackerras#define MASKABLE_EXCEPTION_ISERIES(n, label) \ 35514cf11afSPaul Mackerras .globl label##_iSeries; \ 35614cf11afSPaul Mackerraslabel##_iSeries: \ 35714cf11afSPaul Mackerras HMT_MEDIUM; \ 358b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 35914cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN); \ 36014cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 36114cf11afSPaul Mackerras cmpwi 0,r10,0; \ 36214cf11afSPaul Mackerras beq- label##_iSeries_masked; \ 36314cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2; \ 36414cf11afSPaul Mackerras b label##_common; \ 36514cf11afSPaul Mackerras 36614cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 36714cf11afSPaul Mackerras#define DISABLE_INTS \ 36814cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 36914cf11afSPaul Mackerras li r11,0; \ 37014cf11afSPaul Mackerras std r10,SOFTE(r1); \ 37114cf11afSPaul Mackerras mfmsr r10; \ 37214cf11afSPaul Mackerras stb r11,PACAPROCENABLED(r13); \ 37314cf11afSPaul Mackerras ori r10,r10,MSR_EE; \ 37414cf11afSPaul Mackerras mtmsrd r10,1 37514cf11afSPaul Mackerras 37614cf11afSPaul Mackerras#define ENABLE_INTS \ 37714cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 37814cf11afSPaul Mackerras mfmsr r11; \ 37914cf11afSPaul Mackerras std r10,SOFTE(r1); \ 38014cf11afSPaul Mackerras ori r11,r11,MSR_EE; \ 38114cf11afSPaul Mackerras mtmsrd r11,1 38214cf11afSPaul Mackerras 38314cf11afSPaul Mackerras#else /* hard enable/disable interrupts */ 38414cf11afSPaul Mackerras#define DISABLE_INTS 38514cf11afSPaul Mackerras 38614cf11afSPaul Mackerras#define ENABLE_INTS \ 38714cf11afSPaul Mackerras ld r12,_MSR(r1); \ 38814cf11afSPaul Mackerras mfmsr r11; \ 38914cf11afSPaul Mackerras rlwimi r11,r12,0,MSR_EE; \ 39014cf11afSPaul Mackerras mtmsrd r11,1 39114cf11afSPaul Mackerras 39214cf11afSPaul Mackerras#endif 39314cf11afSPaul Mackerras 39414cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON(trap, label, hdlr) \ 39514cf11afSPaul Mackerras .align 7; \ 39614cf11afSPaul Mackerras .globl label##_common; \ 39714cf11afSPaul Mackerraslabel##_common: \ 39814cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 39914cf11afSPaul Mackerras DISABLE_INTS; \ 40014cf11afSPaul Mackerras bl .save_nvgprs; \ 40114cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 40214cf11afSPaul Mackerras bl hdlr; \ 40314cf11afSPaul Mackerras b .ret_from_except 40414cf11afSPaul Mackerras 405f39224a8SPaul Mackerras/* 406f39224a8SPaul Mackerras * Like STD_EXCEPTION_COMMON, but for exceptions that can occur 407f39224a8SPaul Mackerras * in the idle task and therefore need the special idle handling. 408f39224a8SPaul Mackerras */ 409f39224a8SPaul Mackerras#define STD_EXCEPTION_COMMON_IDLE(trap, label, hdlr) \ 410f39224a8SPaul Mackerras .align 7; \ 411f39224a8SPaul Mackerras .globl label##_common; \ 412f39224a8SPaul Mackerraslabel##_common: \ 413f39224a8SPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 414f39224a8SPaul Mackerras FINISH_NAP; \ 415f39224a8SPaul Mackerras DISABLE_INTS; \ 416f39224a8SPaul Mackerras bl .save_nvgprs; \ 417f39224a8SPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 418f39224a8SPaul Mackerras bl hdlr; \ 419f39224a8SPaul Mackerras b .ret_from_except 420f39224a8SPaul Mackerras 42114cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON_LITE(trap, label, hdlr) \ 42214cf11afSPaul Mackerras .align 7; \ 42314cf11afSPaul Mackerras .globl label##_common; \ 42414cf11afSPaul Mackerraslabel##_common: \ 42514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 426f39224a8SPaul Mackerras FINISH_NAP; \ 42714cf11afSPaul Mackerras DISABLE_INTS; \ 428cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on; \ 42914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 43014cf11afSPaul Mackerras bl hdlr; \ 43114cf11afSPaul Mackerras b .ret_from_except_lite 43214cf11afSPaul Mackerras 43314cf11afSPaul Mackerras/* 434f39224a8SPaul Mackerras * When the idle code in power4_idle puts the CPU into NAP mode, 435f39224a8SPaul Mackerras * it has to do so in a loop, and relies on the external interrupt 436f39224a8SPaul Mackerras * and decrementer interrupt entry code to get it out of the loop. 437f39224a8SPaul Mackerras * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags 438f39224a8SPaul Mackerras * to signal that it is in the loop and needs help to get out. 439f39224a8SPaul Mackerras */ 440f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 441f39224a8SPaul Mackerras#define FINISH_NAP \ 442f39224a8SPaul MackerrasBEGIN_FTR_SECTION \ 443f39224a8SPaul Mackerras clrrdi r11,r1,THREAD_SHIFT; \ 444f39224a8SPaul Mackerras ld r9,TI_LOCAL_FLAGS(r11); \ 445f39224a8SPaul Mackerras andi. r10,r9,_TLF_NAPPING; \ 446f39224a8SPaul Mackerras bnel power4_fixup_nap; \ 447f39224a8SPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP) 448f39224a8SPaul Mackerras#else 449f39224a8SPaul Mackerras#define FINISH_NAP 450f39224a8SPaul Mackerras#endif 451f39224a8SPaul Mackerras 452f39224a8SPaul Mackerras/* 45314cf11afSPaul Mackerras * Start of pSeries system interrupt routines 45414cf11afSPaul Mackerras */ 45514cf11afSPaul Mackerras . = 0x100 45614cf11afSPaul Mackerras .globl __start_interrupts 45714cf11afSPaul Mackerras__start_interrupts: 45814cf11afSPaul Mackerras 45914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x100, system_reset) 46014cf11afSPaul Mackerras 46114cf11afSPaul Mackerras . = 0x200 46214cf11afSPaul Mackerras_machine_check_pSeries: 46314cf11afSPaul Mackerras HMT_MEDIUM 464b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 46514cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 46614cf11afSPaul Mackerras 46714cf11afSPaul Mackerras . = 0x300 46814cf11afSPaul Mackerras .globl data_access_pSeries 46914cf11afSPaul Mackerrasdata_access_pSeries: 47014cf11afSPaul Mackerras HMT_MEDIUM 471b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 47214cf11afSPaul MackerrasBEGIN_FTR_SECTION 473b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 474b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 475b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 47614cf11afSPaul Mackerras srdi r13,r13,60 47714cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 47814cf11afSPaul Mackerras mfcr r12 47914cf11afSPaul Mackerras cmpwi r13,0x2c 48014cf11afSPaul Mackerras beq .do_stab_bolted_pSeries 48114cf11afSPaul Mackerras mtcrf 0x80,r12 482b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 48314cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 48414cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common) 48514cf11afSPaul Mackerras 48614cf11afSPaul Mackerras . = 0x380 48714cf11afSPaul Mackerras .globl data_access_slb_pSeries 48814cf11afSPaul Mackerrasdata_access_slb_pSeries: 48914cf11afSPaul Mackerras HMT_MEDIUM 490b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 491b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 4923c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 4933c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_DAR 49414cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 4953c726f8dSBenjamin Herrenschmidt mfcr r9 4963c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 4973c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 4983c726f8dSBenjamin Herrenschmidt cmpdi r3,0 4993c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 5003c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 50114cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 50214cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 50314cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 5043c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 5053c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 506b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 5073c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 50814cf11afSPaul Mackerras 50914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x400, instruction_access) 51014cf11afSPaul Mackerras 51114cf11afSPaul Mackerras . = 0x480 51214cf11afSPaul Mackerras .globl instruction_access_slb_pSeries 51314cf11afSPaul Mackerrasinstruction_access_slb_pSeries: 51414cf11afSPaul Mackerras HMT_MEDIUM 515b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 516b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 5173c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 5183c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */ 51914cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 5203c726f8dSBenjamin Herrenschmidt mfcr r9 5213c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5223c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 5233c726f8dSBenjamin Herrenschmidt cmpdi r3,0 5243c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 5253c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 52614cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 52714cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 52814cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 5293c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 5303c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 531b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 5323c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 53314cf11afSPaul Mackerras 53414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x500, hardware_interrupt) 53514cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x600, alignment) 53614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x700, program_check) 53714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x800, fp_unavailable) 53814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x900, decrementer) 53914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xa00, trap_0a) 54014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xb00, trap_0b) 54114cf11afSPaul Mackerras 54214cf11afSPaul Mackerras . = 0xc00 54314cf11afSPaul Mackerras .globl system_call_pSeries 54414cf11afSPaul Mackerrassystem_call_pSeries: 54514cf11afSPaul Mackerras HMT_MEDIUM 54614cf11afSPaul Mackerras mr r9,r13 54714cf11afSPaul Mackerras mfmsr r10 548b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 549b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0 55014cf11afSPaul Mackerras clrrdi r12,r13,32 55114cf11afSPaul Mackerras oris r12,r12,system_call_common@h 55214cf11afSPaul Mackerras ori r12,r12,system_call_common@l 553b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12 55414cf11afSPaul Mackerras ori r10,r10,MSR_IR|MSR_DR|MSR_RI 555b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 556b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10 55714cf11afSPaul Mackerras rfid 55814cf11afSPaul Mackerras b . /* prevent speculative execution */ 55914cf11afSPaul Mackerras 56014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xd00, single_step) 56114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xe00, trap_0e) 56214cf11afSPaul Mackerras 56314cf11afSPaul Mackerras /* We need to deal with the Altivec unavailable exception 56414cf11afSPaul Mackerras * here which is at 0xf20, thus in the middle of the 56514cf11afSPaul Mackerras * prolog code of the PerformanceMonitor one. A little 56614cf11afSPaul Mackerras * trickery is thus necessary 56714cf11afSPaul Mackerras */ 56814cf11afSPaul Mackerras . = 0xf00 56914cf11afSPaul Mackerras b performance_monitor_pSeries 57014cf11afSPaul Mackerras 57114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xf20, altivec_unavailable) 57214cf11afSPaul Mackerras 573acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 574acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1200, cbe_system_error) 575acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 57614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint) 577acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 578acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1600, cbe_maintenance) 579acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 58014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1700, altivec_assist) 581acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 582acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1800, cbe_thermal) 583acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 58414cf11afSPaul Mackerras 58514cf11afSPaul Mackerras . = 0x3000 58614cf11afSPaul Mackerras 58714cf11afSPaul Mackerras/*** pSeries interrupt support ***/ 58814cf11afSPaul Mackerras 58914cf11afSPaul Mackerras /* moved from 0xf00 */ 59014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(., performance_monitor) 59114cf11afSPaul Mackerras 59214cf11afSPaul Mackerras .align 7 59314cf11afSPaul Mackerras_GLOBAL(do_stab_bolted_pSeries) 59414cf11afSPaul Mackerras mtcrf 0x80,r12 595b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 59614cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted) 59714cf11afSPaul Mackerras 59814cf11afSPaul Mackerras/* 5993c726f8dSBenjamin Herrenschmidt * We have some room here we use that to put 6003c726f8dSBenjamin Herrenschmidt * the peries slb miss user trampoline code so it's reasonably 6013c726f8dSBenjamin Herrenschmidt * away from slb_miss_user_common to avoid problems with rfid 6023c726f8dSBenjamin Herrenschmidt * 6033c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual, 6043c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement 6053c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables 6063c726f8dSBenjamin Herrenschmidt */ 6073c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 6083c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries: 6093c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 6103c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 6113c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 6123c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 6133c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 6143c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 6153c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 6163c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 6173c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 6183c726f8dSBenjamin Herrenschmidt clrrdi r12,r13,32 6193c726f8dSBenjamin Herrenschmidt mfmsr r10 6203c726f8dSBenjamin Herrenschmidt mfspr r11,SRR0 /* save SRR0 */ 6213c726f8dSBenjamin Herrenschmidt ori r12,r12,slb_miss_user_common@l /* virt addr of handler */ 6223c726f8dSBenjamin Herrenschmidt ori r10,r10,MSR_IR|MSR_DR|MSR_RI 6233c726f8dSBenjamin Herrenschmidt mtspr SRR0,r12 6243c726f8dSBenjamin Herrenschmidt mfspr r12,SRR1 /* and SRR1 */ 6253c726f8dSBenjamin Herrenschmidt mtspr SRR1,r10 6263c726f8dSBenjamin Herrenschmidt rfid 6273c726f8dSBenjamin Herrenschmidt b . /* prevent spec. execution */ 6283c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 6293c726f8dSBenjamin Herrenschmidt 6303c726f8dSBenjamin Herrenschmidt/* 63114cf11afSPaul Mackerras * Vectors for the FWNMI option. Share common code. 63214cf11afSPaul Mackerras */ 63314cf11afSPaul Mackerras .globl system_reset_fwnmi 6348c4f1f29SMichael Ellerman .align 7 63514cf11afSPaul Mackerrassystem_reset_fwnmi: 63614cf11afSPaul Mackerras HMT_MEDIUM 637b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6389fc0a92cSOlaf Hering EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXGEN, system_reset_common) 63914cf11afSPaul Mackerras 64014cf11afSPaul Mackerras .globl machine_check_fwnmi 6418c4f1f29SMichael Ellerman .align 7 64214cf11afSPaul Mackerrasmachine_check_fwnmi: 64314cf11afSPaul Mackerras HMT_MEDIUM 644b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6459fc0a92cSOlaf Hering EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXMC, machine_check_common) 64614cf11afSPaul Mackerras 64714cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 64814cf11afSPaul Mackerras/*** ISeries-LPAR interrupt handlers ***/ 64914cf11afSPaul Mackerras 65014cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x200, machine_check, PACA_EXMC) 65114cf11afSPaul Mackerras 65214cf11afSPaul Mackerras .globl data_access_iSeries 65314cf11afSPaul Mackerrasdata_access_iSeries: 654b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 65514cf11afSPaul MackerrasBEGIN_FTR_SECTION 656b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 657b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 658b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 65914cf11afSPaul Mackerras srdi r13,r13,60 66014cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 66114cf11afSPaul Mackerras mfcr r12 66214cf11afSPaul Mackerras cmpwi r13,0x2c 66314cf11afSPaul Mackerras beq .do_stab_bolted_iSeries 66414cf11afSPaul Mackerras mtcrf 0x80,r12 665b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 66614cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 66714cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN) 66814cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 66914cf11afSPaul Mackerras b data_access_common 67014cf11afSPaul Mackerras 67114cf11afSPaul Mackerras.do_stab_bolted_iSeries: 67214cf11afSPaul Mackerras mtcrf 0x80,r12 673b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 67414cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXSLB) 67514cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 67614cf11afSPaul Mackerras b .do_stab_bolted 67714cf11afSPaul Mackerras 67814cf11afSPaul Mackerras .globl data_access_slb_iSeries 67914cf11afSPaul Mackerrasdata_access_slb_iSeries: 680b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6813c726f8dSBenjamin Herrenschmidt mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 68214cf11afSPaul Mackerras std r3,PACA_EXSLB+EX_R3(r13) 683b5bbeb23SPaul Mackerras mfspr r3,SPRN_DAR 6843c726f8dSBenjamin Herrenschmidt std r9,PACA_EXSLB+EX_R9(r13) 6853c726f8dSBenjamin Herrenschmidt mfcr r9 6863c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 6873c726f8dSBenjamin Herrenschmidt cmpdi r3,0 6883c726f8dSBenjamin Herrenschmidt bge slb_miss_user_iseries 6893c726f8dSBenjamin Herrenschmidt#endif 6903c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R10(r13) 6913c726f8dSBenjamin Herrenschmidt std r11,PACA_EXSLB+EX_R11(r13) 6923c726f8dSBenjamin Herrenschmidt std r12,PACA_EXSLB+EX_R12(r13) 6933c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 6943c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 6953356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 6963356bb9fSDavid Gibson ld r12,LPPACASRR1(r12) 6973c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode 69814cf11afSPaul Mackerras 69914cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x400, instruction_access, PACA_EXGEN) 70014cf11afSPaul Mackerras 70114cf11afSPaul Mackerras .globl instruction_access_slb_iSeries 70214cf11afSPaul Mackerrasinstruction_access_slb_iSeries: 703b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 7043c726f8dSBenjamin Herrenschmidt mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 70514cf11afSPaul Mackerras std r3,PACA_EXSLB+EX_R3(r13) 7063356bb9fSDavid Gibson ld r3,PACALPPACAPTR(r13) 7073356bb9fSDavid Gibson ld r3,LPPACASRR0(r3) /* get SRR0 value */ 7083c726f8dSBenjamin Herrenschmidt std r9,PACA_EXSLB+EX_R9(r13) 7093c726f8dSBenjamin Herrenschmidt mfcr r9 7103c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 7113c726f8dSBenjamin Herrenschmidt cmpdi r3,0 7123c726f8dSBenjamin Herrenschmidt bge .slb_miss_user_iseries 7133c726f8dSBenjamin Herrenschmidt#endif 7143c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R10(r13) 7153c726f8dSBenjamin Herrenschmidt std r11,PACA_EXSLB+EX_R11(r13) 7163c726f8dSBenjamin Herrenschmidt std r12,PACA_EXSLB+EX_R12(r13) 7173c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 7183c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 7193356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 7203356bb9fSDavid Gibson ld r12,LPPACASRR1(r12) 7213c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode 7223c726f8dSBenjamin Herrenschmidt 7233c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 7243c726f8dSBenjamin Herrenschmidtslb_miss_user_iseries: 7253c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 7263c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 7273c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 7283c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 7293c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 7303c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 7313c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 7323c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 7333c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 7343c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_ISERIES_2 7353c726f8dSBenjamin Herrenschmidt b slb_miss_user_common 7363c726f8dSBenjamin Herrenschmidt#endif 73714cf11afSPaul Mackerras 73814cf11afSPaul Mackerras MASKABLE_EXCEPTION_ISERIES(0x500, hardware_interrupt) 73914cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x600, alignment, PACA_EXGEN) 74014cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x700, program_check, PACA_EXGEN) 74114cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x800, fp_unavailable, PACA_EXGEN) 74214cf11afSPaul Mackerras MASKABLE_EXCEPTION_ISERIES(0x900, decrementer) 74314cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0xa00, trap_0a, PACA_EXGEN) 74414cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0xb00, trap_0b, PACA_EXGEN) 74514cf11afSPaul Mackerras 74614cf11afSPaul Mackerras .globl system_call_iSeries 74714cf11afSPaul Mackerrassystem_call_iSeries: 74814cf11afSPaul Mackerras mr r9,r13 749b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 75014cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 75114cf11afSPaul Mackerras b system_call_common 75214cf11afSPaul Mackerras 75314cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xd00, single_step, PACA_EXGEN) 75414cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xe00, trap_0e, PACA_EXGEN) 75514cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xf00, performance_monitor, PACA_EXGEN) 75614cf11afSPaul Mackerras 75714cf11afSPaul Mackerras .globl system_reset_iSeries 75814cf11afSPaul Mackerrassystem_reset_iSeries: 759b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* Get paca address */ 76014cf11afSPaul Mackerras mfmsr r24 76114cf11afSPaul Mackerras ori r24,r24,MSR_RI 76214cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 76314cf11afSPaul Mackerras lhz r24,PACAPACAINDEX(r13) /* Get processor # */ 76414cf11afSPaul Mackerras cmpwi 0,r24,0 /* Are we processor 0? */ 76514cf11afSPaul Mackerras beq .__start_initialization_iSeries /* Start up the first processor */ 76614cf11afSPaul Mackerras mfspr r4,SPRN_CTRLF 76714cf11afSPaul Mackerras li r5,CTRL_RUNLATCH /* Turn off the run light */ 76814cf11afSPaul Mackerras andc r4,r4,r5 76914cf11afSPaul Mackerras mtspr SPRN_CTRLT,r4 77014cf11afSPaul Mackerras 77114cf11afSPaul Mackerras1: 77214cf11afSPaul Mackerras HMT_LOW 77314cf11afSPaul Mackerras#ifdef CONFIG_SMP 77414cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor 77514cf11afSPaul Mackerras * should start */ 77614cf11afSPaul Mackerras sync 777e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,current_set) 77814cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 77914cf11afSPaul Mackerras ldx r3,r3,r28 78014cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 78114cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 78214cf11afSPaul Mackerras 78314cf11afSPaul Mackerras cmpwi 0,r23,0 78414cf11afSPaul Mackerras beq iSeries_secondary_smp_loop /* Loop until told to go */ 78514cf11afSPaul Mackerras bne .__secondary_start /* Loop until told to go */ 78614cf11afSPaul MackerrasiSeries_secondary_smp_loop: 78714cf11afSPaul Mackerras /* Let the Hypervisor know we are alive */ 78814cf11afSPaul Mackerras /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */ 78914cf11afSPaul Mackerras lis r3,0x8002 79014cf11afSPaul Mackerras rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */ 79114cf11afSPaul Mackerras#else /* CONFIG_SMP */ 79214cf11afSPaul Mackerras /* Yield the processor. This is required for non-SMP kernels 79314cf11afSPaul Mackerras which are running on multi-threaded machines. */ 79414cf11afSPaul Mackerras lis r3,0x8000 79514cf11afSPaul Mackerras rldicr r3,r3,32,15 /* r3 = (r3 << 32) & 0xffff000000000000 */ 79614cf11afSPaul Mackerras addi r3,r3,18 /* r3 = 0x8000000000000012 which is "yield" */ 79714cf11afSPaul Mackerras li r4,0 /* "yield timed" */ 79814cf11afSPaul Mackerras li r5,-1 /* "yield forever" */ 79914cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 80014cf11afSPaul Mackerras li r0,-1 /* r0=-1 indicates a Hypervisor call */ 80114cf11afSPaul Mackerras sc /* Invoke the hypervisor via a system call */ 802b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* Put r13 back ???? */ 80314cf11afSPaul Mackerras b 1b /* If SMP not configured, secondaries 80414cf11afSPaul Mackerras * loop forever */ 80514cf11afSPaul Mackerras 80614cf11afSPaul Mackerras .globl decrementer_iSeries_masked 80714cf11afSPaul Mackerrasdecrementer_iSeries_masked: 808f9b4045dSMichael Ellerman /* We may not have a valid TOC pointer in here. */ 80914cf11afSPaul Mackerras li r11,1 8103356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 8113356bb9fSDavid Gibson stb r11,LPPACADECRINT(r12) 812f9b4045dSMichael Ellerman LOAD_REG_IMMEDIATE(r12, tb_ticks_per_jiffy) 813f9b4045dSMichael Ellerman lwz r12,0(r12) 81414cf11afSPaul Mackerras mtspr SPRN_DEC,r12 81514cf11afSPaul Mackerras /* fall through */ 81614cf11afSPaul Mackerras 81714cf11afSPaul Mackerras .globl hardware_interrupt_iSeries_masked 81814cf11afSPaul Mackerrashardware_interrupt_iSeries_masked: 81914cf11afSPaul Mackerras mtcrf 0x80,r9 /* Restore regs */ 8203356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 8213356bb9fSDavid Gibson ld r11,LPPACASRR0(r12) 8223356bb9fSDavid Gibson ld r12,LPPACASRR1(r12) 823b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 824b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 82514cf11afSPaul Mackerras ld r9,PACA_EXGEN+EX_R9(r13) 82614cf11afSPaul Mackerras ld r10,PACA_EXGEN+EX_R10(r13) 82714cf11afSPaul Mackerras ld r11,PACA_EXGEN+EX_R11(r13) 82814cf11afSPaul Mackerras ld r12,PACA_EXGEN+EX_R12(r13) 82914cf11afSPaul Mackerras ld r13,PACA_EXGEN+EX_R13(r13) 83014cf11afSPaul Mackerras rfid 83114cf11afSPaul Mackerras b . /* prevent speculative execution */ 83214cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 83314cf11afSPaul Mackerras 83414cf11afSPaul Mackerras/*** Common interrupt handlers ***/ 83514cf11afSPaul Mackerras 83614cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception) 83714cf11afSPaul Mackerras 83814cf11afSPaul Mackerras /* 83914cf11afSPaul Mackerras * Machine check is different because we use a different 84014cf11afSPaul Mackerras * save area: PACA_EXMC instead of PACA_EXGEN. 84114cf11afSPaul Mackerras */ 84214cf11afSPaul Mackerras .align 7 84314cf11afSPaul Mackerras .globl machine_check_common 84414cf11afSPaul Mackerrasmachine_check_common: 84514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC) 846f39224a8SPaul Mackerras FINISH_NAP 84714cf11afSPaul Mackerras DISABLE_INTS 84814cf11afSPaul Mackerras bl .save_nvgprs 84914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 85014cf11afSPaul Mackerras bl .machine_check_exception 85114cf11afSPaul Mackerras b .ret_from_except 85214cf11afSPaul Mackerras 85314cf11afSPaul Mackerras STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt) 85414cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception) 85514cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception) 85614cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception) 85714cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception) 858f39224a8SPaul Mackerras STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception) 85914cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception) 86014cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 86114cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception) 86214cf11afSPaul Mackerras#else 86314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception) 86414cf11afSPaul Mackerras#endif 865acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 866acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception) 867acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception) 868acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception) 869acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 87014cf11afSPaul Mackerras 87114cf11afSPaul Mackerras/* 87214cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad. 87314cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca, 87414cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer, 87514cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 87614cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there, 87714cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics. 87814cf11afSPaul Mackerras */ 87914cf11afSPaul Mackerrasbad_stack: 88014cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 88114cf11afSPaul Mackerras subi r1,r1,64+INT_FRAME_SIZE 88214cf11afSPaul Mackerras std r9,_CCR(r1) 88314cf11afSPaul Mackerras std r10,GPR1(r1) 88414cf11afSPaul Mackerras std r11,_NIP(r1) 88514cf11afSPaul Mackerras std r12,_MSR(r1) 886b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 887b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 88814cf11afSPaul Mackerras std r11,_DAR(r1) 88914cf11afSPaul Mackerras std r12,_DSISR(r1) 89014cf11afSPaul Mackerras mflr r10 89114cf11afSPaul Mackerras mfctr r11 89214cf11afSPaul Mackerras mfxer r12 89314cf11afSPaul Mackerras std r10,_LINK(r1) 89414cf11afSPaul Mackerras std r11,_CTR(r1) 89514cf11afSPaul Mackerras std r12,_XER(r1) 89614cf11afSPaul Mackerras SAVE_GPR(0,r1) 89714cf11afSPaul Mackerras SAVE_GPR(2,r1) 89814cf11afSPaul Mackerras SAVE_4GPRS(3,r1) 89914cf11afSPaul Mackerras SAVE_2GPRS(7,r1) 90014cf11afSPaul Mackerras SAVE_10GPRS(12,r1) 90114cf11afSPaul Mackerras SAVE_10GPRS(22,r1) 90214cf11afSPaul Mackerras addi r11,r1,INT_FRAME_SIZE 90314cf11afSPaul Mackerras std r11,0(r1) 90414cf11afSPaul Mackerras li r12,0 90514cf11afSPaul Mackerras std r12,0(r11) 90614cf11afSPaul Mackerras ld r2,PACATOC(r13) 90714cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 90814cf11afSPaul Mackerras bl .kernel_bad_stack 90914cf11afSPaul Mackerras b 1b 91014cf11afSPaul Mackerras 91114cf11afSPaul Mackerras/* 91214cf11afSPaul Mackerras * Return from an exception with minimal checks. 91314cf11afSPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON. 91414cf11afSPaul Mackerras * If interrupts have been enabled, or anything has been 91514cf11afSPaul Mackerras * done that might have changed the scheduling status of 91614cf11afSPaul Mackerras * any task or sent any task a signal, you should use 91714cf11afSPaul Mackerras * ret_from_except or ret_from_except_lite instead of this. 91814cf11afSPaul Mackerras */ 91940ef8cbcSPaul Mackerras .globl fast_exception_return 92014cf11afSPaul Mackerrasfast_exception_return: 92114cf11afSPaul Mackerras ld r12,_MSR(r1) 92214cf11afSPaul Mackerras ld r11,_NIP(r1) 92314cf11afSPaul Mackerras andi. r3,r12,MSR_RI /* check if RI is set */ 92414cf11afSPaul Mackerras beq- unrecov_fer 925c6622f63SPaul Mackerras 926c6622f63SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING 927c6622f63SPaul Mackerras andi. r3,r12,MSR_PR 928c6622f63SPaul Mackerras beq 2f 929c6622f63SPaul Mackerras ACCOUNT_CPU_USER_EXIT(r3, r4) 930c6622f63SPaul Mackerras2: 931c6622f63SPaul Mackerras#endif 932c6622f63SPaul Mackerras 93314cf11afSPaul Mackerras ld r3,_CCR(r1) 93414cf11afSPaul Mackerras ld r4,_LINK(r1) 93514cf11afSPaul Mackerras ld r5,_CTR(r1) 93614cf11afSPaul Mackerras ld r6,_XER(r1) 93714cf11afSPaul Mackerras mtcr r3 93814cf11afSPaul Mackerras mtlr r4 93914cf11afSPaul Mackerras mtctr r5 94014cf11afSPaul Mackerras mtxer r6 94114cf11afSPaul Mackerras REST_GPR(0, r1) 94214cf11afSPaul Mackerras REST_8GPRS(2, r1) 94314cf11afSPaul Mackerras 94414cf11afSPaul Mackerras mfmsr r10 94514cf11afSPaul Mackerras clrrdi r10,r10,2 /* clear RI (LE is 0 already) */ 94614cf11afSPaul Mackerras mtmsrd r10,1 94714cf11afSPaul Mackerras 948b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 949b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 95014cf11afSPaul Mackerras REST_4GPRS(10, r1) 95114cf11afSPaul Mackerras ld r1,GPR1(r1) 95214cf11afSPaul Mackerras rfid 95314cf11afSPaul Mackerras b . /* prevent speculative execution */ 95414cf11afSPaul Mackerras 95514cf11afSPaul Mackerrasunrecov_fer: 95614cf11afSPaul Mackerras bl .save_nvgprs 95714cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 95814cf11afSPaul Mackerras bl .unrecoverable_exception 95914cf11afSPaul Mackerras b 1b 96014cf11afSPaul Mackerras 96114cf11afSPaul Mackerras/* 96214cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR, 96314cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12, 96414cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen. 96514cf11afSPaul Mackerras */ 96614cf11afSPaul Mackerras .align 7 96714cf11afSPaul Mackerras .globl data_access_common 96814cf11afSPaul Mackerrasdata_access_common: 969b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 97014cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 971b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 97214cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 97314cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN) 97414cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 97514cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 97614cf11afSPaul Mackerras li r5,0x300 97714cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 97814cf11afSPaul Mackerras 97914cf11afSPaul Mackerras .align 7 98014cf11afSPaul Mackerras .globl instruction_access_common 98114cf11afSPaul Mackerrasinstruction_access_common: 98214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN) 98314cf11afSPaul Mackerras ld r3,_NIP(r1) 98414cf11afSPaul Mackerras andis. r4,r12,0x5820 98514cf11afSPaul Mackerras li r5,0x400 98614cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 98714cf11afSPaul Mackerras 9883c726f8dSBenjamin Herrenschmidt/* 9893c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual 9903c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used 9913c726f8dSBenjamin Herrenschmidt */ 9923c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 9933c726f8dSBenjamin Herrenschmidt .align 7 9943c726f8dSBenjamin Herrenschmidt .globl slb_miss_user_common 9953c726f8dSBenjamin Herrenschmidtslb_miss_user_common: 9963c726f8dSBenjamin Herrenschmidt mflr r10 9973c726f8dSBenjamin Herrenschmidt std r3,PACA_EXGEN+EX_DAR(r13) 9983c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXGEN+EX_CCR(r13) 9993c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_LR(r13) 10003c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_SRR0(r13) 10013c726f8dSBenjamin Herrenschmidt bl .slb_allocate_user 10023c726f8dSBenjamin Herrenschmidt 10033c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_LR(r13) 10043c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXGEN+EX_R3(r13) 10053c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXGEN+EX_CCR(r13) 10063c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_SRR0(r13) 10073c726f8dSBenjamin Herrenschmidt mtlr r10 10083c726f8dSBenjamin Herrenschmidt beq- slb_miss_fault 10093c726f8dSBenjamin Herrenschmidt 10103c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 10113c726f8dSBenjamin Herrenschmidt beq- unrecov_user_slb 10123c726f8dSBenjamin Herrenschmidt mfmsr r10 10133c726f8dSBenjamin Herrenschmidt 10143c726f8dSBenjamin Herrenschmidt.machine push 10153c726f8dSBenjamin Herrenschmidt.machine "power4" 10163c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 10173c726f8dSBenjamin Herrenschmidt.machine pop 10183c726f8dSBenjamin Herrenschmidt 10193c726f8dSBenjamin Herrenschmidt clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */ 10203c726f8dSBenjamin Herrenschmidt mtmsrd r10,1 10213c726f8dSBenjamin Herrenschmidt 10223c726f8dSBenjamin Herrenschmidt mtspr SRR0,r11 10233c726f8dSBenjamin Herrenschmidt mtspr SRR1,r12 10243c726f8dSBenjamin Herrenschmidt 10253c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXGEN+EX_R9(r13) 10263c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_R10(r13) 10273c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_R11(r13) 10283c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXGEN+EX_R12(r13) 10293c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXGEN+EX_R13(r13) 10303c726f8dSBenjamin Herrenschmidt rfid 10313c726f8dSBenjamin Herrenschmidt b . 10323c726f8dSBenjamin Herrenschmidt 10333c726f8dSBenjamin Herrenschmidtslb_miss_fault: 10343c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN) 10353c726f8dSBenjamin Herrenschmidt ld r4,PACA_EXGEN+EX_DAR(r13) 10363c726f8dSBenjamin Herrenschmidt li r5,0 10373c726f8dSBenjamin Herrenschmidt std r4,_DAR(r1) 10383c726f8dSBenjamin Herrenschmidt std r5,_DSISR(r1) 10393c726f8dSBenjamin Herrenschmidt b .handle_page_fault 10403c726f8dSBenjamin Herrenschmidt 10413c726f8dSBenjamin Herrenschmidtunrecov_user_slb: 10423c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN) 10433c726f8dSBenjamin Herrenschmidt DISABLE_INTS 10443c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 10453c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 10463c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 10473c726f8dSBenjamin Herrenschmidt b 1b 10483c726f8dSBenjamin Herrenschmidt 10493c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 10503c726f8dSBenjamin Herrenschmidt 10513c726f8dSBenjamin Herrenschmidt 10523c726f8dSBenjamin Herrenschmidt/* 10533c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR, 10543c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return 10553c726f8dSBenjamin Herrenschmidt * r3 has the faulting address 10563c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb. 10573c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3 10583c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure. 10593c726f8dSBenjamin Herrenschmidt */ 10603c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode) 10613c726f8dSBenjamin Herrenschmidt mflr r10 10623c726f8dSBenjamin Herrenschmidt 10633c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 10643c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_LR(r13) /* save LR */ 10653c726f8dSBenjamin Herrenschmidt 10663c726f8dSBenjamin Herrenschmidt bl .slb_allocate_realmode 10673c726f8dSBenjamin Herrenschmidt 10683c726f8dSBenjamin Herrenschmidt /* All done -- return from exception. */ 10693c726f8dSBenjamin Herrenschmidt 10703c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_LR(r13) 10713c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXSLB+EX_R3(r13) 10723c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 10733c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 10743356bb9fSDavid Gibson ld r11,PACALPPACAPTR(r13) 10753356bb9fSDavid Gibson ld r11,LPPACASRR0(r11) /* get SRR0 value */ 10763c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 10773c726f8dSBenjamin Herrenschmidt 10783c726f8dSBenjamin Herrenschmidt mtlr r10 10793c726f8dSBenjamin Herrenschmidt 10803c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 10813c726f8dSBenjamin Herrenschmidt beq- unrecov_slb 10823c726f8dSBenjamin Herrenschmidt 10833c726f8dSBenjamin Herrenschmidt.machine push 10843c726f8dSBenjamin Herrenschmidt.machine "power4" 10853c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 10863c726f8dSBenjamin Herrenschmidt mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */ 10873c726f8dSBenjamin Herrenschmidt.machine pop 10883c726f8dSBenjamin Herrenschmidt 10893c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 10903c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR0,r11 10913c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR1,r12 10923c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 10933c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXSLB+EX_R9(r13) 10943c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_R10(r13) 10953c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R11(r13) 10963c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R12(r13) 10973c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXSLB+EX_R13(r13) 10983c726f8dSBenjamin Herrenschmidt rfid 10993c726f8dSBenjamin Herrenschmidt b . /* prevent speculative execution */ 11003c726f8dSBenjamin Herrenschmidt 11013c726f8dSBenjamin Herrenschmidtunrecov_slb: 11023c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB) 11033c726f8dSBenjamin Herrenschmidt DISABLE_INTS 11043c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 11053c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 11063c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 11073c726f8dSBenjamin Herrenschmidt b 1b 11083c726f8dSBenjamin Herrenschmidt 110914cf11afSPaul Mackerras .align 7 111014cf11afSPaul Mackerras .globl hardware_interrupt_common 111114cf11afSPaul Mackerras .globl hardware_interrupt_entry 111214cf11afSPaul Mackerrashardware_interrupt_common: 111314cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN) 1114f39224a8SPaul Mackerras FINISH_NAP 111514cf11afSPaul Mackerrashardware_interrupt_entry: 111614cf11afSPaul Mackerras DISABLE_INTS 1117cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on 111814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 111914cf11afSPaul Mackerras bl .do_IRQ 112014cf11afSPaul Mackerras b .ret_from_except_lite 112114cf11afSPaul Mackerras 1122f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 1123f39224a8SPaul Mackerraspower4_fixup_nap: 1124f39224a8SPaul Mackerras andc r9,r9,r10 1125f39224a8SPaul Mackerras std r9,TI_LOCAL_FLAGS(r11) 1126f39224a8SPaul Mackerras ld r10,_LINK(r1) /* make idle task do the */ 1127f39224a8SPaul Mackerras std r10,_NIP(r1) /* equivalent of a blr */ 1128f39224a8SPaul Mackerras blr 1129f39224a8SPaul Mackerras#endif 1130f39224a8SPaul Mackerras 113114cf11afSPaul Mackerras .align 7 113214cf11afSPaul Mackerras .globl alignment_common 113314cf11afSPaul Mackerrasalignment_common: 1134b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 113514cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 1136b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 113714cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 113814cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN) 113914cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 114014cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 114114cf11afSPaul Mackerras std r3,_DAR(r1) 114214cf11afSPaul Mackerras std r4,_DSISR(r1) 114314cf11afSPaul Mackerras bl .save_nvgprs 114414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 114514cf11afSPaul Mackerras ENABLE_INTS 114614cf11afSPaul Mackerras bl .alignment_exception 114714cf11afSPaul Mackerras b .ret_from_except 114814cf11afSPaul Mackerras 114914cf11afSPaul Mackerras .align 7 115014cf11afSPaul Mackerras .globl program_check_common 115114cf11afSPaul Mackerrasprogram_check_common: 115214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN) 115314cf11afSPaul Mackerras bl .save_nvgprs 115414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 115514cf11afSPaul Mackerras ENABLE_INTS 115614cf11afSPaul Mackerras bl .program_check_exception 115714cf11afSPaul Mackerras b .ret_from_except 115814cf11afSPaul Mackerras 115914cf11afSPaul Mackerras .align 7 116014cf11afSPaul Mackerras .globl fp_unavailable_common 116114cf11afSPaul Mackerrasfp_unavailable_common: 116214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN) 116314cf11afSPaul Mackerras bne .load_up_fpu /* if from user, just load it up */ 116414cf11afSPaul Mackerras bl .save_nvgprs 116514cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 116614cf11afSPaul Mackerras ENABLE_INTS 116714cf11afSPaul Mackerras bl .kernel_fp_unavailable_exception 116814cf11afSPaul Mackerras BUG_OPCODE 116914cf11afSPaul Mackerras 117014cf11afSPaul Mackerras .align 7 117114cf11afSPaul Mackerras .globl altivec_unavailable_common 117214cf11afSPaul Mackerrasaltivec_unavailable_common: 117314cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN) 117414cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 117514cf11afSPaul MackerrasBEGIN_FTR_SECTION 117614cf11afSPaul Mackerras bne .load_up_altivec /* if from user, just load it up */ 117714cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) 117814cf11afSPaul Mackerras#endif 117914cf11afSPaul Mackerras bl .save_nvgprs 118014cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 118114cf11afSPaul Mackerras ENABLE_INTS 118214cf11afSPaul Mackerras bl .altivec_unavailable_exception 118314cf11afSPaul Mackerras b .ret_from_except 118414cf11afSPaul Mackerras 118514cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 118614cf11afSPaul Mackerras/* 118714cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk) 118814cf11afSPaul Mackerras * Disable VMX for the task which had it previously, 118914cf11afSPaul Mackerras * and save its vector registers in its thread_struct. 119014cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return. 119114cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every 119214cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers). 119314cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current' 119414cf11afSPaul Mackerras */ 119514cf11afSPaul Mackerras_STATIC(load_up_altivec) 119614cf11afSPaul Mackerras mfmsr r5 /* grab the current MSR */ 119714cf11afSPaul Mackerras oris r5,r5,MSR_VEC@h 119814cf11afSPaul Mackerras mtmsrd r5 /* enable use of VMX now */ 119914cf11afSPaul Mackerras isync 120014cf11afSPaul Mackerras 120114cf11afSPaul Mackerras/* 120214cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too 120314cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU 120414cf11afSPaul Mackerras * to another. Instead we call giveup_altvec in switch_to. 120514cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context 120614cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually 120714cf11afSPaul Mackerras * avoid saving all of the VREGs here... 120814cf11afSPaul Mackerras */ 120914cf11afSPaul Mackerras#ifndef CONFIG_SMP 121014cf11afSPaul Mackerras ld r3,last_task_used_altivec@got(r2) 121114cf11afSPaul Mackerras ld r4,0(r3) 121214cf11afSPaul Mackerras cmpdi 0,r4,0 121314cf11afSPaul Mackerras beq 1f 121414cf11afSPaul Mackerras /* Save VMX state to last_task_used_altivec's THREAD struct */ 121514cf11afSPaul Mackerras addi r4,r4,THREAD 121614cf11afSPaul Mackerras SAVE_32VRS(0,r5,r4) 121714cf11afSPaul Mackerras mfvscr vr0 121814cf11afSPaul Mackerras li r10,THREAD_VSCR 121914cf11afSPaul Mackerras stvx vr0,r10,r4 122014cf11afSPaul Mackerras /* Disable VMX for last_task_used_altivec */ 122114cf11afSPaul Mackerras ld r5,PT_REGS(r4) 122214cf11afSPaul Mackerras ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 122314cf11afSPaul Mackerras lis r6,MSR_VEC@h 122414cf11afSPaul Mackerras andc r4,r4,r6 122514cf11afSPaul Mackerras std r4,_MSR-STACK_FRAME_OVERHEAD(r5) 122614cf11afSPaul Mackerras1: 122714cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 122814cf11afSPaul Mackerras /* Hack: if we get an altivec unavailable trap with VRSAVE 122914cf11afSPaul Mackerras * set to all zeros, we assume this is a broken application 123014cf11afSPaul Mackerras * that fails to set it properly, and thus we switch it to 123114cf11afSPaul Mackerras * all 1's 123214cf11afSPaul Mackerras */ 123314cf11afSPaul Mackerras mfspr r4,SPRN_VRSAVE 123414cf11afSPaul Mackerras cmpdi 0,r4,0 123514cf11afSPaul Mackerras bne+ 1f 123614cf11afSPaul Mackerras li r4,-1 123714cf11afSPaul Mackerras mtspr SPRN_VRSAVE,r4 123814cf11afSPaul Mackerras1: 123914cf11afSPaul Mackerras /* enable use of VMX after return */ 124014cf11afSPaul Mackerras ld r4,PACACURRENT(r13) 124114cf11afSPaul Mackerras addi r5,r4,THREAD /* Get THREAD */ 124214cf11afSPaul Mackerras oris r12,r12,MSR_VEC@h 124314cf11afSPaul Mackerras std r12,_MSR(r1) 124414cf11afSPaul Mackerras li r4,1 124514cf11afSPaul Mackerras li r10,THREAD_VSCR 124614cf11afSPaul Mackerras stw r4,THREAD_USED_VR(r5) 124714cf11afSPaul Mackerras lvx vr0,r10,r5 124814cf11afSPaul Mackerras mtvscr vr0 124914cf11afSPaul Mackerras REST_32VRS(0,r4,r5) 125014cf11afSPaul Mackerras#ifndef CONFIG_SMP 125114cf11afSPaul Mackerras /* Update last_task_used_math to 'current' */ 125214cf11afSPaul Mackerras subi r4,r5,THREAD /* Back to 'current' */ 125314cf11afSPaul Mackerras std r4,0(r3) 125414cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 125514cf11afSPaul Mackerras /* restore registers and return */ 125614cf11afSPaul Mackerras b fast_exception_return 125714cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */ 125814cf11afSPaul Mackerras 125914cf11afSPaul Mackerras/* 126014cf11afSPaul Mackerras * Hash table stuff 126114cf11afSPaul Mackerras */ 126214cf11afSPaul Mackerras .align 7 126314cf11afSPaul Mackerras_GLOBAL(do_hash_page) 126414cf11afSPaul Mackerras std r3,_DAR(r1) 126514cf11afSPaul Mackerras std r4,_DSISR(r1) 126614cf11afSPaul Mackerras 126714cf11afSPaul Mackerras andis. r0,r4,0xa450 /* weird error? */ 126814cf11afSPaul Mackerras bne- .handle_page_fault /* if not, try to insert a HPTE */ 126914cf11afSPaul MackerrasBEGIN_FTR_SECTION 127014cf11afSPaul Mackerras andis. r0,r4,0x0020 /* Is it a segment table fault? */ 127114cf11afSPaul Mackerras bne- .do_ste_alloc /* If so handle it */ 127214cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 127314cf11afSPaul Mackerras 127414cf11afSPaul Mackerras /* 127514cf11afSPaul Mackerras * We need to set the _PAGE_USER bit if MSR_PR is set or if we are 127614cf11afSPaul Mackerras * accessing a userspace segment (even from the kernel). We assume 127714cf11afSPaul Mackerras * kernel addresses always have the high bit set. 127814cf11afSPaul Mackerras */ 127914cf11afSPaul Mackerras rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */ 128014cf11afSPaul Mackerras rotldi r0,r3,15 /* Move high bit into MSR_PR posn */ 128114cf11afSPaul Mackerras orc r0,r12,r0 /* MSR_PR | ~high_bit */ 128214cf11afSPaul Mackerras rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */ 128314cf11afSPaul Mackerras ori r4,r4,1 /* add _PAGE_PRESENT */ 128414cf11afSPaul Mackerras rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */ 128514cf11afSPaul Mackerras 128614cf11afSPaul Mackerras /* 128714cf11afSPaul Mackerras * On iSeries, we soft-disable interrupts here, then 128814cf11afSPaul Mackerras * hard-enable interrupts so that the hash_page code can spin on 128914cf11afSPaul Mackerras * the hash_table_lock without problems on a shared processor. 129014cf11afSPaul Mackerras */ 129114cf11afSPaul Mackerras DISABLE_INTS 129214cf11afSPaul Mackerras 129314cf11afSPaul Mackerras /* 129414cf11afSPaul Mackerras * r3 contains the faulting address 129514cf11afSPaul Mackerras * r4 contains the required access permissions 129614cf11afSPaul Mackerras * r5 contains the trap number 129714cf11afSPaul Mackerras * 129814cf11afSPaul Mackerras * at return r3 = 0 for success 129914cf11afSPaul Mackerras */ 130014cf11afSPaul Mackerras bl .hash_page /* build HPTE if possible */ 130114cf11afSPaul Mackerras cmpdi r3,0 /* see if hash_page succeeded */ 130214cf11afSPaul Mackerras 130314cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 130414cf11afSPaul Mackerras /* 130514cf11afSPaul Mackerras * If we had interrupts soft-enabled at the point where the 130614cf11afSPaul Mackerras * DSI/ISI occurred, and an interrupt came in during hash_page, 130714cf11afSPaul Mackerras * handle it now. 130814cf11afSPaul Mackerras * We jump to ret_from_except_lite rather than fast_exception_return 130914cf11afSPaul Mackerras * because ret_from_except_lite will check for and handle pending 131014cf11afSPaul Mackerras * interrupts if necessary. 131114cf11afSPaul Mackerras */ 131214cf11afSPaul Mackerras beq .ret_from_except_lite 131314cf11afSPaul Mackerras /* For a hash failure, we don't bother re-enabling interrupts */ 131414cf11afSPaul Mackerras ble- 12f 131514cf11afSPaul Mackerras 131614cf11afSPaul Mackerras /* 131714cf11afSPaul Mackerras * hash_page couldn't handle it, set soft interrupt enable back 131814cf11afSPaul Mackerras * to what it was before the trap. Note that .local_irq_restore 131914cf11afSPaul Mackerras * handles any interrupts pending at this point. 132014cf11afSPaul Mackerras */ 132114cf11afSPaul Mackerras ld r3,SOFTE(r1) 132214cf11afSPaul Mackerras bl .local_irq_restore 132314cf11afSPaul Mackerras b 11f 132414cf11afSPaul Mackerras#else 132514cf11afSPaul Mackerras beq fast_exception_return /* Return from exception on success */ 132614cf11afSPaul Mackerras ble- 12f /* Failure return from hash_page */ 132714cf11afSPaul Mackerras 132814cf11afSPaul Mackerras /* fall through */ 132914cf11afSPaul Mackerras#endif 133014cf11afSPaul Mackerras 133114cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */ 133214cf11afSPaul Mackerras_GLOBAL(handle_page_fault) 133314cf11afSPaul Mackerras ENABLE_INTS 133414cf11afSPaul Mackerras11: ld r4,_DAR(r1) 133514cf11afSPaul Mackerras ld r5,_DSISR(r1) 133614cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 133714cf11afSPaul Mackerras bl .do_page_fault 133814cf11afSPaul Mackerras cmpdi r3,0 133914cf11afSPaul Mackerras beq+ .ret_from_except_lite 134014cf11afSPaul Mackerras bl .save_nvgprs 134114cf11afSPaul Mackerras mr r5,r3 134214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 134314cf11afSPaul Mackerras lwz r4,_DAR(r1) 134414cf11afSPaul Mackerras bl .bad_page_fault 134514cf11afSPaul Mackerras b .ret_from_except 134614cf11afSPaul Mackerras 134714cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused 134814cf11afSPaul Mackerras * the PTE insertion 134914cf11afSPaul Mackerras */ 135014cf11afSPaul Mackerras12: bl .save_nvgprs 135114cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 135214cf11afSPaul Mackerras lwz r4,_DAR(r1) 135314cf11afSPaul Mackerras bl .low_hash_fault 135414cf11afSPaul Mackerras b .ret_from_except 135514cf11afSPaul Mackerras 135614cf11afSPaul Mackerras /* here we have a segment miss */ 135714cf11afSPaul Mackerras_GLOBAL(do_ste_alloc) 135814cf11afSPaul Mackerras bl .ste_allocate /* try to insert stab entry */ 135914cf11afSPaul Mackerras cmpdi r3,0 136014cf11afSPaul Mackerras beq+ fast_exception_return 136114cf11afSPaul Mackerras b .handle_page_fault 136214cf11afSPaul Mackerras 136314cf11afSPaul Mackerras/* 136414cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR, 136514cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 136614cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb. 136714cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure. 136814cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc. 136914cf11afSPaul Mackerras */ 137014cf11afSPaul Mackerras .align 7 137114cf11afSPaul Mackerras_GLOBAL(do_stab_bolted) 137214cf11afSPaul Mackerras stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 137314cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */ 137414cf11afSPaul Mackerras 137514cf11afSPaul Mackerras /* Hash to the primary group */ 137614cf11afSPaul Mackerras ld r10,PACASTABVIRT(r13) 1377b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 137814cf11afSPaul Mackerras srdi r11,r11,28 137914cf11afSPaul Mackerras rldimi r10,r11,7,52 /* r10 = first ste of the group */ 138014cf11afSPaul Mackerras 138114cf11afSPaul Mackerras /* Calculate VSID */ 138214cf11afSPaul Mackerras /* This is a kernel address, so protovsid = ESID */ 138314cf11afSPaul Mackerras ASM_VSID_SCRAMBLE(r11, r9) 138414cf11afSPaul Mackerras rldic r9,r11,12,16 /* r9 = vsid << 12 */ 138514cf11afSPaul Mackerras 138614cf11afSPaul Mackerras /* Search the primary group for a free entry */ 138714cf11afSPaul Mackerras1: ld r11,0(r10) /* Test valid bit of the current ste */ 138814cf11afSPaul Mackerras andi. r11,r11,0x80 138914cf11afSPaul Mackerras beq 2f 139014cf11afSPaul Mackerras addi r10,r10,16 139114cf11afSPaul Mackerras andi. r11,r10,0x70 139214cf11afSPaul Mackerras bne 1b 139314cf11afSPaul Mackerras 139414cf11afSPaul Mackerras /* Stick for only searching the primary group for now. */ 139514cf11afSPaul Mackerras /* At least for now, we use a very simple random castout scheme */ 139614cf11afSPaul Mackerras /* Use the TB as a random number ; OR in 1 to avoid entry 0 */ 139714cf11afSPaul Mackerras mftb r11 139814cf11afSPaul Mackerras rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */ 139914cf11afSPaul Mackerras ori r11,r11,0x10 140014cf11afSPaul Mackerras 140114cf11afSPaul Mackerras /* r10 currently points to an ste one past the group of interest */ 140214cf11afSPaul Mackerras /* make it point to the randomly selected entry */ 140314cf11afSPaul Mackerras subi r10,r10,128 140414cf11afSPaul Mackerras or r10,r10,r11 /* r10 is the entry to invalidate */ 140514cf11afSPaul Mackerras 140614cf11afSPaul Mackerras isync /* mark the entry invalid */ 140714cf11afSPaul Mackerras ld r11,0(r10) 140814cf11afSPaul Mackerras rldicl r11,r11,56,1 /* clear the valid bit */ 140914cf11afSPaul Mackerras rotldi r11,r11,8 141014cf11afSPaul Mackerras std r11,0(r10) 141114cf11afSPaul Mackerras sync 141214cf11afSPaul Mackerras 141314cf11afSPaul Mackerras clrrdi r11,r11,28 /* Get the esid part of the ste */ 141414cf11afSPaul Mackerras slbie r11 141514cf11afSPaul Mackerras 141614cf11afSPaul Mackerras2: std r9,8(r10) /* Store the vsid part of the ste */ 141714cf11afSPaul Mackerras eieio 141814cf11afSPaul Mackerras 1419b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR /* Get the new esid */ 142014cf11afSPaul Mackerras clrrdi r11,r11,28 /* Permits a full 32b of ESID */ 142114cf11afSPaul Mackerras ori r11,r11,0x90 /* Turn on valid and kp */ 142214cf11afSPaul Mackerras std r11,0(r10) /* Put new entry back into the stab */ 142314cf11afSPaul Mackerras 142414cf11afSPaul Mackerras sync 142514cf11afSPaul Mackerras 142614cf11afSPaul Mackerras /* All done -- return from exception. */ 142714cf11afSPaul Mackerras lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 142814cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */ 142914cf11afSPaul Mackerras 143014cf11afSPaul Mackerras andi. r10,r12,MSR_RI 143114cf11afSPaul Mackerras beq- unrecov_slb 143214cf11afSPaul Mackerras 143314cf11afSPaul Mackerras mtcrf 0x80,r9 /* restore CR */ 143414cf11afSPaul Mackerras 143514cf11afSPaul Mackerras mfmsr r10 143614cf11afSPaul Mackerras clrrdi r10,r10,2 143714cf11afSPaul Mackerras mtmsrd r10,1 143814cf11afSPaul Mackerras 1439b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 1440b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 144114cf11afSPaul Mackerras ld r9,PACA_EXSLB+EX_R9(r13) 144214cf11afSPaul Mackerras ld r10,PACA_EXSLB+EX_R10(r13) 144314cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_R11(r13) 144414cf11afSPaul Mackerras ld r12,PACA_EXSLB+EX_R12(r13) 144514cf11afSPaul Mackerras ld r13,PACA_EXSLB+EX_R13(r13) 144614cf11afSPaul Mackerras rfid 144714cf11afSPaul Mackerras b . /* prevent speculative execution */ 144814cf11afSPaul Mackerras 144914cf11afSPaul Mackerras/* 145014cf11afSPaul Mackerras * Space for CPU0's segment table. 145114cf11afSPaul Mackerras * 145214cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before 145314cf11afSPaul Mackerras * we get control (with relocate on). The address is give to the hv 1454ee400b63SStephen Rothwell * as a page number (see xLparMap in lpardata.c), so this must be at a 145514cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >> 145614cf11afSPaul Mackerras * PAGE_SHIFT). 145714cf11afSPaul Mackerras */ 1458758438a7SMichael Ellerman . = STAB0_OFFSET /* 0x6000 */ 145914cf11afSPaul Mackerras .globl initial_stab 146014cf11afSPaul Mackerrasinitial_stab: 146114cf11afSPaul Mackerras .space 4096 146214cf11afSPaul Mackerras 146314cf11afSPaul Mackerras/* 146414cf11afSPaul Mackerras * Data area reserved for FWNMI option. 146514cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA. 146614cf11afSPaul Mackerras */ 146714cf11afSPaul Mackerras .= 0x7000 146814cf11afSPaul Mackerras .globl fwnmi_data_area 146914cf11afSPaul Mackerrasfwnmi_data_area: 147014cf11afSPaul Mackerras 147114cf11afSPaul Mackerras /* iSeries does not use the FWNMI stuff, so it is safe to put 147214cf11afSPaul Mackerras * this here, even if we later allow kernels that will boot on 147314cf11afSPaul Mackerras * both pSeries and iSeries */ 147414cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 147514cf11afSPaul Mackerras . = LPARMAP_PHYS 147614cf11afSPaul Mackerras#include "lparmap.s" 147714cf11afSPaul Mackerras/* 147814cf11afSPaul Mackerras * This ".text" is here for old compilers that generate a trailing 147914cf11afSPaul Mackerras * .note section when compiling .c files to .s 148014cf11afSPaul Mackerras */ 148114cf11afSPaul Mackerras .text 148214cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 148314cf11afSPaul Mackerras 148414cf11afSPaul Mackerras . = 0x8000 148514cf11afSPaul Mackerras 148614cf11afSPaul Mackerras/* 1487*f39b7a55SOlof Johansson * On pSeries and most other platforms, secondary processors spin 1488*f39b7a55SOlof Johansson * in the following code. 148914cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id) 149014cf11afSPaul Mackerras */ 1491*f39b7a55SOlof Johansson_GLOBAL(generic_secondary_smp_init) 149214cf11afSPaul Mackerras mr r24,r3 149314cf11afSPaul Mackerras 149414cf11afSPaul Mackerras /* turn on 64-bit mode */ 149514cf11afSPaul Mackerras bl .enable_64b_mode 149614cf11afSPaul Mackerras isync 149714cf11afSPaul Mackerras 149814cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 149914cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 150014cf11afSPaul Mackerras * which logical id maps to our physical one. 150114cf11afSPaul Mackerras */ 1502e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r13, paca) /* Get base vaddr of paca array */ 150314cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 150414cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 150514cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 150614cf11afSPaul Mackerras beq 2f 150714cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 150814cf11afSPaul Mackerras addi r5,r5,1 150914cf11afSPaul Mackerras cmpwi r5,NR_CPUS 151014cf11afSPaul Mackerras blt 1b 151114cf11afSPaul Mackerras 151214cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 151314cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 151414cf11afSPaul Mackerras 1515b5bbeb23SPaul Mackerras2: mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 151614cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 151714cf11afSPaul Mackerras mr r24,r5 151814cf11afSPaul Mackerras3: HMT_LOW 151914cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 152014cf11afSPaul Mackerras /* start. */ 152114cf11afSPaul Mackerras sync 152214cf11afSPaul Mackerras 1523*f39b7a55SOlof Johansson#ifndef CONFIG_SMP 1524*f39b7a55SOlof Johansson b 3b /* Never go on non-SMP */ 1525*f39b7a55SOlof Johansson#else 1526*f39b7a55SOlof Johansson cmpwi 0,r23,0 1527*f39b7a55SOlof Johansson beq 3b /* Loop until told to go */ 1528*f39b7a55SOlof Johansson 1529*f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 1530*f39b7a55SOlof Johansson LOAD_REG_IMMEDIATE(r23, cur_cpu_spec) 1531*f39b7a55SOlof Johansson ld r23,0(r23) 1532*f39b7a55SOlof Johansson ld r23,CPU_SPEC_RESTORE(r23) 1533*f39b7a55SOlof Johansson cmpdi 0,r23,0 1534*f39b7a55SOlof Johansson beq 4f 1535*f39b7a55SOlof Johansson ld r23,0(r23) 1536*f39b7a55SOlof Johansson mtctr r23 1537*f39b7a55SOlof Johansson bctrl 1538*f39b7a55SOlof Johansson 1539*f39b7a55SOlof Johansson4: /* Create a temp kernel stack for use before relocation is on. */ 154014cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 154114cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 154214cf11afSPaul Mackerras 1543*f39b7a55SOlof Johansson b .__secondary_start 154414cf11afSPaul Mackerras#endif 154514cf11afSPaul Mackerras 154614cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 154714cf11afSPaul Mackerras_STATIC(__start_initialization_iSeries) 154814cf11afSPaul Mackerras /* Clear out the BSS */ 1549e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r11,__bss_stop) 1550e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r8,__bss_start) 155114cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 155214cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 155314cf11afSPaul Mackerras rldicl. r11,r11,61,3 /* shift right by 3 */ 155414cf11afSPaul Mackerras beq 4f 155514cf11afSPaul Mackerras addi r8,r8,-8 155614cf11afSPaul Mackerras li r0,0 155714cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 155814cf11afSPaul Mackerras3: stdu r0,8(r8) 155914cf11afSPaul Mackerras bdnz 3b 156014cf11afSPaul Mackerras4: 1561e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r1,init_thread_union) 156214cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE 156314cf11afSPaul Mackerras li r0,0 156414cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 156514cf11afSPaul Mackerras 1566e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,cpu_specs) 1567e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4,cur_cpu_spec) 156814cf11afSPaul Mackerras li r5,0 156914cf11afSPaul Mackerras bl .identify_cpu 157014cf11afSPaul Mackerras 1571e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 157214cf11afSPaul Mackerras addi r2,r2,0x4000 157314cf11afSPaul Mackerras addi r2,r2,0x4000 157414cf11afSPaul Mackerras 157514cf11afSPaul Mackerras bl .iSeries_early_setup 1576ee400b63SStephen Rothwell bl .early_setup 157714cf11afSPaul Mackerras 157814cf11afSPaul Mackerras /* relocation is on at this point */ 157914cf11afSPaul Mackerras 158014cf11afSPaul Mackerras b .start_here_common 158114cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 158214cf11afSPaul Mackerras 158314cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 158414cf11afSPaul Mackerras 158514cf11afSPaul Mackerras_STATIC(__mmu_off) 158614cf11afSPaul Mackerras mfmsr r3 158714cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 158814cf11afSPaul Mackerras beqlr 158914cf11afSPaul Mackerras andc r3,r3,r0 159014cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 159114cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 159214cf11afSPaul Mackerras sync 159314cf11afSPaul Mackerras rfid 159414cf11afSPaul Mackerras b . /* prevent speculative execution */ 159514cf11afSPaul Mackerras 159614cf11afSPaul Mackerras 159714cf11afSPaul Mackerras/* 159814cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 159914cf11afSPaul Mackerras * depending on the value of r5. 160014cf11afSPaul Mackerras * 160114cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 160214cf11afSPaul Mackerras * in r3...r7 160314cf11afSPaul Mackerras * 160414cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 160514cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 160614cf11afSPaul Mackerras * 160714cf11afSPaul Mackerras */ 160814cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 1609be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 161014cf11afSPaul Mackerras /* 161114cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 161214cf11afSPaul Mackerras */ 161314cf11afSPaul Mackerras cmpldi cr0,r5,0 161414cf11afSPaul Mackerras bne .__boot_from_prom /* yes -> prom */ 1615be42d5faSPaul Mackerras#endif 161614cf11afSPaul Mackerras 161714cf11afSPaul Mackerras /* Save parameters */ 161814cf11afSPaul Mackerras mr r31,r3 161914cf11afSPaul Mackerras mr r30,r4 162014cf11afSPaul Mackerras 162114cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 162214cf11afSPaul Mackerras bl .enable_64b_mode 162314cf11afSPaul Mackerras 162414cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 1625*f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 1626*f39b7a55SOlof Johansson srwi r0,r0,16 1627*f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 1628*f39b7a55SOlof Johansson beq 1f 1629*f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 1630*f39b7a55SOlof Johansson beq 1f 1631*f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 1632*f39b7a55SOlof Johansson bne 2f 1633*f39b7a55SOlof Johansson1: bl .__cpu_preinit_ppc970 1634*f39b7a55SOlof Johansson2: 163514cf11afSPaul Mackerras 163614cf11afSPaul Mackerras /* Switch off MMU if not already */ 1637e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, .__after_prom_start - KERNELBASE) 163814cf11afSPaul Mackerras add r4,r4,r30 163914cf11afSPaul Mackerras bl .__mmu_off 164014cf11afSPaul Mackerras b .__after_prom_start 164114cf11afSPaul Mackerras 1642be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 164314cf11afSPaul Mackerras_STATIC(__boot_from_prom) 164414cf11afSPaul Mackerras /* Save parameters */ 164514cf11afSPaul Mackerras mr r31,r3 164614cf11afSPaul Mackerras mr r30,r4 164714cf11afSPaul Mackerras mr r29,r5 164814cf11afSPaul Mackerras mr r28,r6 164914cf11afSPaul Mackerras mr r27,r7 165014cf11afSPaul Mackerras 16516088857bSOlaf Hering /* 16526088857bSOlaf Hering * Align the stack to 16-byte boundary 16536088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 16546088857bSOlaf Hering * boot binary, the stack pointer will be unalignet on PowerMac 16556088857bSOlaf Hering */ 1656c05b4770SLinus Torvalds rldicr r1,r1,0,59 1657c05b4770SLinus Torvalds 165814cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 165914cf11afSPaul Mackerras bl .enable_64b_mode 166014cf11afSPaul Mackerras 166114cf11afSPaul Mackerras /* put a relocation offset into r3 */ 166214cf11afSPaul Mackerras bl .reloc_offset 166314cf11afSPaul Mackerras 1664e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 166514cf11afSPaul Mackerras addi r2,r2,0x4000 166614cf11afSPaul Mackerras addi r2,r2,0x4000 166714cf11afSPaul Mackerras 166814cf11afSPaul Mackerras /* Relocate the TOC from a virt addr to a real addr */ 16695a408329SPaul Mackerras add r2,r2,r3 167014cf11afSPaul Mackerras 167114cf11afSPaul Mackerras /* Restore parameters */ 167214cf11afSPaul Mackerras mr r3,r31 167314cf11afSPaul Mackerras mr r4,r30 167414cf11afSPaul Mackerras mr r5,r29 167514cf11afSPaul Mackerras mr r6,r28 167614cf11afSPaul Mackerras mr r7,r27 167714cf11afSPaul Mackerras 167814cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 167914cf11afSPaul Mackerras bl .prom_init 168014cf11afSPaul Mackerras /* We never return */ 168114cf11afSPaul Mackerras trap 1682be42d5faSPaul Mackerras#endif 168314cf11afSPaul Mackerras 168414cf11afSPaul Mackerras/* 168514cf11afSPaul Mackerras * At this point, r3 contains the physical address we are running at, 168614cf11afSPaul Mackerras * returned by prom_init() 168714cf11afSPaul Mackerras */ 168814cf11afSPaul Mackerras_STATIC(__after_prom_start) 168914cf11afSPaul Mackerras 169014cf11afSPaul Mackerras/* 1691758438a7SMichael Ellerman * We need to run with __start at physical address PHYSICAL_START. 169214cf11afSPaul Mackerras * This will leave some code in the first 256B of 169314cf11afSPaul Mackerras * real memory, which are reserved for software use. 169414cf11afSPaul Mackerras * The remainder of the first page is loaded with the fixed 169514cf11afSPaul Mackerras * interrupt vectors. The next two pages are filled with 169614cf11afSPaul Mackerras * unknown exception placeholders. 169714cf11afSPaul Mackerras * 169814cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 169914cf11afSPaul Mackerras * r26 == relocation offset 170014cf11afSPaul Mackerras * r27 == KERNELBASE 170114cf11afSPaul Mackerras */ 170214cf11afSPaul Mackerras bl .reloc_offset 170314cf11afSPaul Mackerras mr r26,r3 1704e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r27, KERNELBASE) 170514cf11afSPaul Mackerras 1706e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, PHYSICAL_START) /* target addr */ 170714cf11afSPaul Mackerras 170814cf11afSPaul Mackerras // XXX FIXME: Use phys returned by OF (r30) 17095a408329SPaul Mackerras add r4,r27,r26 /* source addr */ 171014cf11afSPaul Mackerras /* current address of _start */ 171114cf11afSPaul Mackerras /* i.e. where we are running */ 171214cf11afSPaul Mackerras /* the source addr */ 171314cf11afSPaul Mackerras 1714d0b79c54SJimi Xenidis cmpdi r4,0 /* In some cases the loader may */ 1715d0b79c54SJimi Xenidis beq .start_here_multiplatform /* have already put us at zero */ 1716d0b79c54SJimi Xenidis /* so we can skip the copy. */ 1717e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r5,copy_to_here) /* # bytes of memory to copy */ 171814cf11afSPaul Mackerras sub r5,r5,r27 171914cf11afSPaul Mackerras 172014cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 172114cf11afSPaul Mackerras /* bytes were copied earlier. */ 172214cf11afSPaul Mackerras 172314cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 172414cf11afSPaul Mackerras /* this includes the code being */ 172514cf11afSPaul Mackerras /* executed here. */ 172614cf11afSPaul Mackerras 1727e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r0, 4f) /* Jump to the copy of this code */ 172814cf11afSPaul Mackerras mtctr r0 /* that we just made/relocated */ 172914cf11afSPaul Mackerras bctr 173014cf11afSPaul Mackerras 1731e58c3495SDavid Gibson4: LOAD_REG_IMMEDIATE(r5,klimit) 17325a408329SPaul Mackerras add r5,r5,r26 173314cf11afSPaul Mackerras ld r5,0(r5) /* get the value of klimit */ 173414cf11afSPaul Mackerras sub r5,r5,r27 173514cf11afSPaul Mackerras bl .copy_and_flush /* copy the rest */ 173614cf11afSPaul Mackerras b .start_here_multiplatform 173714cf11afSPaul Mackerras 173814cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 173914cf11afSPaul Mackerras 174014cf11afSPaul Mackerras/* 174114cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 174214cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 174314cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 174414cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 174514cf11afSPaul Mackerras * 174614cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 174714cf11afSPaul Mackerras */ 174814cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 174914cf11afSPaul Mackerras addi r5,r5,-8 175014cf11afSPaul Mackerras addi r6,r6,-8 175114cf11afSPaul Mackerras4: li r0,16 /* Use the least common */ 175214cf11afSPaul Mackerras /* denominator cache line */ 175314cf11afSPaul Mackerras /* size. This results in */ 175414cf11afSPaul Mackerras /* extra cache line flushes */ 175514cf11afSPaul Mackerras /* but operation is correct. */ 175614cf11afSPaul Mackerras /* Can't get cache line size */ 175714cf11afSPaul Mackerras /* from NACA as it is being */ 175814cf11afSPaul Mackerras /* moved too. */ 175914cf11afSPaul Mackerras 176014cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 176114cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 176214cf11afSPaul Mackerras ldx r0,r6,r4 176314cf11afSPaul Mackerras stdx r0,r6,r3 176414cf11afSPaul Mackerras bdnz 3b 176514cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 176614cf11afSPaul Mackerras sync 176714cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 176814cf11afSPaul Mackerras cmpld 0,r6,r5 176914cf11afSPaul Mackerras blt 4b 177014cf11afSPaul Mackerras sync 177114cf11afSPaul Mackerras addi r5,r5,8 177214cf11afSPaul Mackerras addi r6,r6,8 177314cf11afSPaul Mackerras blr 177414cf11afSPaul Mackerras 177514cf11afSPaul Mackerras.align 8 177614cf11afSPaul Mackerrascopy_to_here: 177714cf11afSPaul Mackerras 177814cf11afSPaul Mackerras#ifdef CONFIG_SMP 177914cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 178014cf11afSPaul Mackerras/* 178114cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 178214cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 178314cf11afSPaul Mackerras */ 178414cf11afSPaul Mackerras .section ".text"; 178514cf11afSPaul Mackerras .align 2 ; 178614cf11afSPaul Mackerras 178735499c01SPaul Mackerras .globl __secondary_start_pmac_0 178835499c01SPaul Mackerras__secondary_start_pmac_0: 178935499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 179035499c01SPaul Mackerras li r24,0 179135499c01SPaul Mackerras b 1f 179214cf11afSPaul Mackerras li r24,1 179335499c01SPaul Mackerras b 1f 179414cf11afSPaul Mackerras li r24,2 179535499c01SPaul Mackerras b 1f 179614cf11afSPaul Mackerras li r24,3 179735499c01SPaul Mackerras1: 179814cf11afSPaul Mackerras 179914cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 180014cf11afSPaul Mackerras /* turn on 64-bit mode */ 180114cf11afSPaul Mackerras bl .enable_64b_mode 180214cf11afSPaul Mackerras isync 180314cf11afSPaul Mackerras 180414cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 1805*f39b7a55SOlof Johansson bl .__restore_cpu_ppc970 180614cf11afSPaul Mackerras 180714cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 180814cf11afSPaul Mackerras mfmsr r3 180914cf11afSPaul Mackerras ori r3,r3,MSR_RI 181014cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 181114cf11afSPaul Mackerras 181214cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 1813e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, paca) /* Get base vaddr of paca array */ 181414cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 181514cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 1816b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 181714cf11afSPaul Mackerras 181814cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 181914cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 182014cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 182114cf11afSPaul Mackerras 182214cf11afSPaul Mackerras b .__secondary_start 182314cf11afSPaul Mackerras 182414cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 182514cf11afSPaul Mackerras 182614cf11afSPaul Mackerras/* 182714cf11afSPaul Mackerras * This function is called after the master CPU has released the 182814cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 182914cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 183014cf11afSPaul Mackerras * this point: 183114cf11afSPaul Mackerras * 1. Processor number 183214cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 183314cf11afSPaul Mackerras * On entry the following are set: 183414cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 183514cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 183614cf11afSPaul Mackerras * r13 = paca virtual address 183714cf11afSPaul Mackerras * SPRG3 = paca virtual address 183814cf11afSPaul Mackerras */ 183914cf11afSPaul Mackerras_GLOBAL(__secondary_start) 1840799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 1841799d6046SPaul Mackerras HMT_MEDIUM 184214cf11afSPaul Mackerras 1843799d6046SPaul Mackerras /* Load TOC */ 184414cf11afSPaul Mackerras ld r2,PACATOC(r13) 184514cf11afSPaul Mackerras 1846799d6046SPaul Mackerras /* Do early setup for that CPU (stab, slb, hash table pointer) */ 1847799d6046SPaul Mackerras bl .early_setup_secondary 184814cf11afSPaul Mackerras 184914cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 1850e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 185114cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 185214cf11afSPaul Mackerras ldx r1,r3,r28 185314cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 185414cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 185514cf11afSPaul Mackerras 1856799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 185714cf11afSPaul Mackerras li r7,0 185814cf11afSPaul Mackerras mtlr r7 185914cf11afSPaul Mackerras 186014cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 1861e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 1862e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 186314cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 186414cf11afSPaul Mackerras ori r4,r4,MSR_EE 186514cf11afSPaul Mackerras#endif 1866b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1867b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 186814cf11afSPaul Mackerras rfid 186914cf11afSPaul Mackerras b . /* prevent speculative execution */ 187014cf11afSPaul Mackerras 187114cf11afSPaul Mackerras/* 187214cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 187314cf11afSPaul Mackerras * zero the stack back-chain pointer before going into C code. 187414cf11afSPaul Mackerras */ 187514cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 187614cf11afSPaul Mackerras li r3,0 187714cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 187814cf11afSPaul Mackerras bl .start_secondary 1879799d6046SPaul Mackerras b . 188014cf11afSPaul Mackerras#endif 188114cf11afSPaul Mackerras 188214cf11afSPaul Mackerras/* 188314cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 188414cf11afSPaul Mackerras */ 188514cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 188614cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 188714cf11afSPaul Mackerras li r12,1 188814cf11afSPaul Mackerras rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG) 188914cf11afSPaul Mackerras or r11,r11,r12 189014cf11afSPaul Mackerras li r12,1 189114cf11afSPaul Mackerras rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG) 189214cf11afSPaul Mackerras or r11,r11,r12 189314cf11afSPaul Mackerras mtmsrd r11 189414cf11afSPaul Mackerras isync 189514cf11afSPaul Mackerras blr 189614cf11afSPaul Mackerras 189714cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 189814cf11afSPaul Mackerras/* 189914cf11afSPaul Mackerras * This is where the main kernel code starts. 190014cf11afSPaul Mackerras */ 190114cf11afSPaul Mackerras_STATIC(start_here_multiplatform) 190214cf11afSPaul Mackerras /* get a new offset, now that the kernel has moved. */ 190314cf11afSPaul Mackerras bl .reloc_offset 190414cf11afSPaul Mackerras mr r26,r3 190514cf11afSPaul Mackerras 190614cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 190714cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 190814cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 190914cf11afSPaul Mackerras * to clear it now for kexec-style entry. 191014cf11afSPaul Mackerras */ 1911e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r11,__bss_stop) 1912e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r8,__bss_start) 191314cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 191414cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 191514cf11afSPaul Mackerras rldicl. r11,r11,61,3 /* shift right by 3 */ 191614cf11afSPaul Mackerras beq 4f 191714cf11afSPaul Mackerras addi r8,r8,-8 191814cf11afSPaul Mackerras li r0,0 191914cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 192014cf11afSPaul Mackerras3: stdu r0,8(r8) 192114cf11afSPaul Mackerras bdnz 3b 192214cf11afSPaul Mackerras4: 192314cf11afSPaul Mackerras 192414cf11afSPaul Mackerras mfmsr r6 192514cf11afSPaul Mackerras ori r6,r6,MSR_RI 192614cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 192714cf11afSPaul Mackerras 192814cf11afSPaul Mackerras /* The following gets the stack and TOC set up with the regs */ 192914cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 193014cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 193114cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 193214cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 193314cf11afSPaul Mackerras 1934e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 19355a408329SPaul Mackerras add r3,r3,r26 193614cf11afSPaul Mackerras 193714cf11afSPaul Mackerras /* set up a stack pointer (physical address) */ 193814cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 193914cf11afSPaul Mackerras li r0,0 194014cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 194114cf11afSPaul Mackerras 194214cf11afSPaul Mackerras /* set up the TOC (physical address) */ 1943e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 194414cf11afSPaul Mackerras addi r2,r2,0x4000 194514cf11afSPaul Mackerras addi r2,r2,0x4000 19465a408329SPaul Mackerras add r2,r2,r26 194714cf11afSPaul Mackerras 1948e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, cpu_specs) 19495a408329SPaul Mackerras add r3,r3,r26 1950e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4,cur_cpu_spec) 19515a408329SPaul Mackerras add r4,r4,r26 195214cf11afSPaul Mackerras mr r5,r26 195314cf11afSPaul Mackerras bl .identify_cpu 195414cf11afSPaul Mackerras 195514cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 195614cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 195714cf11afSPaul Mackerras 195814cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 195914cf11afSPaul Mackerras mr r3,r31 196014cf11afSPaul Mackerras bl .early_setup 196114cf11afSPaul Mackerras 1962e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, .start_here_common) 1963e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1964b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1965b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 196614cf11afSPaul Mackerras rfid 196714cf11afSPaul Mackerras b . /* prevent speculative execution */ 196814cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 196914cf11afSPaul Mackerras 197014cf11afSPaul Mackerras /* This is where all platforms converge execution */ 197114cf11afSPaul Mackerras_STATIC(start_here_common) 197214cf11afSPaul Mackerras /* relocation is on at this point */ 197314cf11afSPaul Mackerras 197414cf11afSPaul Mackerras /* The following code sets up the SP and TOC now that we are */ 197514cf11afSPaul Mackerras /* running with translation enabled. */ 197614cf11afSPaul Mackerras 1977e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 197814cf11afSPaul Mackerras 197914cf11afSPaul Mackerras /* set up the stack */ 198014cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 198114cf11afSPaul Mackerras li r0,0 198214cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 198314cf11afSPaul Mackerras 198414cf11afSPaul Mackerras /* Apply the CPUs-specific fixups (nop out sections not relevant 198514cf11afSPaul Mackerras * to this CPU 198614cf11afSPaul Mackerras */ 198714cf11afSPaul Mackerras li r3,0 198814cf11afSPaul Mackerras bl .do_cpu_ftr_fixups 198914cf11afSPaul Mackerras 199014cf11afSPaul Mackerras /* ptr to current */ 1991e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, init_task) 199214cf11afSPaul Mackerras std r4,PACACURRENT(r13) 199314cf11afSPaul Mackerras 199414cf11afSPaul Mackerras /* Load the TOC */ 199514cf11afSPaul Mackerras ld r2,PACATOC(r13) 199614cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 199714cf11afSPaul Mackerras 199814cf11afSPaul Mackerras bl .setup_system 199914cf11afSPaul Mackerras 200014cf11afSPaul Mackerras /* Load up the kernel context */ 200114cf11afSPaul Mackerras5: 200214cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 200314cf11afSPaul Mackerras li r5,0 200414cf11afSPaul Mackerras stb r5,PACAPROCENABLED(r13) /* Soft Disabled */ 200514cf11afSPaul Mackerras mfmsr r5 200614cf11afSPaul Mackerras ori r5,r5,MSR_EE /* Hard Enabled */ 200714cf11afSPaul Mackerras mtmsrd r5 200814cf11afSPaul Mackerras#endif 200914cf11afSPaul Mackerras 201014cf11afSPaul Mackerras bl .start_kernel 201114cf11afSPaul Mackerras 2012f1870f77SAnton Blanchard /* Not reached */ 2013f1870f77SAnton Blanchard BUG_OPCODE 201414cf11afSPaul Mackerras 201514cf11afSPaul Mackerras/* 201614cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 201714cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 201814cf11afSPaul Mackerras */ 201914cf11afSPaul Mackerras .section ".bss" 202014cf11afSPaul Mackerras 202114cf11afSPaul Mackerras .align PAGE_SHIFT 202214cf11afSPaul Mackerras 202314cf11afSPaul Mackerras .globl empty_zero_page 202414cf11afSPaul Mackerrasempty_zero_page: 202514cf11afSPaul Mackerras .space PAGE_SIZE 202614cf11afSPaul Mackerras 202714cf11afSPaul Mackerras .globl swapper_pg_dir 202814cf11afSPaul Mackerrasswapper_pg_dir: 202914cf11afSPaul Mackerras .space PAGE_SIZE 203014cf11afSPaul Mackerras 203114cf11afSPaul Mackerras/* 203214cf11afSPaul Mackerras * This space gets a copy of optional info passed to us by the bootstrap 203314cf11afSPaul Mackerras * Used to pass parameters into the kernel like root=/dev/sda1, etc. 203414cf11afSPaul Mackerras */ 203514cf11afSPaul Mackerras .globl cmd_line 203614cf11afSPaul Mackerrascmd_line: 203714cf11afSPaul Mackerras .space COMMAND_LINE_SIZE 2038