114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 150ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 160ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 170ebc4cdaSBenjamin Herrenschmidt * variants. 1814cf11afSPaul Mackerras * 1914cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 2014cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2114cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2214cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2314cf11afSPaul Mackerras */ 2414cf11afSPaul Mackerras 2514cf11afSPaul Mackerras#include <linux/threads.h> 26c141611fSPaul Gortmaker#include <linux/init.h> 27b5bbeb23SPaul Mackerras#include <asm/reg.h> 2814cf11afSPaul Mackerras#include <asm/page.h> 2914cf11afSPaul Mackerras#include <asm/mmu.h> 3014cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3114cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3214cf11afSPaul Mackerras#include <asm/bug.h> 3314cf11afSPaul Mackerras#include <asm/cputable.h> 3414cf11afSPaul Mackerras#include <asm/setup.h> 3514cf11afSPaul Mackerras#include <asm/hvcall.h> 366cb7bfebSDavid Gibson#include <asm/thread_info.h> 373f639ee8SStephen Rothwell#include <asm/firmware.h> 3816a15a30SStephen Rothwell#include <asm/page_64.h> 39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 402191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 4146f52210SStephen Rothwell#include <asm/ptrace.h> 427230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 4314cf11afSPaul Mackerras 4425985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 450ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 460ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 4714cf11afSPaul Mackerras */ 4814cf11afSPaul Mackerras 4914cf11afSPaul Mackerras/* 5014cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 510ebc4cdaSBenjamin Herrenschmidt * 520ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5314cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 5414cf11afSPaul Mackerras * 2. The kernel is entered at __start 5527f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 5627f44888SBenjamin Herrenschmidt * 1. The MMU is off, processor in HV mode, primary CPU enters at 0 57daea1175SBenjamin Herrenschmidt * with device-tree in gpr3. We also get OPAL base in r8 and 58daea1175SBenjamin Herrenschmidt * entry in r9 for debugging purposes 5927f44888SBenjamin Herrenschmidt * 2. Secondary processors enter at 0x60 with PIR in gpr3 6014cf11afSPaul Mackerras * 610ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 620ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 630ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 6414cf11afSPaul Mackerras */ 6514cf11afSPaul Mackerras 6614cf11afSPaul Mackerras .text 6714cf11afSPaul Mackerras .globl _stext 6814cf11afSPaul Mackerras_stext: 6914cf11afSPaul Mackerras_GLOBAL(__start) 7014cf11afSPaul Mackerras /* NOP this out unconditionally */ 7114cf11afSPaul MackerrasBEGIN_FTR_SECTION 725c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 73b1576fecSAnton Blanchard b __start_initialization_multiplatform 7414cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 7514cf11afSPaul Mackerras 7614cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 7714cf11afSPaul Mackerras trap 7814cf11afSPaul Mackerras 792751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 802751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 812751b628SAnton Blanchard * should jump to. 821f6a93e4SPaul Mackerras */ 837d4151b5SOlof Johansson .balign 8 8414cf11afSPaul Mackerras .globl __secondary_hold_spinloop 8514cf11afSPaul Mackerras__secondary_hold_spinloop: 8614cf11afSPaul Mackerras .llong 0x0 8714cf11afSPaul Mackerras 8814cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 8914cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9014cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9114cf11afSPaul Mackerras__secondary_hold_acknowledge: 9214cf11afSPaul Mackerras .llong 0x0 9314cf11afSPaul Mackerras 94928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 958b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 968b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 978b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 988b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 998b8b0cc1SMilton Miller * observing the alignment requirement. 1008b8b0cc1SMilton Miller */ 1018b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1028b8b0cc1SMilton Miller . = 0x5c 1038b8b0cc1SMilton Miller .globl __run_at_load 1048b8b0cc1SMilton Miller__run_at_load: 1058b8b0cc1SMilton Miller .long 0x72756e30 /* "run0" -- relocate to 0 by default */ 1068b8b0cc1SMilton Miller#endif 1078b8b0cc1SMilton Miller 10814cf11afSPaul Mackerras . = 0x60 10914cf11afSPaul Mackerras/* 11075423b7bSGeoff Levand * The following code is used to hold secondary processors 11175423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 11214cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 11314cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 11414cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1151f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1161f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 11714cf11afSPaul Mackerras */ 1181f6a93e4SPaul Mackerras .globl __secondary_hold 1191f6a93e4SPaul Mackerras__secondary_hold: 1205c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 1212d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 12214cf11afSPaul Mackerras mfmsr r24 12314cf11afSPaul Mackerras ori r24,r24,MSR_RI 12414cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1252d27cfd3SBenjamin Herrenschmidt#endif 126f1870f77SAnton Blanchard /* Grab our physical cpu number */ 12714cf11afSPaul Mackerras mr r24,r3 12896f013feSJimi Xenidis /* stash r4 for book3e */ 12996f013feSJimi Xenidis mr r25,r4 13014cf11afSPaul Mackerras 13114cf11afSPaul Mackerras /* Tell the master cpu we're here */ 13214cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 13314cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 134e31aa453SPaul Mackerras std r24,__secondary_hold_acknowledge-_stext(0) 13514cf11afSPaul Mackerras sync 13614cf11afSPaul Mackerras 13796f013feSJimi Xenidis li r26,0 13896f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 13996f013feSJimi Xenidis tovirt(r26,r26) 14096f013feSJimi Xenidis#endif 14114cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 142cc7efbf9SAnton Blanchard100: ld r12,__secondary_hold_spinloop-_stext(r26) 143cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1441f6a93e4SPaul Mackerras beq 100b 14514cf11afSPaul Mackerras 146f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 14796f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 148cc7efbf9SAnton Blanchard tovirt(r12,r12) 14996f013feSJimi Xenidis#endif 150cc7efbf9SAnton Blanchard mtctr r12 15114cf11afSPaul Mackerras mr r3,r24 15296f013feSJimi Xenidis /* 15396f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 15496f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 15596f013feSJimi Xenidis */ 15696f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 15796f013feSJimi Xenidis mr r4,r25 15896f013feSJimi Xenidis#else 1592d27cfd3SBenjamin Herrenschmidt li r4,0 16096f013feSJimi Xenidis#endif 161dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 162dd797738SBenjamin Herrenschmidt isync 163758438a7SMichael Ellerman bctr 16414cf11afSPaul Mackerras#else 16514cf11afSPaul Mackerras BUG_OPCODE 16614cf11afSPaul Mackerras#endif 16714cf11afSPaul Mackerras 16814cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 16914cf11afSPaul Mackerras .section ".toc","aw" 17014cf11afSPaul Mackerrasexception_marker: 17114cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 17214cf11afSPaul Mackerras .text 17314cf11afSPaul Mackerras 17414cf11afSPaul Mackerras/* 1750ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 1760ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 1770ebc4cdaSBenjamin Herrenschmidt * this compilation unit 17814cf11afSPaul Mackerras */ 1790ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 1800ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 1811f6a93e4SPaul Mackerras#endif 18214cf11afSPaul Mackerras 183e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E 184e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 185*f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 186*f34b3e19SScott Wood 187e16c8765SAndy Fleming /* Enable branch prediction */ 188e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 189e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 190e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 191e16c8765SAndy Fleming isync 192e16c8765SAndy Fleming 193e16c8765SAndy Fleming /* 194e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 195e16c8765SAndy Fleming * 196e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 197e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 198e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 199e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 200e16c8765SAndy Fleming * continuous. 201*f34b3e19SScott Wood * 202*f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 203*f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 204*f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 205*f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 206*f34b3e19SScott Wood * getting information into the thread and the alternatives 207*f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 208*f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 209*f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 210*f34b3e19SScott Wood * thread in Linux. 211e16c8765SAndy Fleming */ 212*f34b3e19SScott Wood 213e16c8765SAndy Fleming mfspr r3, SPRN_PIR 214*f34b3e19SScott Wood cmpwi r4,0 215*f34b3e19SScott Wood bne 1f 216e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 217e16c8765SAndy Fleming mtspr SPRN_PIR, r3 218*f34b3e19SScott Wood1: 219e16c8765SAndy Fleming#endif 220e16c8765SAndy Fleming 2212d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init) 22214cf11afSPaul Mackerras mr r24,r3 22314cf11afSPaul Mackerras 22414cf11afSPaul Mackerras /* turn on 64-bit mode */ 225b1576fecSAnton Blanchard bl enable_64b_mode 22614cf11afSPaul Mackerras 2272d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 228b1576fecSAnton Blanchard bl relative_toc 2291fbe9cf2SAnton Blanchard tovirt(r2,r2) 230e31aa453SPaul Mackerras 2312d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 2322d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 2332d27cfd3SBenjamin Herrenschmidt mr r3,r24 234b1576fecSAnton Blanchard bl book3e_secondary_thread_init 2352d27cfd3SBenjamin Herrenschmidt#endif 2362d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 2372d27cfd3SBenjamin Herrenschmidt 2382d27cfd3SBenjamin Herrenschmidt/* 2392d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 2402d27cfd3SBenjamin Herrenschmidt * in the following code. 2412d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 2422d27cfd3SBenjamin Herrenschmidt * 2432d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 2442d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 2452d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 2462d27cfd3SBenjamin Herrenschmidt */ 2472d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 2485c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 2492d27cfd3SBenjamin Herrenschmidt mr r24,r3 2502d27cfd3SBenjamin Herrenschmidt mr r25,r4 2512d27cfd3SBenjamin Herrenschmidt 2522d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 253b1576fecSAnton Blanchard bl enable_64b_mode 2542d27cfd3SBenjamin Herrenschmidt 2552d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 256b1576fecSAnton Blanchard bl relative_toc 2571fbe9cf2SAnton Blanchard tovirt(r2,r2) 2582d27cfd3SBenjamin Herrenschmidt 2592d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 2602d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 2612d27cfd3SBenjamin Herrenschmidt mr r3,r24 2622d27cfd3SBenjamin Herrenschmidt mr r4,r25 263b1576fecSAnton Blanchard bl book3e_secondary_core_init 2642d27cfd3SBenjamin Herrenschmidt#endif 2652d27cfd3SBenjamin Herrenschmidt 2662d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 26714cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 26814cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 26914cf11afSPaul Mackerras * which logical id maps to our physical one. 27014cf11afSPaul Mackerras */ 2711426d5a3SMichael Ellerman LOAD_REG_ADDR(r13, paca) /* Load paca pointer */ 2721426d5a3SMichael Ellerman ld r13,0(r13) /* Get base vaddr of paca array */ 273768d18adSMilton Miller#ifndef CONFIG_SMP 274768d18adSMilton Miller addi r13,r13,PACA_SIZE /* know r13 if used accidentally */ 275b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 276768d18adSMilton Miller#else 277768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 278768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 27914cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 28014cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 28114cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 28214cf11afSPaul Mackerras beq 2f 28314cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 28414cf11afSPaul Mackerras addi r5,r5,1 285768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 28614cf11afSPaul Mackerras blt 1b 28714cf11afSPaul Mackerras 28814cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 289b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 29014cf11afSPaul Mackerras 2912dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 2922d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 2932d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 2942d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 2952d27cfd3SBenjamin Herrenschmidt#endif 2962d27cfd3SBenjamin Herrenschmidt 29714cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 29814cf11afSPaul Mackerras mr r24,r5 299b6f6b98aSSonny Rao 300f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 301e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 302f39b7a55SOlof Johansson ld r23,0(r23) 3032751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 3042751b628SAnton Blanchard cmpdi 0,r12,0 3059d07bc84SBenjamin Herrenschmidt beq 3f 3062751b628SAnton Blanchard#if !defined(_CALL_ELF) || _CALL_ELF != 2 3072751b628SAnton Blanchard ld r12,0(r12) 3082751b628SAnton Blanchard#endif 309cc7efbf9SAnton Blanchard mtctr r12 310f39b7a55SOlof Johansson bctrl 311f39b7a55SOlof Johansson 3127ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 3139d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 3149d07bc84SBenjamin Herrenschmidt subi r4,r4,1 3159d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 3169d07bc84SBenjamin Herrenschmidt bne 3b 3179d07bc84SBenjamin Herrenschmidt isync 3189d07bc84SBenjamin Herrenschmidt 3199d07bc84SBenjamin Herrenschmidt4: HMT_LOW 320ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 321ad0693eeSBenjamin Herrenschmidt /* start. */ 322ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 3239d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 324ad0693eeSBenjamin Herrenschmidt 325ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 3269d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 327ad0693eeSBenjamin Herrenschmidt 3289d07bc84SBenjamin Herrenschmidt /* Create a temp kernel stack for use before relocation is on. */ 32914cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 33014cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 33114cf11afSPaul Mackerras 332c705677eSStephen Rothwell b __secondary_start 333768d18adSMilton Miller#endif /* SMP */ 33414cf11afSPaul Mackerras 335e31aa453SPaul Mackerras/* 336e31aa453SPaul Mackerras * Turn the MMU off. 337e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 338e31aa453SPaul Mackerras */ 3392d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 3406a3bab90SAnton Blanchard__mmu_off: 34114cf11afSPaul Mackerras mfmsr r3 34214cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 34314cf11afSPaul Mackerras beqlr 344e31aa453SPaul Mackerras mflr r4 34514cf11afSPaul Mackerras andc r3,r3,r0 34614cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 34714cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 34814cf11afSPaul Mackerras sync 34914cf11afSPaul Mackerras rfid 35014cf11afSPaul Mackerras b . /* prevent speculative execution */ 3512d27cfd3SBenjamin Herrenschmidt#endif 35214cf11afSPaul Mackerras 35314cf11afSPaul Mackerras 35414cf11afSPaul Mackerras/* 35514cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 35614cf11afSPaul Mackerras * depending on the value of r5. 35714cf11afSPaul Mackerras * 35814cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 35914cf11afSPaul Mackerras * in r3...r7 36014cf11afSPaul Mackerras * 36114cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 36214cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 36314cf11afSPaul Mackerras * 36414cf11afSPaul Mackerras */ 3656a3bab90SAnton Blanchard__start_initialization_multiplatform: 366e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 367b1576fecSAnton Blanchard bl enable_64b_mode 368e31aa453SPaul Mackerras 369e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 370b1576fecSAnton Blanchard bl relative_toc 371e31aa453SPaul Mackerras 372e31aa453SPaul Mackerras /* find out where we are now */ 373e31aa453SPaul Mackerras bcl 20,31,$+4 374e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 375e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 376e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 377e31aa453SPaul Mackerras 37814cf11afSPaul Mackerras /* 37914cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 38014cf11afSPaul Mackerras */ 38114cf11afSPaul Mackerras cmpldi cr0,r5,0 382939e60f6SStephen Rothwell beq 1f 383b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 384939e60f6SStephen Rothwell1: 38514cf11afSPaul Mackerras /* Save parameters */ 38614cf11afSPaul Mackerras mr r31,r3 38714cf11afSPaul Mackerras mr r30,r4 388daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 389daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 390daea1175SBenjamin Herrenschmidt mr r28,r8 391daea1175SBenjamin Herrenschmidt mr r29,r9 392daea1175SBenjamin Herrenschmidt#endif 39314cf11afSPaul Mackerras 3942d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 395b1576fecSAnton Blanchard bl start_initialization_book3e 396b1576fecSAnton Blanchard b __after_prom_start 3972d27cfd3SBenjamin Herrenschmidt#else 39814cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 399f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 400f39b7a55SOlof Johansson srwi r0,r0,16 401f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 402f39b7a55SOlof Johansson beq 1f 403f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 404f39b7a55SOlof Johansson beq 1f 405f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 406190a24f5SOlof Johansson beq 1f 407190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 408f39b7a55SOlof Johansson bne 2f 409b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 410f39b7a55SOlof Johansson2: 41114cf11afSPaul Mackerras 412e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 413b1576fecSAnton Blanchard bl __mmu_off 414b1576fecSAnton Blanchard b __after_prom_start 4152d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 41614cf11afSPaul Mackerras 4176a3bab90SAnton Blanchard__boot_from_prom: 41828794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 41914cf11afSPaul Mackerras /* Save parameters */ 42014cf11afSPaul Mackerras mr r31,r3 42114cf11afSPaul Mackerras mr r30,r4 42214cf11afSPaul Mackerras mr r29,r5 42314cf11afSPaul Mackerras mr r28,r6 42414cf11afSPaul Mackerras mr r27,r7 42514cf11afSPaul Mackerras 4266088857bSOlaf Hering /* 4276088857bSOlaf Hering * Align the stack to 16-byte boundary 4286088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 429e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 4306088857bSOlaf Hering */ 431c05b4770SLinus Torvalds rldicr r1,r1,0,59 432c05b4770SLinus Torvalds 433549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 434549e8152SPaul Mackerras /* Relocate code for where we are now */ 435549e8152SPaul Mackerras mr r3,r26 436b1576fecSAnton Blanchard bl relocate 437549e8152SPaul Mackerras#endif 438549e8152SPaul Mackerras 43914cf11afSPaul Mackerras /* Restore parameters */ 44014cf11afSPaul Mackerras mr r3,r31 44114cf11afSPaul Mackerras mr r4,r30 44214cf11afSPaul Mackerras mr r5,r29 44314cf11afSPaul Mackerras mr r6,r28 44414cf11afSPaul Mackerras mr r7,r27 44514cf11afSPaul Mackerras 44614cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 447549e8152SPaul Mackerras mr r8,r26 448b1576fecSAnton Blanchard bl prom_init 44928794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 45028794d34SBenjamin Herrenschmidt 45128794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 45228794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 45314cf11afSPaul Mackerras trap 45414cf11afSPaul Mackerras 4556a3bab90SAnton Blanchard__after_prom_start: 456549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 457549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 458549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 459549e8152SPaul Mackerras sldi r25,r25,32 4608b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 461928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 46254622f10SMohan Kumar M bne 1f 46354622f10SMohan Kumar M add r25,r25,r26 46454622f10SMohan Kumar M1: mr r3,r25 465b1576fecSAnton Blanchard bl relocate 466549e8152SPaul Mackerras#endif 46714cf11afSPaul Mackerras 46814cf11afSPaul Mackerras/* 469e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 47014cf11afSPaul Mackerras * This will leave some code in the first 256B of 47114cf11afSPaul Mackerras * real memory, which are reserved for software use. 47214cf11afSPaul Mackerras * 47314cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 47414cf11afSPaul Mackerras */ 475549e8152SPaul Mackerras li r3,0 /* target addr */ 4762d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4772d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 4782d27cfd3SBenjamin Herrenschmidt#endif 479549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 480e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 48114cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 48214cf11afSPaul Mackerras /* bytes were copied earlier. */ 4832d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4842d27cfd3SBenjamin Herrenschmidt tovirt(r6,r6) /* on booke, we already run at PAGE_OFFSET */ 4852d27cfd3SBenjamin Herrenschmidt#endif 48614cf11afSPaul Mackerras 48711ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 48854622f10SMohan Kumar M/* 48954622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 4908b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 49154622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 49254622f10SMohan Kumar M */ 4938b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 4948b8b0cc1SMilton Miller cmplwi cr0,r7,1 49554622f10SMohan Kumar M bne 3f 49654622f10SMohan Kumar M 497c1fb6816SMichael Neuling /* just copy interrupts */ 498c1fb6816SMichael Neuling LOAD_REG_IMMEDIATE(r5, __end_interrupts - _stext) 49954622f10SMohan Kumar M b 5f 50054622f10SMohan Kumar M3: 50154622f10SMohan Kumar M#endif 50254622f10SMohan Kumar M lis r5,(copy_to_here - _stext)@ha 50354622f10SMohan Kumar M addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ 50454622f10SMohan Kumar M 505b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 50614cf11afSPaul Mackerras /* this includes the code being */ 50714cf11afSPaul Mackerras /* executed here. */ 508e31aa453SPaul Mackerras addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ 509cc7efbf9SAnton Blanchard addi r12,r8,(4f - _stext)@l /* that we just made */ 510cc7efbf9SAnton Blanchard mtctr r12 51114cf11afSPaul Mackerras bctr 51214cf11afSPaul Mackerras 513286e4f90SAnton Blanchard.balign 8 51454622f10SMohan Kumar Mp_end: .llong _end - _stext 51554622f10SMohan Kumar M 516e31aa453SPaul Mackerras4: /* Now copy the rest of the kernel up to _end */ 517e31aa453SPaul Mackerras addis r5,r26,(p_end - _stext)@ha 518e31aa453SPaul Mackerras ld r5,(p_end - _stext)@l(r5) /* get _end */ 519b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 520e31aa453SPaul Mackerras 521b1576fecSAnton Blanchard9: b start_here_multiplatform 522e31aa453SPaul Mackerras 52314cf11afSPaul Mackerras/* 52414cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 52514cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 52614cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 52714cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 52814cf11afSPaul Mackerras * 52914cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 53014cf11afSPaul Mackerras */ 53114cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 53214cf11afSPaul Mackerras addi r5,r5,-8 53314cf11afSPaul Mackerras addi r6,r6,-8 5345a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 53514cf11afSPaul Mackerras /* denominator cache line */ 53614cf11afSPaul Mackerras /* size. This results in */ 53714cf11afSPaul Mackerras /* extra cache line flushes */ 53814cf11afSPaul Mackerras /* but operation is correct. */ 53914cf11afSPaul Mackerras /* Can't get cache line size */ 54014cf11afSPaul Mackerras /* from NACA as it is being */ 54114cf11afSPaul Mackerras /* moved too. */ 54214cf11afSPaul Mackerras 54314cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 54414cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 54514cf11afSPaul Mackerras ldx r0,r6,r4 54614cf11afSPaul Mackerras stdx r0,r6,r3 54714cf11afSPaul Mackerras bdnz 3b 54814cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 54914cf11afSPaul Mackerras sync 55014cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 55114cf11afSPaul Mackerras cmpld 0,r6,r5 55214cf11afSPaul Mackerras blt 4b 55314cf11afSPaul Mackerras sync 55414cf11afSPaul Mackerras addi r5,r5,8 55514cf11afSPaul Mackerras addi r6,r6,8 55629ce3c50SMichael Neuling isync 55714cf11afSPaul Mackerras blr 55814cf11afSPaul Mackerras 55914cf11afSPaul Mackerras.align 8 56014cf11afSPaul Mackerrascopy_to_here: 56114cf11afSPaul Mackerras 56214cf11afSPaul Mackerras#ifdef CONFIG_SMP 56314cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 56414cf11afSPaul Mackerras/* 56514cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 56614cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 56714cf11afSPaul Mackerras */ 56814cf11afSPaul Mackerras .section ".text"; 56914cf11afSPaul Mackerras .align 2 ; 57014cf11afSPaul Mackerras 57135499c01SPaul Mackerras .globl __secondary_start_pmac_0 57235499c01SPaul Mackerras__secondary_start_pmac_0: 57335499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 57435499c01SPaul Mackerras li r24,0 57535499c01SPaul Mackerras b 1f 57614cf11afSPaul Mackerras li r24,1 57735499c01SPaul Mackerras b 1f 57814cf11afSPaul Mackerras li r24,2 57935499c01SPaul Mackerras b 1f 58014cf11afSPaul Mackerras li r24,3 58135499c01SPaul Mackerras1: 58214cf11afSPaul Mackerras 58314cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 58414cf11afSPaul Mackerras /* turn on 64-bit mode */ 585b1576fecSAnton Blanchard bl enable_64b_mode 58614cf11afSPaul Mackerras 587c478b581SBenjamin Herrenschmidt li r0,0 588c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 589c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 590c478b581SBenjamin Herrenschmidt sync 591c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 592c478b581SBenjamin Herrenschmidt isync 593c478b581SBenjamin Herrenschmidt sync 594c478b581SBenjamin Herrenschmidt slbia 595c478b581SBenjamin Herrenschmidt 596e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 597b1576fecSAnton Blanchard bl relative_toc 5981fbe9cf2SAnton Blanchard tovirt(r2,r2) 599e31aa453SPaul Mackerras 60014cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 601b1576fecSAnton Blanchard bl __restore_cpu_ppc970 60214cf11afSPaul Mackerras 60314cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 60414cf11afSPaul Mackerras mfmsr r3 60514cf11afSPaul Mackerras ori r3,r3,MSR_RI 60614cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 60714cf11afSPaul Mackerras 60814cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 6091426d5a3SMichael Ellerman LOAD_REG_ADDR(r4,paca) /* Load paca pointer */ 6101426d5a3SMichael Ellerman ld r4,0(r4) /* Get base vaddr of paca array */ 61114cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 61214cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 6132dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 61414cf11afSPaul Mackerras 61562cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 61662cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 61762cc67b9SBenjamin Herrenschmidt */ 61862cc67b9SBenjamin Herrenschmidt li r0,0 61962cc67b9SBenjamin Herrenschmidt stb r0,PACASOFTIRQEN(r13) 6207230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 6217230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 62262cc67b9SBenjamin Herrenschmidt 62314cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 62414cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 62514cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 62614cf11afSPaul Mackerras 627c705677eSStephen Rothwell b __secondary_start 62814cf11afSPaul Mackerras 62914cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 63014cf11afSPaul Mackerras 63114cf11afSPaul Mackerras/* 63214cf11afSPaul Mackerras * This function is called after the master CPU has released the 63314cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 63414cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 63514cf11afSPaul Mackerras * this point: 63614cf11afSPaul Mackerras * 1. Processor number 63714cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 63814cf11afSPaul Mackerras * On entry the following are set: 6394f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 64014cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 64114cf11afSPaul Mackerras * r13 = paca virtual address 642ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 64314cf11afSPaul Mackerras */ 6442d27cfd3SBenjamin Herrenschmidt .section ".text"; 6452d27cfd3SBenjamin Herrenschmidt .align 2 ; 6462d27cfd3SBenjamin Herrenschmidt 647fc68e869SStephen Rothwell .globl __secondary_start 648c705677eSStephen Rothwell__secondary_start: 649799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 650799d6046SPaul Mackerras HMT_MEDIUM 65114cf11afSPaul Mackerras 6524f8cf36fSBenjamin Herrenschmidt /* Initialize the kernel stack */ 653e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 65414cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 65554a83404SMichael Neuling ldx r14,r3,r28 65654a83404SMichael Neuling addi r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD 65754a83404SMichael Neuling std r14,PACAKSAVE(r13) 65814cf11afSPaul Mackerras 659376af594SMichael Ellerman /* Do early setup for that CPU (SLB and hash table pointer) */ 660b1576fecSAnton Blanchard bl early_setup_secondary 661f761622eSMatt Evans 66254a83404SMichael Neuling /* 66354a83404SMichael Neuling * setup the new stack pointer, but *don't* use this until 66454a83404SMichael Neuling * translation is on. 66554a83404SMichael Neuling */ 66654a83404SMichael Neuling mr r1, r14 66754a83404SMichael Neuling 668799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 66914cf11afSPaul Mackerras li r7,0 67014cf11afSPaul Mackerras mtlr r7 67114cf11afSPaul Mackerras 6727230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 6737230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 6747230c564SBenjamin Herrenschmidt */ 6754f8cf36fSBenjamin Herrenschmidt stb r7,PACASOFTIRQEN(r13) 6767230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 6777230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 6784f8cf36fSBenjamin Herrenschmidt 67914cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 680ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 681e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 682d04c56f7SPaul Mackerras 683b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 684b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 6852d27cfd3SBenjamin Herrenschmidt RFI 68614cf11afSPaul Mackerras b . /* prevent speculative execution */ 68714cf11afSPaul Mackerras 68814cf11afSPaul Mackerras/* 68914cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 690e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 691e31aa453SPaul Mackerras * before going into C code. 69214cf11afSPaul Mackerras */ 693ad0289e4SAnton Blanchardstart_secondary_prolog: 694e31aa453SPaul Mackerras ld r2,PACATOC(r13) 69514cf11afSPaul Mackerras li r3,0 69614cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 697b1576fecSAnton Blanchard bl start_secondary 698799d6046SPaul Mackerras b . 6998dbce53cSVaidyanathan Srinivasan/* 7008dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 7018dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 7028dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 7038dbce53cSVaidyanathan Srinivasan */ 7048dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 7058dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 7068dbce53cSVaidyanathan Srinivasan li r3,0 7078dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 708b1576fecSAnton Blanchard bl start_secondary 7098dbce53cSVaidyanathan Srinivasan b . 71014cf11afSPaul Mackerras#endif 71114cf11afSPaul Mackerras 71214cf11afSPaul Mackerras/* 71314cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 71414cf11afSPaul Mackerras */ 7156a3bab90SAnton Blanchardenable_64b_mode: 71614cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 7172d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 7182d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 7192d27cfd3SBenjamin Herrenschmidt mtmsr r11 7202d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 7219f0b0793SMichael Ellerman li r12,(MSR_64BIT | MSR_ISF)@highest 722e31aa453SPaul Mackerras sldi r12,r12,48 72314cf11afSPaul Mackerras or r11,r11,r12 72414cf11afSPaul Mackerras mtmsrd r11 72514cf11afSPaul Mackerras isync 7262d27cfd3SBenjamin Herrenschmidt#endif 72714cf11afSPaul Mackerras blr 72814cf11afSPaul Mackerras 72914cf11afSPaul Mackerras/* 730e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 731e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 732e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 7331fbe9cf2SAnton Blanchard * 7341fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 7351fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 7361fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 7371fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 7381fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 7391fbe9cf2SAnton Blanchard * sites to handle this. 740e31aa453SPaul Mackerras */ 741e31aa453SPaul Mackerras_GLOBAL(relative_toc) 742e31aa453SPaul Mackerras mflr r0 743e31aa453SPaul Mackerras bcl 20,31,$+4 744e550592eSBenjamin Herrenschmidt0: mflr r11 745e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 746e550592eSBenjamin Herrenschmidt add r2,r2,r11 747e31aa453SPaul Mackerras mtlr r0 748e31aa453SPaul Mackerras blr 749e31aa453SPaul Mackerras 7505b63fee1SAnton Blanchard.balign 8 751e31aa453SPaul Mackerrasp_toc: .llong __toc_start + 0x8000 - 0b 752e31aa453SPaul Mackerras 753e31aa453SPaul Mackerras/* 75414cf11afSPaul Mackerras * This is where the main kernel code starts. 75514cf11afSPaul Mackerras */ 7566a3bab90SAnton Blanchardstart_here_multiplatform: 7571fbe9cf2SAnton Blanchard /* set up the TOC */ 758b1576fecSAnton Blanchard bl relative_toc 7591fbe9cf2SAnton Blanchard tovirt(r2,r2) 76014cf11afSPaul Mackerras 76114cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 76214cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 76314cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 76414cf11afSPaul Mackerras * to clear it now for kexec-style entry. 76514cf11afSPaul Mackerras */ 766e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 767e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 76814cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 76914cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 770e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 77114cf11afSPaul Mackerras beq 4f 77214cf11afSPaul Mackerras addi r8,r8,-8 77314cf11afSPaul Mackerras li r0,0 77414cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 77514cf11afSPaul Mackerras3: stdu r0,8(r8) 77614cf11afSPaul Mackerras bdnz 3b 77714cf11afSPaul Mackerras4: 77814cf11afSPaul Mackerras 779daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 780daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 781ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 782daea1175SBenjamin Herrenschmidt std r28,0(r11); 783daea1175SBenjamin Herrenschmidt std r29,8(r11); 784daea1175SBenjamin Herrenschmidt#endif 785daea1175SBenjamin Herrenschmidt 7862d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 78714cf11afSPaul Mackerras mfmsr r6 78814cf11afSPaul Mackerras ori r6,r6,MSR_RI 78914cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 7902d27cfd3SBenjamin Herrenschmidt#endif 79114cf11afSPaul Mackerras 792549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 793549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 794549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 795549e8152SPaul Mackerras clrldi r0,r25,2 796549e8152SPaul Mackerras std r0,0(r4) 797549e8152SPaul Mackerras#endif 798549e8152SPaul Mackerras 799e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 80014cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 80114cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 80214cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 80314cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 80414cf11afSPaul Mackerras 805e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 80614cf11afSPaul Mackerras 807e31aa453SPaul Mackerras /* set up a stack pointer */ 80814cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 80914cf11afSPaul Mackerras li r0,0 81014cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 81114cf11afSPaul Mackerras 812376af594SMichael Ellerman /* 813376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 814376af594SMichael Ellerman * and SLB setup before we turn on relocation. 815376af594SMichael Ellerman */ 81614cf11afSPaul Mackerras 81714cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 81814cf11afSPaul Mackerras mr r3,r31 819b1576fecSAnton Blanchard bl early_setup /* also sets r13 and SPRG_PACA */ 82014cf11afSPaul Mackerras 821ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 822e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 823b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 824b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 8252d27cfd3SBenjamin Herrenschmidt RFI 82614cf11afSPaul Mackerras b . /* prevent speculative execution */ 82714cf11afSPaul Mackerras 82814cf11afSPaul Mackerras /* This is where all platforms converge execution */ 829ad0289e4SAnton Blanchard 830ad0289e4SAnton Blanchardstart_here_common: 83114cf11afSPaul Mackerras /* relocation is on at this point */ 83214cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 83314cf11afSPaul Mackerras 834e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 835e31aa453SPaul Mackerras ld r2,PACATOC(r13) 836e31aa453SPaul Mackerras 8377230c564SBenjamin Herrenschmidt /* Do more system initializations in virtual mode */ 838b1576fecSAnton Blanchard bl setup_system 83914cf11afSPaul Mackerras 8407230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 8417230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 8427230c564SBenjamin Herrenschmidt */ 8437230c564SBenjamin Herrenschmidt li r0,0 8447230c564SBenjamin Herrenschmidt stb r0,PACASOFTIRQEN(r13) 8457230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 8467230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 84714cf11afSPaul Mackerras 8487230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 849b1576fecSAnton Blanchard bl start_kernel 85014cf11afSPaul Mackerras 851f1870f77SAnton Blanchard /* Not reached */ 852f1870f77SAnton Blanchard BUG_OPCODE 85314cf11afSPaul Mackerras 85414cf11afSPaul Mackerras/* 85514cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 85614cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 85714cf11afSPaul Mackerras */ 85814cf11afSPaul Mackerras .section ".bss" 85914cf11afSPaul Mackerras 86014cf11afSPaul Mackerras .align PAGE_SHIFT 86114cf11afSPaul Mackerras 86214cf11afSPaul Mackerras .globl empty_zero_page 86314cf11afSPaul Mackerrasempty_zero_page: 86414cf11afSPaul Mackerras .space PAGE_SIZE 86514cf11afSPaul Mackerras 86614cf11afSPaul Mackerras .globl swapper_pg_dir 86714cf11afSPaul Mackerrasswapper_pg_dir: 868ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 869