114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 1514cf11afSPaul Mackerras * This file contains the low-level support and setup for the 1614cf11afSPaul Mackerras * PowerPC-64 platform, including trap and interrupt dispatch. 1714cf11afSPaul Mackerras * 1814cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 1914cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2014cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2114cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2214cf11afSPaul Mackerras */ 2314cf11afSPaul Mackerras 2414cf11afSPaul Mackerras#include <linux/threads.h> 25b5bbeb23SPaul Mackerras#include <asm/reg.h> 2614cf11afSPaul Mackerras#include <asm/page.h> 2714cf11afSPaul Mackerras#include <asm/mmu.h> 2814cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3014cf11afSPaul Mackerras#include <asm/bug.h> 3114cf11afSPaul Mackerras#include <asm/cputable.h> 3214cf11afSPaul Mackerras#include <asm/setup.h> 3314cf11afSPaul Mackerras#include <asm/hvcall.h> 34c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 356cb7bfebSDavid Gibson#include <asm/thread_info.h> 363f639ee8SStephen Rothwell#include <asm/firmware.h> 3716a15a30SStephen Rothwell#include <asm/page_64.h> 38f9ff0f30SStephen Rothwell#include <asm/exception.h> 3914cf11afSPaul Mackerras 4014cf11afSPaul Mackerras#define DO_SOFT_DISABLE 4114cf11afSPaul Mackerras 4214cf11afSPaul Mackerras/* 4314cf11afSPaul Mackerras * We layout physical memory as follows: 4414cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code 4514cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs 4614cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs 4714cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table 4814cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area 4914cf11afSPaul Mackerras * 0x8000 - : Early init and support code 5014cf11afSPaul Mackerras */ 5114cf11afSPaul Mackerras 5214cf11afSPaul Mackerras/* 5314cf11afSPaul Mackerras * SPRG Usage 5414cf11afSPaul Mackerras * 5514cf11afSPaul Mackerras * Register Definition 5614cf11afSPaul Mackerras * 5714cf11afSPaul Mackerras * SPRG0 reserved for hypervisor 5814cf11afSPaul Mackerras * SPRG1 temp - used to save gpr 5914cf11afSPaul Mackerras * SPRG2 temp - used to save gpr 6014cf11afSPaul Mackerras * SPRG3 virt addr of paca 6114cf11afSPaul Mackerras */ 6214cf11afSPaul Mackerras 6314cf11afSPaul Mackerras/* 6414cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 6514cf11afSPaul Mackerras * For pSeries: 6614cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 6714cf11afSPaul Mackerras * 2. The kernel is entered at __start 6814cf11afSPaul Mackerras * 6914cf11afSPaul Mackerras * For iSeries: 7014cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 7114cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 7214cf11afSPaul Mackerras */ 7314cf11afSPaul Mackerras 7414cf11afSPaul Mackerras .text 7514cf11afSPaul Mackerras .globl _stext 7614cf11afSPaul Mackerras_stext: 7714cf11afSPaul Mackerras_GLOBAL(__start) 7814cf11afSPaul Mackerras /* NOP this out unconditionally */ 7914cf11afSPaul MackerrasBEGIN_FTR_SECTION 8014cf11afSPaul Mackerras b .__start_initialization_multiplatform 8114cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8214cf11afSPaul Mackerras 8314cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8414cf11afSPaul Mackerras trap 8514cf11afSPaul Mackerras 8614cf11afSPaul Mackerras /* Secondary processors spin on this value until it goes to 1. */ 8714cf11afSPaul Mackerras .globl __secondary_hold_spinloop 8814cf11afSPaul Mackerras__secondary_hold_spinloop: 8914cf11afSPaul Mackerras .llong 0x0 9014cf11afSPaul Mackerras 9114cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9214cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9314cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9414cf11afSPaul Mackerras__secondary_hold_acknowledge: 9514cf11afSPaul Mackerras .llong 0x0 9614cf11afSPaul Mackerras 971dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES 981dce0e30SMichael Ellerman /* 991dce0e30SMichael Ellerman * At offset 0x20, there is a pointer to iSeries LPAR data. 1001dce0e30SMichael Ellerman * This is required by the hypervisor 1011dce0e30SMichael Ellerman */ 1021dce0e30SMichael Ellerman . = 0x20 1031dce0e30SMichael Ellerman .llong hvReleaseData-KERNELBASE 1041dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */ 1051dce0e30SMichael Ellerman 10614cf11afSPaul Mackerras . = 0x60 10714cf11afSPaul Mackerras/* 10875423b7bSGeoff Levand * The following code is used to hold secondary processors 10975423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 11014cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 11114cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 11214cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 11314cf11afSPaul Mackerras */ 11414cf11afSPaul Mackerras_GLOBAL(__secondary_hold) 11514cf11afSPaul Mackerras mfmsr r24 11614cf11afSPaul Mackerras ori r24,r24,MSR_RI 11714cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 11814cf11afSPaul Mackerras 119f1870f77SAnton Blanchard /* Grab our physical cpu number */ 12014cf11afSPaul Mackerras mr r24,r3 12114cf11afSPaul Mackerras 12214cf11afSPaul Mackerras /* Tell the master cpu we're here */ 12314cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 12414cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 12514cf11afSPaul Mackerras std r24,__secondary_hold_acknowledge@l(0) 12614cf11afSPaul Mackerras sync 12714cf11afSPaul Mackerras 12814cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 12914cf11afSPaul Mackerras100: ld r4,__secondary_hold_spinloop@l(0) 13014cf11afSPaul Mackerras cmpdi 0,r4,1 13114cf11afSPaul Mackerras bne 100b 13214cf11afSPaul Mackerras 133f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 134f39b7a55SOlof Johansson LOAD_REG_IMMEDIATE(r4, .generic_secondary_smp_init) 135758438a7SMichael Ellerman mtctr r4 13614cf11afSPaul Mackerras mr r3,r24 137758438a7SMichael Ellerman bctr 13814cf11afSPaul Mackerras#else 13914cf11afSPaul Mackerras BUG_OPCODE 14014cf11afSPaul Mackerras#endif 14114cf11afSPaul Mackerras 14214cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 14314cf11afSPaul Mackerras .section ".toc","aw" 14414cf11afSPaul Mackerrasexception_marker: 14514cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 14614cf11afSPaul Mackerras .text 14714cf11afSPaul Mackerras 14814cf11afSPaul Mackerras/* 14914cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries 15014cf11afSPaul Mackerras * This code runs with relocation off. 15114cf11afSPaul Mackerras */ 15214cf11afSPaul Mackerras . = 0x100 15314cf11afSPaul Mackerras .globl __start_interrupts 15414cf11afSPaul Mackerras__start_interrupts: 15514cf11afSPaul Mackerras 15614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x100, system_reset) 15714cf11afSPaul Mackerras 15814cf11afSPaul Mackerras . = 0x200 15914cf11afSPaul Mackerras_machine_check_pSeries: 16014cf11afSPaul Mackerras HMT_MEDIUM 161b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 16214cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 16314cf11afSPaul Mackerras 16414cf11afSPaul Mackerras . = 0x300 16514cf11afSPaul Mackerras .globl data_access_pSeries 16614cf11afSPaul Mackerrasdata_access_pSeries: 16714cf11afSPaul Mackerras HMT_MEDIUM 168b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 16914cf11afSPaul MackerrasBEGIN_FTR_SECTION 170b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 171b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 172b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 17314cf11afSPaul Mackerras srdi r13,r13,60 17414cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 17514cf11afSPaul Mackerras mfcr r12 17614cf11afSPaul Mackerras cmpwi r13,0x2c 1773ccfc65cSPaul Mackerras beq do_stab_bolted_pSeries 17814cf11afSPaul Mackerras mtcrf 0x80,r12 179b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 18014cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 18114cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common) 18214cf11afSPaul Mackerras 18314cf11afSPaul Mackerras . = 0x380 18414cf11afSPaul Mackerras .globl data_access_slb_pSeries 18514cf11afSPaul Mackerrasdata_access_slb_pSeries: 18614cf11afSPaul Mackerras HMT_MEDIUM 187b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 188b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 1893c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 1903c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_DAR 19114cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 1923c726f8dSBenjamin Herrenschmidt mfcr r9 1933c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 1943c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 1953c726f8dSBenjamin Herrenschmidt cmpdi r3,0 1963c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 1973c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 19814cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 19914cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 20014cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2013c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2023c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 203b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2043c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 20514cf11afSPaul Mackerras 20614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x400, instruction_access) 20714cf11afSPaul Mackerras 20814cf11afSPaul Mackerras . = 0x480 20914cf11afSPaul Mackerras .globl instruction_access_slb_pSeries 21014cf11afSPaul Mackerrasinstruction_access_slb_pSeries: 21114cf11afSPaul Mackerras HMT_MEDIUM 212b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 213b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 2143c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 2153c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */ 21614cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 2173c726f8dSBenjamin Herrenschmidt mfcr r9 2183c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 2193c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 2203c726f8dSBenjamin Herrenschmidt cmpdi r3,0 2213c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 2223c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 22314cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 22414cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 22514cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2263c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2273c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 228b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2293c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 23014cf11afSPaul Mackerras 231d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt) 23214cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x600, alignment) 23314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x700, program_check) 23414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x800, fp_unavailable) 235d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x900, decrementer) 23614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xa00, trap_0a) 23714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xb00, trap_0b) 23814cf11afSPaul Mackerras 23914cf11afSPaul Mackerras . = 0xc00 24014cf11afSPaul Mackerras .globl system_call_pSeries 24114cf11afSPaul Mackerrassystem_call_pSeries: 24214cf11afSPaul Mackerras HMT_MEDIUM 24314cf11afSPaul Mackerras mr r9,r13 24414cf11afSPaul Mackerras mfmsr r10 245b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 246b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0 24714cf11afSPaul Mackerras clrrdi r12,r13,32 24814cf11afSPaul Mackerras oris r12,r12,system_call_common@h 24914cf11afSPaul Mackerras ori r12,r12,system_call_common@l 250b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12 25114cf11afSPaul Mackerras ori r10,r10,MSR_IR|MSR_DR|MSR_RI 252b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 253b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10 25414cf11afSPaul Mackerras rfid 25514cf11afSPaul Mackerras b . /* prevent speculative execution */ 25614cf11afSPaul Mackerras 25714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xd00, single_step) 25814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xe00, trap_0e) 25914cf11afSPaul Mackerras 26014cf11afSPaul Mackerras /* We need to deal with the Altivec unavailable exception 26114cf11afSPaul Mackerras * here which is at 0xf20, thus in the middle of the 26214cf11afSPaul Mackerras * prolog code of the PerformanceMonitor one. A little 26314cf11afSPaul Mackerras * trickery is thus necessary 26414cf11afSPaul Mackerras */ 26514cf11afSPaul Mackerras . = 0xf00 26614cf11afSPaul Mackerras b performance_monitor_pSeries 26714cf11afSPaul Mackerras 26814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xf20, altivec_unavailable) 26914cf11afSPaul Mackerras 270acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 271acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1200, cbe_system_error) 272acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 27314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint) 274acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 275acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1600, cbe_maintenance) 276acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 27714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1700, altivec_assist) 278acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 279acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1800, cbe_thermal) 280acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 28114cf11afSPaul Mackerras 28214cf11afSPaul Mackerras . = 0x3000 28314cf11afSPaul Mackerras 28414cf11afSPaul Mackerras/*** pSeries interrupt support ***/ 28514cf11afSPaul Mackerras 28614cf11afSPaul Mackerras /* moved from 0xf00 */ 287449d846dSLivio Soares STD_EXCEPTION_PSERIES(., performance_monitor) 288d04c56f7SPaul Mackerras 289d04c56f7SPaul Mackerras/* 290d04c56f7SPaul Mackerras * An interrupt came in while soft-disabled; clear EE in SRR1, 291d04c56f7SPaul Mackerras * clear paca->hard_enabled and return. 292d04c56f7SPaul Mackerras */ 293d04c56f7SPaul Mackerrasmasked_interrupt: 294d04c56f7SPaul Mackerras stb r10,PACAHARDIRQEN(r13) 295d04c56f7SPaul Mackerras mtcrf 0x80,r9 296d04c56f7SPaul Mackerras ld r9,PACA_EXGEN+EX_R9(r13) 297d04c56f7SPaul Mackerras mfspr r10,SPRN_SRR1 298d04c56f7SPaul Mackerras rldicl r10,r10,48,1 /* clear MSR_EE */ 299d04c56f7SPaul Mackerras rotldi r10,r10,16 300d04c56f7SPaul Mackerras mtspr SPRN_SRR1,r10 301d04c56f7SPaul Mackerras ld r10,PACA_EXGEN+EX_R10(r13) 302d04c56f7SPaul Mackerras mfspr r13,SPRN_SPRG1 303d04c56f7SPaul Mackerras rfid 304d04c56f7SPaul Mackerras b . 30514cf11afSPaul Mackerras 30614cf11afSPaul Mackerras .align 7 3073ccfc65cSPaul Mackerrasdo_stab_bolted_pSeries: 30814cf11afSPaul Mackerras mtcrf 0x80,r12 309b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 31014cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted) 31114cf11afSPaul Mackerras 31214cf11afSPaul Mackerras/* 3133c726f8dSBenjamin Herrenschmidt * We have some room here we use that to put 3143c726f8dSBenjamin Herrenschmidt * the peries slb miss user trampoline code so it's reasonably 3153c726f8dSBenjamin Herrenschmidt * away from slb_miss_user_common to avoid problems with rfid 3163c726f8dSBenjamin Herrenschmidt * 3173c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual, 3183c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement 3193c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables 3203c726f8dSBenjamin Herrenschmidt */ 3213c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 3223c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries: 3233c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 3243c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 3253c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 3263c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 3273c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 3283c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 3293c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 3303c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 3313c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 3323c726f8dSBenjamin Herrenschmidt clrrdi r12,r13,32 3333c726f8dSBenjamin Herrenschmidt mfmsr r10 3343c726f8dSBenjamin Herrenschmidt mfspr r11,SRR0 /* save SRR0 */ 3353c726f8dSBenjamin Herrenschmidt ori r12,r12,slb_miss_user_common@l /* virt addr of handler */ 3363c726f8dSBenjamin Herrenschmidt ori r10,r10,MSR_IR|MSR_DR|MSR_RI 3373c726f8dSBenjamin Herrenschmidt mtspr SRR0,r12 3383c726f8dSBenjamin Herrenschmidt mfspr r12,SRR1 /* and SRR1 */ 3393c726f8dSBenjamin Herrenschmidt mtspr SRR1,r10 3403c726f8dSBenjamin Herrenschmidt rfid 3413c726f8dSBenjamin Herrenschmidt b . /* prevent spec. execution */ 3423c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 3433c726f8dSBenjamin Herrenschmidt 3443c726f8dSBenjamin Herrenschmidt/* 34514cf11afSPaul Mackerras * Vectors for the FWNMI option. Share common code. 34614cf11afSPaul Mackerras */ 34714cf11afSPaul Mackerras .globl system_reset_fwnmi 3488c4f1f29SMichael Ellerman .align 7 34914cf11afSPaul Mackerrassystem_reset_fwnmi: 35014cf11afSPaul Mackerras HMT_MEDIUM 351b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3529fc0a92cSOlaf Hering EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXGEN, system_reset_common) 35314cf11afSPaul Mackerras 35414cf11afSPaul Mackerras .globl machine_check_fwnmi 3558c4f1f29SMichael Ellerman .align 7 35614cf11afSPaul Mackerrasmachine_check_fwnmi: 35714cf11afSPaul Mackerras HMT_MEDIUM 358b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3599fc0a92cSOlaf Hering EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXMC, machine_check_common) 36014cf11afSPaul Mackerras 36114cf11afSPaul Mackerras/*** Common interrupt handlers ***/ 36214cf11afSPaul Mackerras 36314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception) 36414cf11afSPaul Mackerras 36514cf11afSPaul Mackerras /* 36614cf11afSPaul Mackerras * Machine check is different because we use a different 36714cf11afSPaul Mackerras * save area: PACA_EXMC instead of PACA_EXGEN. 36814cf11afSPaul Mackerras */ 36914cf11afSPaul Mackerras .align 7 37014cf11afSPaul Mackerras .globl machine_check_common 37114cf11afSPaul Mackerrasmachine_check_common: 37214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC) 373f39224a8SPaul Mackerras FINISH_NAP 37414cf11afSPaul Mackerras DISABLE_INTS 37514cf11afSPaul Mackerras bl .save_nvgprs 37614cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 37714cf11afSPaul Mackerras bl .machine_check_exception 37814cf11afSPaul Mackerras b .ret_from_except 37914cf11afSPaul Mackerras 38014cf11afSPaul Mackerras STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt) 38114cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception) 38214cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception) 38314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception) 38414cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception) 385f39224a8SPaul Mackerras STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception) 38614cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception) 38714cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 38814cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception) 38914cf11afSPaul Mackerras#else 39014cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception) 39114cf11afSPaul Mackerras#endif 392acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 393acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception) 394acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception) 395acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception) 396acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 39714cf11afSPaul Mackerras 39814cf11afSPaul Mackerras/* 39914cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad. 40014cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca, 40114cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer, 40214cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 40314cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there, 40414cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics. 40514cf11afSPaul Mackerras */ 40614cf11afSPaul Mackerrasbad_stack: 40714cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 40814cf11afSPaul Mackerras subi r1,r1,64+INT_FRAME_SIZE 40914cf11afSPaul Mackerras std r9,_CCR(r1) 41014cf11afSPaul Mackerras std r10,GPR1(r1) 41114cf11afSPaul Mackerras std r11,_NIP(r1) 41214cf11afSPaul Mackerras std r12,_MSR(r1) 413b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 414b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 41514cf11afSPaul Mackerras std r11,_DAR(r1) 41614cf11afSPaul Mackerras std r12,_DSISR(r1) 41714cf11afSPaul Mackerras mflr r10 41814cf11afSPaul Mackerras mfctr r11 41914cf11afSPaul Mackerras mfxer r12 42014cf11afSPaul Mackerras std r10,_LINK(r1) 42114cf11afSPaul Mackerras std r11,_CTR(r1) 42214cf11afSPaul Mackerras std r12,_XER(r1) 42314cf11afSPaul Mackerras SAVE_GPR(0,r1) 42414cf11afSPaul Mackerras SAVE_GPR(2,r1) 42514cf11afSPaul Mackerras SAVE_4GPRS(3,r1) 42614cf11afSPaul Mackerras SAVE_2GPRS(7,r1) 42714cf11afSPaul Mackerras SAVE_10GPRS(12,r1) 42814cf11afSPaul Mackerras SAVE_10GPRS(22,r1) 42968730401SOlof Johansson lhz r12,PACA_TRAP_SAVE(r13) 43068730401SOlof Johansson std r12,_TRAP(r1) 43114cf11afSPaul Mackerras addi r11,r1,INT_FRAME_SIZE 43214cf11afSPaul Mackerras std r11,0(r1) 43314cf11afSPaul Mackerras li r12,0 43414cf11afSPaul Mackerras std r12,0(r11) 43514cf11afSPaul Mackerras ld r2,PACATOC(r13) 43614cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 43714cf11afSPaul Mackerras bl .kernel_bad_stack 43814cf11afSPaul Mackerras b 1b 43914cf11afSPaul Mackerras 44014cf11afSPaul Mackerras/* 44114cf11afSPaul Mackerras * Return from an exception with minimal checks. 44214cf11afSPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON. 44314cf11afSPaul Mackerras * If interrupts have been enabled, or anything has been 44414cf11afSPaul Mackerras * done that might have changed the scheduling status of 44514cf11afSPaul Mackerras * any task or sent any task a signal, you should use 44614cf11afSPaul Mackerras * ret_from_except or ret_from_except_lite instead of this. 44714cf11afSPaul Mackerras */ 448b0a779deSPaul Mackerrasfast_exc_return_irq: /* restores irq state too */ 449b0a779deSPaul Mackerras ld r3,SOFTE(r1) 450b0a779deSPaul Mackerras ld r12,_MSR(r1) 451b0a779deSPaul Mackerras stb r3,PACASOFTIRQEN(r13) /* restore paca->soft_enabled */ 452b0a779deSPaul Mackerras rldicl r4,r12,49,63 /* get MSR_EE to LSB */ 453b0a779deSPaul Mackerras stb r4,PACAHARDIRQEN(r13) /* restore paca->hard_enabled */ 454b0a779deSPaul Mackerras b 1f 455b0a779deSPaul Mackerras 45640ef8cbcSPaul Mackerras .globl fast_exception_return 45714cf11afSPaul Mackerrasfast_exception_return: 45814cf11afSPaul Mackerras ld r12,_MSR(r1) 459b0a779deSPaul Mackerras1: ld r11,_NIP(r1) 46014cf11afSPaul Mackerras andi. r3,r12,MSR_RI /* check if RI is set */ 46114cf11afSPaul Mackerras beq- unrecov_fer 462c6622f63SPaul Mackerras 463c6622f63SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING 464c6622f63SPaul Mackerras andi. r3,r12,MSR_PR 465c6622f63SPaul Mackerras beq 2f 466c6622f63SPaul Mackerras ACCOUNT_CPU_USER_EXIT(r3, r4) 467c6622f63SPaul Mackerras2: 468c6622f63SPaul Mackerras#endif 469c6622f63SPaul Mackerras 47014cf11afSPaul Mackerras ld r3,_CCR(r1) 47114cf11afSPaul Mackerras ld r4,_LINK(r1) 47214cf11afSPaul Mackerras ld r5,_CTR(r1) 47314cf11afSPaul Mackerras ld r6,_XER(r1) 47414cf11afSPaul Mackerras mtcr r3 47514cf11afSPaul Mackerras mtlr r4 47614cf11afSPaul Mackerras mtctr r5 47714cf11afSPaul Mackerras mtxer r6 47814cf11afSPaul Mackerras REST_GPR(0, r1) 47914cf11afSPaul Mackerras REST_8GPRS(2, r1) 48014cf11afSPaul Mackerras 48114cf11afSPaul Mackerras mfmsr r10 482d04c56f7SPaul Mackerras rldicl r10,r10,48,1 /* clear EE */ 483d04c56f7SPaul Mackerras rldicr r10,r10,16,61 /* clear RI (LE is 0 already) */ 48414cf11afSPaul Mackerras mtmsrd r10,1 48514cf11afSPaul Mackerras 486b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 487b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 48814cf11afSPaul Mackerras REST_4GPRS(10, r1) 48914cf11afSPaul Mackerras ld r1,GPR1(r1) 49014cf11afSPaul Mackerras rfid 49114cf11afSPaul Mackerras b . /* prevent speculative execution */ 49214cf11afSPaul Mackerras 49314cf11afSPaul Mackerrasunrecov_fer: 49414cf11afSPaul Mackerras bl .save_nvgprs 49514cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 49614cf11afSPaul Mackerras bl .unrecoverable_exception 49714cf11afSPaul Mackerras b 1b 49814cf11afSPaul Mackerras 49914cf11afSPaul Mackerras/* 50014cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR, 50114cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12, 50214cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen. 50314cf11afSPaul Mackerras */ 50414cf11afSPaul Mackerras .align 7 50514cf11afSPaul Mackerras .globl data_access_common 50614cf11afSPaul Mackerrasdata_access_common: 507b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 50814cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 509b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 51014cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 51114cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN) 51214cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 51314cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 51414cf11afSPaul Mackerras li r5,0x300 51514cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 51614cf11afSPaul Mackerras 51714cf11afSPaul Mackerras .align 7 51814cf11afSPaul Mackerras .globl instruction_access_common 51914cf11afSPaul Mackerrasinstruction_access_common: 52014cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN) 52114cf11afSPaul Mackerras ld r3,_NIP(r1) 52214cf11afSPaul Mackerras andis. r4,r12,0x5820 52314cf11afSPaul Mackerras li r5,0x400 52414cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 52514cf11afSPaul Mackerras 5263c726f8dSBenjamin Herrenschmidt/* 5273c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual 5283c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used 5293c726f8dSBenjamin Herrenschmidt */ 5303c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5313c726f8dSBenjamin Herrenschmidt .align 7 5323c726f8dSBenjamin Herrenschmidt .globl slb_miss_user_common 5333c726f8dSBenjamin Herrenschmidtslb_miss_user_common: 5343c726f8dSBenjamin Herrenschmidt mflr r10 5353c726f8dSBenjamin Herrenschmidt std r3,PACA_EXGEN+EX_DAR(r13) 5363c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXGEN+EX_CCR(r13) 5373c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_LR(r13) 5383c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_SRR0(r13) 5393c726f8dSBenjamin Herrenschmidt bl .slb_allocate_user 5403c726f8dSBenjamin Herrenschmidt 5413c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_LR(r13) 5423c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXGEN+EX_R3(r13) 5433c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXGEN+EX_CCR(r13) 5443c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_SRR0(r13) 5453c726f8dSBenjamin Herrenschmidt mtlr r10 5463c726f8dSBenjamin Herrenschmidt beq- slb_miss_fault 5473c726f8dSBenjamin Herrenschmidt 5483c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 5493c726f8dSBenjamin Herrenschmidt beq- unrecov_user_slb 5503c726f8dSBenjamin Herrenschmidt mfmsr r10 5513c726f8dSBenjamin Herrenschmidt 5523c726f8dSBenjamin Herrenschmidt.machine push 5533c726f8dSBenjamin Herrenschmidt.machine "power4" 5543c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 5553c726f8dSBenjamin Herrenschmidt.machine pop 5563c726f8dSBenjamin Herrenschmidt 5573c726f8dSBenjamin Herrenschmidt clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */ 5583c726f8dSBenjamin Herrenschmidt mtmsrd r10,1 5593c726f8dSBenjamin Herrenschmidt 5603c726f8dSBenjamin Herrenschmidt mtspr SRR0,r11 5613c726f8dSBenjamin Herrenschmidt mtspr SRR1,r12 5623c726f8dSBenjamin Herrenschmidt 5633c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXGEN+EX_R9(r13) 5643c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_R10(r13) 5653c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_R11(r13) 5663c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXGEN+EX_R12(r13) 5673c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXGEN+EX_R13(r13) 5683c726f8dSBenjamin Herrenschmidt rfid 5693c726f8dSBenjamin Herrenschmidt b . 5703c726f8dSBenjamin Herrenschmidt 5713c726f8dSBenjamin Herrenschmidtslb_miss_fault: 5723c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN) 5733c726f8dSBenjamin Herrenschmidt ld r4,PACA_EXGEN+EX_DAR(r13) 5743c726f8dSBenjamin Herrenschmidt li r5,0 5753c726f8dSBenjamin Herrenschmidt std r4,_DAR(r1) 5763c726f8dSBenjamin Herrenschmidt std r5,_DSISR(r1) 5773ccfc65cSPaul Mackerras b handle_page_fault 5783c726f8dSBenjamin Herrenschmidt 5793c726f8dSBenjamin Herrenschmidtunrecov_user_slb: 5803c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN) 5813c726f8dSBenjamin Herrenschmidt DISABLE_INTS 5823c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 5833c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 5843c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 5853c726f8dSBenjamin Herrenschmidt b 1b 5863c726f8dSBenjamin Herrenschmidt 5873c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 5883c726f8dSBenjamin Herrenschmidt 5893c726f8dSBenjamin Herrenschmidt 5903c726f8dSBenjamin Herrenschmidt/* 5913c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR, 5923c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return 5933c726f8dSBenjamin Herrenschmidt * r3 has the faulting address 5943c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb. 5953c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3 5963c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure. 5973c726f8dSBenjamin Herrenschmidt */ 5983c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode) 5993c726f8dSBenjamin Herrenschmidt mflr r10 6003c726f8dSBenjamin Herrenschmidt 6013c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 6023c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_LR(r13) /* save LR */ 6033c726f8dSBenjamin Herrenschmidt 6043c726f8dSBenjamin Herrenschmidt bl .slb_allocate_realmode 6053c726f8dSBenjamin Herrenschmidt 6063c726f8dSBenjamin Herrenschmidt /* All done -- return from exception. */ 6073c726f8dSBenjamin Herrenschmidt 6083c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_LR(r13) 6093c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXSLB+EX_R3(r13) 6103c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 6113c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6123f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6133356bb9fSDavid Gibson ld r11,PACALPPACAPTR(r13) 6143356bb9fSDavid Gibson ld r11,LPPACASRR0(r11) /* get SRR0 value */ 6153f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6163c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6173c726f8dSBenjamin Herrenschmidt 6183c726f8dSBenjamin Herrenschmidt mtlr r10 6193c726f8dSBenjamin Herrenschmidt 6203c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 6213c726f8dSBenjamin Herrenschmidt beq- unrecov_slb 6223c726f8dSBenjamin Herrenschmidt 6233c726f8dSBenjamin Herrenschmidt.machine push 6243c726f8dSBenjamin Herrenschmidt.machine "power4" 6253c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 6263c726f8dSBenjamin Herrenschmidt mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */ 6273c726f8dSBenjamin Herrenschmidt.machine pop 6283c726f8dSBenjamin Herrenschmidt 6293c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6303f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6313c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR0,r11 6323c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR1,r12 6333f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6343c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6353c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXSLB+EX_R9(r13) 6363c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_R10(r13) 6373c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R11(r13) 6383c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R12(r13) 6393c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXSLB+EX_R13(r13) 6403c726f8dSBenjamin Herrenschmidt rfid 6413c726f8dSBenjamin Herrenschmidt b . /* prevent speculative execution */ 6423c726f8dSBenjamin Herrenschmidt 6433c726f8dSBenjamin Herrenschmidtunrecov_slb: 6443c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB) 6453c726f8dSBenjamin Herrenschmidt DISABLE_INTS 6463c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 6473c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 6483c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 6493c726f8dSBenjamin Herrenschmidt b 1b 6503c726f8dSBenjamin Herrenschmidt 65114cf11afSPaul Mackerras .align 7 65214cf11afSPaul Mackerras .globl hardware_interrupt_common 65314cf11afSPaul Mackerras .globl hardware_interrupt_entry 65414cf11afSPaul Mackerrashardware_interrupt_common: 65514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN) 656f39224a8SPaul Mackerras FINISH_NAP 65714cf11afSPaul Mackerrashardware_interrupt_entry: 65814cf11afSPaul Mackerras DISABLE_INTS 659a416561bSOlof JohanssonBEGIN_FTR_SECTION 660cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on 661a416561bSOlof JohanssonEND_FTR_SECTION_IFSET(CPU_FTR_CTRL) 66214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 66314cf11afSPaul Mackerras bl .do_IRQ 66414cf11afSPaul Mackerras b .ret_from_except_lite 66514cf11afSPaul Mackerras 666f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 667f39224a8SPaul Mackerraspower4_fixup_nap: 668f39224a8SPaul Mackerras andc r9,r9,r10 669f39224a8SPaul Mackerras std r9,TI_LOCAL_FLAGS(r11) 670f39224a8SPaul Mackerras ld r10,_LINK(r1) /* make idle task do the */ 671f39224a8SPaul Mackerras std r10,_NIP(r1) /* equivalent of a blr */ 672f39224a8SPaul Mackerras blr 673f39224a8SPaul Mackerras#endif 674f39224a8SPaul Mackerras 67514cf11afSPaul Mackerras .align 7 67614cf11afSPaul Mackerras .globl alignment_common 67714cf11afSPaul Mackerrasalignment_common: 678b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 67914cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 680b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 68114cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 68214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN) 68314cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 68414cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 68514cf11afSPaul Mackerras std r3,_DAR(r1) 68614cf11afSPaul Mackerras std r4,_DSISR(r1) 68714cf11afSPaul Mackerras bl .save_nvgprs 68814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 68914cf11afSPaul Mackerras ENABLE_INTS 69014cf11afSPaul Mackerras bl .alignment_exception 69114cf11afSPaul Mackerras b .ret_from_except 69214cf11afSPaul Mackerras 69314cf11afSPaul Mackerras .align 7 69414cf11afSPaul Mackerras .globl program_check_common 69514cf11afSPaul Mackerrasprogram_check_common: 69614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN) 69714cf11afSPaul Mackerras bl .save_nvgprs 69814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 69914cf11afSPaul Mackerras ENABLE_INTS 70014cf11afSPaul Mackerras bl .program_check_exception 70114cf11afSPaul Mackerras b .ret_from_except 70214cf11afSPaul Mackerras 70314cf11afSPaul Mackerras .align 7 70414cf11afSPaul Mackerras .globl fp_unavailable_common 70514cf11afSPaul Mackerrasfp_unavailable_common: 70614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN) 7073ccfc65cSPaul Mackerras bne 1f /* if from user, just load it up */ 70814cf11afSPaul Mackerras bl .save_nvgprs 70914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 71014cf11afSPaul Mackerras ENABLE_INTS 71114cf11afSPaul Mackerras bl .kernel_fp_unavailable_exception 71214cf11afSPaul Mackerras BUG_OPCODE 7133ccfc65cSPaul Mackerras1: b .load_up_fpu 71414cf11afSPaul Mackerras 71514cf11afSPaul Mackerras .align 7 71614cf11afSPaul Mackerras .globl altivec_unavailable_common 71714cf11afSPaul Mackerrasaltivec_unavailable_common: 71814cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN) 71914cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 72014cf11afSPaul MackerrasBEGIN_FTR_SECTION 72114cf11afSPaul Mackerras bne .load_up_altivec /* if from user, just load it up */ 72214cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) 72314cf11afSPaul Mackerras#endif 72414cf11afSPaul Mackerras bl .save_nvgprs 72514cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 72614cf11afSPaul Mackerras ENABLE_INTS 72714cf11afSPaul Mackerras bl .altivec_unavailable_exception 72814cf11afSPaul Mackerras b .ret_from_except 72914cf11afSPaul Mackerras 73014cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 73114cf11afSPaul Mackerras/* 73214cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk) 73314cf11afSPaul Mackerras * Disable VMX for the task which had it previously, 73414cf11afSPaul Mackerras * and save its vector registers in its thread_struct. 73514cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return. 73614cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every 73714cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers). 73814cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current' 73914cf11afSPaul Mackerras */ 74014cf11afSPaul Mackerras_STATIC(load_up_altivec) 74114cf11afSPaul Mackerras mfmsr r5 /* grab the current MSR */ 74214cf11afSPaul Mackerras oris r5,r5,MSR_VEC@h 74314cf11afSPaul Mackerras mtmsrd r5 /* enable use of VMX now */ 74414cf11afSPaul Mackerras isync 74514cf11afSPaul Mackerras 74614cf11afSPaul Mackerras/* 74714cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too 74814cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU 74914cf11afSPaul Mackerras * to another. Instead we call giveup_altvec in switch_to. 75014cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context 75114cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually 75214cf11afSPaul Mackerras * avoid saving all of the VREGs here... 75314cf11afSPaul Mackerras */ 75414cf11afSPaul Mackerras#ifndef CONFIG_SMP 75514cf11afSPaul Mackerras ld r3,last_task_used_altivec@got(r2) 75614cf11afSPaul Mackerras ld r4,0(r3) 75714cf11afSPaul Mackerras cmpdi 0,r4,0 75814cf11afSPaul Mackerras beq 1f 75914cf11afSPaul Mackerras /* Save VMX state to last_task_used_altivec's THREAD struct */ 76014cf11afSPaul Mackerras addi r4,r4,THREAD 76114cf11afSPaul Mackerras SAVE_32VRS(0,r5,r4) 76214cf11afSPaul Mackerras mfvscr vr0 76314cf11afSPaul Mackerras li r10,THREAD_VSCR 76414cf11afSPaul Mackerras stvx vr0,r10,r4 76514cf11afSPaul Mackerras /* Disable VMX for last_task_used_altivec */ 76614cf11afSPaul Mackerras ld r5,PT_REGS(r4) 76714cf11afSPaul Mackerras ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 76814cf11afSPaul Mackerras lis r6,MSR_VEC@h 76914cf11afSPaul Mackerras andc r4,r4,r6 77014cf11afSPaul Mackerras std r4,_MSR-STACK_FRAME_OVERHEAD(r5) 77114cf11afSPaul Mackerras1: 77214cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 77314cf11afSPaul Mackerras /* Hack: if we get an altivec unavailable trap with VRSAVE 77414cf11afSPaul Mackerras * set to all zeros, we assume this is a broken application 77514cf11afSPaul Mackerras * that fails to set it properly, and thus we switch it to 77614cf11afSPaul Mackerras * all 1's 77714cf11afSPaul Mackerras */ 77814cf11afSPaul Mackerras mfspr r4,SPRN_VRSAVE 77914cf11afSPaul Mackerras cmpdi 0,r4,0 78014cf11afSPaul Mackerras bne+ 1f 78114cf11afSPaul Mackerras li r4,-1 78214cf11afSPaul Mackerras mtspr SPRN_VRSAVE,r4 78314cf11afSPaul Mackerras1: 78414cf11afSPaul Mackerras /* enable use of VMX after return */ 78514cf11afSPaul Mackerras ld r4,PACACURRENT(r13) 78614cf11afSPaul Mackerras addi r5,r4,THREAD /* Get THREAD */ 78714cf11afSPaul Mackerras oris r12,r12,MSR_VEC@h 78814cf11afSPaul Mackerras std r12,_MSR(r1) 78914cf11afSPaul Mackerras li r4,1 79014cf11afSPaul Mackerras li r10,THREAD_VSCR 79114cf11afSPaul Mackerras stw r4,THREAD_USED_VR(r5) 79214cf11afSPaul Mackerras lvx vr0,r10,r5 79314cf11afSPaul Mackerras mtvscr vr0 79414cf11afSPaul Mackerras REST_32VRS(0,r4,r5) 79514cf11afSPaul Mackerras#ifndef CONFIG_SMP 79614cf11afSPaul Mackerras /* Update last_task_used_math to 'current' */ 79714cf11afSPaul Mackerras subi r4,r5,THREAD /* Back to 'current' */ 79814cf11afSPaul Mackerras std r4,0(r3) 79914cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 80014cf11afSPaul Mackerras /* restore registers and return */ 80114cf11afSPaul Mackerras b fast_exception_return 80214cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */ 80314cf11afSPaul Mackerras 80414cf11afSPaul Mackerras/* 80514cf11afSPaul Mackerras * Hash table stuff 80614cf11afSPaul Mackerras */ 80714cf11afSPaul Mackerras .align 7 80814cf11afSPaul Mackerras_GLOBAL(do_hash_page) 80914cf11afSPaul Mackerras std r3,_DAR(r1) 81014cf11afSPaul Mackerras std r4,_DSISR(r1) 81114cf11afSPaul Mackerras 81214cf11afSPaul Mackerras andis. r0,r4,0xa450 /* weird error? */ 8133ccfc65cSPaul Mackerras bne- handle_page_fault /* if not, try to insert a HPTE */ 81414cf11afSPaul MackerrasBEGIN_FTR_SECTION 81514cf11afSPaul Mackerras andis. r0,r4,0x0020 /* Is it a segment table fault? */ 8163ccfc65cSPaul Mackerras bne- do_ste_alloc /* If so handle it */ 81714cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 81814cf11afSPaul Mackerras 81914cf11afSPaul Mackerras /* 82014cf11afSPaul Mackerras * We need to set the _PAGE_USER bit if MSR_PR is set or if we are 82114cf11afSPaul Mackerras * accessing a userspace segment (even from the kernel). We assume 82214cf11afSPaul Mackerras * kernel addresses always have the high bit set. 82314cf11afSPaul Mackerras */ 82414cf11afSPaul Mackerras rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */ 82514cf11afSPaul Mackerras rotldi r0,r3,15 /* Move high bit into MSR_PR posn */ 82614cf11afSPaul Mackerras orc r0,r12,r0 /* MSR_PR | ~high_bit */ 82714cf11afSPaul Mackerras rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */ 82814cf11afSPaul Mackerras ori r4,r4,1 /* add _PAGE_PRESENT */ 82914cf11afSPaul Mackerras rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */ 83014cf11afSPaul Mackerras 83114cf11afSPaul Mackerras /* 83214cf11afSPaul Mackerras * On iSeries, we soft-disable interrupts here, then 83314cf11afSPaul Mackerras * hard-enable interrupts so that the hash_page code can spin on 83414cf11afSPaul Mackerras * the hash_table_lock without problems on a shared processor. 83514cf11afSPaul Mackerras */ 83614cf11afSPaul Mackerras DISABLE_INTS 83714cf11afSPaul Mackerras 83814cf11afSPaul Mackerras /* 83914cf11afSPaul Mackerras * r3 contains the faulting address 84014cf11afSPaul Mackerras * r4 contains the required access permissions 84114cf11afSPaul Mackerras * r5 contains the trap number 84214cf11afSPaul Mackerras * 84314cf11afSPaul Mackerras * at return r3 = 0 for success 84414cf11afSPaul Mackerras */ 84514cf11afSPaul Mackerras bl .hash_page /* build HPTE if possible */ 84614cf11afSPaul Mackerras cmpdi r3,0 /* see if hash_page succeeded */ 84714cf11afSPaul Mackerras 84814cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 8493f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 85014cf11afSPaul Mackerras /* 85114cf11afSPaul Mackerras * If we had interrupts soft-enabled at the point where the 85214cf11afSPaul Mackerras * DSI/ISI occurred, and an interrupt came in during hash_page, 85314cf11afSPaul Mackerras * handle it now. 85414cf11afSPaul Mackerras * We jump to ret_from_except_lite rather than fast_exception_return 85514cf11afSPaul Mackerras * because ret_from_except_lite will check for and handle pending 85614cf11afSPaul Mackerras * interrupts if necessary. 85714cf11afSPaul Mackerras */ 8583ccfc65cSPaul Mackerras beq 13f 859b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 860b0a779deSPaul Mackerras#endif 861b0a779deSPaul MackerrasBEGIN_FW_FTR_SECTION 862b0a779deSPaul Mackerras /* 863b0a779deSPaul Mackerras * Here we have interrupts hard-disabled, so it is sufficient 864b0a779deSPaul Mackerras * to restore paca->{soft,hard}_enable and get out. 865b0a779deSPaul Mackerras */ 866b0a779deSPaul Mackerras beq fast_exc_return_irq /* Return from exception on success */ 867b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 868b0a779deSPaul Mackerras 86914cf11afSPaul Mackerras /* For a hash failure, we don't bother re-enabling interrupts */ 87014cf11afSPaul Mackerras ble- 12f 87114cf11afSPaul Mackerras 87214cf11afSPaul Mackerras /* 87314cf11afSPaul Mackerras * hash_page couldn't handle it, set soft interrupt enable back 87414cf11afSPaul Mackerras * to what it was before the trap. Note that .local_irq_restore 87514cf11afSPaul Mackerras * handles any interrupts pending at this point. 87614cf11afSPaul Mackerras */ 87714cf11afSPaul Mackerras ld r3,SOFTE(r1) 87814cf11afSPaul Mackerras bl .local_irq_restore 87914cf11afSPaul Mackerras b 11f 88014cf11afSPaul Mackerras 88114cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */ 8823ccfc65cSPaul Mackerrashandle_page_fault: 88314cf11afSPaul Mackerras ENABLE_INTS 88414cf11afSPaul Mackerras11: ld r4,_DAR(r1) 88514cf11afSPaul Mackerras ld r5,_DSISR(r1) 88614cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 88714cf11afSPaul Mackerras bl .do_page_fault 88814cf11afSPaul Mackerras cmpdi r3,0 8893ccfc65cSPaul Mackerras beq+ 13f 89014cf11afSPaul Mackerras bl .save_nvgprs 89114cf11afSPaul Mackerras mr r5,r3 89214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 89314cf11afSPaul Mackerras lwz r4,_DAR(r1) 89414cf11afSPaul Mackerras bl .bad_page_fault 89514cf11afSPaul Mackerras b .ret_from_except 89614cf11afSPaul Mackerras 89779acbb3fSPaul Mackerras13: b .ret_from_except_lite 89879acbb3fSPaul Mackerras 89914cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused 90014cf11afSPaul Mackerras * the PTE insertion 90114cf11afSPaul Mackerras */ 90214cf11afSPaul Mackerras12: bl .save_nvgprs 90314cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 90414cf11afSPaul Mackerras lwz r4,_DAR(r1) 90514cf11afSPaul Mackerras bl .low_hash_fault 90614cf11afSPaul Mackerras b .ret_from_except 90714cf11afSPaul Mackerras 90814cf11afSPaul Mackerras /* here we have a segment miss */ 9093ccfc65cSPaul Mackerrasdo_ste_alloc: 91014cf11afSPaul Mackerras bl .ste_allocate /* try to insert stab entry */ 91114cf11afSPaul Mackerras cmpdi r3,0 9123ccfc65cSPaul Mackerras bne- handle_page_fault 9133ccfc65cSPaul Mackerras b fast_exception_return 91414cf11afSPaul Mackerras 91514cf11afSPaul Mackerras/* 91614cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR, 91714cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 91814cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb. 91914cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure. 92014cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc. 92114cf11afSPaul Mackerras */ 92214cf11afSPaul Mackerras .align 7 92314cf11afSPaul Mackerras_GLOBAL(do_stab_bolted) 92414cf11afSPaul Mackerras stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 92514cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */ 92614cf11afSPaul Mackerras 92714cf11afSPaul Mackerras /* Hash to the primary group */ 92814cf11afSPaul Mackerras ld r10,PACASTABVIRT(r13) 929b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 93014cf11afSPaul Mackerras srdi r11,r11,28 93114cf11afSPaul Mackerras rldimi r10,r11,7,52 /* r10 = first ste of the group */ 93214cf11afSPaul Mackerras 93314cf11afSPaul Mackerras /* Calculate VSID */ 93414cf11afSPaul Mackerras /* This is a kernel address, so protovsid = ESID */ 93514cf11afSPaul Mackerras ASM_VSID_SCRAMBLE(r11, r9) 93614cf11afSPaul Mackerras rldic r9,r11,12,16 /* r9 = vsid << 12 */ 93714cf11afSPaul Mackerras 93814cf11afSPaul Mackerras /* Search the primary group for a free entry */ 93914cf11afSPaul Mackerras1: ld r11,0(r10) /* Test valid bit of the current ste */ 94014cf11afSPaul Mackerras andi. r11,r11,0x80 94114cf11afSPaul Mackerras beq 2f 94214cf11afSPaul Mackerras addi r10,r10,16 94314cf11afSPaul Mackerras andi. r11,r10,0x70 94414cf11afSPaul Mackerras bne 1b 94514cf11afSPaul Mackerras 94614cf11afSPaul Mackerras /* Stick for only searching the primary group for now. */ 94714cf11afSPaul Mackerras /* At least for now, we use a very simple random castout scheme */ 94814cf11afSPaul Mackerras /* Use the TB as a random number ; OR in 1 to avoid entry 0 */ 94914cf11afSPaul Mackerras mftb r11 95014cf11afSPaul Mackerras rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */ 95114cf11afSPaul Mackerras ori r11,r11,0x10 95214cf11afSPaul Mackerras 95314cf11afSPaul Mackerras /* r10 currently points to an ste one past the group of interest */ 95414cf11afSPaul Mackerras /* make it point to the randomly selected entry */ 95514cf11afSPaul Mackerras subi r10,r10,128 95614cf11afSPaul Mackerras or r10,r10,r11 /* r10 is the entry to invalidate */ 95714cf11afSPaul Mackerras 95814cf11afSPaul Mackerras isync /* mark the entry invalid */ 95914cf11afSPaul Mackerras ld r11,0(r10) 96014cf11afSPaul Mackerras rldicl r11,r11,56,1 /* clear the valid bit */ 96114cf11afSPaul Mackerras rotldi r11,r11,8 96214cf11afSPaul Mackerras std r11,0(r10) 96314cf11afSPaul Mackerras sync 96414cf11afSPaul Mackerras 96514cf11afSPaul Mackerras clrrdi r11,r11,28 /* Get the esid part of the ste */ 96614cf11afSPaul Mackerras slbie r11 96714cf11afSPaul Mackerras 96814cf11afSPaul Mackerras2: std r9,8(r10) /* Store the vsid part of the ste */ 96914cf11afSPaul Mackerras eieio 97014cf11afSPaul Mackerras 971b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR /* Get the new esid */ 97214cf11afSPaul Mackerras clrrdi r11,r11,28 /* Permits a full 32b of ESID */ 97314cf11afSPaul Mackerras ori r11,r11,0x90 /* Turn on valid and kp */ 97414cf11afSPaul Mackerras std r11,0(r10) /* Put new entry back into the stab */ 97514cf11afSPaul Mackerras 97614cf11afSPaul Mackerras sync 97714cf11afSPaul Mackerras 97814cf11afSPaul Mackerras /* All done -- return from exception. */ 97914cf11afSPaul Mackerras lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 98014cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */ 98114cf11afSPaul Mackerras 98214cf11afSPaul Mackerras andi. r10,r12,MSR_RI 98314cf11afSPaul Mackerras beq- unrecov_slb 98414cf11afSPaul Mackerras 98514cf11afSPaul Mackerras mtcrf 0x80,r9 /* restore CR */ 98614cf11afSPaul Mackerras 98714cf11afSPaul Mackerras mfmsr r10 98814cf11afSPaul Mackerras clrrdi r10,r10,2 98914cf11afSPaul Mackerras mtmsrd r10,1 99014cf11afSPaul Mackerras 991b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 992b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 99314cf11afSPaul Mackerras ld r9,PACA_EXSLB+EX_R9(r13) 99414cf11afSPaul Mackerras ld r10,PACA_EXSLB+EX_R10(r13) 99514cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_R11(r13) 99614cf11afSPaul Mackerras ld r12,PACA_EXSLB+EX_R12(r13) 99714cf11afSPaul Mackerras ld r13,PACA_EXSLB+EX_R13(r13) 99814cf11afSPaul Mackerras rfid 99914cf11afSPaul Mackerras b . /* prevent speculative execution */ 100014cf11afSPaul Mackerras 100114cf11afSPaul Mackerras/* 100214cf11afSPaul Mackerras * Space for CPU0's segment table. 100314cf11afSPaul Mackerras * 100414cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before 100516a15a30SStephen Rothwell * we get control (with relocate on). The address is given to the hv 100616a15a30SStephen Rothwell * as a page number (see xLparMap below), so this must be at a 100714cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >> 100814cf11afSPaul Mackerras * PAGE_SHIFT). 100914cf11afSPaul Mackerras */ 1010758438a7SMichael Ellerman . = STAB0_OFFSET /* 0x6000 */ 101114cf11afSPaul Mackerras .globl initial_stab 101214cf11afSPaul Mackerrasinitial_stab: 101314cf11afSPaul Mackerras .space 4096 101414cf11afSPaul Mackerras 101514cf11afSPaul Mackerras/* 101614cf11afSPaul Mackerras * Data area reserved for FWNMI option. 101714cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA. 101814cf11afSPaul Mackerras */ 101914cf11afSPaul Mackerras .= 0x7000 102014cf11afSPaul Mackerras .globl fwnmi_data_area 102114cf11afSPaul Mackerrasfwnmi_data_area: 102214cf11afSPaul Mackerras 102314cf11afSPaul Mackerras /* iSeries does not use the FWNMI stuff, so it is safe to put 102414cf11afSPaul Mackerras * this here, even if we later allow kernels that will boot on 102514cf11afSPaul Mackerras * both pSeries and iSeries */ 102614cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 102714cf11afSPaul Mackerras . = LPARMAP_PHYS 102816a15a30SStephen Rothwell .globl xLparMap 102916a15a30SStephen RothwellxLparMap: 103016a15a30SStephen Rothwell .quad HvEsidsToMap /* xNumberEsids */ 103116a15a30SStephen Rothwell .quad HvRangesToMap /* xNumberRanges */ 103216a15a30SStephen Rothwell .quad STAB0_PAGE /* xSegmentTableOffs */ 103316a15a30SStephen Rothwell .zero 40 /* xRsvd */ 103416a15a30SStephen Rothwell /* xEsids (HvEsidsToMap entries of 2 quads) */ 103516a15a30SStephen Rothwell .quad PAGE_OFFSET_ESID /* xKernelEsid */ 103616a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID /* xKernelVsid */ 103716a15a30SStephen Rothwell .quad VMALLOC_START_ESID /* xKernelEsid */ 103816a15a30SStephen Rothwell .quad VMALLOC_START_VSID /* xKernelVsid */ 103916a15a30SStephen Rothwell /* xRanges (HvRangesToMap entries of 3 quads) */ 104016a15a30SStephen Rothwell .quad HvPagesToMap /* xPages */ 104116a15a30SStephen Rothwell .quad 0 /* xOffset */ 104216a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID << (SID_SHIFT - HW_PAGE_SHIFT) /* xVPN */ 104316a15a30SStephen Rothwell 104414cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 104514cf11afSPaul Mackerras 104614cf11afSPaul Mackerras . = 0x8000 104714cf11afSPaul Mackerras 104814cf11afSPaul Mackerras/* 1049f39b7a55SOlof Johansson * On pSeries and most other platforms, secondary processors spin 1050f39b7a55SOlof Johansson * in the following code. 105114cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id) 105214cf11afSPaul Mackerras */ 1053f39b7a55SOlof Johansson_GLOBAL(generic_secondary_smp_init) 105414cf11afSPaul Mackerras mr r24,r3 105514cf11afSPaul Mackerras 105614cf11afSPaul Mackerras /* turn on 64-bit mode */ 105714cf11afSPaul Mackerras bl .enable_64b_mode 105814cf11afSPaul Mackerras 105914cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 106014cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 106114cf11afSPaul Mackerras * which logical id maps to our physical one. 106214cf11afSPaul Mackerras */ 1063e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r13, paca) /* Get base vaddr of paca array */ 106414cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 106514cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 106614cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 106714cf11afSPaul Mackerras beq 2f 106814cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 106914cf11afSPaul Mackerras addi r5,r5,1 107014cf11afSPaul Mackerras cmpwi r5,NR_CPUS 107114cf11afSPaul Mackerras blt 1b 107214cf11afSPaul Mackerras 107314cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 107414cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 107514cf11afSPaul Mackerras 1076b5bbeb23SPaul Mackerras2: mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 107714cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 107814cf11afSPaul Mackerras mr r24,r5 107914cf11afSPaul Mackerras3: HMT_LOW 108014cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 108114cf11afSPaul Mackerras /* start. */ 108214cf11afSPaul Mackerras sync 108314cf11afSPaul Mackerras 1084f39b7a55SOlof Johansson#ifndef CONFIG_SMP 1085f39b7a55SOlof Johansson b 3b /* Never go on non-SMP */ 1086f39b7a55SOlof Johansson#else 1087f39b7a55SOlof Johansson cmpwi 0,r23,0 1088f39b7a55SOlof Johansson beq 3b /* Loop until told to go */ 1089f39b7a55SOlof Johansson 1090f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 1091f39b7a55SOlof Johansson LOAD_REG_IMMEDIATE(r23, cur_cpu_spec) 1092f39b7a55SOlof Johansson ld r23,0(r23) 1093f39b7a55SOlof Johansson ld r23,CPU_SPEC_RESTORE(r23) 1094f39b7a55SOlof Johansson cmpdi 0,r23,0 1095f39b7a55SOlof Johansson beq 4f 1096f39b7a55SOlof Johansson ld r23,0(r23) 1097f39b7a55SOlof Johansson mtctr r23 1098f39b7a55SOlof Johansson bctrl 1099f39b7a55SOlof Johansson 1100f39b7a55SOlof Johansson4: /* Create a temp kernel stack for use before relocation is on. */ 110114cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 110214cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 110314cf11afSPaul Mackerras 1104c705677eSStephen Rothwell b __secondary_start 110514cf11afSPaul Mackerras#endif 110614cf11afSPaul Mackerras 110714cf11afSPaul Mackerras_STATIC(__mmu_off) 110814cf11afSPaul Mackerras mfmsr r3 110914cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 111014cf11afSPaul Mackerras beqlr 111114cf11afSPaul Mackerras andc r3,r3,r0 111214cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 111314cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 111414cf11afSPaul Mackerras sync 111514cf11afSPaul Mackerras rfid 111614cf11afSPaul Mackerras b . /* prevent speculative execution */ 111714cf11afSPaul Mackerras 111814cf11afSPaul Mackerras 111914cf11afSPaul Mackerras/* 112014cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 112114cf11afSPaul Mackerras * depending on the value of r5. 112214cf11afSPaul Mackerras * 112314cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 112414cf11afSPaul Mackerras * in r3...r7 112514cf11afSPaul Mackerras * 112614cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 112714cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 112814cf11afSPaul Mackerras * 112914cf11afSPaul Mackerras */ 113014cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 113114cf11afSPaul Mackerras /* 113214cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 113314cf11afSPaul Mackerras */ 113414cf11afSPaul Mackerras cmpldi cr0,r5,0 1135939e60f6SStephen Rothwell beq 1f 1136939e60f6SStephen Rothwell b .__boot_from_prom /* yes -> prom */ 1137939e60f6SStephen Rothwell1: 113814cf11afSPaul Mackerras /* Save parameters */ 113914cf11afSPaul Mackerras mr r31,r3 114014cf11afSPaul Mackerras mr r30,r4 114114cf11afSPaul Mackerras 114214cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 114314cf11afSPaul Mackerras bl .enable_64b_mode 114414cf11afSPaul Mackerras 114514cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 1146f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 1147f39b7a55SOlof Johansson srwi r0,r0,16 1148f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 1149f39b7a55SOlof Johansson beq 1f 1150f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 1151f39b7a55SOlof Johansson beq 1f 1152f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 1153190a24f5SOlof Johansson beq 1f 1154190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 1155f39b7a55SOlof Johansson bne 2f 1156f39b7a55SOlof Johansson1: bl .__cpu_preinit_ppc970 1157f39b7a55SOlof Johansson2: 115814cf11afSPaul Mackerras 115914cf11afSPaul Mackerras /* Switch off MMU if not already */ 1160e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, .__after_prom_start - KERNELBASE) 116114cf11afSPaul Mackerras add r4,r4,r30 116214cf11afSPaul Mackerras bl .__mmu_off 116314cf11afSPaul Mackerras b .__after_prom_start 116414cf11afSPaul Mackerras 1165939e60f6SStephen Rothwell_INIT_STATIC(__boot_from_prom) 116614cf11afSPaul Mackerras /* Save parameters */ 116714cf11afSPaul Mackerras mr r31,r3 116814cf11afSPaul Mackerras mr r30,r4 116914cf11afSPaul Mackerras mr r29,r5 117014cf11afSPaul Mackerras mr r28,r6 117114cf11afSPaul Mackerras mr r27,r7 117214cf11afSPaul Mackerras 11736088857bSOlaf Hering /* 11746088857bSOlaf Hering * Align the stack to 16-byte boundary 11756088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 11766088857bSOlaf Hering * boot binary, the stack pointer will be unalignet on PowerMac 11776088857bSOlaf Hering */ 1178c05b4770SLinus Torvalds rldicr r1,r1,0,59 1179c05b4770SLinus Torvalds 118014cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 118114cf11afSPaul Mackerras bl .enable_64b_mode 118214cf11afSPaul Mackerras 118314cf11afSPaul Mackerras /* put a relocation offset into r3 */ 118414cf11afSPaul Mackerras bl .reloc_offset 118514cf11afSPaul Mackerras 1186e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 118714cf11afSPaul Mackerras addi r2,r2,0x4000 118814cf11afSPaul Mackerras addi r2,r2,0x4000 118914cf11afSPaul Mackerras 119014cf11afSPaul Mackerras /* Relocate the TOC from a virt addr to a real addr */ 11915a408329SPaul Mackerras add r2,r2,r3 119214cf11afSPaul Mackerras 119314cf11afSPaul Mackerras /* Restore parameters */ 119414cf11afSPaul Mackerras mr r3,r31 119514cf11afSPaul Mackerras mr r4,r30 119614cf11afSPaul Mackerras mr r5,r29 119714cf11afSPaul Mackerras mr r6,r28 119814cf11afSPaul Mackerras mr r7,r27 119914cf11afSPaul Mackerras 120014cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 120114cf11afSPaul Mackerras bl .prom_init 120214cf11afSPaul Mackerras /* We never return */ 120314cf11afSPaul Mackerras trap 120414cf11afSPaul Mackerras 120514cf11afSPaul Mackerras_STATIC(__after_prom_start) 120614cf11afSPaul Mackerras 120714cf11afSPaul Mackerras/* 1208758438a7SMichael Ellerman * We need to run with __start at physical address PHYSICAL_START. 120914cf11afSPaul Mackerras * This will leave some code in the first 256B of 121014cf11afSPaul Mackerras * real memory, which are reserved for software use. 121114cf11afSPaul Mackerras * The remainder of the first page is loaded with the fixed 121214cf11afSPaul Mackerras * interrupt vectors. The next two pages are filled with 121314cf11afSPaul Mackerras * unknown exception placeholders. 121414cf11afSPaul Mackerras * 121514cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 121614cf11afSPaul Mackerras * r26 == relocation offset 121714cf11afSPaul Mackerras * r27 == KERNELBASE 121814cf11afSPaul Mackerras */ 121914cf11afSPaul Mackerras bl .reloc_offset 122014cf11afSPaul Mackerras mr r26,r3 1221e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r27, KERNELBASE) 122214cf11afSPaul Mackerras 1223e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, PHYSICAL_START) /* target addr */ 122414cf11afSPaul Mackerras 122514cf11afSPaul Mackerras // XXX FIXME: Use phys returned by OF (r30) 12265a408329SPaul Mackerras add r4,r27,r26 /* source addr */ 122714cf11afSPaul Mackerras /* current address of _start */ 122814cf11afSPaul Mackerras /* i.e. where we are running */ 122914cf11afSPaul Mackerras /* the source addr */ 123014cf11afSPaul Mackerras 1231d0b79c54SJimi Xenidis cmpdi r4,0 /* In some cases the loader may */ 1232939e60f6SStephen Rothwell bne 1f 1233939e60f6SStephen Rothwell b .start_here_multiplatform /* have already put us at zero */ 1234d0b79c54SJimi Xenidis /* so we can skip the copy. */ 1235939e60f6SStephen Rothwell1: LOAD_REG_IMMEDIATE(r5,copy_to_here) /* # bytes of memory to copy */ 123614cf11afSPaul Mackerras sub r5,r5,r27 123714cf11afSPaul Mackerras 123814cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 123914cf11afSPaul Mackerras /* bytes were copied earlier. */ 124014cf11afSPaul Mackerras 124114cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 124214cf11afSPaul Mackerras /* this includes the code being */ 124314cf11afSPaul Mackerras /* executed here. */ 124414cf11afSPaul Mackerras 1245e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r0, 4f) /* Jump to the copy of this code */ 124614cf11afSPaul Mackerras mtctr r0 /* that we just made/relocated */ 124714cf11afSPaul Mackerras bctr 124814cf11afSPaul Mackerras 1249e58c3495SDavid Gibson4: LOAD_REG_IMMEDIATE(r5,klimit) 12505a408329SPaul Mackerras add r5,r5,r26 125114cf11afSPaul Mackerras ld r5,0(r5) /* get the value of klimit */ 125214cf11afSPaul Mackerras sub r5,r5,r27 125314cf11afSPaul Mackerras bl .copy_and_flush /* copy the rest */ 125414cf11afSPaul Mackerras b .start_here_multiplatform 125514cf11afSPaul Mackerras 125614cf11afSPaul Mackerras/* 125714cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 125814cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 125914cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 126014cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 126114cf11afSPaul Mackerras * 126214cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 126314cf11afSPaul Mackerras */ 126414cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 126514cf11afSPaul Mackerras addi r5,r5,-8 126614cf11afSPaul Mackerras addi r6,r6,-8 12675a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 126814cf11afSPaul Mackerras /* denominator cache line */ 126914cf11afSPaul Mackerras /* size. This results in */ 127014cf11afSPaul Mackerras /* extra cache line flushes */ 127114cf11afSPaul Mackerras /* but operation is correct. */ 127214cf11afSPaul Mackerras /* Can't get cache line size */ 127314cf11afSPaul Mackerras /* from NACA as it is being */ 127414cf11afSPaul Mackerras /* moved too. */ 127514cf11afSPaul Mackerras 127614cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 127714cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 127814cf11afSPaul Mackerras ldx r0,r6,r4 127914cf11afSPaul Mackerras stdx r0,r6,r3 128014cf11afSPaul Mackerras bdnz 3b 128114cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 128214cf11afSPaul Mackerras sync 128314cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 128414cf11afSPaul Mackerras cmpld 0,r6,r5 128514cf11afSPaul Mackerras blt 4b 128614cf11afSPaul Mackerras sync 128714cf11afSPaul Mackerras addi r5,r5,8 128814cf11afSPaul Mackerras addi r6,r6,8 128914cf11afSPaul Mackerras blr 129014cf11afSPaul Mackerras 129114cf11afSPaul Mackerras.align 8 129214cf11afSPaul Mackerrascopy_to_here: 129314cf11afSPaul Mackerras 129414cf11afSPaul Mackerras#ifdef CONFIG_SMP 129514cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 129614cf11afSPaul Mackerras/* 129714cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 129814cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 129914cf11afSPaul Mackerras */ 130014cf11afSPaul Mackerras .section ".text"; 130114cf11afSPaul Mackerras .align 2 ; 130214cf11afSPaul Mackerras 130335499c01SPaul Mackerras .globl __secondary_start_pmac_0 130435499c01SPaul Mackerras__secondary_start_pmac_0: 130535499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 130635499c01SPaul Mackerras li r24,0 130735499c01SPaul Mackerras b 1f 130814cf11afSPaul Mackerras li r24,1 130935499c01SPaul Mackerras b 1f 131014cf11afSPaul Mackerras li r24,2 131135499c01SPaul Mackerras b 1f 131214cf11afSPaul Mackerras li r24,3 131335499c01SPaul Mackerras1: 131414cf11afSPaul Mackerras 131514cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 131614cf11afSPaul Mackerras /* turn on 64-bit mode */ 131714cf11afSPaul Mackerras bl .enable_64b_mode 131814cf11afSPaul Mackerras 131914cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 1320f39b7a55SOlof Johansson bl .__restore_cpu_ppc970 132114cf11afSPaul Mackerras 132214cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 132314cf11afSPaul Mackerras mfmsr r3 132414cf11afSPaul Mackerras ori r3,r3,MSR_RI 132514cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 132614cf11afSPaul Mackerras 132714cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 1328e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, paca) /* Get base vaddr of paca array */ 132914cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 133014cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 1331b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 133214cf11afSPaul Mackerras 133314cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 133414cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 133514cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 133614cf11afSPaul Mackerras 1337c705677eSStephen Rothwell b __secondary_start 133814cf11afSPaul Mackerras 133914cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 134014cf11afSPaul Mackerras 134114cf11afSPaul Mackerras/* 134214cf11afSPaul Mackerras * This function is called after the master CPU has released the 134314cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 134414cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 134514cf11afSPaul Mackerras * this point: 134614cf11afSPaul Mackerras * 1. Processor number 134714cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 134814cf11afSPaul Mackerras * On entry the following are set: 134914cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 135014cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 135114cf11afSPaul Mackerras * r13 = paca virtual address 135214cf11afSPaul Mackerras * SPRG3 = paca virtual address 135314cf11afSPaul Mackerras */ 1354fc68e869SStephen Rothwell .globl __secondary_start 1355c705677eSStephen Rothwell__secondary_start: 1356799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 1357799d6046SPaul Mackerras HMT_MEDIUM 135814cf11afSPaul Mackerras 1359799d6046SPaul Mackerras /* Load TOC */ 136014cf11afSPaul Mackerras ld r2,PACATOC(r13) 136114cf11afSPaul Mackerras 1362799d6046SPaul Mackerras /* Do early setup for that CPU (stab, slb, hash table pointer) */ 1363799d6046SPaul Mackerras bl .early_setup_secondary 136414cf11afSPaul Mackerras 136514cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 1366e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 136714cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 136814cf11afSPaul Mackerras ldx r1,r3,r28 136914cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 137014cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 137114cf11afSPaul Mackerras 1372799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 137314cf11afSPaul Mackerras li r7,0 137414cf11afSPaul Mackerras mtlr r7 137514cf11afSPaul Mackerras 137614cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 1377e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 1378e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1379d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 13803f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 138114cf11afSPaul Mackerras ori r4,r4,MSR_EE 13823f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 138314cf11afSPaul Mackerras#endif 1384d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 1385d04c56f7SPaul Mackerras stb r7,PACASOFTIRQEN(r13) 1386d04c56f7SPaul Mackerras stb r7,PACAHARDIRQEN(r13) 1387d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 1388d04c56f7SPaul Mackerras 1389b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1390b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 139114cf11afSPaul Mackerras rfid 139214cf11afSPaul Mackerras b . /* prevent speculative execution */ 139314cf11afSPaul Mackerras 139414cf11afSPaul Mackerras/* 139514cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 139614cf11afSPaul Mackerras * zero the stack back-chain pointer before going into C code. 139714cf11afSPaul Mackerras */ 139814cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 139914cf11afSPaul Mackerras li r3,0 140014cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 140114cf11afSPaul Mackerras bl .start_secondary 1402799d6046SPaul Mackerras b . 140314cf11afSPaul Mackerras#endif 140414cf11afSPaul Mackerras 140514cf11afSPaul Mackerras/* 140614cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 140714cf11afSPaul Mackerras */ 140814cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 140914cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 141014cf11afSPaul Mackerras li r12,1 141114cf11afSPaul Mackerras rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG) 141214cf11afSPaul Mackerras or r11,r11,r12 141314cf11afSPaul Mackerras li r12,1 141414cf11afSPaul Mackerras rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG) 141514cf11afSPaul Mackerras or r11,r11,r12 141614cf11afSPaul Mackerras mtmsrd r11 141714cf11afSPaul Mackerras isync 141814cf11afSPaul Mackerras blr 141914cf11afSPaul Mackerras 142014cf11afSPaul Mackerras/* 142114cf11afSPaul Mackerras * This is where the main kernel code starts. 142214cf11afSPaul Mackerras */ 1423939e60f6SStephen Rothwell_INIT_STATIC(start_here_multiplatform) 142414cf11afSPaul Mackerras /* get a new offset, now that the kernel has moved. */ 142514cf11afSPaul Mackerras bl .reloc_offset 142614cf11afSPaul Mackerras mr r26,r3 142714cf11afSPaul Mackerras 142814cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 142914cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 143014cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 143114cf11afSPaul Mackerras * to clear it now for kexec-style entry. 143214cf11afSPaul Mackerras */ 1433e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r11,__bss_stop) 1434e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r8,__bss_start) 143514cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 143614cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 143714cf11afSPaul Mackerras rldicl. r11,r11,61,3 /* shift right by 3 */ 143814cf11afSPaul Mackerras beq 4f 143914cf11afSPaul Mackerras addi r8,r8,-8 144014cf11afSPaul Mackerras li r0,0 144114cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 144214cf11afSPaul Mackerras3: stdu r0,8(r8) 144314cf11afSPaul Mackerras bdnz 3b 144414cf11afSPaul Mackerras4: 144514cf11afSPaul Mackerras 144614cf11afSPaul Mackerras mfmsr r6 144714cf11afSPaul Mackerras ori r6,r6,MSR_RI 144814cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 144914cf11afSPaul Mackerras 145014cf11afSPaul Mackerras /* The following gets the stack and TOC set up with the regs */ 145114cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 145214cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 145314cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 145414cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 145514cf11afSPaul Mackerras 1456e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 14575a408329SPaul Mackerras add r3,r3,r26 145814cf11afSPaul Mackerras 145914cf11afSPaul Mackerras /* set up a stack pointer (physical address) */ 146014cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 146114cf11afSPaul Mackerras li r0,0 146214cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 146314cf11afSPaul Mackerras 146414cf11afSPaul Mackerras /* set up the TOC (physical address) */ 1465e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 146614cf11afSPaul Mackerras addi r2,r2,0x4000 146714cf11afSPaul Mackerras addi r2,r2,0x4000 14685a408329SPaul Mackerras add r2,r2,r26 146914cf11afSPaul Mackerras 147014cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 147114cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 147214cf11afSPaul Mackerras 147314cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 147414cf11afSPaul Mackerras mr r3,r31 147514cf11afSPaul Mackerras bl .early_setup 147614cf11afSPaul Mackerras 1477e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, .start_here_common) 1478e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1479b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1480b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 148114cf11afSPaul Mackerras rfid 148214cf11afSPaul Mackerras b . /* prevent speculative execution */ 148314cf11afSPaul Mackerras 148414cf11afSPaul Mackerras /* This is where all platforms converge execution */ 1485fc68e869SStephen Rothwell_INIT_GLOBAL(start_here_common) 148614cf11afSPaul Mackerras /* relocation is on at this point */ 148714cf11afSPaul Mackerras 148814cf11afSPaul Mackerras /* The following code sets up the SP and TOC now that we are */ 148914cf11afSPaul Mackerras /* running with translation enabled. */ 149014cf11afSPaul Mackerras 1491e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 149214cf11afSPaul Mackerras 149314cf11afSPaul Mackerras /* set up the stack */ 149414cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 149514cf11afSPaul Mackerras li r0,0 149614cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 149714cf11afSPaul Mackerras 149814cf11afSPaul Mackerras /* ptr to current */ 1499e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, init_task) 150014cf11afSPaul Mackerras std r4,PACACURRENT(r13) 150114cf11afSPaul Mackerras 150214cf11afSPaul Mackerras /* Load the TOC */ 150314cf11afSPaul Mackerras ld r2,PACATOC(r13) 150414cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 150514cf11afSPaul Mackerras 150614cf11afSPaul Mackerras bl .setup_system 150714cf11afSPaul Mackerras 150814cf11afSPaul Mackerras /* Load up the kernel context */ 150914cf11afSPaul Mackerras5: 151014cf11afSPaul Mackerras li r5,0 1511d04c56f7SPaul Mackerras stb r5,PACASOFTIRQEN(r13) /* Soft Disabled */ 1512d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 1513d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 151414cf11afSPaul Mackerras mfmsr r5 151514cf11afSPaul Mackerras ori r5,r5,MSR_EE /* Hard Enabled */ 151614cf11afSPaul Mackerras mtmsrd r5 15173f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 151814cf11afSPaul Mackerras#endif 1519d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 1520d04c56f7SPaul Mackerras stb r5,PACAHARDIRQEN(r13) 1521d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 152214cf11afSPaul Mackerras 152314cf11afSPaul Mackerras bl .start_kernel 152414cf11afSPaul Mackerras 1525f1870f77SAnton Blanchard /* Not reached */ 1526f1870f77SAnton Blanchard BUG_OPCODE 152714cf11afSPaul Mackerras 152814cf11afSPaul Mackerras/* 152914cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 153014cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 153114cf11afSPaul Mackerras */ 153214cf11afSPaul Mackerras .section ".bss" 153314cf11afSPaul Mackerras 153414cf11afSPaul Mackerras .align PAGE_SHIFT 153514cf11afSPaul Mackerras 153614cf11afSPaul Mackerras .globl empty_zero_page 153714cf11afSPaul Mackerrasempty_zero_page: 153814cf11afSPaul Mackerras .space PAGE_SIZE 153914cf11afSPaul Mackerras 154014cf11afSPaul Mackerras .globl swapper_pg_dir 154114cf11afSPaul Mackerrasswapper_pg_dir: 1542*ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 1543