114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * arch/ppc64/kernel/head.S 314cf11afSPaul Mackerras * 414cf11afSPaul Mackerras * PowerPC version 514cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 614cf11afSPaul Mackerras * 714cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 814cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 914cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 1014cf11afSPaul Mackerras * Low-level exception handlers and MMU support 1114cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1214cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1314cf11afSPaul Mackerras * 1414cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1514cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1614cf11afSPaul Mackerras * 1714cf11afSPaul Mackerras * This file contains the low-level support and setup for the 1814cf11afSPaul Mackerras * PowerPC-64 platform, including trap and interrupt dispatch. 1914cf11afSPaul Mackerras * 2014cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 2114cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2214cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2314cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2414cf11afSPaul Mackerras */ 2514cf11afSPaul Mackerras 2614cf11afSPaul Mackerras#include <linux/config.h> 2714cf11afSPaul Mackerras#include <linux/threads.h> 28b5bbeb23SPaul Mackerras#include <asm/reg.h> 2914cf11afSPaul Mackerras#include <asm/page.h> 3014cf11afSPaul Mackerras#include <asm/mmu.h> 3114cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3214cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3314cf11afSPaul Mackerras#include <asm/bug.h> 3414cf11afSPaul Mackerras#include <asm/cputable.h> 3514cf11afSPaul Mackerras#include <asm/setup.h> 3614cf11afSPaul Mackerras#include <asm/hvcall.h> 37c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 386cb7bfebSDavid Gibson#include <asm/thread_info.h> 3914cf11afSPaul Mackerras 4014cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 4114cf11afSPaul Mackerras#define DO_SOFT_DISABLE 4214cf11afSPaul Mackerras#endif 4314cf11afSPaul Mackerras 4414cf11afSPaul Mackerras/* 4514cf11afSPaul Mackerras * We layout physical memory as follows: 4614cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code 4714cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs 4814cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs 4914cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table 5014cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area 5114cf11afSPaul Mackerras * 0x8000 - : Early init and support code 5214cf11afSPaul Mackerras */ 5314cf11afSPaul Mackerras 5414cf11afSPaul Mackerras/* 5514cf11afSPaul Mackerras * SPRG Usage 5614cf11afSPaul Mackerras * 5714cf11afSPaul Mackerras * Register Definition 5814cf11afSPaul Mackerras * 5914cf11afSPaul Mackerras * SPRG0 reserved for hypervisor 6014cf11afSPaul Mackerras * SPRG1 temp - used to save gpr 6114cf11afSPaul Mackerras * SPRG2 temp - used to save gpr 6214cf11afSPaul Mackerras * SPRG3 virt addr of paca 6314cf11afSPaul Mackerras */ 6414cf11afSPaul Mackerras 6514cf11afSPaul Mackerras/* 6614cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 6714cf11afSPaul Mackerras * For pSeries: 6814cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 6914cf11afSPaul Mackerras * 2. The kernel is entered at __start 7014cf11afSPaul Mackerras * 7114cf11afSPaul Mackerras * For iSeries: 7214cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 7314cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 7414cf11afSPaul Mackerras */ 7514cf11afSPaul Mackerras 7614cf11afSPaul Mackerras .text 7714cf11afSPaul Mackerras .globl _stext 7814cf11afSPaul Mackerras_stext: 7914cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 8014cf11afSPaul Mackerras_GLOBAL(__start) 8114cf11afSPaul Mackerras /* NOP this out unconditionally */ 8214cf11afSPaul MackerrasBEGIN_FTR_SECTION 8314cf11afSPaul Mackerras b .__start_initialization_multiplatform 8414cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8514cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 8614cf11afSPaul Mackerras 8714cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8814cf11afSPaul Mackerras trap 8914cf11afSPaul Mackerras 9014cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 9114cf11afSPaul Mackerras /* 9214cf11afSPaul Mackerras * At offset 0x20, there is a pointer to iSeries LPAR data. 9314cf11afSPaul Mackerras * This is required by the hypervisor 9414cf11afSPaul Mackerras */ 9514cf11afSPaul Mackerras . = 0x20 9614cf11afSPaul Mackerras .llong hvReleaseData-KERNELBASE 9714cf11afSPaul Mackerras 9814cf11afSPaul Mackerras /* 9914cf11afSPaul Mackerras * At offset 0x28 and 0x30 are offsets to the mschunks_map 10014cf11afSPaul Mackerras * array (used by the iSeries LPAR debugger to do translation 10114cf11afSPaul Mackerras * between physical addresses and absolute addresses) and 10214cf11afSPaul Mackerras * to the pidhash table (also used by the debugger) 10314cf11afSPaul Mackerras */ 10414cf11afSPaul Mackerras .llong mschunks_map-KERNELBASE 10514cf11afSPaul Mackerras .llong 0 /* pidhash-KERNELBASE SFRXXX */ 10614cf11afSPaul Mackerras 10714cf11afSPaul Mackerras /* Offset 0x38 - Pointer to start of embedded System.map */ 10814cf11afSPaul Mackerras .globl embedded_sysmap_start 10914cf11afSPaul Mackerrasembedded_sysmap_start: 11014cf11afSPaul Mackerras .llong 0 11114cf11afSPaul Mackerras /* Offset 0x40 - Pointer to end of embedded System.map */ 11214cf11afSPaul Mackerras .globl embedded_sysmap_end 11314cf11afSPaul Mackerrasembedded_sysmap_end: 11414cf11afSPaul Mackerras .llong 0 11514cf11afSPaul Mackerras 11614cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 11714cf11afSPaul Mackerras 11814cf11afSPaul Mackerras /* Secondary processors spin on this value until it goes to 1. */ 11914cf11afSPaul Mackerras .globl __secondary_hold_spinloop 12014cf11afSPaul Mackerras__secondary_hold_spinloop: 12114cf11afSPaul Mackerras .llong 0x0 12214cf11afSPaul Mackerras 12314cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 12414cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 12514cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 12614cf11afSPaul Mackerras__secondary_hold_acknowledge: 12714cf11afSPaul Mackerras .llong 0x0 12814cf11afSPaul Mackerras 12914cf11afSPaul Mackerras . = 0x60 13014cf11afSPaul Mackerras/* 13114cf11afSPaul Mackerras * The following code is used on pSeries to hold secondary processors 13214cf11afSPaul Mackerras * in a spin loop after they have been freed from OpenFirmware, but 13314cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 13414cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 13514cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 13614cf11afSPaul Mackerras */ 13714cf11afSPaul Mackerras_GLOBAL(__secondary_hold) 13814cf11afSPaul Mackerras mfmsr r24 13914cf11afSPaul Mackerras ori r24,r24,MSR_RI 14014cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 14114cf11afSPaul Mackerras 14214cf11afSPaul Mackerras /* Grab our linux cpu number */ 14314cf11afSPaul Mackerras mr r24,r3 14414cf11afSPaul Mackerras 14514cf11afSPaul Mackerras /* Tell the master cpu we're here */ 14614cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 14714cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 14814cf11afSPaul Mackerras std r24,__secondary_hold_acknowledge@l(0) 14914cf11afSPaul Mackerras sync 15014cf11afSPaul Mackerras 15114cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 15214cf11afSPaul Mackerras100: ld r4,__secondary_hold_spinloop@l(0) 15314cf11afSPaul Mackerras cmpdi 0,r4,1 15414cf11afSPaul Mackerras bne 100b 15514cf11afSPaul Mackerras 15614cf11afSPaul Mackerras#ifdef CONFIG_HMT 157*e58c3495SDavid Gibson SET_REG_IMMEDIATE(r4, .hmt_init) 158758438a7SMichael Ellerman mtctr r4 159758438a7SMichael Ellerman bctr 16014cf11afSPaul Mackerras#else 16114cf11afSPaul Mackerras#ifdef CONFIG_SMP 162*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, .pSeries_secondary_smp_init) 163758438a7SMichael Ellerman mtctr r4 16414cf11afSPaul Mackerras mr r3,r24 165758438a7SMichael Ellerman bctr 16614cf11afSPaul Mackerras#else 16714cf11afSPaul Mackerras BUG_OPCODE 16814cf11afSPaul Mackerras#endif 16914cf11afSPaul Mackerras#endif 17014cf11afSPaul Mackerras 17114cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 17214cf11afSPaul Mackerras .section ".toc","aw" 17314cf11afSPaul Mackerrasexception_marker: 17414cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 17514cf11afSPaul Mackerras .text 17614cf11afSPaul Mackerras 17714cf11afSPaul Mackerras/* 17814cf11afSPaul Mackerras * The following macros define the code that appears as 17914cf11afSPaul Mackerras * the prologue to each of the exception handlers. They 18014cf11afSPaul Mackerras * are split into two parts to allow a single kernel binary 18114cf11afSPaul Mackerras * to be used for pSeries and iSeries. 18214cf11afSPaul Mackerras * LOL. One day... - paulus 18314cf11afSPaul Mackerras */ 18414cf11afSPaul Mackerras 18514cf11afSPaul Mackerras/* 18614cf11afSPaul Mackerras * We make as much of the exception code common between native 18714cf11afSPaul Mackerras * exception handlers (including pSeries LPAR) and iSeries LPAR 18814cf11afSPaul Mackerras * implementations as possible. 18914cf11afSPaul Mackerras */ 19014cf11afSPaul Mackerras 19114cf11afSPaul Mackerras/* 19214cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries 19314cf11afSPaul Mackerras * This code runs with relocation off. 19414cf11afSPaul Mackerras */ 19514cf11afSPaul Mackerras#define EX_R9 0 19614cf11afSPaul Mackerras#define EX_R10 8 19714cf11afSPaul Mackerras#define EX_R11 16 19814cf11afSPaul Mackerras#define EX_R12 24 19914cf11afSPaul Mackerras#define EX_R13 32 20014cf11afSPaul Mackerras#define EX_SRR0 40 20114cf11afSPaul Mackerras#define EX_DAR 48 20214cf11afSPaul Mackerras#define EX_DSISR 56 20314cf11afSPaul Mackerras#define EX_CCR 60 2043c726f8dSBenjamin Herrenschmidt#define EX_R3 64 2053c726f8dSBenjamin Herrenschmidt#define EX_LR 72 20614cf11afSPaul Mackerras 207758438a7SMichael Ellerman/* 208*e58c3495SDavid Gibson * We're short on space and time in the exception prolog, so we can't 209*e58c3495SDavid Gibson * use the normal SET_REG_IMMEDIATE macro. Normally we just need the 210*e58c3495SDavid Gibson * low halfword of the address, but for Kdump we need the whole low 211*e58c3495SDavid Gibson * word. 212758438a7SMichael Ellerman */ 213758438a7SMichael Ellerman#ifdef CONFIG_CRASH_DUMP 214758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label) \ 215758438a7SMichael Ellerman oris reg,reg,(label)@h; /* virt addr of handler ... */ \ 216758438a7SMichael Ellerman ori reg,reg,(label)@l; /* .. and the rest */ 217758438a7SMichael Ellerman#else 218758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label) \ 219758438a7SMichael Ellerman ori reg,reg,(label)@l; /* virt addr of handler ... */ 220758438a7SMichael Ellerman#endif 221758438a7SMichael Ellerman 22214cf11afSPaul Mackerras#define EXCEPTION_PROLOG_PSERIES(area, label) \ 223b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 22414cf11afSPaul Mackerras std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 22514cf11afSPaul Mackerras std r10,area+EX_R10(r13); \ 22614cf11afSPaul Mackerras std r11,area+EX_R11(r13); \ 22714cf11afSPaul Mackerras std r12,area+EX_R12(r13); \ 228b5bbeb23SPaul Mackerras mfspr r9,SPRN_SPRG1; \ 22914cf11afSPaul Mackerras std r9,area+EX_R13(r13); \ 23014cf11afSPaul Mackerras mfcr r9; \ 23114cf11afSPaul Mackerras clrrdi r12,r13,32; /* get high part of &label */ \ 23214cf11afSPaul Mackerras mfmsr r10; \ 233b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0; /* save SRR0 */ \ 234758438a7SMichael Ellerman LOAD_HANDLER(r12,label) \ 23514cf11afSPaul Mackerras ori r10,r10,MSR_IR|MSR_DR|MSR_RI; \ 236b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12; \ 237b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1; /* and SRR1 */ \ 238b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10; \ 23914cf11afSPaul Mackerras rfid; \ 24014cf11afSPaul Mackerras b . /* prevent speculative execution */ 24114cf11afSPaul Mackerras 24214cf11afSPaul Mackerras/* 24314cf11afSPaul Mackerras * This is the start of the interrupt handlers for iSeries 24414cf11afSPaul Mackerras * This code runs with relocation on. 24514cf11afSPaul Mackerras */ 24614cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_1(area) \ 247b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 24814cf11afSPaul Mackerras std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 24914cf11afSPaul Mackerras std r10,area+EX_R10(r13); \ 25014cf11afSPaul Mackerras std r11,area+EX_R11(r13); \ 25114cf11afSPaul Mackerras std r12,area+EX_R12(r13); \ 252b5bbeb23SPaul Mackerras mfspr r9,SPRN_SPRG1; \ 25314cf11afSPaul Mackerras std r9,area+EX_R13(r13); \ 25414cf11afSPaul Mackerras mfcr r9 25514cf11afSPaul Mackerras 25614cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_2 \ 25714cf11afSPaul Mackerras mfmsr r10; \ 25814cf11afSPaul Mackerras ld r11,PACALPPACA+LPPACASRR0(r13); \ 25914cf11afSPaul Mackerras ld r12,PACALPPACA+LPPACASRR1(r13); \ 26014cf11afSPaul Mackerras ori r10,r10,MSR_RI; \ 26114cf11afSPaul Mackerras mtmsrd r10,1 26214cf11afSPaul Mackerras 26314cf11afSPaul Mackerras/* 26414cf11afSPaul Mackerras * The common exception prolog is used for all except a few exceptions 26514cf11afSPaul Mackerras * such as a segment miss on a kernel address. We have to be prepared 26614cf11afSPaul Mackerras * to take another exception from the point where we first touch the 26714cf11afSPaul Mackerras * kernel stack onwards. 26814cf11afSPaul Mackerras * 26914cf11afSPaul Mackerras * On entry r13 points to the paca, r9-r13 are saved in the paca, 27014cf11afSPaul Mackerras * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and 27114cf11afSPaul Mackerras * SRR1, and relocation is on. 27214cf11afSPaul Mackerras */ 27314cf11afSPaul Mackerras#define EXCEPTION_PROLOG_COMMON(n, area) \ 27414cf11afSPaul Mackerras andi. r10,r12,MSR_PR; /* See if coming from user */ \ 27514cf11afSPaul Mackerras mr r10,r1; /* Save r1 */ \ 27614cf11afSPaul Mackerras subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \ 27714cf11afSPaul Mackerras beq- 1f; \ 27814cf11afSPaul Mackerras ld r1,PACAKSAVE(r13); /* kernel stack to use */ \ 27914cf11afSPaul Mackerras1: cmpdi cr1,r1,0; /* check if r1 is in userspace */ \ 28014cf11afSPaul Mackerras bge- cr1,bad_stack; /* abort if it is */ \ 28114cf11afSPaul Mackerras std r9,_CCR(r1); /* save CR in stackframe */ \ 28214cf11afSPaul Mackerras std r11,_NIP(r1); /* save SRR0 in stackframe */ \ 28314cf11afSPaul Mackerras std r12,_MSR(r1); /* save SRR1 in stackframe */ \ 28414cf11afSPaul Mackerras std r10,0(r1); /* make stack chain pointer */ \ 28514cf11afSPaul Mackerras std r0,GPR0(r1); /* save r0 in stackframe */ \ 28614cf11afSPaul Mackerras std r10,GPR1(r1); /* save r1 in stackframe */ \ 28714cf11afSPaul Mackerras std r2,GPR2(r1); /* save r2 in stackframe */ \ 28814cf11afSPaul Mackerras SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \ 28914cf11afSPaul Mackerras SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \ 29014cf11afSPaul Mackerras ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \ 29114cf11afSPaul Mackerras ld r10,area+EX_R10(r13); \ 29214cf11afSPaul Mackerras std r9,GPR9(r1); \ 29314cf11afSPaul Mackerras std r10,GPR10(r1); \ 29414cf11afSPaul Mackerras ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \ 29514cf11afSPaul Mackerras ld r10,area+EX_R12(r13); \ 29614cf11afSPaul Mackerras ld r11,area+EX_R13(r13); \ 29714cf11afSPaul Mackerras std r9,GPR11(r1); \ 29814cf11afSPaul Mackerras std r10,GPR12(r1); \ 29914cf11afSPaul Mackerras std r11,GPR13(r1); \ 30014cf11afSPaul Mackerras ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \ 30114cf11afSPaul Mackerras mflr r9; /* save LR in stackframe */ \ 30214cf11afSPaul Mackerras std r9,_LINK(r1); \ 30314cf11afSPaul Mackerras mfctr r10; /* save CTR in stackframe */ \ 30414cf11afSPaul Mackerras std r10,_CTR(r1); \ 305b5bbeb23SPaul Mackerras mfspr r11,SPRN_XER; /* save XER in stackframe */ \ 30614cf11afSPaul Mackerras std r11,_XER(r1); \ 30714cf11afSPaul Mackerras li r9,(n)+1; \ 30814cf11afSPaul Mackerras std r9,_TRAP(r1); /* set trap number */ \ 30914cf11afSPaul Mackerras li r10,0; \ 31014cf11afSPaul Mackerras ld r11,exception_marker@toc(r2); \ 31114cf11afSPaul Mackerras std r10,RESULT(r1); /* clear regs->result */ \ 31214cf11afSPaul Mackerras std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ 31314cf11afSPaul Mackerras 31414cf11afSPaul Mackerras/* 31514cf11afSPaul Mackerras * Exception vectors. 31614cf11afSPaul Mackerras */ 31714cf11afSPaul Mackerras#define STD_EXCEPTION_PSERIES(n, label) \ 31814cf11afSPaul Mackerras . = n; \ 31914cf11afSPaul Mackerras .globl label##_pSeries; \ 32014cf11afSPaul Mackerraslabel##_pSeries: \ 32114cf11afSPaul Mackerras HMT_MEDIUM; \ 322b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 32314cf11afSPaul Mackerras RUNLATCH_ON(r13); \ 32414cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common) 32514cf11afSPaul Mackerras 32614cf11afSPaul Mackerras#define STD_EXCEPTION_ISERIES(n, label, area) \ 32714cf11afSPaul Mackerras .globl label##_iSeries; \ 32814cf11afSPaul Mackerraslabel##_iSeries: \ 32914cf11afSPaul Mackerras HMT_MEDIUM; \ 330b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 33114cf11afSPaul Mackerras RUNLATCH_ON(r13); \ 33214cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(area); \ 33314cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2; \ 33414cf11afSPaul Mackerras b label##_common 33514cf11afSPaul Mackerras 33614cf11afSPaul Mackerras#define MASKABLE_EXCEPTION_ISERIES(n, label) \ 33714cf11afSPaul Mackerras .globl label##_iSeries; \ 33814cf11afSPaul Mackerraslabel##_iSeries: \ 33914cf11afSPaul Mackerras HMT_MEDIUM; \ 340b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 34114cf11afSPaul Mackerras RUNLATCH_ON(r13); \ 34214cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN); \ 34314cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 34414cf11afSPaul Mackerras cmpwi 0,r10,0; \ 34514cf11afSPaul Mackerras beq- label##_iSeries_masked; \ 34614cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2; \ 34714cf11afSPaul Mackerras b label##_common; \ 34814cf11afSPaul Mackerras 34914cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 35014cf11afSPaul Mackerras#define DISABLE_INTS \ 35114cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 35214cf11afSPaul Mackerras li r11,0; \ 35314cf11afSPaul Mackerras std r10,SOFTE(r1); \ 35414cf11afSPaul Mackerras mfmsr r10; \ 35514cf11afSPaul Mackerras stb r11,PACAPROCENABLED(r13); \ 35614cf11afSPaul Mackerras ori r10,r10,MSR_EE; \ 35714cf11afSPaul Mackerras mtmsrd r10,1 35814cf11afSPaul Mackerras 35914cf11afSPaul Mackerras#define ENABLE_INTS \ 36014cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 36114cf11afSPaul Mackerras mfmsr r11; \ 36214cf11afSPaul Mackerras std r10,SOFTE(r1); \ 36314cf11afSPaul Mackerras ori r11,r11,MSR_EE; \ 36414cf11afSPaul Mackerras mtmsrd r11,1 36514cf11afSPaul Mackerras 36614cf11afSPaul Mackerras#else /* hard enable/disable interrupts */ 36714cf11afSPaul Mackerras#define DISABLE_INTS 36814cf11afSPaul Mackerras 36914cf11afSPaul Mackerras#define ENABLE_INTS \ 37014cf11afSPaul Mackerras ld r12,_MSR(r1); \ 37114cf11afSPaul Mackerras mfmsr r11; \ 37214cf11afSPaul Mackerras rlwimi r11,r12,0,MSR_EE; \ 37314cf11afSPaul Mackerras mtmsrd r11,1 37414cf11afSPaul Mackerras 37514cf11afSPaul Mackerras#endif 37614cf11afSPaul Mackerras 37714cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON(trap, label, hdlr) \ 37814cf11afSPaul Mackerras .align 7; \ 37914cf11afSPaul Mackerras .globl label##_common; \ 38014cf11afSPaul Mackerraslabel##_common: \ 38114cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 38214cf11afSPaul Mackerras DISABLE_INTS; \ 38314cf11afSPaul Mackerras bl .save_nvgprs; \ 38414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 38514cf11afSPaul Mackerras bl hdlr; \ 38614cf11afSPaul Mackerras b .ret_from_except 38714cf11afSPaul Mackerras 38814cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON_LITE(trap, label, hdlr) \ 38914cf11afSPaul Mackerras .align 7; \ 39014cf11afSPaul Mackerras .globl label##_common; \ 39114cf11afSPaul Mackerraslabel##_common: \ 39214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 39314cf11afSPaul Mackerras DISABLE_INTS; \ 39414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 39514cf11afSPaul Mackerras bl hdlr; \ 39614cf11afSPaul Mackerras b .ret_from_except_lite 39714cf11afSPaul Mackerras 39814cf11afSPaul Mackerras/* 39914cf11afSPaul Mackerras * Start of pSeries system interrupt routines 40014cf11afSPaul Mackerras */ 40114cf11afSPaul Mackerras . = 0x100 40214cf11afSPaul Mackerras .globl __start_interrupts 40314cf11afSPaul Mackerras__start_interrupts: 40414cf11afSPaul Mackerras 40514cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x100, system_reset) 40614cf11afSPaul Mackerras 40714cf11afSPaul Mackerras . = 0x200 40814cf11afSPaul Mackerras_machine_check_pSeries: 40914cf11afSPaul Mackerras HMT_MEDIUM 410b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 41114cf11afSPaul Mackerras RUNLATCH_ON(r13) 41214cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 41314cf11afSPaul Mackerras 41414cf11afSPaul Mackerras . = 0x300 41514cf11afSPaul Mackerras .globl data_access_pSeries 41614cf11afSPaul Mackerrasdata_access_pSeries: 41714cf11afSPaul Mackerras HMT_MEDIUM 418b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 41914cf11afSPaul MackerrasBEGIN_FTR_SECTION 420b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 421b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 422b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 42314cf11afSPaul Mackerras srdi r13,r13,60 42414cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 42514cf11afSPaul Mackerras mfcr r12 42614cf11afSPaul Mackerras cmpwi r13,0x2c 42714cf11afSPaul Mackerras beq .do_stab_bolted_pSeries 42814cf11afSPaul Mackerras mtcrf 0x80,r12 429b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 43014cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 43114cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common) 43214cf11afSPaul Mackerras 43314cf11afSPaul Mackerras . = 0x380 43414cf11afSPaul Mackerras .globl data_access_slb_pSeries 43514cf11afSPaul Mackerrasdata_access_slb_pSeries: 43614cf11afSPaul Mackerras HMT_MEDIUM 437b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 43814cf11afSPaul Mackerras RUNLATCH_ON(r13) 439b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 4403c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 4413c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_DAR 44214cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 4433c726f8dSBenjamin Herrenschmidt mfcr r9 4443c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 4453c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 4463c726f8dSBenjamin Herrenschmidt cmpdi r3,0 4473c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 4483c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 44914cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 45014cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 45114cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 4523c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 4533c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 454b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 4553c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 45614cf11afSPaul Mackerras 45714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x400, instruction_access) 45814cf11afSPaul Mackerras 45914cf11afSPaul Mackerras . = 0x480 46014cf11afSPaul Mackerras .globl instruction_access_slb_pSeries 46114cf11afSPaul Mackerrasinstruction_access_slb_pSeries: 46214cf11afSPaul Mackerras HMT_MEDIUM 463b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 46414cf11afSPaul Mackerras RUNLATCH_ON(r13) 465b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 4663c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 4673c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */ 46814cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 4693c726f8dSBenjamin Herrenschmidt mfcr r9 4703c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 4713c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 4723c726f8dSBenjamin Herrenschmidt cmpdi r3,0 4733c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 4743c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 47514cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 47614cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 47714cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 4783c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 4793c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 480b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 4813c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 48214cf11afSPaul Mackerras 48314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x500, hardware_interrupt) 48414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x600, alignment) 48514cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x700, program_check) 48614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x800, fp_unavailable) 48714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x900, decrementer) 48814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xa00, trap_0a) 48914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xb00, trap_0b) 49014cf11afSPaul Mackerras 49114cf11afSPaul Mackerras . = 0xc00 49214cf11afSPaul Mackerras .globl system_call_pSeries 49314cf11afSPaul Mackerrassystem_call_pSeries: 49414cf11afSPaul Mackerras HMT_MEDIUM 49514cf11afSPaul Mackerras RUNLATCH_ON(r9) 49614cf11afSPaul Mackerras mr r9,r13 49714cf11afSPaul Mackerras mfmsr r10 498b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 499b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0 50014cf11afSPaul Mackerras clrrdi r12,r13,32 50114cf11afSPaul Mackerras oris r12,r12,system_call_common@h 50214cf11afSPaul Mackerras ori r12,r12,system_call_common@l 503b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12 50414cf11afSPaul Mackerras ori r10,r10,MSR_IR|MSR_DR|MSR_RI 505b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 506b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10 50714cf11afSPaul Mackerras rfid 50814cf11afSPaul Mackerras b . /* prevent speculative execution */ 50914cf11afSPaul Mackerras 51014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xd00, single_step) 51114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xe00, trap_0e) 51214cf11afSPaul Mackerras 51314cf11afSPaul Mackerras /* We need to deal with the Altivec unavailable exception 51414cf11afSPaul Mackerras * here which is at 0xf20, thus in the middle of the 51514cf11afSPaul Mackerras * prolog code of the PerformanceMonitor one. A little 51614cf11afSPaul Mackerras * trickery is thus necessary 51714cf11afSPaul Mackerras */ 51814cf11afSPaul Mackerras . = 0xf00 51914cf11afSPaul Mackerras b performance_monitor_pSeries 52014cf11afSPaul Mackerras 52114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xf20, altivec_unavailable) 52214cf11afSPaul Mackerras 52314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint) 52414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1700, altivec_assist) 52514cf11afSPaul Mackerras 52614cf11afSPaul Mackerras . = 0x3000 52714cf11afSPaul Mackerras 52814cf11afSPaul Mackerras/*** pSeries interrupt support ***/ 52914cf11afSPaul Mackerras 53014cf11afSPaul Mackerras /* moved from 0xf00 */ 53114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(., performance_monitor) 53214cf11afSPaul Mackerras 53314cf11afSPaul Mackerras .align 7 53414cf11afSPaul Mackerras_GLOBAL(do_stab_bolted_pSeries) 53514cf11afSPaul Mackerras mtcrf 0x80,r12 536b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 53714cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted) 53814cf11afSPaul Mackerras 53914cf11afSPaul Mackerras/* 5403c726f8dSBenjamin Herrenschmidt * We have some room here we use that to put 5413c726f8dSBenjamin Herrenschmidt * the peries slb miss user trampoline code so it's reasonably 5423c726f8dSBenjamin Herrenschmidt * away from slb_miss_user_common to avoid problems with rfid 5433c726f8dSBenjamin Herrenschmidt * 5443c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual, 5453c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement 5463c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables 5473c726f8dSBenjamin Herrenschmidt */ 5483c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5493c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries: 5503c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 5513c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 5523c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 5533c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 5543c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 5553c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 5563c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 5573c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 5583c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 5593c726f8dSBenjamin Herrenschmidt clrrdi r12,r13,32 5603c726f8dSBenjamin Herrenschmidt mfmsr r10 5613c726f8dSBenjamin Herrenschmidt mfspr r11,SRR0 /* save SRR0 */ 5623c726f8dSBenjamin Herrenschmidt ori r12,r12,slb_miss_user_common@l /* virt addr of handler */ 5633c726f8dSBenjamin Herrenschmidt ori r10,r10,MSR_IR|MSR_DR|MSR_RI 5643c726f8dSBenjamin Herrenschmidt mtspr SRR0,r12 5653c726f8dSBenjamin Herrenschmidt mfspr r12,SRR1 /* and SRR1 */ 5663c726f8dSBenjamin Herrenschmidt mtspr SRR1,r10 5673c726f8dSBenjamin Herrenschmidt rfid 5683c726f8dSBenjamin Herrenschmidt b . /* prevent spec. execution */ 5693c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 5703c726f8dSBenjamin Herrenschmidt 5713c726f8dSBenjamin Herrenschmidt/* 57214cf11afSPaul Mackerras * Vectors for the FWNMI option. Share common code. 57314cf11afSPaul Mackerras */ 57414cf11afSPaul Mackerras .globl system_reset_fwnmi 5758c4f1f29SMichael Ellerman .align 7 57614cf11afSPaul Mackerrassystem_reset_fwnmi: 57714cf11afSPaul Mackerras HMT_MEDIUM 578b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 57914cf11afSPaul Mackerras RUNLATCH_ON(r13) 58014cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common) 58114cf11afSPaul Mackerras 58214cf11afSPaul Mackerras .globl machine_check_fwnmi 5838c4f1f29SMichael Ellerman .align 7 58414cf11afSPaul Mackerrasmachine_check_fwnmi: 58514cf11afSPaul Mackerras HMT_MEDIUM 586b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 58714cf11afSPaul Mackerras RUNLATCH_ON(r13) 58814cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 58914cf11afSPaul Mackerras 59014cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 59114cf11afSPaul Mackerras/*** ISeries-LPAR interrupt handlers ***/ 59214cf11afSPaul Mackerras 59314cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x200, machine_check, PACA_EXMC) 59414cf11afSPaul Mackerras 59514cf11afSPaul Mackerras .globl data_access_iSeries 59614cf11afSPaul Mackerrasdata_access_iSeries: 597b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 59814cf11afSPaul MackerrasBEGIN_FTR_SECTION 599b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 600b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 601b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 60214cf11afSPaul Mackerras srdi r13,r13,60 60314cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 60414cf11afSPaul Mackerras mfcr r12 60514cf11afSPaul Mackerras cmpwi r13,0x2c 60614cf11afSPaul Mackerras beq .do_stab_bolted_iSeries 60714cf11afSPaul Mackerras mtcrf 0x80,r12 608b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 60914cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 61014cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN) 61114cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 61214cf11afSPaul Mackerras b data_access_common 61314cf11afSPaul Mackerras 61414cf11afSPaul Mackerras.do_stab_bolted_iSeries: 61514cf11afSPaul Mackerras mtcrf 0x80,r12 616b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 61714cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXSLB) 61814cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 61914cf11afSPaul Mackerras b .do_stab_bolted 62014cf11afSPaul Mackerras 62114cf11afSPaul Mackerras .globl data_access_slb_iSeries 62214cf11afSPaul Mackerrasdata_access_slb_iSeries: 623b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6243c726f8dSBenjamin Herrenschmidt mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 62514cf11afSPaul Mackerras std r3,PACA_EXSLB+EX_R3(r13) 626b5bbeb23SPaul Mackerras mfspr r3,SPRN_DAR 6273c726f8dSBenjamin Herrenschmidt std r9,PACA_EXSLB+EX_R9(r13) 6283c726f8dSBenjamin Herrenschmidt mfcr r9 6293c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 6303c726f8dSBenjamin Herrenschmidt cmpdi r3,0 6313c726f8dSBenjamin Herrenschmidt bge slb_miss_user_iseries 6323c726f8dSBenjamin Herrenschmidt#endif 6333c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R10(r13) 6343c726f8dSBenjamin Herrenschmidt std r11,PACA_EXSLB+EX_R11(r13) 6353c726f8dSBenjamin Herrenschmidt std r12,PACA_EXSLB+EX_R12(r13) 6363c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 6373c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 6383c726f8dSBenjamin Herrenschmidt ld r12,PACALPPACA+LPPACASRR1(r13); 6393c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode 64014cf11afSPaul Mackerras 64114cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x400, instruction_access, PACA_EXGEN) 64214cf11afSPaul Mackerras 64314cf11afSPaul Mackerras .globl instruction_access_slb_iSeries 64414cf11afSPaul Mackerrasinstruction_access_slb_iSeries: 645b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6463c726f8dSBenjamin Herrenschmidt mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 64714cf11afSPaul Mackerras std r3,PACA_EXSLB+EX_R3(r13) 6483c726f8dSBenjamin Herrenschmidt ld r3,PACALPPACA+LPPACASRR0(r13) /* get SRR0 value */ 6493c726f8dSBenjamin Herrenschmidt std r9,PACA_EXSLB+EX_R9(r13) 6503c726f8dSBenjamin Herrenschmidt mfcr r9 6513c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 6523c726f8dSBenjamin Herrenschmidt cmpdi r3,0 6533c726f8dSBenjamin Herrenschmidt bge .slb_miss_user_iseries 6543c726f8dSBenjamin Herrenschmidt#endif 6553c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R10(r13) 6563c726f8dSBenjamin Herrenschmidt std r11,PACA_EXSLB+EX_R11(r13) 6573c726f8dSBenjamin Herrenschmidt std r12,PACA_EXSLB+EX_R12(r13) 6583c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 6593c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 6603c726f8dSBenjamin Herrenschmidt ld r12,PACALPPACA+LPPACASRR1(r13); 6613c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode 6623c726f8dSBenjamin Herrenschmidt 6633c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 6643c726f8dSBenjamin Herrenschmidtslb_miss_user_iseries: 6653c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 6663c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 6673c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 6683c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 6693c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 6703c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 6713c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 6723c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 6733c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 6743c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_ISERIES_2 6753c726f8dSBenjamin Herrenschmidt b slb_miss_user_common 6763c726f8dSBenjamin Herrenschmidt#endif 67714cf11afSPaul Mackerras 67814cf11afSPaul Mackerras MASKABLE_EXCEPTION_ISERIES(0x500, hardware_interrupt) 67914cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x600, alignment, PACA_EXGEN) 68014cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x700, program_check, PACA_EXGEN) 68114cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x800, fp_unavailable, PACA_EXGEN) 68214cf11afSPaul Mackerras MASKABLE_EXCEPTION_ISERIES(0x900, decrementer) 68314cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0xa00, trap_0a, PACA_EXGEN) 68414cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0xb00, trap_0b, PACA_EXGEN) 68514cf11afSPaul Mackerras 68614cf11afSPaul Mackerras .globl system_call_iSeries 68714cf11afSPaul Mackerrassystem_call_iSeries: 68814cf11afSPaul Mackerras mr r9,r13 689b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 69014cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 69114cf11afSPaul Mackerras b system_call_common 69214cf11afSPaul Mackerras 69314cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xd00, single_step, PACA_EXGEN) 69414cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xe00, trap_0e, PACA_EXGEN) 69514cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xf00, performance_monitor, PACA_EXGEN) 69614cf11afSPaul Mackerras 69714cf11afSPaul Mackerras .globl system_reset_iSeries 69814cf11afSPaul Mackerrassystem_reset_iSeries: 699b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* Get paca address */ 70014cf11afSPaul Mackerras mfmsr r24 70114cf11afSPaul Mackerras ori r24,r24,MSR_RI 70214cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 70314cf11afSPaul Mackerras lhz r24,PACAPACAINDEX(r13) /* Get processor # */ 70414cf11afSPaul Mackerras cmpwi 0,r24,0 /* Are we processor 0? */ 70514cf11afSPaul Mackerras beq .__start_initialization_iSeries /* Start up the first processor */ 70614cf11afSPaul Mackerras mfspr r4,SPRN_CTRLF 70714cf11afSPaul Mackerras li r5,CTRL_RUNLATCH /* Turn off the run light */ 70814cf11afSPaul Mackerras andc r4,r4,r5 70914cf11afSPaul Mackerras mtspr SPRN_CTRLT,r4 71014cf11afSPaul Mackerras 71114cf11afSPaul Mackerras1: 71214cf11afSPaul Mackerras HMT_LOW 71314cf11afSPaul Mackerras#ifdef CONFIG_SMP 71414cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor 71514cf11afSPaul Mackerras * should start */ 71614cf11afSPaul Mackerras sync 717*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,current_set) 71814cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 71914cf11afSPaul Mackerras ldx r3,r3,r28 72014cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 72114cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 72214cf11afSPaul Mackerras 72314cf11afSPaul Mackerras cmpwi 0,r23,0 72414cf11afSPaul Mackerras beq iSeries_secondary_smp_loop /* Loop until told to go */ 72514cf11afSPaul Mackerras bne .__secondary_start /* Loop until told to go */ 72614cf11afSPaul MackerrasiSeries_secondary_smp_loop: 72714cf11afSPaul Mackerras /* Let the Hypervisor know we are alive */ 72814cf11afSPaul Mackerras /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */ 72914cf11afSPaul Mackerras lis r3,0x8002 73014cf11afSPaul Mackerras rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */ 73114cf11afSPaul Mackerras#else /* CONFIG_SMP */ 73214cf11afSPaul Mackerras /* Yield the processor. This is required for non-SMP kernels 73314cf11afSPaul Mackerras which are running on multi-threaded machines. */ 73414cf11afSPaul Mackerras lis r3,0x8000 73514cf11afSPaul Mackerras rldicr r3,r3,32,15 /* r3 = (r3 << 32) & 0xffff000000000000 */ 73614cf11afSPaul Mackerras addi r3,r3,18 /* r3 = 0x8000000000000012 which is "yield" */ 73714cf11afSPaul Mackerras li r4,0 /* "yield timed" */ 73814cf11afSPaul Mackerras li r5,-1 /* "yield forever" */ 73914cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 74014cf11afSPaul Mackerras li r0,-1 /* r0=-1 indicates a Hypervisor call */ 74114cf11afSPaul Mackerras sc /* Invoke the hypervisor via a system call */ 742b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* Put r13 back ???? */ 74314cf11afSPaul Mackerras b 1b /* If SMP not configured, secondaries 74414cf11afSPaul Mackerras * loop forever */ 74514cf11afSPaul Mackerras 74614cf11afSPaul Mackerras .globl decrementer_iSeries_masked 74714cf11afSPaul Mackerrasdecrementer_iSeries_masked: 74814cf11afSPaul Mackerras li r11,1 74914cf11afSPaul Mackerras stb r11,PACALPPACA+LPPACADECRINT(r13) 750*e58c3495SDavid Gibson LOAD_REG_ADDRBASE(r12,tb_ticks_per_jiffy) 751*e58c3495SDavid Gibson lwz r12,ADDROFF(tb_ticks_per_jiffy)(r12) 75214cf11afSPaul Mackerras mtspr SPRN_DEC,r12 75314cf11afSPaul Mackerras /* fall through */ 75414cf11afSPaul Mackerras 75514cf11afSPaul Mackerras .globl hardware_interrupt_iSeries_masked 75614cf11afSPaul Mackerrashardware_interrupt_iSeries_masked: 75714cf11afSPaul Mackerras mtcrf 0x80,r9 /* Restore regs */ 75814cf11afSPaul Mackerras ld r11,PACALPPACA+LPPACASRR0(r13) 75914cf11afSPaul Mackerras ld r12,PACALPPACA+LPPACASRR1(r13) 760b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 761b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 76214cf11afSPaul Mackerras ld r9,PACA_EXGEN+EX_R9(r13) 76314cf11afSPaul Mackerras ld r10,PACA_EXGEN+EX_R10(r13) 76414cf11afSPaul Mackerras ld r11,PACA_EXGEN+EX_R11(r13) 76514cf11afSPaul Mackerras ld r12,PACA_EXGEN+EX_R12(r13) 76614cf11afSPaul Mackerras ld r13,PACA_EXGEN+EX_R13(r13) 76714cf11afSPaul Mackerras rfid 76814cf11afSPaul Mackerras b . /* prevent speculative execution */ 76914cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 77014cf11afSPaul Mackerras 77114cf11afSPaul Mackerras/*** Common interrupt handlers ***/ 77214cf11afSPaul Mackerras 77314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception) 77414cf11afSPaul Mackerras 77514cf11afSPaul Mackerras /* 77614cf11afSPaul Mackerras * Machine check is different because we use a different 77714cf11afSPaul Mackerras * save area: PACA_EXMC instead of PACA_EXGEN. 77814cf11afSPaul Mackerras */ 77914cf11afSPaul Mackerras .align 7 78014cf11afSPaul Mackerras .globl machine_check_common 78114cf11afSPaul Mackerrasmachine_check_common: 78214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC) 78314cf11afSPaul Mackerras DISABLE_INTS 78414cf11afSPaul Mackerras bl .save_nvgprs 78514cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 78614cf11afSPaul Mackerras bl .machine_check_exception 78714cf11afSPaul Mackerras b .ret_from_except 78814cf11afSPaul Mackerras 78914cf11afSPaul Mackerras STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt) 79014cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception) 79114cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception) 79214cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception) 79314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception) 79414cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xf00, performance_monitor, .performance_monitor_exception) 79514cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception) 79614cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 79714cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception) 79814cf11afSPaul Mackerras#else 79914cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception) 80014cf11afSPaul Mackerras#endif 80114cf11afSPaul Mackerras 80214cf11afSPaul Mackerras/* 80314cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad. 80414cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca, 80514cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer, 80614cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 80714cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there, 80814cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics. 80914cf11afSPaul Mackerras */ 81014cf11afSPaul Mackerrasbad_stack: 81114cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 81214cf11afSPaul Mackerras subi r1,r1,64+INT_FRAME_SIZE 81314cf11afSPaul Mackerras std r9,_CCR(r1) 81414cf11afSPaul Mackerras std r10,GPR1(r1) 81514cf11afSPaul Mackerras std r11,_NIP(r1) 81614cf11afSPaul Mackerras std r12,_MSR(r1) 817b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 818b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 81914cf11afSPaul Mackerras std r11,_DAR(r1) 82014cf11afSPaul Mackerras std r12,_DSISR(r1) 82114cf11afSPaul Mackerras mflr r10 82214cf11afSPaul Mackerras mfctr r11 82314cf11afSPaul Mackerras mfxer r12 82414cf11afSPaul Mackerras std r10,_LINK(r1) 82514cf11afSPaul Mackerras std r11,_CTR(r1) 82614cf11afSPaul Mackerras std r12,_XER(r1) 82714cf11afSPaul Mackerras SAVE_GPR(0,r1) 82814cf11afSPaul Mackerras SAVE_GPR(2,r1) 82914cf11afSPaul Mackerras SAVE_4GPRS(3,r1) 83014cf11afSPaul Mackerras SAVE_2GPRS(7,r1) 83114cf11afSPaul Mackerras SAVE_10GPRS(12,r1) 83214cf11afSPaul Mackerras SAVE_10GPRS(22,r1) 83314cf11afSPaul Mackerras addi r11,r1,INT_FRAME_SIZE 83414cf11afSPaul Mackerras std r11,0(r1) 83514cf11afSPaul Mackerras li r12,0 83614cf11afSPaul Mackerras std r12,0(r11) 83714cf11afSPaul Mackerras ld r2,PACATOC(r13) 83814cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 83914cf11afSPaul Mackerras bl .kernel_bad_stack 84014cf11afSPaul Mackerras b 1b 84114cf11afSPaul Mackerras 84214cf11afSPaul Mackerras/* 84314cf11afSPaul Mackerras * Return from an exception with minimal checks. 84414cf11afSPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON. 84514cf11afSPaul Mackerras * If interrupts have been enabled, or anything has been 84614cf11afSPaul Mackerras * done that might have changed the scheduling status of 84714cf11afSPaul Mackerras * any task or sent any task a signal, you should use 84814cf11afSPaul Mackerras * ret_from_except or ret_from_except_lite instead of this. 84914cf11afSPaul Mackerras */ 85040ef8cbcSPaul Mackerras .globl fast_exception_return 85114cf11afSPaul Mackerrasfast_exception_return: 85214cf11afSPaul Mackerras ld r12,_MSR(r1) 85314cf11afSPaul Mackerras ld r11,_NIP(r1) 85414cf11afSPaul Mackerras andi. r3,r12,MSR_RI /* check if RI is set */ 85514cf11afSPaul Mackerras beq- unrecov_fer 85614cf11afSPaul Mackerras ld r3,_CCR(r1) 85714cf11afSPaul Mackerras ld r4,_LINK(r1) 85814cf11afSPaul Mackerras ld r5,_CTR(r1) 85914cf11afSPaul Mackerras ld r6,_XER(r1) 86014cf11afSPaul Mackerras mtcr r3 86114cf11afSPaul Mackerras mtlr r4 86214cf11afSPaul Mackerras mtctr r5 86314cf11afSPaul Mackerras mtxer r6 86414cf11afSPaul Mackerras REST_GPR(0, r1) 86514cf11afSPaul Mackerras REST_8GPRS(2, r1) 86614cf11afSPaul Mackerras 86714cf11afSPaul Mackerras mfmsr r10 86814cf11afSPaul Mackerras clrrdi r10,r10,2 /* clear RI (LE is 0 already) */ 86914cf11afSPaul Mackerras mtmsrd r10,1 87014cf11afSPaul Mackerras 871b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 872b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 87314cf11afSPaul Mackerras REST_4GPRS(10, r1) 87414cf11afSPaul Mackerras ld r1,GPR1(r1) 87514cf11afSPaul Mackerras rfid 87614cf11afSPaul Mackerras b . /* prevent speculative execution */ 87714cf11afSPaul Mackerras 87814cf11afSPaul Mackerrasunrecov_fer: 87914cf11afSPaul Mackerras bl .save_nvgprs 88014cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 88114cf11afSPaul Mackerras bl .unrecoverable_exception 88214cf11afSPaul Mackerras b 1b 88314cf11afSPaul Mackerras 88414cf11afSPaul Mackerras/* 88514cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR, 88614cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12, 88714cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen. 88814cf11afSPaul Mackerras */ 88914cf11afSPaul Mackerras .align 7 89014cf11afSPaul Mackerras .globl data_access_common 89114cf11afSPaul Mackerrasdata_access_common: 89214cf11afSPaul Mackerras RUNLATCH_ON(r10) /* It wont fit in the 0x300 handler */ 893b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 89414cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 895b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 89614cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 89714cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN) 89814cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 89914cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 90014cf11afSPaul Mackerras li r5,0x300 90114cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 90214cf11afSPaul Mackerras 90314cf11afSPaul Mackerras .align 7 90414cf11afSPaul Mackerras .globl instruction_access_common 90514cf11afSPaul Mackerrasinstruction_access_common: 90614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN) 90714cf11afSPaul Mackerras ld r3,_NIP(r1) 90814cf11afSPaul Mackerras andis. r4,r12,0x5820 90914cf11afSPaul Mackerras li r5,0x400 91014cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 91114cf11afSPaul Mackerras 9123c726f8dSBenjamin Herrenschmidt/* 9133c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual 9143c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used 9153c726f8dSBenjamin Herrenschmidt */ 9163c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 9173c726f8dSBenjamin Herrenschmidt .align 7 9183c726f8dSBenjamin Herrenschmidt .globl slb_miss_user_common 9193c726f8dSBenjamin Herrenschmidtslb_miss_user_common: 9203c726f8dSBenjamin Herrenschmidt mflr r10 9213c726f8dSBenjamin Herrenschmidt std r3,PACA_EXGEN+EX_DAR(r13) 9223c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXGEN+EX_CCR(r13) 9233c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_LR(r13) 9243c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_SRR0(r13) 9253c726f8dSBenjamin Herrenschmidt bl .slb_allocate_user 9263c726f8dSBenjamin Herrenschmidt 9273c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_LR(r13) 9283c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXGEN+EX_R3(r13) 9293c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXGEN+EX_CCR(r13) 9303c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_SRR0(r13) 9313c726f8dSBenjamin Herrenschmidt mtlr r10 9323c726f8dSBenjamin Herrenschmidt beq- slb_miss_fault 9333c726f8dSBenjamin Herrenschmidt 9343c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 9353c726f8dSBenjamin Herrenschmidt beq- unrecov_user_slb 9363c726f8dSBenjamin Herrenschmidt mfmsr r10 9373c726f8dSBenjamin Herrenschmidt 9383c726f8dSBenjamin Herrenschmidt.machine push 9393c726f8dSBenjamin Herrenschmidt.machine "power4" 9403c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 9413c726f8dSBenjamin Herrenschmidt.machine pop 9423c726f8dSBenjamin Herrenschmidt 9433c726f8dSBenjamin Herrenschmidt clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */ 9443c726f8dSBenjamin Herrenschmidt mtmsrd r10,1 9453c726f8dSBenjamin Herrenschmidt 9463c726f8dSBenjamin Herrenschmidt mtspr SRR0,r11 9473c726f8dSBenjamin Herrenschmidt mtspr SRR1,r12 9483c726f8dSBenjamin Herrenschmidt 9493c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXGEN+EX_R9(r13) 9503c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_R10(r13) 9513c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_R11(r13) 9523c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXGEN+EX_R12(r13) 9533c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXGEN+EX_R13(r13) 9543c726f8dSBenjamin Herrenschmidt rfid 9553c726f8dSBenjamin Herrenschmidt b . 9563c726f8dSBenjamin Herrenschmidt 9573c726f8dSBenjamin Herrenschmidtslb_miss_fault: 9583c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN) 9593c726f8dSBenjamin Herrenschmidt ld r4,PACA_EXGEN+EX_DAR(r13) 9603c726f8dSBenjamin Herrenschmidt li r5,0 9613c726f8dSBenjamin Herrenschmidt std r4,_DAR(r1) 9623c726f8dSBenjamin Herrenschmidt std r5,_DSISR(r1) 9633c726f8dSBenjamin Herrenschmidt b .handle_page_fault 9643c726f8dSBenjamin Herrenschmidt 9653c726f8dSBenjamin Herrenschmidtunrecov_user_slb: 9663c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN) 9673c726f8dSBenjamin Herrenschmidt DISABLE_INTS 9683c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 9693c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 9703c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 9713c726f8dSBenjamin Herrenschmidt b 1b 9723c726f8dSBenjamin Herrenschmidt 9733c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 9743c726f8dSBenjamin Herrenschmidt 9753c726f8dSBenjamin Herrenschmidt 9763c726f8dSBenjamin Herrenschmidt/* 9773c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR, 9783c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return 9793c726f8dSBenjamin Herrenschmidt * r3 has the faulting address 9803c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb. 9813c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3 9823c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure. 9833c726f8dSBenjamin Herrenschmidt */ 9843c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode) 9853c726f8dSBenjamin Herrenschmidt mflr r10 9863c726f8dSBenjamin Herrenschmidt 9873c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 9883c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_LR(r13) /* save LR */ 9893c726f8dSBenjamin Herrenschmidt 9903c726f8dSBenjamin Herrenschmidt bl .slb_allocate_realmode 9913c726f8dSBenjamin Herrenschmidt 9923c726f8dSBenjamin Herrenschmidt /* All done -- return from exception. */ 9933c726f8dSBenjamin Herrenschmidt 9943c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_LR(r13) 9953c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXSLB+EX_R3(r13) 9963c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 9973c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 9983c726f8dSBenjamin Herrenschmidt ld r11,PACALPPACA+LPPACASRR0(r13) /* get SRR0 value */ 9993c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 10003c726f8dSBenjamin Herrenschmidt 10013c726f8dSBenjamin Herrenschmidt mtlr r10 10023c726f8dSBenjamin Herrenschmidt 10033c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 10043c726f8dSBenjamin Herrenschmidt beq- unrecov_slb 10053c726f8dSBenjamin Herrenschmidt 10063c726f8dSBenjamin Herrenschmidt.machine push 10073c726f8dSBenjamin Herrenschmidt.machine "power4" 10083c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 10093c726f8dSBenjamin Herrenschmidt mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */ 10103c726f8dSBenjamin Herrenschmidt.machine pop 10113c726f8dSBenjamin Herrenschmidt 10123c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 10133c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR0,r11 10143c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR1,r12 10153c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 10163c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXSLB+EX_R9(r13) 10173c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_R10(r13) 10183c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R11(r13) 10193c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R12(r13) 10203c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXSLB+EX_R13(r13) 10213c726f8dSBenjamin Herrenschmidt rfid 10223c726f8dSBenjamin Herrenschmidt b . /* prevent speculative execution */ 10233c726f8dSBenjamin Herrenschmidt 10243c726f8dSBenjamin Herrenschmidtunrecov_slb: 10253c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB) 10263c726f8dSBenjamin Herrenschmidt DISABLE_INTS 10273c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 10283c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 10293c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 10303c726f8dSBenjamin Herrenschmidt b 1b 10313c726f8dSBenjamin Herrenschmidt 103214cf11afSPaul Mackerras .align 7 103314cf11afSPaul Mackerras .globl hardware_interrupt_common 103414cf11afSPaul Mackerras .globl hardware_interrupt_entry 103514cf11afSPaul Mackerrashardware_interrupt_common: 103614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN) 103714cf11afSPaul Mackerrashardware_interrupt_entry: 103814cf11afSPaul Mackerras DISABLE_INTS 103914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 104014cf11afSPaul Mackerras bl .do_IRQ 104114cf11afSPaul Mackerras b .ret_from_except_lite 104214cf11afSPaul Mackerras 104314cf11afSPaul Mackerras .align 7 104414cf11afSPaul Mackerras .globl alignment_common 104514cf11afSPaul Mackerrasalignment_common: 1046b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 104714cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 1048b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 104914cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 105014cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN) 105114cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 105214cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 105314cf11afSPaul Mackerras std r3,_DAR(r1) 105414cf11afSPaul Mackerras std r4,_DSISR(r1) 105514cf11afSPaul Mackerras bl .save_nvgprs 105614cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 105714cf11afSPaul Mackerras ENABLE_INTS 105814cf11afSPaul Mackerras bl .alignment_exception 105914cf11afSPaul Mackerras b .ret_from_except 106014cf11afSPaul Mackerras 106114cf11afSPaul Mackerras .align 7 106214cf11afSPaul Mackerras .globl program_check_common 106314cf11afSPaul Mackerrasprogram_check_common: 106414cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN) 106514cf11afSPaul Mackerras bl .save_nvgprs 106614cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 106714cf11afSPaul Mackerras ENABLE_INTS 106814cf11afSPaul Mackerras bl .program_check_exception 106914cf11afSPaul Mackerras b .ret_from_except 107014cf11afSPaul Mackerras 107114cf11afSPaul Mackerras .align 7 107214cf11afSPaul Mackerras .globl fp_unavailable_common 107314cf11afSPaul Mackerrasfp_unavailable_common: 107414cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN) 107514cf11afSPaul Mackerras bne .load_up_fpu /* if from user, just load it up */ 107614cf11afSPaul Mackerras bl .save_nvgprs 107714cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 107814cf11afSPaul Mackerras ENABLE_INTS 107914cf11afSPaul Mackerras bl .kernel_fp_unavailable_exception 108014cf11afSPaul Mackerras BUG_OPCODE 108114cf11afSPaul Mackerras 108214cf11afSPaul Mackerras .align 7 108314cf11afSPaul Mackerras .globl altivec_unavailable_common 108414cf11afSPaul Mackerrasaltivec_unavailable_common: 108514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN) 108614cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 108714cf11afSPaul MackerrasBEGIN_FTR_SECTION 108814cf11afSPaul Mackerras bne .load_up_altivec /* if from user, just load it up */ 108914cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) 109014cf11afSPaul Mackerras#endif 109114cf11afSPaul Mackerras bl .save_nvgprs 109214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 109314cf11afSPaul Mackerras ENABLE_INTS 109414cf11afSPaul Mackerras bl .altivec_unavailable_exception 109514cf11afSPaul Mackerras b .ret_from_except 109614cf11afSPaul Mackerras 109714cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 109814cf11afSPaul Mackerras/* 109914cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk) 110014cf11afSPaul Mackerras * Disable VMX for the task which had it previously, 110114cf11afSPaul Mackerras * and save its vector registers in its thread_struct. 110214cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return. 110314cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every 110414cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers). 110514cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current' 110614cf11afSPaul Mackerras */ 110714cf11afSPaul Mackerras_STATIC(load_up_altivec) 110814cf11afSPaul Mackerras mfmsr r5 /* grab the current MSR */ 110914cf11afSPaul Mackerras oris r5,r5,MSR_VEC@h 111014cf11afSPaul Mackerras mtmsrd r5 /* enable use of VMX now */ 111114cf11afSPaul Mackerras isync 111214cf11afSPaul Mackerras 111314cf11afSPaul Mackerras/* 111414cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too 111514cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU 111614cf11afSPaul Mackerras * to another. Instead we call giveup_altvec in switch_to. 111714cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context 111814cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually 111914cf11afSPaul Mackerras * avoid saving all of the VREGs here... 112014cf11afSPaul Mackerras */ 112114cf11afSPaul Mackerras#ifndef CONFIG_SMP 112214cf11afSPaul Mackerras ld r3,last_task_used_altivec@got(r2) 112314cf11afSPaul Mackerras ld r4,0(r3) 112414cf11afSPaul Mackerras cmpdi 0,r4,0 112514cf11afSPaul Mackerras beq 1f 112614cf11afSPaul Mackerras /* Save VMX state to last_task_used_altivec's THREAD struct */ 112714cf11afSPaul Mackerras addi r4,r4,THREAD 112814cf11afSPaul Mackerras SAVE_32VRS(0,r5,r4) 112914cf11afSPaul Mackerras mfvscr vr0 113014cf11afSPaul Mackerras li r10,THREAD_VSCR 113114cf11afSPaul Mackerras stvx vr0,r10,r4 113214cf11afSPaul Mackerras /* Disable VMX for last_task_used_altivec */ 113314cf11afSPaul Mackerras ld r5,PT_REGS(r4) 113414cf11afSPaul Mackerras ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 113514cf11afSPaul Mackerras lis r6,MSR_VEC@h 113614cf11afSPaul Mackerras andc r4,r4,r6 113714cf11afSPaul Mackerras std r4,_MSR-STACK_FRAME_OVERHEAD(r5) 113814cf11afSPaul Mackerras1: 113914cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 114014cf11afSPaul Mackerras /* Hack: if we get an altivec unavailable trap with VRSAVE 114114cf11afSPaul Mackerras * set to all zeros, we assume this is a broken application 114214cf11afSPaul Mackerras * that fails to set it properly, and thus we switch it to 114314cf11afSPaul Mackerras * all 1's 114414cf11afSPaul Mackerras */ 114514cf11afSPaul Mackerras mfspr r4,SPRN_VRSAVE 114614cf11afSPaul Mackerras cmpdi 0,r4,0 114714cf11afSPaul Mackerras bne+ 1f 114814cf11afSPaul Mackerras li r4,-1 114914cf11afSPaul Mackerras mtspr SPRN_VRSAVE,r4 115014cf11afSPaul Mackerras1: 115114cf11afSPaul Mackerras /* enable use of VMX after return */ 115214cf11afSPaul Mackerras ld r4,PACACURRENT(r13) 115314cf11afSPaul Mackerras addi r5,r4,THREAD /* Get THREAD */ 115414cf11afSPaul Mackerras oris r12,r12,MSR_VEC@h 115514cf11afSPaul Mackerras std r12,_MSR(r1) 115614cf11afSPaul Mackerras li r4,1 115714cf11afSPaul Mackerras li r10,THREAD_VSCR 115814cf11afSPaul Mackerras stw r4,THREAD_USED_VR(r5) 115914cf11afSPaul Mackerras lvx vr0,r10,r5 116014cf11afSPaul Mackerras mtvscr vr0 116114cf11afSPaul Mackerras REST_32VRS(0,r4,r5) 116214cf11afSPaul Mackerras#ifndef CONFIG_SMP 116314cf11afSPaul Mackerras /* Update last_task_used_math to 'current' */ 116414cf11afSPaul Mackerras subi r4,r5,THREAD /* Back to 'current' */ 116514cf11afSPaul Mackerras std r4,0(r3) 116614cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 116714cf11afSPaul Mackerras /* restore registers and return */ 116814cf11afSPaul Mackerras b fast_exception_return 116914cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */ 117014cf11afSPaul Mackerras 117114cf11afSPaul Mackerras/* 117214cf11afSPaul Mackerras * Hash table stuff 117314cf11afSPaul Mackerras */ 117414cf11afSPaul Mackerras .align 7 117514cf11afSPaul Mackerras_GLOBAL(do_hash_page) 117614cf11afSPaul Mackerras std r3,_DAR(r1) 117714cf11afSPaul Mackerras std r4,_DSISR(r1) 117814cf11afSPaul Mackerras 117914cf11afSPaul Mackerras andis. r0,r4,0xa450 /* weird error? */ 118014cf11afSPaul Mackerras bne- .handle_page_fault /* if not, try to insert a HPTE */ 118114cf11afSPaul MackerrasBEGIN_FTR_SECTION 118214cf11afSPaul Mackerras andis. r0,r4,0x0020 /* Is it a segment table fault? */ 118314cf11afSPaul Mackerras bne- .do_ste_alloc /* If so handle it */ 118414cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 118514cf11afSPaul Mackerras 118614cf11afSPaul Mackerras /* 118714cf11afSPaul Mackerras * We need to set the _PAGE_USER bit if MSR_PR is set or if we are 118814cf11afSPaul Mackerras * accessing a userspace segment (even from the kernel). We assume 118914cf11afSPaul Mackerras * kernel addresses always have the high bit set. 119014cf11afSPaul Mackerras */ 119114cf11afSPaul Mackerras rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */ 119214cf11afSPaul Mackerras rotldi r0,r3,15 /* Move high bit into MSR_PR posn */ 119314cf11afSPaul Mackerras orc r0,r12,r0 /* MSR_PR | ~high_bit */ 119414cf11afSPaul Mackerras rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */ 119514cf11afSPaul Mackerras ori r4,r4,1 /* add _PAGE_PRESENT */ 119614cf11afSPaul Mackerras rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */ 119714cf11afSPaul Mackerras 119814cf11afSPaul Mackerras /* 119914cf11afSPaul Mackerras * On iSeries, we soft-disable interrupts here, then 120014cf11afSPaul Mackerras * hard-enable interrupts so that the hash_page code can spin on 120114cf11afSPaul Mackerras * the hash_table_lock without problems on a shared processor. 120214cf11afSPaul Mackerras */ 120314cf11afSPaul Mackerras DISABLE_INTS 120414cf11afSPaul Mackerras 120514cf11afSPaul Mackerras /* 120614cf11afSPaul Mackerras * r3 contains the faulting address 120714cf11afSPaul Mackerras * r4 contains the required access permissions 120814cf11afSPaul Mackerras * r5 contains the trap number 120914cf11afSPaul Mackerras * 121014cf11afSPaul Mackerras * at return r3 = 0 for success 121114cf11afSPaul Mackerras */ 121214cf11afSPaul Mackerras bl .hash_page /* build HPTE if possible */ 121314cf11afSPaul Mackerras cmpdi r3,0 /* see if hash_page succeeded */ 121414cf11afSPaul Mackerras 121514cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 121614cf11afSPaul Mackerras /* 121714cf11afSPaul Mackerras * If we had interrupts soft-enabled at the point where the 121814cf11afSPaul Mackerras * DSI/ISI occurred, and an interrupt came in during hash_page, 121914cf11afSPaul Mackerras * handle it now. 122014cf11afSPaul Mackerras * We jump to ret_from_except_lite rather than fast_exception_return 122114cf11afSPaul Mackerras * because ret_from_except_lite will check for and handle pending 122214cf11afSPaul Mackerras * interrupts if necessary. 122314cf11afSPaul Mackerras */ 122414cf11afSPaul Mackerras beq .ret_from_except_lite 122514cf11afSPaul Mackerras /* For a hash failure, we don't bother re-enabling interrupts */ 122614cf11afSPaul Mackerras ble- 12f 122714cf11afSPaul Mackerras 122814cf11afSPaul Mackerras /* 122914cf11afSPaul Mackerras * hash_page couldn't handle it, set soft interrupt enable back 123014cf11afSPaul Mackerras * to what it was before the trap. Note that .local_irq_restore 123114cf11afSPaul Mackerras * handles any interrupts pending at this point. 123214cf11afSPaul Mackerras */ 123314cf11afSPaul Mackerras ld r3,SOFTE(r1) 123414cf11afSPaul Mackerras bl .local_irq_restore 123514cf11afSPaul Mackerras b 11f 123614cf11afSPaul Mackerras#else 123714cf11afSPaul Mackerras beq fast_exception_return /* Return from exception on success */ 123814cf11afSPaul Mackerras ble- 12f /* Failure return from hash_page */ 123914cf11afSPaul Mackerras 124014cf11afSPaul Mackerras /* fall through */ 124114cf11afSPaul Mackerras#endif 124214cf11afSPaul Mackerras 124314cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */ 124414cf11afSPaul Mackerras_GLOBAL(handle_page_fault) 124514cf11afSPaul Mackerras ENABLE_INTS 124614cf11afSPaul Mackerras11: ld r4,_DAR(r1) 124714cf11afSPaul Mackerras ld r5,_DSISR(r1) 124814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 124914cf11afSPaul Mackerras bl .do_page_fault 125014cf11afSPaul Mackerras cmpdi r3,0 125114cf11afSPaul Mackerras beq+ .ret_from_except_lite 125214cf11afSPaul Mackerras bl .save_nvgprs 125314cf11afSPaul Mackerras mr r5,r3 125414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 125514cf11afSPaul Mackerras lwz r4,_DAR(r1) 125614cf11afSPaul Mackerras bl .bad_page_fault 125714cf11afSPaul Mackerras b .ret_from_except 125814cf11afSPaul Mackerras 125914cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused 126014cf11afSPaul Mackerras * the PTE insertion 126114cf11afSPaul Mackerras */ 126214cf11afSPaul Mackerras12: bl .save_nvgprs 126314cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 126414cf11afSPaul Mackerras lwz r4,_DAR(r1) 126514cf11afSPaul Mackerras bl .low_hash_fault 126614cf11afSPaul Mackerras b .ret_from_except 126714cf11afSPaul Mackerras 126814cf11afSPaul Mackerras /* here we have a segment miss */ 126914cf11afSPaul Mackerras_GLOBAL(do_ste_alloc) 127014cf11afSPaul Mackerras bl .ste_allocate /* try to insert stab entry */ 127114cf11afSPaul Mackerras cmpdi r3,0 127214cf11afSPaul Mackerras beq+ fast_exception_return 127314cf11afSPaul Mackerras b .handle_page_fault 127414cf11afSPaul Mackerras 127514cf11afSPaul Mackerras/* 127614cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR, 127714cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 127814cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb. 127914cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure. 128014cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc. 128114cf11afSPaul Mackerras */ 128214cf11afSPaul Mackerras .align 7 128314cf11afSPaul Mackerras_GLOBAL(do_stab_bolted) 128414cf11afSPaul Mackerras stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 128514cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */ 128614cf11afSPaul Mackerras 128714cf11afSPaul Mackerras /* Hash to the primary group */ 128814cf11afSPaul Mackerras ld r10,PACASTABVIRT(r13) 1289b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 129014cf11afSPaul Mackerras srdi r11,r11,28 129114cf11afSPaul Mackerras rldimi r10,r11,7,52 /* r10 = first ste of the group */ 129214cf11afSPaul Mackerras 129314cf11afSPaul Mackerras /* Calculate VSID */ 129414cf11afSPaul Mackerras /* This is a kernel address, so protovsid = ESID */ 129514cf11afSPaul Mackerras ASM_VSID_SCRAMBLE(r11, r9) 129614cf11afSPaul Mackerras rldic r9,r11,12,16 /* r9 = vsid << 12 */ 129714cf11afSPaul Mackerras 129814cf11afSPaul Mackerras /* Search the primary group for a free entry */ 129914cf11afSPaul Mackerras1: ld r11,0(r10) /* Test valid bit of the current ste */ 130014cf11afSPaul Mackerras andi. r11,r11,0x80 130114cf11afSPaul Mackerras beq 2f 130214cf11afSPaul Mackerras addi r10,r10,16 130314cf11afSPaul Mackerras andi. r11,r10,0x70 130414cf11afSPaul Mackerras bne 1b 130514cf11afSPaul Mackerras 130614cf11afSPaul Mackerras /* Stick for only searching the primary group for now. */ 130714cf11afSPaul Mackerras /* At least for now, we use a very simple random castout scheme */ 130814cf11afSPaul Mackerras /* Use the TB as a random number ; OR in 1 to avoid entry 0 */ 130914cf11afSPaul Mackerras mftb r11 131014cf11afSPaul Mackerras rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */ 131114cf11afSPaul Mackerras ori r11,r11,0x10 131214cf11afSPaul Mackerras 131314cf11afSPaul Mackerras /* r10 currently points to an ste one past the group of interest */ 131414cf11afSPaul Mackerras /* make it point to the randomly selected entry */ 131514cf11afSPaul Mackerras subi r10,r10,128 131614cf11afSPaul Mackerras or r10,r10,r11 /* r10 is the entry to invalidate */ 131714cf11afSPaul Mackerras 131814cf11afSPaul Mackerras isync /* mark the entry invalid */ 131914cf11afSPaul Mackerras ld r11,0(r10) 132014cf11afSPaul Mackerras rldicl r11,r11,56,1 /* clear the valid bit */ 132114cf11afSPaul Mackerras rotldi r11,r11,8 132214cf11afSPaul Mackerras std r11,0(r10) 132314cf11afSPaul Mackerras sync 132414cf11afSPaul Mackerras 132514cf11afSPaul Mackerras clrrdi r11,r11,28 /* Get the esid part of the ste */ 132614cf11afSPaul Mackerras slbie r11 132714cf11afSPaul Mackerras 132814cf11afSPaul Mackerras2: std r9,8(r10) /* Store the vsid part of the ste */ 132914cf11afSPaul Mackerras eieio 133014cf11afSPaul Mackerras 1331b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR /* Get the new esid */ 133214cf11afSPaul Mackerras clrrdi r11,r11,28 /* Permits a full 32b of ESID */ 133314cf11afSPaul Mackerras ori r11,r11,0x90 /* Turn on valid and kp */ 133414cf11afSPaul Mackerras std r11,0(r10) /* Put new entry back into the stab */ 133514cf11afSPaul Mackerras 133614cf11afSPaul Mackerras sync 133714cf11afSPaul Mackerras 133814cf11afSPaul Mackerras /* All done -- return from exception. */ 133914cf11afSPaul Mackerras lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 134014cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */ 134114cf11afSPaul Mackerras 134214cf11afSPaul Mackerras andi. r10,r12,MSR_RI 134314cf11afSPaul Mackerras beq- unrecov_slb 134414cf11afSPaul Mackerras 134514cf11afSPaul Mackerras mtcrf 0x80,r9 /* restore CR */ 134614cf11afSPaul Mackerras 134714cf11afSPaul Mackerras mfmsr r10 134814cf11afSPaul Mackerras clrrdi r10,r10,2 134914cf11afSPaul Mackerras mtmsrd r10,1 135014cf11afSPaul Mackerras 1351b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 1352b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 135314cf11afSPaul Mackerras ld r9,PACA_EXSLB+EX_R9(r13) 135414cf11afSPaul Mackerras ld r10,PACA_EXSLB+EX_R10(r13) 135514cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_R11(r13) 135614cf11afSPaul Mackerras ld r12,PACA_EXSLB+EX_R12(r13) 135714cf11afSPaul Mackerras ld r13,PACA_EXSLB+EX_R13(r13) 135814cf11afSPaul Mackerras rfid 135914cf11afSPaul Mackerras b . /* prevent speculative execution */ 136014cf11afSPaul Mackerras 136114cf11afSPaul Mackerras/* 136214cf11afSPaul Mackerras * Space for CPU0's segment table. 136314cf11afSPaul Mackerras * 136414cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before 136514cf11afSPaul Mackerras * we get control (with relocate on). The address is give to the hv 1366ee400b63SStephen Rothwell * as a page number (see xLparMap in lpardata.c), so this must be at a 136714cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >> 136814cf11afSPaul Mackerras * PAGE_SHIFT). 136914cf11afSPaul Mackerras */ 1370758438a7SMichael Ellerman . = STAB0_OFFSET /* 0x6000 */ 137114cf11afSPaul Mackerras .globl initial_stab 137214cf11afSPaul Mackerrasinitial_stab: 137314cf11afSPaul Mackerras .space 4096 137414cf11afSPaul Mackerras 137514cf11afSPaul Mackerras/* 137614cf11afSPaul Mackerras * Data area reserved for FWNMI option. 137714cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA. 137814cf11afSPaul Mackerras */ 137914cf11afSPaul Mackerras .= 0x7000 138014cf11afSPaul Mackerras .globl fwnmi_data_area 138114cf11afSPaul Mackerrasfwnmi_data_area: 138214cf11afSPaul Mackerras 138314cf11afSPaul Mackerras /* iSeries does not use the FWNMI stuff, so it is safe to put 138414cf11afSPaul Mackerras * this here, even if we later allow kernels that will boot on 138514cf11afSPaul Mackerras * both pSeries and iSeries */ 138614cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 138714cf11afSPaul Mackerras . = LPARMAP_PHYS 138814cf11afSPaul Mackerras#include "lparmap.s" 138914cf11afSPaul Mackerras/* 139014cf11afSPaul Mackerras * This ".text" is here for old compilers that generate a trailing 139114cf11afSPaul Mackerras * .note section when compiling .c files to .s 139214cf11afSPaul Mackerras */ 139314cf11afSPaul Mackerras .text 139414cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 139514cf11afSPaul Mackerras 139614cf11afSPaul Mackerras . = 0x8000 139714cf11afSPaul Mackerras 139814cf11afSPaul Mackerras/* 139914cf11afSPaul Mackerras * On pSeries, secondary processors spin in the following code. 140014cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id) 140114cf11afSPaul Mackerras */ 140214cf11afSPaul Mackerras_GLOBAL(pSeries_secondary_smp_init) 140314cf11afSPaul Mackerras mr r24,r3 140414cf11afSPaul Mackerras 140514cf11afSPaul Mackerras /* turn on 64-bit mode */ 140614cf11afSPaul Mackerras bl .enable_64b_mode 140714cf11afSPaul Mackerras isync 140814cf11afSPaul Mackerras 140914cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 141014cf11afSPaul Mackerras bl .__restore_cpu_setup 141114cf11afSPaul Mackerras 141214cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 141314cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 141414cf11afSPaul Mackerras * which logical id maps to our physical one. 141514cf11afSPaul Mackerras */ 1416*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r13, paca) /* Get base vaddr of paca array */ 141714cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 141814cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 141914cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 142014cf11afSPaul Mackerras beq 2f 142114cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 142214cf11afSPaul Mackerras addi r5,r5,1 142314cf11afSPaul Mackerras cmpwi r5,NR_CPUS 142414cf11afSPaul Mackerras blt 1b 142514cf11afSPaul Mackerras 142614cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 142714cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 142814cf11afSPaul Mackerras 1429b5bbeb23SPaul Mackerras2: mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 143014cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 143114cf11afSPaul Mackerras mr r24,r5 143214cf11afSPaul Mackerras3: HMT_LOW 143314cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 143414cf11afSPaul Mackerras /* start. */ 143514cf11afSPaul Mackerras sync 143614cf11afSPaul Mackerras 143714cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 143814cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 143914cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 144014cf11afSPaul Mackerras 144114cf11afSPaul Mackerras cmpwi 0,r23,0 144214cf11afSPaul Mackerras#ifdef CONFIG_SMP 144314cf11afSPaul Mackerras bne .__secondary_start 144414cf11afSPaul Mackerras#endif 144514cf11afSPaul Mackerras b 3b /* Loop until told to go */ 144614cf11afSPaul Mackerras 144714cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 144814cf11afSPaul Mackerras_STATIC(__start_initialization_iSeries) 144914cf11afSPaul Mackerras /* Clear out the BSS */ 1450*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r11,__bss_stop) 1451*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r8,__bss_start) 145214cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 145314cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 145414cf11afSPaul Mackerras rldicl. r11,r11,61,3 /* shift right by 3 */ 145514cf11afSPaul Mackerras beq 4f 145614cf11afSPaul Mackerras addi r8,r8,-8 145714cf11afSPaul Mackerras li r0,0 145814cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 145914cf11afSPaul Mackerras3: stdu r0,8(r8) 146014cf11afSPaul Mackerras bdnz 3b 146114cf11afSPaul Mackerras4: 1462*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r1,init_thread_union) 146314cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE 146414cf11afSPaul Mackerras li r0,0 146514cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 146614cf11afSPaul Mackerras 1467*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,cpu_specs) 1468*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4,cur_cpu_spec) 146914cf11afSPaul Mackerras li r5,0 147014cf11afSPaul Mackerras bl .identify_cpu 147114cf11afSPaul Mackerras 1472*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 147314cf11afSPaul Mackerras addi r2,r2,0x4000 147414cf11afSPaul Mackerras addi r2,r2,0x4000 147514cf11afSPaul Mackerras 147614cf11afSPaul Mackerras bl .iSeries_early_setup 1477ee400b63SStephen Rothwell bl .early_setup 147814cf11afSPaul Mackerras 147914cf11afSPaul Mackerras /* relocation is on at this point */ 148014cf11afSPaul Mackerras 148114cf11afSPaul Mackerras b .start_here_common 148214cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 148314cf11afSPaul Mackerras 148414cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 148514cf11afSPaul Mackerras 148614cf11afSPaul Mackerras_STATIC(__mmu_off) 148714cf11afSPaul Mackerras mfmsr r3 148814cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 148914cf11afSPaul Mackerras beqlr 149014cf11afSPaul Mackerras andc r3,r3,r0 149114cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 149214cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 149314cf11afSPaul Mackerras sync 149414cf11afSPaul Mackerras rfid 149514cf11afSPaul Mackerras b . /* prevent speculative execution */ 149614cf11afSPaul Mackerras 149714cf11afSPaul Mackerras 149814cf11afSPaul Mackerras/* 149914cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 150014cf11afSPaul Mackerras * depending on the value of r5. 150114cf11afSPaul Mackerras * 150214cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 150314cf11afSPaul Mackerras * in r3...r7 150414cf11afSPaul Mackerras * 150514cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 150614cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 150714cf11afSPaul Mackerras * 150814cf11afSPaul Mackerras */ 150914cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 1510be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 151114cf11afSPaul Mackerras /* 151214cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 151314cf11afSPaul Mackerras */ 151414cf11afSPaul Mackerras cmpldi cr0,r5,0 151514cf11afSPaul Mackerras bne .__boot_from_prom /* yes -> prom */ 1516be42d5faSPaul Mackerras#endif 151714cf11afSPaul Mackerras 151814cf11afSPaul Mackerras /* Save parameters */ 151914cf11afSPaul Mackerras mr r31,r3 152014cf11afSPaul Mackerras mr r30,r4 152114cf11afSPaul Mackerras 152214cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 152314cf11afSPaul Mackerras bl .enable_64b_mode 152414cf11afSPaul Mackerras 152514cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 152614cf11afSPaul Mackerras bl .__970_cpu_preinit 152714cf11afSPaul Mackerras 152814cf11afSPaul Mackerras /* cpu # */ 152914cf11afSPaul Mackerras li r24,0 153014cf11afSPaul Mackerras 153114cf11afSPaul Mackerras /* Switch off MMU if not already */ 1532*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, .__after_prom_start - KERNELBASE) 153314cf11afSPaul Mackerras add r4,r4,r30 153414cf11afSPaul Mackerras bl .__mmu_off 153514cf11afSPaul Mackerras b .__after_prom_start 153614cf11afSPaul Mackerras 1537be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 153814cf11afSPaul Mackerras_STATIC(__boot_from_prom) 153914cf11afSPaul Mackerras /* Save parameters */ 154014cf11afSPaul Mackerras mr r31,r3 154114cf11afSPaul Mackerras mr r30,r4 154214cf11afSPaul Mackerras mr r29,r5 154314cf11afSPaul Mackerras mr r28,r6 154414cf11afSPaul Mackerras mr r27,r7 154514cf11afSPaul Mackerras 154614cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 154714cf11afSPaul Mackerras bl .enable_64b_mode 154814cf11afSPaul Mackerras 154914cf11afSPaul Mackerras /* put a relocation offset into r3 */ 155014cf11afSPaul Mackerras bl .reloc_offset 155114cf11afSPaul Mackerras 1552*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 155314cf11afSPaul Mackerras addi r2,r2,0x4000 155414cf11afSPaul Mackerras addi r2,r2,0x4000 155514cf11afSPaul Mackerras 155614cf11afSPaul Mackerras /* Relocate the TOC from a virt addr to a real addr */ 15575a408329SPaul Mackerras add r2,r2,r3 155814cf11afSPaul Mackerras 155914cf11afSPaul Mackerras /* Restore parameters */ 156014cf11afSPaul Mackerras mr r3,r31 156114cf11afSPaul Mackerras mr r4,r30 156214cf11afSPaul Mackerras mr r5,r29 156314cf11afSPaul Mackerras mr r6,r28 156414cf11afSPaul Mackerras mr r7,r27 156514cf11afSPaul Mackerras 156614cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 156714cf11afSPaul Mackerras bl .prom_init 156814cf11afSPaul Mackerras /* We never return */ 156914cf11afSPaul Mackerras trap 1570be42d5faSPaul Mackerras#endif 157114cf11afSPaul Mackerras 157214cf11afSPaul Mackerras/* 157314cf11afSPaul Mackerras * At this point, r3 contains the physical address we are running at, 157414cf11afSPaul Mackerras * returned by prom_init() 157514cf11afSPaul Mackerras */ 157614cf11afSPaul Mackerras_STATIC(__after_prom_start) 157714cf11afSPaul Mackerras 157814cf11afSPaul Mackerras/* 1579758438a7SMichael Ellerman * We need to run with __start at physical address PHYSICAL_START. 158014cf11afSPaul Mackerras * This will leave some code in the first 256B of 158114cf11afSPaul Mackerras * real memory, which are reserved for software use. 158214cf11afSPaul Mackerras * The remainder of the first page is loaded with the fixed 158314cf11afSPaul Mackerras * interrupt vectors. The next two pages are filled with 158414cf11afSPaul Mackerras * unknown exception placeholders. 158514cf11afSPaul Mackerras * 158614cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 158714cf11afSPaul Mackerras * r26 == relocation offset 158814cf11afSPaul Mackerras * r27 == KERNELBASE 158914cf11afSPaul Mackerras */ 159014cf11afSPaul Mackerras bl .reloc_offset 159114cf11afSPaul Mackerras mr r26,r3 1592*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r27, KERNELBASE) 159314cf11afSPaul Mackerras 1594*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, PHYSICAL_START) /* target addr */ 159514cf11afSPaul Mackerras 159614cf11afSPaul Mackerras // XXX FIXME: Use phys returned by OF (r30) 15975a408329SPaul Mackerras add r4,r27,r26 /* source addr */ 159814cf11afSPaul Mackerras /* current address of _start */ 159914cf11afSPaul Mackerras /* i.e. where we are running */ 160014cf11afSPaul Mackerras /* the source addr */ 160114cf11afSPaul Mackerras 1602*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r5,copy_to_here) /* # bytes of memory to copy */ 160314cf11afSPaul Mackerras sub r5,r5,r27 160414cf11afSPaul Mackerras 160514cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 160614cf11afSPaul Mackerras /* bytes were copied earlier. */ 160714cf11afSPaul Mackerras 160814cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 160914cf11afSPaul Mackerras /* this includes the code being */ 161014cf11afSPaul Mackerras /* executed here. */ 161114cf11afSPaul Mackerras 1612*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r0, 4f) /* Jump to the copy of this code */ 161314cf11afSPaul Mackerras mtctr r0 /* that we just made/relocated */ 161414cf11afSPaul Mackerras bctr 161514cf11afSPaul Mackerras 1616*e58c3495SDavid Gibson4: LOAD_REG_IMMEDIATE(r5,klimit) 16175a408329SPaul Mackerras add r5,r5,r26 161814cf11afSPaul Mackerras ld r5,0(r5) /* get the value of klimit */ 161914cf11afSPaul Mackerras sub r5,r5,r27 162014cf11afSPaul Mackerras bl .copy_and_flush /* copy the rest */ 162114cf11afSPaul Mackerras b .start_here_multiplatform 162214cf11afSPaul Mackerras 162314cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 162414cf11afSPaul Mackerras 162514cf11afSPaul Mackerras/* 162614cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 162714cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 162814cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 162914cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 163014cf11afSPaul Mackerras * 163114cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 163214cf11afSPaul Mackerras */ 163314cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 163414cf11afSPaul Mackerras addi r5,r5,-8 163514cf11afSPaul Mackerras addi r6,r6,-8 163614cf11afSPaul Mackerras4: li r0,16 /* Use the least common */ 163714cf11afSPaul Mackerras /* denominator cache line */ 163814cf11afSPaul Mackerras /* size. This results in */ 163914cf11afSPaul Mackerras /* extra cache line flushes */ 164014cf11afSPaul Mackerras /* but operation is correct. */ 164114cf11afSPaul Mackerras /* Can't get cache line size */ 164214cf11afSPaul Mackerras /* from NACA as it is being */ 164314cf11afSPaul Mackerras /* moved too. */ 164414cf11afSPaul Mackerras 164514cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 164614cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 164714cf11afSPaul Mackerras ldx r0,r6,r4 164814cf11afSPaul Mackerras stdx r0,r6,r3 164914cf11afSPaul Mackerras bdnz 3b 165014cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 165114cf11afSPaul Mackerras sync 165214cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 165314cf11afSPaul Mackerras cmpld 0,r6,r5 165414cf11afSPaul Mackerras blt 4b 165514cf11afSPaul Mackerras sync 165614cf11afSPaul Mackerras addi r5,r5,8 165714cf11afSPaul Mackerras addi r6,r6,8 165814cf11afSPaul Mackerras blr 165914cf11afSPaul Mackerras 166014cf11afSPaul Mackerras.align 8 166114cf11afSPaul Mackerrascopy_to_here: 166214cf11afSPaul Mackerras 166314cf11afSPaul Mackerras#ifdef CONFIG_SMP 166414cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 166514cf11afSPaul Mackerras/* 166614cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 166714cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 166814cf11afSPaul Mackerras */ 166914cf11afSPaul Mackerras .section ".text"; 167014cf11afSPaul Mackerras .align 2 ; 167114cf11afSPaul Mackerras 167235499c01SPaul Mackerras .globl __secondary_start_pmac_0 167335499c01SPaul Mackerras__secondary_start_pmac_0: 167435499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 167535499c01SPaul Mackerras li r24,0 167635499c01SPaul Mackerras b 1f 167714cf11afSPaul Mackerras li r24,1 167835499c01SPaul Mackerras b 1f 167914cf11afSPaul Mackerras li r24,2 168035499c01SPaul Mackerras b 1f 168114cf11afSPaul Mackerras li r24,3 168235499c01SPaul Mackerras1: 168314cf11afSPaul Mackerras 168414cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 168514cf11afSPaul Mackerras /* turn on 64-bit mode */ 168614cf11afSPaul Mackerras bl .enable_64b_mode 168714cf11afSPaul Mackerras isync 168814cf11afSPaul Mackerras 168914cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 169014cf11afSPaul Mackerras bl .__restore_cpu_setup 169114cf11afSPaul Mackerras 169214cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 169314cf11afSPaul Mackerras mfmsr r3 169414cf11afSPaul Mackerras ori r3,r3,MSR_RI 169514cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 169614cf11afSPaul Mackerras 169714cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 1698*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, paca) /* Get base vaddr of paca array */ 169914cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 170014cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 1701b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 170214cf11afSPaul Mackerras 170314cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 170414cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 170514cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 170614cf11afSPaul Mackerras 170714cf11afSPaul Mackerras b .__secondary_start 170814cf11afSPaul Mackerras 170914cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 171014cf11afSPaul Mackerras 171114cf11afSPaul Mackerras/* 171214cf11afSPaul Mackerras * This function is called after the master CPU has released the 171314cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 171414cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 171514cf11afSPaul Mackerras * this point: 171614cf11afSPaul Mackerras * 1. Processor number 171714cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 171814cf11afSPaul Mackerras * On entry the following are set: 171914cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 172014cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 172114cf11afSPaul Mackerras * r13 = paca virtual address 172214cf11afSPaul Mackerras * SPRG3 = paca virtual address 172314cf11afSPaul Mackerras */ 172414cf11afSPaul Mackerras_GLOBAL(__secondary_start) 1725799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 1726799d6046SPaul Mackerras HMT_MEDIUM 172714cf11afSPaul Mackerras 1728799d6046SPaul Mackerras /* Load TOC */ 172914cf11afSPaul Mackerras ld r2,PACATOC(r13) 173014cf11afSPaul Mackerras 1731799d6046SPaul Mackerras /* Do early setup for that CPU (stab, slb, hash table pointer) */ 1732799d6046SPaul Mackerras bl .early_setup_secondary 173314cf11afSPaul Mackerras 173414cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 1735*e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 173614cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 173714cf11afSPaul Mackerras ldx r1,r3,r28 173814cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 173914cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 174014cf11afSPaul Mackerras 1741799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 174214cf11afSPaul Mackerras li r7,0 174314cf11afSPaul Mackerras mtlr r7 174414cf11afSPaul Mackerras 174514cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 1746*e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 1747*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 174814cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 174914cf11afSPaul Mackerras ori r4,r4,MSR_EE 175014cf11afSPaul Mackerras#endif 1751b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1752b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 175314cf11afSPaul Mackerras rfid 175414cf11afSPaul Mackerras b . /* prevent speculative execution */ 175514cf11afSPaul Mackerras 175614cf11afSPaul Mackerras/* 175714cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 175814cf11afSPaul Mackerras * zero the stack back-chain pointer before going into C code. 175914cf11afSPaul Mackerras */ 176014cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 176114cf11afSPaul Mackerras li r3,0 176214cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 176314cf11afSPaul Mackerras bl .start_secondary 1764799d6046SPaul Mackerras b . 176514cf11afSPaul Mackerras#endif 176614cf11afSPaul Mackerras 176714cf11afSPaul Mackerras/* 176814cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 176914cf11afSPaul Mackerras */ 177014cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 177114cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 177214cf11afSPaul Mackerras li r12,1 177314cf11afSPaul Mackerras rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG) 177414cf11afSPaul Mackerras or r11,r11,r12 177514cf11afSPaul Mackerras li r12,1 177614cf11afSPaul Mackerras rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG) 177714cf11afSPaul Mackerras or r11,r11,r12 177814cf11afSPaul Mackerras mtmsrd r11 177914cf11afSPaul Mackerras isync 178014cf11afSPaul Mackerras blr 178114cf11afSPaul Mackerras 178214cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 178314cf11afSPaul Mackerras/* 178414cf11afSPaul Mackerras * This is where the main kernel code starts. 178514cf11afSPaul Mackerras */ 178614cf11afSPaul Mackerras_STATIC(start_here_multiplatform) 178714cf11afSPaul Mackerras /* get a new offset, now that the kernel has moved. */ 178814cf11afSPaul Mackerras bl .reloc_offset 178914cf11afSPaul Mackerras mr r26,r3 179014cf11afSPaul Mackerras 179114cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 179214cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 179314cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 179414cf11afSPaul Mackerras * to clear it now for kexec-style entry. 179514cf11afSPaul Mackerras */ 1796*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r11,__bss_stop) 1797*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r8,__bss_start) 179814cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 179914cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 180014cf11afSPaul Mackerras rldicl. r11,r11,61,3 /* shift right by 3 */ 180114cf11afSPaul Mackerras beq 4f 180214cf11afSPaul Mackerras addi r8,r8,-8 180314cf11afSPaul Mackerras li r0,0 180414cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 180514cf11afSPaul Mackerras3: stdu r0,8(r8) 180614cf11afSPaul Mackerras bdnz 3b 180714cf11afSPaul Mackerras4: 180814cf11afSPaul Mackerras 180914cf11afSPaul Mackerras mfmsr r6 181014cf11afSPaul Mackerras ori r6,r6,MSR_RI 181114cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 181214cf11afSPaul Mackerras 181314cf11afSPaul Mackerras#ifdef CONFIG_HMT 181414cf11afSPaul Mackerras /* Start up the second thread on cpu 0 */ 1815b5bbeb23SPaul Mackerras mfspr r3,SPRN_PVR 181614cf11afSPaul Mackerras srwi r3,r3,16 181714cf11afSPaul Mackerras cmpwi r3,0x34 /* Pulsar */ 181814cf11afSPaul Mackerras beq 90f 181914cf11afSPaul Mackerras cmpwi r3,0x36 /* Icestar */ 182014cf11afSPaul Mackerras beq 90f 182114cf11afSPaul Mackerras cmpwi r3,0x37 /* SStar */ 182214cf11afSPaul Mackerras beq 90f 182314cf11afSPaul Mackerras b 91f /* HMT not supported */ 182414cf11afSPaul Mackerras90: li r3,0 182514cf11afSPaul Mackerras bl .hmt_start_secondary 182614cf11afSPaul Mackerras91: 182714cf11afSPaul Mackerras#endif 182814cf11afSPaul Mackerras 182914cf11afSPaul Mackerras /* The following gets the stack and TOC set up with the regs */ 183014cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 183114cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 183214cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 183314cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 183414cf11afSPaul Mackerras 1835*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 18365a408329SPaul Mackerras add r3,r3,r26 183714cf11afSPaul Mackerras 183814cf11afSPaul Mackerras /* set up a stack pointer (physical address) */ 183914cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 184014cf11afSPaul Mackerras li r0,0 184114cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 184214cf11afSPaul Mackerras 184314cf11afSPaul Mackerras /* set up the TOC (physical address) */ 1844*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 184514cf11afSPaul Mackerras addi r2,r2,0x4000 184614cf11afSPaul Mackerras addi r2,r2,0x4000 18475a408329SPaul Mackerras add r2,r2,r26 184814cf11afSPaul Mackerras 1849*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, cpu_specs) 18505a408329SPaul Mackerras add r3,r3,r26 1851*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4,cur_cpu_spec) 18525a408329SPaul Mackerras add r4,r4,r26 185314cf11afSPaul Mackerras mr r5,r26 185414cf11afSPaul Mackerras bl .identify_cpu 185514cf11afSPaul Mackerras 185614cf11afSPaul Mackerras /* Save some low level config HIDs of CPU0 to be copied to 185714cf11afSPaul Mackerras * other CPUs later on, or used for suspend/resume 185814cf11afSPaul Mackerras */ 185914cf11afSPaul Mackerras bl .__save_cpu_setup 186014cf11afSPaul Mackerras sync 186114cf11afSPaul Mackerras 186214cf11afSPaul Mackerras /* Setup a valid physical PACA pointer in SPRG3 for early_setup 186314cf11afSPaul Mackerras * note that boot_cpuid can always be 0 nowadays since there is 186414cf11afSPaul Mackerras * nowhere it can be initialized differently before we reach this 186514cf11afSPaul Mackerras * code 186614cf11afSPaul Mackerras */ 1867*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r27, boot_cpuid) 18685a408329SPaul Mackerras add r27,r27,r26 186914cf11afSPaul Mackerras lwz r27,0(r27) 187014cf11afSPaul Mackerras 1871*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r24, paca) /* Get base vaddr of paca array */ 187214cf11afSPaul Mackerras mulli r13,r27,PACA_SIZE /* Calculate vaddr of right paca */ 187314cf11afSPaul Mackerras add r13,r13,r24 /* for this processor. */ 18745a408329SPaul Mackerras add r13,r13,r26 /* convert to physical addr */ 1875448b2719SAnton Blanchard mtspr SPRN_SPRG3,r13 187614cf11afSPaul Mackerras 187714cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 187814cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 187914cf11afSPaul Mackerras 188014cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 188114cf11afSPaul Mackerras mr r3,r31 188214cf11afSPaul Mackerras bl .early_setup 188314cf11afSPaul Mackerras 1884*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, .start_here_common) 1885*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1886b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1887b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 188814cf11afSPaul Mackerras rfid 188914cf11afSPaul Mackerras b . /* prevent speculative execution */ 189014cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 189114cf11afSPaul Mackerras 189214cf11afSPaul Mackerras /* This is where all platforms converge execution */ 189314cf11afSPaul Mackerras_STATIC(start_here_common) 189414cf11afSPaul Mackerras /* relocation is on at this point */ 189514cf11afSPaul Mackerras 189614cf11afSPaul Mackerras /* The following code sets up the SP and TOC now that we are */ 189714cf11afSPaul Mackerras /* running with translation enabled. */ 189814cf11afSPaul Mackerras 1899*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 190014cf11afSPaul Mackerras 190114cf11afSPaul Mackerras /* set up the stack */ 190214cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 190314cf11afSPaul Mackerras li r0,0 190414cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 190514cf11afSPaul Mackerras 190614cf11afSPaul Mackerras /* Apply the CPUs-specific fixups (nop out sections not relevant 190714cf11afSPaul Mackerras * to this CPU 190814cf11afSPaul Mackerras */ 190914cf11afSPaul Mackerras li r3,0 191014cf11afSPaul Mackerras bl .do_cpu_ftr_fixups 191114cf11afSPaul Mackerras 1912*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r26, boot_cpuid) 191314cf11afSPaul Mackerras lwz r26,0(r26) 191414cf11afSPaul Mackerras 1915*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r24, paca) /* Get base vaddr of paca array */ 191614cf11afSPaul Mackerras mulli r13,r26,PACA_SIZE /* Calculate vaddr of right paca */ 191714cf11afSPaul Mackerras add r13,r13,r24 /* for this processor. */ 1918b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 191914cf11afSPaul Mackerras 192014cf11afSPaul Mackerras /* ptr to current */ 1921*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, init_task) 192214cf11afSPaul Mackerras std r4,PACACURRENT(r13) 192314cf11afSPaul Mackerras 192414cf11afSPaul Mackerras /* Load the TOC */ 192514cf11afSPaul Mackerras ld r2,PACATOC(r13) 192614cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 192714cf11afSPaul Mackerras 192814cf11afSPaul Mackerras bl .setup_system 192914cf11afSPaul Mackerras 193014cf11afSPaul Mackerras /* Load up the kernel context */ 193114cf11afSPaul Mackerras5: 193214cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 193314cf11afSPaul Mackerras li r5,0 193414cf11afSPaul Mackerras stb r5,PACAPROCENABLED(r13) /* Soft Disabled */ 193514cf11afSPaul Mackerras mfmsr r5 193614cf11afSPaul Mackerras ori r5,r5,MSR_EE /* Hard Enabled */ 193714cf11afSPaul Mackerras mtmsrd r5 193814cf11afSPaul Mackerras#endif 193914cf11afSPaul Mackerras 194014cf11afSPaul Mackerras bl .start_kernel 194114cf11afSPaul Mackerras 194214cf11afSPaul Mackerras_GLOBAL(hmt_init) 194314cf11afSPaul Mackerras#ifdef CONFIG_HMT 1944*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r5, hmt_thread_data) 1945b5bbeb23SPaul Mackerras mfspr r7,SPRN_PVR 194614cf11afSPaul Mackerras srwi r7,r7,16 194714cf11afSPaul Mackerras cmpwi r7,0x34 /* Pulsar */ 194814cf11afSPaul Mackerras beq 90f 194914cf11afSPaul Mackerras cmpwi r7,0x36 /* Icestar */ 195014cf11afSPaul Mackerras beq 91f 195114cf11afSPaul Mackerras cmpwi r7,0x37 /* SStar */ 195214cf11afSPaul Mackerras beq 91f 195314cf11afSPaul Mackerras b 101f 1954b5bbeb23SPaul Mackerras90: mfspr r6,SPRN_PIR 195514cf11afSPaul Mackerras andi. r6,r6,0x1f 195614cf11afSPaul Mackerras b 92f 1957b5bbeb23SPaul Mackerras91: mfspr r6,SPRN_PIR 195814cf11afSPaul Mackerras andi. r6,r6,0x3ff 195914cf11afSPaul Mackerras92: sldi r4,r24,3 196014cf11afSPaul Mackerras stwx r6,r5,r4 196114cf11afSPaul Mackerras bl .hmt_start_secondary 196214cf11afSPaul Mackerras b 101f 196314cf11afSPaul Mackerras 196414cf11afSPaul Mackerras__hmt_secondary_hold: 1965*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r5, hmt_thread_data) 196614cf11afSPaul Mackerras clrldi r5,r5,4 196714cf11afSPaul Mackerras li r7,0 1968b5bbeb23SPaul Mackerras mfspr r6,SPRN_PIR 1969b5bbeb23SPaul Mackerras mfspr r8,SPRN_PVR 197014cf11afSPaul Mackerras srwi r8,r8,16 197114cf11afSPaul Mackerras cmpwi r8,0x34 197214cf11afSPaul Mackerras bne 93f 197314cf11afSPaul Mackerras andi. r6,r6,0x1f 197414cf11afSPaul Mackerras b 103f 197514cf11afSPaul Mackerras93: andi. r6,r6,0x3f 197614cf11afSPaul Mackerras 197714cf11afSPaul Mackerras103: lwzx r8,r5,r7 197814cf11afSPaul Mackerras cmpw r8,r6 197914cf11afSPaul Mackerras beq 104f 198014cf11afSPaul Mackerras addi r7,r7,8 198114cf11afSPaul Mackerras b 103b 198214cf11afSPaul Mackerras 198314cf11afSPaul Mackerras104: addi r7,r7,4 198414cf11afSPaul Mackerras lwzx r9,r5,r7 198514cf11afSPaul Mackerras mr r24,r9 198614cf11afSPaul Mackerras101: 198714cf11afSPaul Mackerras#endif 198814cf11afSPaul Mackerras mr r3,r24 198914cf11afSPaul Mackerras b .pSeries_secondary_smp_init 199014cf11afSPaul Mackerras 199114cf11afSPaul Mackerras#ifdef CONFIG_HMT 199214cf11afSPaul Mackerras_GLOBAL(hmt_start_secondary) 1993*e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4,__hmt_secondary_hold) 199414cf11afSPaul Mackerras clrldi r4,r4,4 1995b5bbeb23SPaul Mackerras mtspr SPRN_NIADORM, r4 1996b5bbeb23SPaul Mackerras mfspr r4, SPRN_MSRDORM 199714cf11afSPaul Mackerras li r5, -65 199814cf11afSPaul Mackerras and r4, r4, r5 1999b5bbeb23SPaul Mackerras mtspr SPRN_MSRDORM, r4 200014cf11afSPaul Mackerras lis r4,0xffef 200114cf11afSPaul Mackerras ori r4,r4,0x7403 2002b5bbeb23SPaul Mackerras mtspr SPRN_TSC, r4 200314cf11afSPaul Mackerras li r4,0x1f4 2004b5bbeb23SPaul Mackerras mtspr SPRN_TST, r4 2005b5bbeb23SPaul Mackerras mfspr r4, SPRN_HID0 200614cf11afSPaul Mackerras ori r4, r4, 0x1 2007b5bbeb23SPaul Mackerras mtspr SPRN_HID0, r4 200814cf11afSPaul Mackerras mfspr r4, SPRN_CTRLF 200914cf11afSPaul Mackerras oris r4, r4, 0x40 201014cf11afSPaul Mackerras mtspr SPRN_CTRLT, r4 201114cf11afSPaul Mackerras blr 201214cf11afSPaul Mackerras#endif 201314cf11afSPaul Mackerras 201414cf11afSPaul Mackerras/* 201514cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 201614cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 201714cf11afSPaul Mackerras */ 201814cf11afSPaul Mackerras .section ".bss" 201914cf11afSPaul Mackerras 202014cf11afSPaul Mackerras .align PAGE_SHIFT 202114cf11afSPaul Mackerras 202214cf11afSPaul Mackerras .globl empty_zero_page 202314cf11afSPaul Mackerrasempty_zero_page: 202414cf11afSPaul Mackerras .space PAGE_SIZE 202514cf11afSPaul Mackerras 202614cf11afSPaul Mackerras .globl swapper_pg_dir 202714cf11afSPaul Mackerrasswapper_pg_dir: 202814cf11afSPaul Mackerras .space PAGE_SIZE 202914cf11afSPaul Mackerras 203014cf11afSPaul Mackerras/* 203114cf11afSPaul Mackerras * This space gets a copy of optional info passed to us by the bootstrap 203214cf11afSPaul Mackerras * Used to pass parameters into the kernel like root=/dev/sda1, etc. 203314cf11afSPaul Mackerras */ 203414cf11afSPaul Mackerras .globl cmd_line 203514cf11afSPaul Mackerrascmd_line: 203614cf11afSPaul Mackerras .space COMMAND_LINE_SIZE 2037