114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 1514cf11afSPaul Mackerras * This file contains the low-level support and setup for the 1614cf11afSPaul Mackerras * PowerPC-64 platform, including trap and interrupt dispatch. 1714cf11afSPaul Mackerras * 1814cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 1914cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2014cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2114cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2214cf11afSPaul Mackerras */ 2314cf11afSPaul Mackerras 2414cf11afSPaul Mackerras#include <linux/threads.h> 25b5bbeb23SPaul Mackerras#include <asm/reg.h> 2614cf11afSPaul Mackerras#include <asm/page.h> 2714cf11afSPaul Mackerras#include <asm/mmu.h> 2814cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3014cf11afSPaul Mackerras#include <asm/bug.h> 3114cf11afSPaul Mackerras#include <asm/cputable.h> 3214cf11afSPaul Mackerras#include <asm/setup.h> 3314cf11afSPaul Mackerras#include <asm/hvcall.h> 34c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 356cb7bfebSDavid Gibson#include <asm/thread_info.h> 363f639ee8SStephen Rothwell#include <asm/firmware.h> 3716a15a30SStephen Rothwell#include <asm/page_64.h> 38f9ff0f30SStephen Rothwell#include <asm/exception.h> 39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 4014cf11afSPaul Mackerras 4114cf11afSPaul Mackerras/* 4214cf11afSPaul Mackerras * We layout physical memory as follows: 4314cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code 4414cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs 4514cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs 4614cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table 4714cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area 4814cf11afSPaul Mackerras * 0x8000 - : Early init and support code 4914cf11afSPaul Mackerras */ 5014cf11afSPaul Mackerras 5114cf11afSPaul Mackerras/* 5214cf11afSPaul Mackerras * SPRG Usage 5314cf11afSPaul Mackerras * 5414cf11afSPaul Mackerras * Register Definition 5514cf11afSPaul Mackerras * 5614cf11afSPaul Mackerras * SPRG0 reserved for hypervisor 5714cf11afSPaul Mackerras * SPRG1 temp - used to save gpr 5814cf11afSPaul Mackerras * SPRG2 temp - used to save gpr 5914cf11afSPaul Mackerras * SPRG3 virt addr of paca 6014cf11afSPaul Mackerras */ 6114cf11afSPaul Mackerras 6214cf11afSPaul Mackerras/* 6314cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 6414cf11afSPaul Mackerras * For pSeries: 6514cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 6614cf11afSPaul Mackerras * 2. The kernel is entered at __start 6714cf11afSPaul Mackerras * 6814cf11afSPaul Mackerras * For iSeries: 6914cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 7014cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 7114cf11afSPaul Mackerras */ 7214cf11afSPaul Mackerras 7314cf11afSPaul Mackerras .text 7414cf11afSPaul Mackerras .globl _stext 7514cf11afSPaul Mackerras_stext: 7614cf11afSPaul Mackerras_GLOBAL(__start) 7714cf11afSPaul Mackerras /* NOP this out unconditionally */ 7814cf11afSPaul MackerrasBEGIN_FTR_SECTION 7914cf11afSPaul Mackerras b .__start_initialization_multiplatform 8014cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8114cf11afSPaul Mackerras 8214cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8314cf11afSPaul Mackerras trap 8414cf11afSPaul Mackerras 851f6a93e4SPaul Mackerras /* Secondary processors spin on this value until it becomes nonzero. 861f6a93e4SPaul Mackerras * When it does it contains the real address of the descriptor 871f6a93e4SPaul Mackerras * of the function that the cpu should jump to to continue 881f6a93e4SPaul Mackerras * initialization. 891f6a93e4SPaul Mackerras */ 9014cf11afSPaul Mackerras .globl __secondary_hold_spinloop 9114cf11afSPaul Mackerras__secondary_hold_spinloop: 9214cf11afSPaul Mackerras .llong 0x0 9314cf11afSPaul Mackerras 9414cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9514cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9614cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9714cf11afSPaul Mackerras__secondary_hold_acknowledge: 9814cf11afSPaul Mackerras .llong 0x0 9914cf11afSPaul Mackerras 1001dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES 1011dce0e30SMichael Ellerman /* 1021dce0e30SMichael Ellerman * At offset 0x20, there is a pointer to iSeries LPAR data. 1031dce0e30SMichael Ellerman * This is required by the hypervisor 1041dce0e30SMichael Ellerman */ 1051dce0e30SMichael Ellerman . = 0x20 1061dce0e30SMichael Ellerman .llong hvReleaseData-KERNELBASE 1071dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */ 1081dce0e30SMichael Ellerman 10914cf11afSPaul Mackerras . = 0x60 11014cf11afSPaul Mackerras/* 11175423b7bSGeoff Levand * The following code is used to hold secondary processors 11275423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 11314cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 11414cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 11514cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1161f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1171f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 11814cf11afSPaul Mackerras */ 1191f6a93e4SPaul Mackerras .globl __secondary_hold 1201f6a93e4SPaul Mackerras__secondary_hold: 12114cf11afSPaul Mackerras mfmsr r24 12214cf11afSPaul Mackerras ori r24,r24,MSR_RI 12314cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 12414cf11afSPaul Mackerras 125f1870f77SAnton Blanchard /* Grab our physical cpu number */ 12614cf11afSPaul Mackerras mr r24,r3 12714cf11afSPaul Mackerras 12814cf11afSPaul Mackerras /* Tell the master cpu we're here */ 12914cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 13014cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 131*e31aa453SPaul Mackerras std r24,__secondary_hold_acknowledge-_stext(0) 13214cf11afSPaul Mackerras sync 13314cf11afSPaul Mackerras 13414cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 135*e31aa453SPaul Mackerras100: ld r4,__secondary_hold_spinloop-_stext(0) 1361f6a93e4SPaul Mackerras cmpdi 0,r4,0 1371f6a93e4SPaul Mackerras beq 100b 13814cf11afSPaul Mackerras 139f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 1401f6a93e4SPaul Mackerras ld r4,0(r4) /* deref function descriptor */ 141758438a7SMichael Ellerman mtctr r4 14214cf11afSPaul Mackerras mr r3,r24 143758438a7SMichael Ellerman bctr 14414cf11afSPaul Mackerras#else 14514cf11afSPaul Mackerras BUG_OPCODE 14614cf11afSPaul Mackerras#endif 14714cf11afSPaul Mackerras 14814cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 14914cf11afSPaul Mackerras .section ".toc","aw" 15014cf11afSPaul Mackerrasexception_marker: 15114cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 15214cf11afSPaul Mackerras .text 15314cf11afSPaul Mackerras 15414cf11afSPaul Mackerras/* 15514cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries 15614cf11afSPaul Mackerras * This code runs with relocation off. 1571f6a93e4SPaul Mackerras * Code from here to __end_interrupts gets copied down to real 1581f6a93e4SPaul Mackerras * address 0x100 when we are running a relocatable kernel. 1591f6a93e4SPaul Mackerras * Therefore any relative branches in this section must only 1601f6a93e4SPaul Mackerras * branch to labels in this section. 16114cf11afSPaul Mackerras */ 16214cf11afSPaul Mackerras . = 0x100 16314cf11afSPaul Mackerras .globl __start_interrupts 16414cf11afSPaul Mackerras__start_interrupts: 16514cf11afSPaul Mackerras 16614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x100, system_reset) 16714cf11afSPaul Mackerras 16814cf11afSPaul Mackerras . = 0x200 16914cf11afSPaul Mackerras_machine_check_pSeries: 17014cf11afSPaul Mackerras HMT_MEDIUM 171b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 17214cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 17314cf11afSPaul Mackerras 17414cf11afSPaul Mackerras . = 0x300 17514cf11afSPaul Mackerras .globl data_access_pSeries 17614cf11afSPaul Mackerrasdata_access_pSeries: 17714cf11afSPaul Mackerras HMT_MEDIUM 178b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 17914cf11afSPaul MackerrasBEGIN_FTR_SECTION 180b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 181b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 182b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 18314cf11afSPaul Mackerras srdi r13,r13,60 18414cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 18514cf11afSPaul Mackerras mfcr r12 18614cf11afSPaul Mackerras cmpwi r13,0x2c 1873ccfc65cSPaul Mackerras beq do_stab_bolted_pSeries 18814cf11afSPaul Mackerras mtcrf 0x80,r12 189b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 19014cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 19114cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common) 19214cf11afSPaul Mackerras 19314cf11afSPaul Mackerras . = 0x380 19414cf11afSPaul Mackerras .globl data_access_slb_pSeries 19514cf11afSPaul Mackerrasdata_access_slb_pSeries: 19614cf11afSPaul Mackerras HMT_MEDIUM 197b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 198b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 1993c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 2003c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_DAR 20114cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 2023c726f8dSBenjamin Herrenschmidt mfcr r9 2033c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 2043c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 2053c726f8dSBenjamin Herrenschmidt cmpdi r3,0 2063c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 2073c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 20814cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 20914cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 21014cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2113c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2123c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 213b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2141f6a93e4SPaul Mackerras#ifndef CONFIG_RELOCATABLE 2151f6a93e4SPaul Mackerras b .slb_miss_realmode 2161f6a93e4SPaul Mackerras#else 2171f6a93e4SPaul Mackerras /* 2181f6a93e4SPaul Mackerras * We can't just use a direct branch to .slb_miss_realmode 2191f6a93e4SPaul Mackerras * because the distance from here to there depends on where 2201f6a93e4SPaul Mackerras * the kernel ends up being put. 2211f6a93e4SPaul Mackerras */ 2221f6a93e4SPaul Mackerras mfctr r11 2231f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 2241f6a93e4SPaul Mackerras LOAD_HANDLER(r10, .slb_miss_realmode) 2251f6a93e4SPaul Mackerras mtctr r10 2261f6a93e4SPaul Mackerras bctr 2271f6a93e4SPaul Mackerras#endif 22814cf11afSPaul Mackerras 22914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x400, instruction_access) 23014cf11afSPaul Mackerras 23114cf11afSPaul Mackerras . = 0x480 23214cf11afSPaul Mackerras .globl instruction_access_slb_pSeries 23314cf11afSPaul Mackerrasinstruction_access_slb_pSeries: 23414cf11afSPaul Mackerras HMT_MEDIUM 235b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 236b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 2373c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 2383c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */ 23914cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 2403c726f8dSBenjamin Herrenschmidt mfcr r9 2413c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 2423c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 2433c726f8dSBenjamin Herrenschmidt cmpdi r3,0 2443c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 2453c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 24614cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 24714cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 24814cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2493c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2503c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 251b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2521f6a93e4SPaul Mackerras#ifndef CONFIG_RELOCATABLE 2531f6a93e4SPaul Mackerras b .slb_miss_realmode 2541f6a93e4SPaul Mackerras#else 2551f6a93e4SPaul Mackerras mfctr r11 2561f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 2571f6a93e4SPaul Mackerras LOAD_HANDLER(r10, .slb_miss_realmode) 2581f6a93e4SPaul Mackerras mtctr r10 2591f6a93e4SPaul Mackerras bctr 2601f6a93e4SPaul Mackerras#endif 26114cf11afSPaul Mackerras 262d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt) 26314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x600, alignment) 26414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x700, program_check) 26514cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x800, fp_unavailable) 266d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x900, decrementer) 26714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xa00, trap_0a) 26814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xb00, trap_0b) 26914cf11afSPaul Mackerras 27014cf11afSPaul Mackerras . = 0xc00 27114cf11afSPaul Mackerras .globl system_call_pSeries 27214cf11afSPaul Mackerrassystem_call_pSeries: 27314cf11afSPaul Mackerras HMT_MEDIUM 274745a14ccSPaul MackerrasBEGIN_FTR_SECTION 275745a14ccSPaul Mackerras cmpdi r0,0x1ebe 276745a14ccSPaul Mackerras beq- 1f 277745a14ccSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_REAL_LE) 27814cf11afSPaul Mackerras mr r9,r13 279b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 280b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0 2811f6a93e4SPaul Mackerras ld r12,PACAKBASE(r13) 2821f6a93e4SPaul Mackerras ld r10,PACAKMSR(r13) 2831f6a93e4SPaul Mackerras LOAD_HANDLER(r12, system_call_entry) 284b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12 285b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 286b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10 28714cf11afSPaul Mackerras rfid 28814cf11afSPaul Mackerras b . /* prevent speculative execution */ 28914cf11afSPaul Mackerras 290745a14ccSPaul Mackerras/* Fast LE/BE switch system call */ 291745a14ccSPaul Mackerras1: mfspr r12,SPRN_SRR1 292745a14ccSPaul Mackerras xori r12,r12,MSR_LE 293745a14ccSPaul Mackerras mtspr SPRN_SRR1,r12 294745a14ccSPaul Mackerras rfid /* return to userspace */ 295745a14ccSPaul Mackerras b . 296745a14ccSPaul Mackerras 29714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xd00, single_step) 29814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xe00, trap_0e) 29914cf11afSPaul Mackerras 30014cf11afSPaul Mackerras /* We need to deal with the Altivec unavailable exception 30114cf11afSPaul Mackerras * here which is at 0xf20, thus in the middle of the 30214cf11afSPaul Mackerras * prolog code of the PerformanceMonitor one. A little 30314cf11afSPaul Mackerras * trickery is thus necessary 30414cf11afSPaul Mackerras */ 30514cf11afSPaul Mackerras . = 0xf00 30614cf11afSPaul Mackerras b performance_monitor_pSeries 30714cf11afSPaul Mackerras 30810e34392SMichael Neuling . = 0xf20 30910e34392SMichael Neuling b altivec_unavailable_pSeries 31014cf11afSPaul Mackerras 311ce48b210SMichael Neuling . = 0xf40 312ce48b210SMichael Neuling b vsx_unavailable_pSeries 313ce48b210SMichael Neuling 314acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 315acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1200, cbe_system_error) 316acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 31714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint) 318acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 319acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1600, cbe_maintenance) 320acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 32114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1700, altivec_assist) 322acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 323acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1800, cbe_thermal) 324acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 32514cf11afSPaul Mackerras 32614cf11afSPaul Mackerras . = 0x3000 32714cf11afSPaul Mackerras 32814cf11afSPaul Mackerras/*** pSeries interrupt support ***/ 32914cf11afSPaul Mackerras 33014cf11afSPaul Mackerras /* moved from 0xf00 */ 331449d846dSLivio Soares STD_EXCEPTION_PSERIES(., performance_monitor) 33210e34392SMichael Neuling STD_EXCEPTION_PSERIES(., altivec_unavailable) 333ce48b210SMichael Neuling STD_EXCEPTION_PSERIES(., vsx_unavailable) 334d04c56f7SPaul Mackerras 335d04c56f7SPaul Mackerras/* 336d04c56f7SPaul Mackerras * An interrupt came in while soft-disabled; clear EE in SRR1, 337d04c56f7SPaul Mackerras * clear paca->hard_enabled and return. 338d04c56f7SPaul Mackerras */ 339d04c56f7SPaul Mackerrasmasked_interrupt: 340d04c56f7SPaul Mackerras stb r10,PACAHARDIRQEN(r13) 341d04c56f7SPaul Mackerras mtcrf 0x80,r9 342d04c56f7SPaul Mackerras ld r9,PACA_EXGEN+EX_R9(r13) 343d04c56f7SPaul Mackerras mfspr r10,SPRN_SRR1 344d04c56f7SPaul Mackerras rldicl r10,r10,48,1 /* clear MSR_EE */ 345d04c56f7SPaul Mackerras rotldi r10,r10,16 346d04c56f7SPaul Mackerras mtspr SPRN_SRR1,r10 347d04c56f7SPaul Mackerras ld r10,PACA_EXGEN+EX_R10(r13) 348d04c56f7SPaul Mackerras mfspr r13,SPRN_SPRG1 349d04c56f7SPaul Mackerras rfid 350d04c56f7SPaul Mackerras b . 35114cf11afSPaul Mackerras 35214cf11afSPaul Mackerras .align 7 3533ccfc65cSPaul Mackerrasdo_stab_bolted_pSeries: 35414cf11afSPaul Mackerras mtcrf 0x80,r12 355b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 35614cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted) 35714cf11afSPaul Mackerras 3589a955167SPaul Mackerras#ifdef CONFIG_PPC_PSERIES 35914cf11afSPaul Mackerras/* 3609a955167SPaul Mackerras * Vectors for the FWNMI option. Share common code. 3619a955167SPaul Mackerras */ 3629a955167SPaul Mackerras .globl system_reset_fwnmi 3639a955167SPaul Mackerras .align 7 3649a955167SPaul Mackerrassystem_reset_fwnmi: 3659a955167SPaul Mackerras HMT_MEDIUM 3669a955167SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3679a955167SPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common) 3689a955167SPaul Mackerras 3699a955167SPaul Mackerras .globl machine_check_fwnmi 3709a955167SPaul Mackerras .align 7 3719a955167SPaul Mackerrasmachine_check_fwnmi: 3729a955167SPaul Mackerras HMT_MEDIUM 3739a955167SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3749a955167SPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 3759a955167SPaul Mackerras 3769a955167SPaul Mackerras#endif /* CONFIG_PPC_PSERIES */ 3779a955167SPaul Mackerras 3789a955167SPaul Mackerras#ifdef __DISABLED__ 3799a955167SPaul Mackerras/* 3803c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual, 3813c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement 3823c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables 3833c726f8dSBenjamin Herrenschmidt */ 3843c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries: 3853c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 3863c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 3873c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 3883c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 3893c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 3903c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 3913c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 3923c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 3933c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 3943c726f8dSBenjamin Herrenschmidt clrrdi r12,r13,32 3953c726f8dSBenjamin Herrenschmidt mfmsr r10 3963c726f8dSBenjamin Herrenschmidt mfspr r11,SRR0 /* save SRR0 */ 3973c726f8dSBenjamin Herrenschmidt ori r12,r12,slb_miss_user_common@l /* virt addr of handler */ 3983c726f8dSBenjamin Herrenschmidt ori r10,r10,MSR_IR|MSR_DR|MSR_RI 3993c726f8dSBenjamin Herrenschmidt mtspr SRR0,r12 4003c726f8dSBenjamin Herrenschmidt mfspr r12,SRR1 /* and SRR1 */ 4013c726f8dSBenjamin Herrenschmidt mtspr SRR1,r10 4023c726f8dSBenjamin Herrenschmidt rfid 4033c726f8dSBenjamin Herrenschmidt b . /* prevent spec. execution */ 4043c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 4053c726f8dSBenjamin Herrenschmidt 4069a955167SPaul Mackerras .align 7 4079a955167SPaul Mackerras .globl __end_interrupts 4089a955167SPaul Mackerras__end_interrupts: 4099a955167SPaul Mackerras 4103c726f8dSBenjamin Herrenschmidt/* 4119a955167SPaul Mackerras * Code from here down to __end_handlers is invoked from the 4121f6a93e4SPaul Mackerras * exception prologs above. Because the prologs assemble the 4131f6a93e4SPaul Mackerras * addresses of these handlers using the LOAD_HANDLER macro, 4141f6a93e4SPaul Mackerras * which uses an addi instruction, these handlers must be in 4151f6a93e4SPaul Mackerras * the first 32k of the kernel image. 41614cf11afSPaul Mackerras */ 4179e4859efSStephen Rothwell 41814cf11afSPaul Mackerras/*** Common interrupt handlers ***/ 41914cf11afSPaul Mackerras 42014cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception) 42114cf11afSPaul Mackerras 42214cf11afSPaul Mackerras /* 42314cf11afSPaul Mackerras * Machine check is different because we use a different 42414cf11afSPaul Mackerras * save area: PACA_EXMC instead of PACA_EXGEN. 42514cf11afSPaul Mackerras */ 42614cf11afSPaul Mackerras .align 7 42714cf11afSPaul Mackerras .globl machine_check_common 42814cf11afSPaul Mackerrasmachine_check_common: 42914cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC) 430f39224a8SPaul Mackerras FINISH_NAP 43114cf11afSPaul Mackerras DISABLE_INTS 43214cf11afSPaul Mackerras bl .save_nvgprs 43314cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 43414cf11afSPaul Mackerras bl .machine_check_exception 43514cf11afSPaul Mackerras b .ret_from_except 43614cf11afSPaul Mackerras 43714cf11afSPaul Mackerras STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt) 43814cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception) 43914cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception) 44014cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception) 44114cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception) 442f39224a8SPaul Mackerras STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception) 44314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception) 44414cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 44514cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception) 44614cf11afSPaul Mackerras#else 44714cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception) 44814cf11afSPaul Mackerras#endif 449acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 450acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception) 451acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception) 452acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception) 453acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 45414cf11afSPaul Mackerras 4551f6a93e4SPaul Mackerras .align 7 4561f6a93e4SPaul Mackerrassystem_call_entry: 4571f6a93e4SPaul Mackerras b system_call_common 4581f6a93e4SPaul Mackerras 45914cf11afSPaul Mackerras/* 46014cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad. 46114cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca, 46214cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer, 46314cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 46414cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there, 46514cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics. 46614cf11afSPaul Mackerras */ 46714cf11afSPaul Mackerrasbad_stack: 46814cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 46914cf11afSPaul Mackerras subi r1,r1,64+INT_FRAME_SIZE 47014cf11afSPaul Mackerras std r9,_CCR(r1) 47114cf11afSPaul Mackerras std r10,GPR1(r1) 47214cf11afSPaul Mackerras std r11,_NIP(r1) 47314cf11afSPaul Mackerras std r12,_MSR(r1) 474b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 475b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 47614cf11afSPaul Mackerras std r11,_DAR(r1) 47714cf11afSPaul Mackerras std r12,_DSISR(r1) 47814cf11afSPaul Mackerras mflr r10 47914cf11afSPaul Mackerras mfctr r11 48014cf11afSPaul Mackerras mfxer r12 48114cf11afSPaul Mackerras std r10,_LINK(r1) 48214cf11afSPaul Mackerras std r11,_CTR(r1) 48314cf11afSPaul Mackerras std r12,_XER(r1) 48414cf11afSPaul Mackerras SAVE_GPR(0,r1) 48514cf11afSPaul Mackerras SAVE_GPR(2,r1) 48614cf11afSPaul Mackerras SAVE_4GPRS(3,r1) 48714cf11afSPaul Mackerras SAVE_2GPRS(7,r1) 48814cf11afSPaul Mackerras SAVE_10GPRS(12,r1) 48914cf11afSPaul Mackerras SAVE_10GPRS(22,r1) 49068730401SOlof Johansson lhz r12,PACA_TRAP_SAVE(r13) 49168730401SOlof Johansson std r12,_TRAP(r1) 49214cf11afSPaul Mackerras addi r11,r1,INT_FRAME_SIZE 49314cf11afSPaul Mackerras std r11,0(r1) 49414cf11afSPaul Mackerras li r12,0 49514cf11afSPaul Mackerras std r12,0(r11) 49614cf11afSPaul Mackerras ld r2,PACATOC(r13) 49714cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 49814cf11afSPaul Mackerras bl .kernel_bad_stack 49914cf11afSPaul Mackerras b 1b 50014cf11afSPaul Mackerras 50114cf11afSPaul Mackerras/* 50214cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR, 50314cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12, 50414cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen. 50514cf11afSPaul Mackerras */ 50614cf11afSPaul Mackerras .align 7 50714cf11afSPaul Mackerras .globl data_access_common 50814cf11afSPaul Mackerrasdata_access_common: 509b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 51014cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 511b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 51214cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 51314cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN) 51414cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 51514cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 51614cf11afSPaul Mackerras li r5,0x300 51714cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 51814cf11afSPaul Mackerras 51914cf11afSPaul Mackerras .align 7 52014cf11afSPaul Mackerras .globl instruction_access_common 52114cf11afSPaul Mackerrasinstruction_access_common: 52214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN) 52314cf11afSPaul Mackerras ld r3,_NIP(r1) 52414cf11afSPaul Mackerras andis. r4,r12,0x5820 52514cf11afSPaul Mackerras li r5,0x400 52614cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 52714cf11afSPaul Mackerras 5283c726f8dSBenjamin Herrenschmidt/* 5293c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual 5303c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used 5313c726f8dSBenjamin Herrenschmidt */ 5323c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5333c726f8dSBenjamin Herrenschmidt .align 7 5343c726f8dSBenjamin Herrenschmidt .globl slb_miss_user_common 5353c726f8dSBenjamin Herrenschmidtslb_miss_user_common: 5363c726f8dSBenjamin Herrenschmidt mflr r10 5373c726f8dSBenjamin Herrenschmidt std r3,PACA_EXGEN+EX_DAR(r13) 5383c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXGEN+EX_CCR(r13) 5393c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_LR(r13) 5403c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_SRR0(r13) 5413c726f8dSBenjamin Herrenschmidt bl .slb_allocate_user 5423c726f8dSBenjamin Herrenschmidt 5433c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_LR(r13) 5443c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXGEN+EX_R3(r13) 5453c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXGEN+EX_CCR(r13) 5463c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_SRR0(r13) 5473c726f8dSBenjamin Herrenschmidt mtlr r10 5483c726f8dSBenjamin Herrenschmidt beq- slb_miss_fault 5493c726f8dSBenjamin Herrenschmidt 5503c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 5513c726f8dSBenjamin Herrenschmidt beq- unrecov_user_slb 5523c726f8dSBenjamin Herrenschmidt mfmsr r10 5533c726f8dSBenjamin Herrenschmidt 5543c726f8dSBenjamin Herrenschmidt.machine push 5553c726f8dSBenjamin Herrenschmidt.machine "power4" 5563c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 5573c726f8dSBenjamin Herrenschmidt.machine pop 5583c726f8dSBenjamin Herrenschmidt 5593c726f8dSBenjamin Herrenschmidt clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */ 5603c726f8dSBenjamin Herrenschmidt mtmsrd r10,1 5613c726f8dSBenjamin Herrenschmidt 5623c726f8dSBenjamin Herrenschmidt mtspr SRR0,r11 5633c726f8dSBenjamin Herrenschmidt mtspr SRR1,r12 5643c726f8dSBenjamin Herrenschmidt 5653c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXGEN+EX_R9(r13) 5663c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_R10(r13) 5673c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_R11(r13) 5683c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXGEN+EX_R12(r13) 5693c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXGEN+EX_R13(r13) 5703c726f8dSBenjamin Herrenschmidt rfid 5713c726f8dSBenjamin Herrenschmidt b . 5723c726f8dSBenjamin Herrenschmidt 5733c726f8dSBenjamin Herrenschmidtslb_miss_fault: 5743c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN) 5753c726f8dSBenjamin Herrenschmidt ld r4,PACA_EXGEN+EX_DAR(r13) 5763c726f8dSBenjamin Herrenschmidt li r5,0 5773c726f8dSBenjamin Herrenschmidt std r4,_DAR(r1) 5783c726f8dSBenjamin Herrenschmidt std r5,_DSISR(r1) 5793ccfc65cSPaul Mackerras b handle_page_fault 5803c726f8dSBenjamin Herrenschmidt 5813c726f8dSBenjamin Herrenschmidtunrecov_user_slb: 5823c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN) 5833c726f8dSBenjamin Herrenschmidt DISABLE_INTS 5843c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 5853c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 5863c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 5873c726f8dSBenjamin Herrenschmidt b 1b 5883c726f8dSBenjamin Herrenschmidt 5893c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 5903c726f8dSBenjamin Herrenschmidt 5913c726f8dSBenjamin Herrenschmidt 5923c726f8dSBenjamin Herrenschmidt/* 5933c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR, 5943c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return 5953c726f8dSBenjamin Herrenschmidt * r3 has the faulting address 5963c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb. 5973c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3 5983c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure. 5993c726f8dSBenjamin Herrenschmidt */ 6003c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode) 6013c726f8dSBenjamin Herrenschmidt mflr r10 6021f6a93e4SPaul Mackerras#ifdef CONFIG_RELOCATABLE 6031f6a93e4SPaul Mackerras mtctr r11 6041f6a93e4SPaul Mackerras#endif 6053c726f8dSBenjamin Herrenschmidt 6063c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 6073c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_LR(r13) /* save LR */ 6083c726f8dSBenjamin Herrenschmidt 6093c726f8dSBenjamin Herrenschmidt bl .slb_allocate_realmode 6103c726f8dSBenjamin Herrenschmidt 6113c726f8dSBenjamin Herrenschmidt /* All done -- return from exception. */ 6123c726f8dSBenjamin Herrenschmidt 6133c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_LR(r13) 6143c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXSLB+EX_R3(r13) 6153c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 6163c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6173f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6183356bb9fSDavid Gibson ld r11,PACALPPACAPTR(r13) 6193356bb9fSDavid Gibson ld r11,LPPACASRR0(r11) /* get SRR0 value */ 6203f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6213c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6223c726f8dSBenjamin Herrenschmidt 6233c726f8dSBenjamin Herrenschmidt mtlr r10 6243c726f8dSBenjamin Herrenschmidt 6253c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 626320787c7SPaul Mackerras beq- 2f 6273c726f8dSBenjamin Herrenschmidt 6283c726f8dSBenjamin Herrenschmidt.machine push 6293c726f8dSBenjamin Herrenschmidt.machine "power4" 6303c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 6313c726f8dSBenjamin Herrenschmidt mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */ 6323c726f8dSBenjamin Herrenschmidt.machine pop 6333c726f8dSBenjamin Herrenschmidt 6343c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6353f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6363c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR0,r11 6373c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR1,r12 6383f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6393c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6403c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXSLB+EX_R9(r13) 6413c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_R10(r13) 6423c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R11(r13) 6433c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R12(r13) 6443c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXSLB+EX_R13(r13) 6453c726f8dSBenjamin Herrenschmidt rfid 6463c726f8dSBenjamin Herrenschmidt b . /* prevent speculative execution */ 6473c726f8dSBenjamin Herrenschmidt 648320787c7SPaul Mackerras2: 649320787c7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 650320787c7SPaul MackerrasBEGIN_FW_FTR_SECTION 651320787c7SPaul Mackerras b unrecov_slb 652320787c7SPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 653320787c7SPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 654320787c7SPaul Mackerras mfspr r11,SPRN_SRR0 6551f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 656320787c7SPaul Mackerras LOAD_HANDLER(r10,unrecov_slb) 657320787c7SPaul Mackerras mtspr SPRN_SRR0,r10 6581f6a93e4SPaul Mackerras ld r10,PACAKMSR(r13) 659320787c7SPaul Mackerras mtspr SPRN_SRR1,r10 660320787c7SPaul Mackerras rfid 661320787c7SPaul Mackerras b . 662320787c7SPaul Mackerras 6633c726f8dSBenjamin Herrenschmidtunrecov_slb: 6643c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB) 6653c726f8dSBenjamin Herrenschmidt DISABLE_INTS 6663c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 6673c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 6683c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 6693c726f8dSBenjamin Herrenschmidt b 1b 6703c726f8dSBenjamin Herrenschmidt 67114cf11afSPaul Mackerras .align 7 67214cf11afSPaul Mackerras .globl hardware_interrupt_common 67314cf11afSPaul Mackerras .globl hardware_interrupt_entry 67414cf11afSPaul Mackerrashardware_interrupt_common: 67514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN) 676f39224a8SPaul Mackerras FINISH_NAP 67714cf11afSPaul Mackerrashardware_interrupt_entry: 67814cf11afSPaul Mackerras DISABLE_INTS 679a416561bSOlof JohanssonBEGIN_FTR_SECTION 680cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on 681a416561bSOlof JohanssonEND_FTR_SECTION_IFSET(CPU_FTR_CTRL) 68214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 68314cf11afSPaul Mackerras bl .do_IRQ 68414cf11afSPaul Mackerras b .ret_from_except_lite 68514cf11afSPaul Mackerras 686f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 687f39224a8SPaul Mackerraspower4_fixup_nap: 688f39224a8SPaul Mackerras andc r9,r9,r10 689f39224a8SPaul Mackerras std r9,TI_LOCAL_FLAGS(r11) 690f39224a8SPaul Mackerras ld r10,_LINK(r1) /* make idle task do the */ 691f39224a8SPaul Mackerras std r10,_NIP(r1) /* equivalent of a blr */ 692f39224a8SPaul Mackerras blr 693f39224a8SPaul Mackerras#endif 694f39224a8SPaul Mackerras 69514cf11afSPaul Mackerras .align 7 69614cf11afSPaul Mackerras .globl alignment_common 69714cf11afSPaul Mackerrasalignment_common: 698b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 69914cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 700b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 70114cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 70214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN) 70314cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 70414cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 70514cf11afSPaul Mackerras std r3,_DAR(r1) 70614cf11afSPaul Mackerras std r4,_DSISR(r1) 70714cf11afSPaul Mackerras bl .save_nvgprs 70814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 70914cf11afSPaul Mackerras ENABLE_INTS 71014cf11afSPaul Mackerras bl .alignment_exception 71114cf11afSPaul Mackerras b .ret_from_except 71214cf11afSPaul Mackerras 71314cf11afSPaul Mackerras .align 7 71414cf11afSPaul Mackerras .globl program_check_common 71514cf11afSPaul Mackerrasprogram_check_common: 71614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN) 71714cf11afSPaul Mackerras bl .save_nvgprs 71814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 71914cf11afSPaul Mackerras ENABLE_INTS 72014cf11afSPaul Mackerras bl .program_check_exception 72114cf11afSPaul Mackerras b .ret_from_except 72214cf11afSPaul Mackerras 72314cf11afSPaul Mackerras .align 7 72414cf11afSPaul Mackerras .globl fp_unavailable_common 72514cf11afSPaul Mackerrasfp_unavailable_common: 72614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN) 7273ccfc65cSPaul Mackerras bne 1f /* if from user, just load it up */ 72814cf11afSPaul Mackerras bl .save_nvgprs 72914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 73014cf11afSPaul Mackerras ENABLE_INTS 73114cf11afSPaul Mackerras bl .kernel_fp_unavailable_exception 73214cf11afSPaul Mackerras BUG_OPCODE 7336f3d8e69SMichael Neuling1: bl .load_up_fpu 7346f3d8e69SMichael Neuling b fast_exception_return 73514cf11afSPaul Mackerras 73614cf11afSPaul Mackerras .align 7 73714cf11afSPaul Mackerras .globl altivec_unavailable_common 73814cf11afSPaul Mackerrasaltivec_unavailable_common: 73914cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN) 74014cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 74114cf11afSPaul MackerrasBEGIN_FTR_SECTION 7426f3d8e69SMichael Neuling beq 1f 7436f3d8e69SMichael Neuling bl .load_up_altivec 7446f3d8e69SMichael Neuling b fast_exception_return 7456f3d8e69SMichael Neuling1: 74614cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) 74714cf11afSPaul Mackerras#endif 74814cf11afSPaul Mackerras bl .save_nvgprs 74914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 75014cf11afSPaul Mackerras ENABLE_INTS 75114cf11afSPaul Mackerras bl .altivec_unavailable_exception 75214cf11afSPaul Mackerras b .ret_from_except 75314cf11afSPaul Mackerras 7549a955167SPaul Mackerras .align 7 7559a955167SPaul Mackerras .globl vsx_unavailable_common 7569a955167SPaul Mackerrasvsx_unavailable_common: 7579a955167SPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN) 7589a955167SPaul Mackerras#ifdef CONFIG_VSX 7599a955167SPaul MackerrasBEGIN_FTR_SECTION 7609a955167SPaul Mackerras bne .load_up_vsx 7619a955167SPaul Mackerras1: 7629a955167SPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_VSX) 7639a955167SPaul Mackerras#endif 7649a955167SPaul Mackerras bl .save_nvgprs 7659a955167SPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 7669a955167SPaul Mackerras ENABLE_INTS 7679a955167SPaul Mackerras bl .vsx_unavailable_exception 7689a955167SPaul Mackerras b .ret_from_except 7699a955167SPaul Mackerras 7709a955167SPaul Mackerras .align 7 7719a955167SPaul Mackerras .globl __end_handlers 7729a955167SPaul Mackerras__end_handlers: 7739a955167SPaul Mackerras 7749a955167SPaul Mackerras/* 7759a955167SPaul Mackerras * Return from an exception with minimal checks. 7769a955167SPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON. 7779a955167SPaul Mackerras * If interrupts have been enabled, or anything has been 7789a955167SPaul Mackerras * done that might have changed the scheduling status of 7799a955167SPaul Mackerras * any task or sent any task a signal, you should use 7809a955167SPaul Mackerras * ret_from_except or ret_from_except_lite instead of this. 7819a955167SPaul Mackerras */ 7829a955167SPaul Mackerrasfast_exc_return_irq: /* restores irq state too */ 7839a955167SPaul Mackerras ld r3,SOFTE(r1) 7849a955167SPaul Mackerras TRACE_AND_RESTORE_IRQ(r3); 7859a955167SPaul Mackerras ld r12,_MSR(r1) 7869a955167SPaul Mackerras rldicl r4,r12,49,63 /* get MSR_EE to LSB */ 7879a955167SPaul Mackerras stb r4,PACAHARDIRQEN(r13) /* restore paca->hard_enabled */ 7889a955167SPaul Mackerras b 1f 7899a955167SPaul Mackerras 7909a955167SPaul Mackerras .globl fast_exception_return 7919a955167SPaul Mackerrasfast_exception_return: 7929a955167SPaul Mackerras ld r12,_MSR(r1) 7939a955167SPaul Mackerras1: ld r11,_NIP(r1) 7949a955167SPaul Mackerras andi. r3,r12,MSR_RI /* check if RI is set */ 7959a955167SPaul Mackerras beq- unrecov_fer 7969a955167SPaul Mackerras 7979a955167SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING 7989a955167SPaul Mackerras andi. r3,r12,MSR_PR 7999a955167SPaul Mackerras beq 2f 8009a955167SPaul Mackerras ACCOUNT_CPU_USER_EXIT(r3, r4) 8019a955167SPaul Mackerras2: 8029a955167SPaul Mackerras#endif 8039a955167SPaul Mackerras 8049a955167SPaul Mackerras ld r3,_CCR(r1) 8059a955167SPaul Mackerras ld r4,_LINK(r1) 8069a955167SPaul Mackerras ld r5,_CTR(r1) 8079a955167SPaul Mackerras ld r6,_XER(r1) 8089a955167SPaul Mackerras mtcr r3 8099a955167SPaul Mackerras mtlr r4 8109a955167SPaul Mackerras mtctr r5 8119a955167SPaul Mackerras mtxer r6 8129a955167SPaul Mackerras REST_GPR(0, r1) 8139a955167SPaul Mackerras REST_8GPRS(2, r1) 8149a955167SPaul Mackerras 8159a955167SPaul Mackerras mfmsr r10 8169a955167SPaul Mackerras rldicl r10,r10,48,1 /* clear EE */ 8179a955167SPaul Mackerras rldicr r10,r10,16,61 /* clear RI (LE is 0 already) */ 8189a955167SPaul Mackerras mtmsrd r10,1 8199a955167SPaul Mackerras 8209a955167SPaul Mackerras mtspr SPRN_SRR1,r12 8219a955167SPaul Mackerras mtspr SPRN_SRR0,r11 8229a955167SPaul Mackerras REST_4GPRS(10, r1) 8239a955167SPaul Mackerras ld r1,GPR1(r1) 8249a955167SPaul Mackerras rfid 8259a955167SPaul Mackerras b . /* prevent speculative execution */ 8269a955167SPaul Mackerras 8279a955167SPaul Mackerrasunrecov_fer: 8289a955167SPaul Mackerras bl .save_nvgprs 8299a955167SPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 8309a955167SPaul Mackerras bl .unrecoverable_exception 8319a955167SPaul Mackerras b 1b 8329a955167SPaul Mackerras 83314cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 83414cf11afSPaul Mackerras/* 83514cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk) 83614cf11afSPaul Mackerras * Disable VMX for the task which had it previously, 83714cf11afSPaul Mackerras * and save its vector registers in its thread_struct. 83814cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return. 83914cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every 84014cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers). 84114cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current' 84214cf11afSPaul Mackerras */ 84314cf11afSPaul Mackerras_STATIC(load_up_altivec) 84414cf11afSPaul Mackerras mfmsr r5 /* grab the current MSR */ 84514cf11afSPaul Mackerras oris r5,r5,MSR_VEC@h 84614cf11afSPaul Mackerras mtmsrd r5 /* enable use of VMX now */ 84714cf11afSPaul Mackerras isync 84814cf11afSPaul Mackerras 84914cf11afSPaul Mackerras/* 85014cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too 85114cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU 85214cf11afSPaul Mackerras * to another. Instead we call giveup_altvec in switch_to. 85314cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context 85414cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually 85514cf11afSPaul Mackerras * avoid saving all of the VREGs here... 85614cf11afSPaul Mackerras */ 85714cf11afSPaul Mackerras#ifndef CONFIG_SMP 85814cf11afSPaul Mackerras ld r3,last_task_used_altivec@got(r2) 85914cf11afSPaul Mackerras ld r4,0(r3) 86014cf11afSPaul Mackerras cmpdi 0,r4,0 86114cf11afSPaul Mackerras beq 1f 86214cf11afSPaul Mackerras /* Save VMX state to last_task_used_altivec's THREAD struct */ 86314cf11afSPaul Mackerras addi r4,r4,THREAD 86414cf11afSPaul Mackerras SAVE_32VRS(0,r5,r4) 86514cf11afSPaul Mackerras mfvscr vr0 86614cf11afSPaul Mackerras li r10,THREAD_VSCR 86714cf11afSPaul Mackerras stvx vr0,r10,r4 86814cf11afSPaul Mackerras /* Disable VMX for last_task_used_altivec */ 86914cf11afSPaul Mackerras ld r5,PT_REGS(r4) 87014cf11afSPaul Mackerras ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 87114cf11afSPaul Mackerras lis r6,MSR_VEC@h 87214cf11afSPaul Mackerras andc r4,r4,r6 87314cf11afSPaul Mackerras std r4,_MSR-STACK_FRAME_OVERHEAD(r5) 87414cf11afSPaul Mackerras1: 87514cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 87614cf11afSPaul Mackerras /* Hack: if we get an altivec unavailable trap with VRSAVE 87714cf11afSPaul Mackerras * set to all zeros, we assume this is a broken application 87814cf11afSPaul Mackerras * that fails to set it properly, and thus we switch it to 87914cf11afSPaul Mackerras * all 1's 88014cf11afSPaul Mackerras */ 88114cf11afSPaul Mackerras mfspr r4,SPRN_VRSAVE 88214cf11afSPaul Mackerras cmpdi 0,r4,0 88314cf11afSPaul Mackerras bne+ 1f 88414cf11afSPaul Mackerras li r4,-1 88514cf11afSPaul Mackerras mtspr SPRN_VRSAVE,r4 88614cf11afSPaul Mackerras1: 88714cf11afSPaul Mackerras /* enable use of VMX after return */ 88814cf11afSPaul Mackerras ld r4,PACACURRENT(r13) 88914cf11afSPaul Mackerras addi r5,r4,THREAD /* Get THREAD */ 89014cf11afSPaul Mackerras oris r12,r12,MSR_VEC@h 89114cf11afSPaul Mackerras std r12,_MSR(r1) 89214cf11afSPaul Mackerras li r4,1 89314cf11afSPaul Mackerras li r10,THREAD_VSCR 89414cf11afSPaul Mackerras stw r4,THREAD_USED_VR(r5) 89514cf11afSPaul Mackerras lvx vr0,r10,r5 89614cf11afSPaul Mackerras mtvscr vr0 89714cf11afSPaul Mackerras REST_32VRS(0,r4,r5) 89814cf11afSPaul Mackerras#ifndef CONFIG_SMP 89914cf11afSPaul Mackerras /* Update last_task_used_math to 'current' */ 90014cf11afSPaul Mackerras subi r4,r5,THREAD /* Back to 'current' */ 90114cf11afSPaul Mackerras std r4,0(r3) 90214cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 90314cf11afSPaul Mackerras /* restore registers and return */ 9046f3d8e69SMichael Neuling blr 90514cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */ 90614cf11afSPaul Mackerras 907ce48b210SMichael Neuling#ifdef CONFIG_VSX 908ce48b210SMichael Neuling/* 909ce48b210SMichael Neuling * load_up_vsx(unused, unused, tsk) 910ce48b210SMichael Neuling * Disable VSX for the task which had it previously, 911ce48b210SMichael Neuling * and save its vector registers in its thread_struct. 912ce48b210SMichael Neuling * Reuse the fp and vsx saves, but first check to see if they have 913ce48b210SMichael Neuling * been saved already. 914ce48b210SMichael Neuling * On entry: r13 == 'current' && last_task_used_vsx != 'current' 915ce48b210SMichael Neuling */ 916ce48b210SMichael Neuling_STATIC(load_up_vsx) 917ce48b210SMichael Neuling/* Load FP and VSX registers if they haven't been done yet */ 918ce48b210SMichael Neuling andi. r5,r12,MSR_FP 919ce48b210SMichael Neuling beql+ load_up_fpu /* skip if already loaded */ 920ce48b210SMichael Neuling andis. r5,r12,MSR_VEC@h 921ce48b210SMichael Neuling beql+ load_up_altivec /* skip if already loaded */ 922ce48b210SMichael Neuling 923ce48b210SMichael Neuling#ifndef CONFIG_SMP 924ce48b210SMichael Neuling ld r3,last_task_used_vsx@got(r2) 925ce48b210SMichael Neuling ld r4,0(r3) 926ce48b210SMichael Neuling cmpdi 0,r4,0 927ce48b210SMichael Neuling beq 1f 928ce48b210SMichael Neuling /* Disable VSX for last_task_used_vsx */ 929ce48b210SMichael Neuling addi r4,r4,THREAD 930ce48b210SMichael Neuling ld r5,PT_REGS(r4) 931ce48b210SMichael Neuling ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 932ce48b210SMichael Neuling lis r6,MSR_VSX@h 933ce48b210SMichael Neuling andc r6,r4,r6 934ce48b210SMichael Neuling std r6,_MSR-STACK_FRAME_OVERHEAD(r5) 935ce48b210SMichael Neuling1: 936ce48b210SMichael Neuling#endif /* CONFIG_SMP */ 937ce48b210SMichael Neuling ld r4,PACACURRENT(r13) 938ce48b210SMichael Neuling addi r4,r4,THREAD /* Get THREAD */ 939ce48b210SMichael Neuling li r6,1 940ce48b210SMichael Neuling stw r6,THREAD_USED_VSR(r4) /* ... also set thread used vsr */ 941ce48b210SMichael Neuling /* enable use of VSX after return */ 942ce48b210SMichael Neuling oris r12,r12,MSR_VSX@h 943ce48b210SMichael Neuling std r12,_MSR(r1) 944ce48b210SMichael Neuling#ifndef CONFIG_SMP 945ce48b210SMichael Neuling /* Update last_task_used_math to 'current' */ 946ce48b210SMichael Neuling ld r4,PACACURRENT(r13) 947ce48b210SMichael Neuling std r4,0(r3) 948ce48b210SMichael Neuling#endif /* CONFIG_SMP */ 949ce48b210SMichael Neuling b fast_exception_return 950ce48b210SMichael Neuling#endif /* CONFIG_VSX */ 951ce48b210SMichael Neuling 95214cf11afSPaul Mackerras/* 95314cf11afSPaul Mackerras * Hash table stuff 95414cf11afSPaul Mackerras */ 95514cf11afSPaul Mackerras .align 7 956945feb17SBenjamin Herrenschmidt_STATIC(do_hash_page) 95714cf11afSPaul Mackerras std r3,_DAR(r1) 95814cf11afSPaul Mackerras std r4,_DSISR(r1) 95914cf11afSPaul Mackerras 96014cf11afSPaul Mackerras andis. r0,r4,0xa450 /* weird error? */ 9613ccfc65cSPaul Mackerras bne- handle_page_fault /* if not, try to insert a HPTE */ 96214cf11afSPaul MackerrasBEGIN_FTR_SECTION 96314cf11afSPaul Mackerras andis. r0,r4,0x0020 /* Is it a segment table fault? */ 9643ccfc65cSPaul Mackerras bne- do_ste_alloc /* If so handle it */ 96514cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 96614cf11afSPaul Mackerras 96714cf11afSPaul Mackerras /* 968945feb17SBenjamin Herrenschmidt * On iSeries, we soft-disable interrupts here, then 969945feb17SBenjamin Herrenschmidt * hard-enable interrupts so that the hash_page code can spin on 970945feb17SBenjamin Herrenschmidt * the hash_table_lock without problems on a shared processor. 971945feb17SBenjamin Herrenschmidt */ 972945feb17SBenjamin Herrenschmidt DISABLE_INTS 973945feb17SBenjamin Herrenschmidt 974945feb17SBenjamin Herrenschmidt /* 975945feb17SBenjamin Herrenschmidt * Currently, trace_hardirqs_off() will be called by DISABLE_INTS 976945feb17SBenjamin Herrenschmidt * and will clobber volatile registers when irq tracing is enabled 977945feb17SBenjamin Herrenschmidt * so we need to reload them. It may be possible to be smarter here 978945feb17SBenjamin Herrenschmidt * and move the irq tracing elsewhere but let's keep it simple for 979945feb17SBenjamin Herrenschmidt * now 980945feb17SBenjamin Herrenschmidt */ 981945feb17SBenjamin Herrenschmidt#ifdef CONFIG_TRACE_IRQFLAGS 982945feb17SBenjamin Herrenschmidt ld r3,_DAR(r1) 983945feb17SBenjamin Herrenschmidt ld r4,_DSISR(r1) 984945feb17SBenjamin Herrenschmidt ld r5,_TRAP(r1) 985945feb17SBenjamin Herrenschmidt ld r12,_MSR(r1) 986945feb17SBenjamin Herrenschmidt clrrdi r5,r5,4 987945feb17SBenjamin Herrenschmidt#endif /* CONFIG_TRACE_IRQFLAGS */ 988945feb17SBenjamin Herrenschmidt /* 98914cf11afSPaul Mackerras * We need to set the _PAGE_USER bit if MSR_PR is set or if we are 99014cf11afSPaul Mackerras * accessing a userspace segment (even from the kernel). We assume 99114cf11afSPaul Mackerras * kernel addresses always have the high bit set. 99214cf11afSPaul Mackerras */ 99314cf11afSPaul Mackerras rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */ 99414cf11afSPaul Mackerras rotldi r0,r3,15 /* Move high bit into MSR_PR posn */ 99514cf11afSPaul Mackerras orc r0,r12,r0 /* MSR_PR | ~high_bit */ 99614cf11afSPaul Mackerras rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */ 99714cf11afSPaul Mackerras ori r4,r4,1 /* add _PAGE_PRESENT */ 99814cf11afSPaul Mackerras rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */ 99914cf11afSPaul Mackerras 100014cf11afSPaul Mackerras /* 100114cf11afSPaul Mackerras * r3 contains the faulting address 100214cf11afSPaul Mackerras * r4 contains the required access permissions 100314cf11afSPaul Mackerras * r5 contains the trap number 100414cf11afSPaul Mackerras * 100514cf11afSPaul Mackerras * at return r3 = 0 for success 100614cf11afSPaul Mackerras */ 100714cf11afSPaul Mackerras bl .hash_page /* build HPTE if possible */ 100814cf11afSPaul Mackerras cmpdi r3,0 /* see if hash_page succeeded */ 100914cf11afSPaul Mackerras 10103f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 101114cf11afSPaul Mackerras /* 101214cf11afSPaul Mackerras * If we had interrupts soft-enabled at the point where the 101314cf11afSPaul Mackerras * DSI/ISI occurred, and an interrupt came in during hash_page, 101414cf11afSPaul Mackerras * handle it now. 101514cf11afSPaul Mackerras * We jump to ret_from_except_lite rather than fast_exception_return 101614cf11afSPaul Mackerras * because ret_from_except_lite will check for and handle pending 101714cf11afSPaul Mackerras * interrupts if necessary. 101814cf11afSPaul Mackerras */ 10193ccfc65cSPaul Mackerras beq 13f 1020b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 1021945feb17SBenjamin Herrenschmidt 1022b0a779deSPaul MackerrasBEGIN_FW_FTR_SECTION 1023b0a779deSPaul Mackerras /* 1024b0a779deSPaul Mackerras * Here we have interrupts hard-disabled, so it is sufficient 1025b0a779deSPaul Mackerras * to restore paca->{soft,hard}_enable and get out. 1026b0a779deSPaul Mackerras */ 1027b0a779deSPaul Mackerras beq fast_exc_return_irq /* Return from exception on success */ 1028b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 1029b0a779deSPaul Mackerras 103014cf11afSPaul Mackerras /* For a hash failure, we don't bother re-enabling interrupts */ 103114cf11afSPaul Mackerras ble- 12f 103214cf11afSPaul Mackerras 103314cf11afSPaul Mackerras /* 103414cf11afSPaul Mackerras * hash_page couldn't handle it, set soft interrupt enable back 1035945feb17SBenjamin Herrenschmidt * to what it was before the trap. Note that .raw_local_irq_restore 103614cf11afSPaul Mackerras * handles any interrupts pending at this point. 103714cf11afSPaul Mackerras */ 103814cf11afSPaul Mackerras ld r3,SOFTE(r1) 1039945feb17SBenjamin Herrenschmidt TRACE_AND_RESTORE_IRQ_PARTIAL(r3, 11f) 1040945feb17SBenjamin Herrenschmidt bl .raw_local_irq_restore 104114cf11afSPaul Mackerras b 11f 104214cf11afSPaul Mackerras 104314cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */ 10443ccfc65cSPaul Mackerrashandle_page_fault: 104514cf11afSPaul Mackerras ENABLE_INTS 104614cf11afSPaul Mackerras11: ld r4,_DAR(r1) 104714cf11afSPaul Mackerras ld r5,_DSISR(r1) 104814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 104914cf11afSPaul Mackerras bl .do_page_fault 105014cf11afSPaul Mackerras cmpdi r3,0 10513ccfc65cSPaul Mackerras beq+ 13f 105214cf11afSPaul Mackerras bl .save_nvgprs 105314cf11afSPaul Mackerras mr r5,r3 105414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 105514cf11afSPaul Mackerras lwz r4,_DAR(r1) 105614cf11afSPaul Mackerras bl .bad_page_fault 105714cf11afSPaul Mackerras b .ret_from_except 105814cf11afSPaul Mackerras 105979acbb3fSPaul Mackerras13: b .ret_from_except_lite 106079acbb3fSPaul Mackerras 106114cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused 106214cf11afSPaul Mackerras * the PTE insertion 106314cf11afSPaul Mackerras */ 106414cf11afSPaul Mackerras12: bl .save_nvgprs 1065fa28237cSPaul Mackerras mr r5,r3 106614cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 1067a792e75dSBenjamin Herrenschmidt ld r4,_DAR(r1) 106814cf11afSPaul Mackerras bl .low_hash_fault 106914cf11afSPaul Mackerras b .ret_from_except 107014cf11afSPaul Mackerras 107114cf11afSPaul Mackerras /* here we have a segment miss */ 10723ccfc65cSPaul Mackerrasdo_ste_alloc: 107314cf11afSPaul Mackerras bl .ste_allocate /* try to insert stab entry */ 107414cf11afSPaul Mackerras cmpdi r3,0 10753ccfc65cSPaul Mackerras bne- handle_page_fault 10763ccfc65cSPaul Mackerras b fast_exception_return 107714cf11afSPaul Mackerras 107814cf11afSPaul Mackerras/* 107914cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR, 108014cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 108114cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb. 108214cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure. 108314cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc. 108414cf11afSPaul Mackerras */ 108514cf11afSPaul Mackerras .align 7 108614cf11afSPaul Mackerras_GLOBAL(do_stab_bolted) 108714cf11afSPaul Mackerras stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 108814cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */ 108914cf11afSPaul Mackerras 109014cf11afSPaul Mackerras /* Hash to the primary group */ 109114cf11afSPaul Mackerras ld r10,PACASTABVIRT(r13) 1092b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 109314cf11afSPaul Mackerras srdi r11,r11,28 109414cf11afSPaul Mackerras rldimi r10,r11,7,52 /* r10 = first ste of the group */ 109514cf11afSPaul Mackerras 109614cf11afSPaul Mackerras /* Calculate VSID */ 109714cf11afSPaul Mackerras /* This is a kernel address, so protovsid = ESID */ 10981189be65SPaul Mackerras ASM_VSID_SCRAMBLE(r11, r9, 256M) 109914cf11afSPaul Mackerras rldic r9,r11,12,16 /* r9 = vsid << 12 */ 110014cf11afSPaul Mackerras 110114cf11afSPaul Mackerras /* Search the primary group for a free entry */ 110214cf11afSPaul Mackerras1: ld r11,0(r10) /* Test valid bit of the current ste */ 110314cf11afSPaul Mackerras andi. r11,r11,0x80 110414cf11afSPaul Mackerras beq 2f 110514cf11afSPaul Mackerras addi r10,r10,16 110614cf11afSPaul Mackerras andi. r11,r10,0x70 110714cf11afSPaul Mackerras bne 1b 110814cf11afSPaul Mackerras 110914cf11afSPaul Mackerras /* Stick for only searching the primary group for now. */ 111014cf11afSPaul Mackerras /* At least for now, we use a very simple random castout scheme */ 111114cf11afSPaul Mackerras /* Use the TB as a random number ; OR in 1 to avoid entry 0 */ 111214cf11afSPaul Mackerras mftb r11 111314cf11afSPaul Mackerras rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */ 111414cf11afSPaul Mackerras ori r11,r11,0x10 111514cf11afSPaul Mackerras 111614cf11afSPaul Mackerras /* r10 currently points to an ste one past the group of interest */ 111714cf11afSPaul Mackerras /* make it point to the randomly selected entry */ 111814cf11afSPaul Mackerras subi r10,r10,128 111914cf11afSPaul Mackerras or r10,r10,r11 /* r10 is the entry to invalidate */ 112014cf11afSPaul Mackerras 112114cf11afSPaul Mackerras isync /* mark the entry invalid */ 112214cf11afSPaul Mackerras ld r11,0(r10) 112314cf11afSPaul Mackerras rldicl r11,r11,56,1 /* clear the valid bit */ 112414cf11afSPaul Mackerras rotldi r11,r11,8 112514cf11afSPaul Mackerras std r11,0(r10) 112614cf11afSPaul Mackerras sync 112714cf11afSPaul Mackerras 112814cf11afSPaul Mackerras clrrdi r11,r11,28 /* Get the esid part of the ste */ 112914cf11afSPaul Mackerras slbie r11 113014cf11afSPaul Mackerras 113114cf11afSPaul Mackerras2: std r9,8(r10) /* Store the vsid part of the ste */ 113214cf11afSPaul Mackerras eieio 113314cf11afSPaul Mackerras 1134b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR /* Get the new esid */ 113514cf11afSPaul Mackerras clrrdi r11,r11,28 /* Permits a full 32b of ESID */ 113614cf11afSPaul Mackerras ori r11,r11,0x90 /* Turn on valid and kp */ 113714cf11afSPaul Mackerras std r11,0(r10) /* Put new entry back into the stab */ 113814cf11afSPaul Mackerras 113914cf11afSPaul Mackerras sync 114014cf11afSPaul Mackerras 114114cf11afSPaul Mackerras /* All done -- return from exception. */ 114214cf11afSPaul Mackerras lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 114314cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */ 114414cf11afSPaul Mackerras 114514cf11afSPaul Mackerras andi. r10,r12,MSR_RI 114614cf11afSPaul Mackerras beq- unrecov_slb 114714cf11afSPaul Mackerras 114814cf11afSPaul Mackerras mtcrf 0x80,r9 /* restore CR */ 114914cf11afSPaul Mackerras 115014cf11afSPaul Mackerras mfmsr r10 115114cf11afSPaul Mackerras clrrdi r10,r10,2 115214cf11afSPaul Mackerras mtmsrd r10,1 115314cf11afSPaul Mackerras 1154b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 1155b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 115614cf11afSPaul Mackerras ld r9,PACA_EXSLB+EX_R9(r13) 115714cf11afSPaul Mackerras ld r10,PACA_EXSLB+EX_R10(r13) 115814cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_R11(r13) 115914cf11afSPaul Mackerras ld r12,PACA_EXSLB+EX_R12(r13) 116014cf11afSPaul Mackerras ld r13,PACA_EXSLB+EX_R13(r13) 116114cf11afSPaul Mackerras rfid 116214cf11afSPaul Mackerras b . /* prevent speculative execution */ 116314cf11afSPaul Mackerras 116414cf11afSPaul Mackerras/* 116514cf11afSPaul Mackerras * Space for CPU0's segment table. 116614cf11afSPaul Mackerras * 116714cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before 116816a15a30SStephen Rothwell * we get control (with relocate on). The address is given to the hv 116916a15a30SStephen Rothwell * as a page number (see xLparMap below), so this must be at a 117014cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >> 117114cf11afSPaul Mackerras * PAGE_SHIFT). 117214cf11afSPaul Mackerras */ 1173758438a7SMichael Ellerman . = STAB0_OFFSET /* 0x6000 */ 117414cf11afSPaul Mackerras .globl initial_stab 117514cf11afSPaul Mackerrasinitial_stab: 117614cf11afSPaul Mackerras .space 4096 117714cf11afSPaul Mackerras 11789e4859efSStephen Rothwell#ifdef CONFIG_PPC_PSERIES 117914cf11afSPaul Mackerras/* 118014cf11afSPaul Mackerras * Data area reserved for FWNMI option. 118114cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA. 118214cf11afSPaul Mackerras */ 118314cf11afSPaul Mackerras .= 0x7000 118414cf11afSPaul Mackerras .globl fwnmi_data_area 118514cf11afSPaul Mackerrasfwnmi_data_area: 11869e4859efSStephen Rothwell#endif /* CONFIG_PPC_PSERIES */ 118714cf11afSPaul Mackerras 118814cf11afSPaul Mackerras /* iSeries does not use the FWNMI stuff, so it is safe to put 118914cf11afSPaul Mackerras * this here, even if we later allow kernels that will boot on 119014cf11afSPaul Mackerras * both pSeries and iSeries */ 119114cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 119214cf11afSPaul Mackerras . = LPARMAP_PHYS 119316a15a30SStephen Rothwell .globl xLparMap 119416a15a30SStephen RothwellxLparMap: 119516a15a30SStephen Rothwell .quad HvEsidsToMap /* xNumberEsids */ 119616a15a30SStephen Rothwell .quad HvRangesToMap /* xNumberRanges */ 119716a15a30SStephen Rothwell .quad STAB0_PAGE /* xSegmentTableOffs */ 119816a15a30SStephen Rothwell .zero 40 /* xRsvd */ 119916a15a30SStephen Rothwell /* xEsids (HvEsidsToMap entries of 2 quads) */ 120016a15a30SStephen Rothwell .quad PAGE_OFFSET_ESID /* xKernelEsid */ 120116a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID /* xKernelVsid */ 120216a15a30SStephen Rothwell .quad VMALLOC_START_ESID /* xKernelEsid */ 120316a15a30SStephen Rothwell .quad VMALLOC_START_VSID /* xKernelVsid */ 120416a15a30SStephen Rothwell /* xRanges (HvRangesToMap entries of 3 quads) */ 120516a15a30SStephen Rothwell .quad HvPagesToMap /* xPages */ 120616a15a30SStephen Rothwell .quad 0 /* xOffset */ 120716a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID << (SID_SHIFT - HW_PAGE_SHIFT) /* xVPN */ 120816a15a30SStephen Rothwell 120914cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 121014cf11afSPaul Mackerras 12119e4859efSStephen Rothwell#ifdef CONFIG_PPC_PSERIES 121214cf11afSPaul Mackerras . = 0x8000 12139e4859efSStephen Rothwell#endif /* CONFIG_PPC_PSERIES */ 121414cf11afSPaul Mackerras 121514cf11afSPaul Mackerras/* 1216f39b7a55SOlof Johansson * On pSeries and most other platforms, secondary processors spin 1217f39b7a55SOlof Johansson * in the following code. 121814cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id) 121914cf11afSPaul Mackerras */ 1220f39b7a55SOlof Johansson_GLOBAL(generic_secondary_smp_init) 122114cf11afSPaul Mackerras mr r24,r3 122214cf11afSPaul Mackerras 122314cf11afSPaul Mackerras /* turn on 64-bit mode */ 122414cf11afSPaul Mackerras bl .enable_64b_mode 122514cf11afSPaul Mackerras 1226*e31aa453SPaul Mackerras /* get the TOC pointer (real address) */ 1227*e31aa453SPaul Mackerras bl .relative_toc 1228*e31aa453SPaul Mackerras 122914cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 123014cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 123114cf11afSPaul Mackerras * which logical id maps to our physical one. 123214cf11afSPaul Mackerras */ 1233*e31aa453SPaul Mackerras LOAD_REG_ADDR(r13, paca) /* Get base vaddr of paca array */ 123414cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 123514cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 123614cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 123714cf11afSPaul Mackerras beq 2f 123814cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 123914cf11afSPaul Mackerras addi r5,r5,1 124014cf11afSPaul Mackerras cmpwi r5,NR_CPUS 124114cf11afSPaul Mackerras blt 1b 124214cf11afSPaul Mackerras 124314cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 124414cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 124514cf11afSPaul Mackerras 1246b5bbeb23SPaul Mackerras2: mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 124714cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 124814cf11afSPaul Mackerras mr r24,r5 124914cf11afSPaul Mackerras3: HMT_LOW 125014cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 125114cf11afSPaul Mackerras /* start. */ 125214cf11afSPaul Mackerras 1253f39b7a55SOlof Johansson#ifndef CONFIG_SMP 1254f39b7a55SOlof Johansson b 3b /* Never go on non-SMP */ 1255f39b7a55SOlof Johansson#else 1256f39b7a55SOlof Johansson cmpwi 0,r23,0 1257f39b7a55SOlof Johansson beq 3b /* Loop until told to go */ 1258f39b7a55SOlof Johansson 1259b6f6b98aSSonny Rao sync /* order paca.run and cur_cpu_spec */ 1260b6f6b98aSSonny Rao 1261f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 1262*e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 1263f39b7a55SOlof Johansson ld r23,0(r23) 1264f39b7a55SOlof Johansson ld r23,CPU_SPEC_RESTORE(r23) 1265f39b7a55SOlof Johansson cmpdi 0,r23,0 1266f39b7a55SOlof Johansson beq 4f 1267f39b7a55SOlof Johansson ld r23,0(r23) 1268f39b7a55SOlof Johansson mtctr r23 1269f39b7a55SOlof Johansson bctrl 1270f39b7a55SOlof Johansson 1271f39b7a55SOlof Johansson4: /* Create a temp kernel stack for use before relocation is on. */ 127214cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 127314cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 127414cf11afSPaul Mackerras 1275c705677eSStephen Rothwell b __secondary_start 127614cf11afSPaul Mackerras#endif 127714cf11afSPaul Mackerras 1278*e31aa453SPaul Mackerras/* 1279*e31aa453SPaul Mackerras * Turn the MMU off. 1280*e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 1281*e31aa453SPaul Mackerras */ 128214cf11afSPaul Mackerras_STATIC(__mmu_off) 128314cf11afSPaul Mackerras mfmsr r3 128414cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 128514cf11afSPaul Mackerras beqlr 1286*e31aa453SPaul Mackerras mflr r4 128714cf11afSPaul Mackerras andc r3,r3,r0 128814cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 128914cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 129014cf11afSPaul Mackerras sync 129114cf11afSPaul Mackerras rfid 129214cf11afSPaul Mackerras b . /* prevent speculative execution */ 129314cf11afSPaul Mackerras 129414cf11afSPaul Mackerras 129514cf11afSPaul Mackerras/* 129614cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 129714cf11afSPaul Mackerras * depending on the value of r5. 129814cf11afSPaul Mackerras * 129914cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 130014cf11afSPaul Mackerras * in r3...r7 130114cf11afSPaul Mackerras * 130214cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 130314cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 130414cf11afSPaul Mackerras * 130514cf11afSPaul Mackerras */ 130614cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 1307*e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 1308*e31aa453SPaul Mackerras bl .enable_64b_mode 1309*e31aa453SPaul Mackerras 1310*e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 1311*e31aa453SPaul Mackerras bl .relative_toc 1312*e31aa453SPaul Mackerras 1313*e31aa453SPaul Mackerras /* find out where we are now */ 1314*e31aa453SPaul Mackerras bcl 20,31,$+4 1315*e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 1316*e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 1317*e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 1318*e31aa453SPaul Mackerras 131914cf11afSPaul Mackerras /* 132014cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 132114cf11afSPaul Mackerras */ 132214cf11afSPaul Mackerras cmpldi cr0,r5,0 1323939e60f6SStephen Rothwell beq 1f 1324939e60f6SStephen Rothwell b .__boot_from_prom /* yes -> prom */ 1325939e60f6SStephen Rothwell1: 132614cf11afSPaul Mackerras /* Save parameters */ 132714cf11afSPaul Mackerras mr r31,r3 132814cf11afSPaul Mackerras mr r30,r4 132914cf11afSPaul Mackerras 133014cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 1331f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 1332f39b7a55SOlof Johansson srwi r0,r0,16 1333f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 1334f39b7a55SOlof Johansson beq 1f 1335f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 1336f39b7a55SOlof Johansson beq 1f 1337f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 1338190a24f5SOlof Johansson beq 1f 1339190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 1340f39b7a55SOlof Johansson bne 2f 1341f39b7a55SOlof Johansson1: bl .__cpu_preinit_ppc970 1342f39b7a55SOlof Johansson2: 134314cf11afSPaul Mackerras 1344*e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 134514cf11afSPaul Mackerras bl .__mmu_off 134614cf11afSPaul Mackerras b .__after_prom_start 134714cf11afSPaul Mackerras 1348939e60f6SStephen Rothwell_INIT_STATIC(__boot_from_prom) 134914cf11afSPaul Mackerras /* Save parameters */ 135014cf11afSPaul Mackerras mr r31,r3 135114cf11afSPaul Mackerras mr r30,r4 135214cf11afSPaul Mackerras mr r29,r5 135314cf11afSPaul Mackerras mr r28,r6 135414cf11afSPaul Mackerras mr r27,r7 135514cf11afSPaul Mackerras 13566088857bSOlaf Hering /* 13576088857bSOlaf Hering * Align the stack to 16-byte boundary 13586088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 1359*e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 13606088857bSOlaf Hering */ 1361c05b4770SLinus Torvalds rldicr r1,r1,0,59 1362c05b4770SLinus Torvalds 136314cf11afSPaul Mackerras /* Restore parameters */ 136414cf11afSPaul Mackerras mr r3,r31 136514cf11afSPaul Mackerras mr r4,r30 136614cf11afSPaul Mackerras mr r5,r29 136714cf11afSPaul Mackerras mr r6,r28 136814cf11afSPaul Mackerras mr r7,r27 136914cf11afSPaul Mackerras 137014cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 137114cf11afSPaul Mackerras bl .prom_init 137214cf11afSPaul Mackerras /* We never return */ 137314cf11afSPaul Mackerras trap 137414cf11afSPaul Mackerras 137514cf11afSPaul Mackerras_STATIC(__after_prom_start) 137614cf11afSPaul Mackerras 137714cf11afSPaul Mackerras/* 1378*e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 137914cf11afSPaul Mackerras * This will leave some code in the first 256B of 138014cf11afSPaul Mackerras * real memory, which are reserved for software use. 138114cf11afSPaul Mackerras * 138214cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 138314cf11afSPaul Mackerras */ 1384e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, PHYSICAL_START) /* target addr */ 1385*e31aa453SPaul Mackerras cmpd r3,r26 /* In some cases the loader may */ 1386*e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 1387*e31aa453SPaul Mackerras mr r4,r26 /* source address */ 1388*e31aa453SPaul Mackerras lis r5,(copy_to_here - _stext)@ha 1389*e31aa453SPaul Mackerras addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ 139014cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 139114cf11afSPaul Mackerras /* bytes were copied earlier. */ 139214cf11afSPaul Mackerras 139314cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 139414cf11afSPaul Mackerras /* this includes the code being */ 139514cf11afSPaul Mackerras /* executed here. */ 1396*e31aa453SPaul Mackerras addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ 1397*e31aa453SPaul Mackerras addi r8,r8,(4f - _stext)@l /* that we just made */ 1398*e31aa453SPaul Mackerras mtctr r8 139914cf11afSPaul Mackerras bctr 140014cf11afSPaul Mackerras 1401*e31aa453SPaul Mackerras4: /* Now copy the rest of the kernel up to _end */ 1402*e31aa453SPaul Mackerras addis r5,r26,(p_end - _stext)@ha 1403*e31aa453SPaul Mackerras ld r5,(p_end - _stext)@l(r5) /* get _end */ 140414cf11afSPaul Mackerras bl .copy_and_flush /* copy the rest */ 1405*e31aa453SPaul Mackerras 1406*e31aa453SPaul Mackerras9: b .start_here_multiplatform 1407*e31aa453SPaul Mackerras 1408*e31aa453SPaul Mackerrasp_end: .llong _end - _stext 140914cf11afSPaul Mackerras 141014cf11afSPaul Mackerras/* 141114cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 141214cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 141314cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 141414cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 141514cf11afSPaul Mackerras * 141614cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 141714cf11afSPaul Mackerras */ 141814cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 141914cf11afSPaul Mackerras addi r5,r5,-8 142014cf11afSPaul Mackerras addi r6,r6,-8 14215a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 142214cf11afSPaul Mackerras /* denominator cache line */ 142314cf11afSPaul Mackerras /* size. This results in */ 142414cf11afSPaul Mackerras /* extra cache line flushes */ 142514cf11afSPaul Mackerras /* but operation is correct. */ 142614cf11afSPaul Mackerras /* Can't get cache line size */ 142714cf11afSPaul Mackerras /* from NACA as it is being */ 142814cf11afSPaul Mackerras /* moved too. */ 142914cf11afSPaul Mackerras 143014cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 143114cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 143214cf11afSPaul Mackerras ldx r0,r6,r4 143314cf11afSPaul Mackerras stdx r0,r6,r3 143414cf11afSPaul Mackerras bdnz 3b 143514cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 143614cf11afSPaul Mackerras sync 143714cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 143814cf11afSPaul Mackerras cmpld 0,r6,r5 143914cf11afSPaul Mackerras blt 4b 144014cf11afSPaul Mackerras sync 144114cf11afSPaul Mackerras addi r5,r5,8 144214cf11afSPaul Mackerras addi r6,r6,8 144314cf11afSPaul Mackerras blr 144414cf11afSPaul Mackerras 144514cf11afSPaul Mackerras.align 8 144614cf11afSPaul Mackerrascopy_to_here: 144714cf11afSPaul Mackerras 144814cf11afSPaul Mackerras#ifdef CONFIG_SMP 144914cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 145014cf11afSPaul Mackerras/* 145114cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 145214cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 145314cf11afSPaul Mackerras */ 145414cf11afSPaul Mackerras .section ".text"; 145514cf11afSPaul Mackerras .align 2 ; 145614cf11afSPaul Mackerras 145735499c01SPaul Mackerras .globl __secondary_start_pmac_0 145835499c01SPaul Mackerras__secondary_start_pmac_0: 145935499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 146035499c01SPaul Mackerras li r24,0 146135499c01SPaul Mackerras b 1f 146214cf11afSPaul Mackerras li r24,1 146335499c01SPaul Mackerras b 1f 146414cf11afSPaul Mackerras li r24,2 146535499c01SPaul Mackerras b 1f 146614cf11afSPaul Mackerras li r24,3 146735499c01SPaul Mackerras1: 146814cf11afSPaul Mackerras 146914cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 147014cf11afSPaul Mackerras /* turn on 64-bit mode */ 147114cf11afSPaul Mackerras bl .enable_64b_mode 147214cf11afSPaul Mackerras 1473*e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 1474*e31aa453SPaul Mackerras bl .relative_toc 1475*e31aa453SPaul Mackerras 147614cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 1477f39b7a55SOlof Johansson bl .__restore_cpu_ppc970 147814cf11afSPaul Mackerras 147914cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 148014cf11afSPaul Mackerras mfmsr r3 148114cf11afSPaul Mackerras ori r3,r3,MSR_RI 148214cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 148314cf11afSPaul Mackerras 148414cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 1485*e31aa453SPaul Mackerras LOAD_REG_ADDR(r4,paca) /* Get base vaddr of paca array */ 148614cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 148714cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 1488b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 148914cf11afSPaul Mackerras 149014cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 149114cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 149214cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 149314cf11afSPaul Mackerras 1494c705677eSStephen Rothwell b __secondary_start 149514cf11afSPaul Mackerras 149614cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 149714cf11afSPaul Mackerras 149814cf11afSPaul Mackerras/* 149914cf11afSPaul Mackerras * This function is called after the master CPU has released the 150014cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 150114cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 150214cf11afSPaul Mackerras * this point: 150314cf11afSPaul Mackerras * 1. Processor number 150414cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 150514cf11afSPaul Mackerras * On entry the following are set: 150614cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 150714cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 150814cf11afSPaul Mackerras * r13 = paca virtual address 150914cf11afSPaul Mackerras * SPRG3 = paca virtual address 151014cf11afSPaul Mackerras */ 1511fc68e869SStephen Rothwell .globl __secondary_start 1512c705677eSStephen Rothwell__secondary_start: 1513799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 1514799d6046SPaul Mackerras HMT_MEDIUM 151514cf11afSPaul Mackerras 1516799d6046SPaul Mackerras /* Do early setup for that CPU (stab, slb, hash table pointer) */ 1517799d6046SPaul Mackerras bl .early_setup_secondary 151814cf11afSPaul Mackerras 151914cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 1520e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 152114cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 152214cf11afSPaul Mackerras ldx r1,r3,r28 152314cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 152414cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 152514cf11afSPaul Mackerras 1526799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 152714cf11afSPaul Mackerras li r7,0 152814cf11afSPaul Mackerras mtlr r7 152914cf11afSPaul Mackerras 153014cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 1531e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 1532e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1533d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 15343f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 153514cf11afSPaul Mackerras ori r4,r4,MSR_EE 1536ff3da2e0SBenjamin Herrenschmidt li r8,1 1537ff3da2e0SBenjamin Herrenschmidt stb r8,PACAHARDIRQEN(r13) 15383f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 153914cf11afSPaul Mackerras#endif 1540d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 1541d04c56f7SPaul Mackerras stb r7,PACAHARDIRQEN(r13) 1542d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 1543ff3da2e0SBenjamin Herrenschmidt stb r7,PACASOFTIRQEN(r13) 1544d04c56f7SPaul Mackerras 1545b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1546b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 154714cf11afSPaul Mackerras rfid 154814cf11afSPaul Mackerras b . /* prevent speculative execution */ 154914cf11afSPaul Mackerras 155014cf11afSPaul Mackerras/* 155114cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 1552*e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 1553*e31aa453SPaul Mackerras * before going into C code. 155414cf11afSPaul Mackerras */ 155514cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 1556*e31aa453SPaul Mackerras ld r2,PACATOC(r13) 155714cf11afSPaul Mackerras li r3,0 155814cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 155914cf11afSPaul Mackerras bl .start_secondary 1560799d6046SPaul Mackerras b . 156114cf11afSPaul Mackerras#endif 156214cf11afSPaul Mackerras 156314cf11afSPaul Mackerras/* 156414cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 156514cf11afSPaul Mackerras */ 156614cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 156714cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 1568*e31aa453SPaul Mackerras li r12,(MSR_SF | MSR_ISF)@highest 1569*e31aa453SPaul Mackerras sldi r12,r12,48 157014cf11afSPaul Mackerras or r11,r11,r12 157114cf11afSPaul Mackerras mtmsrd r11 157214cf11afSPaul Mackerras isync 157314cf11afSPaul Mackerras blr 157414cf11afSPaul Mackerras 157514cf11afSPaul Mackerras/* 1576*e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 1577*e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 1578*e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 1579*e31aa453SPaul Mackerras */ 1580*e31aa453SPaul Mackerras_GLOBAL(relative_toc) 1581*e31aa453SPaul Mackerras mflr r0 1582*e31aa453SPaul Mackerras bcl 20,31,$+4 1583*e31aa453SPaul Mackerras0: mflr r9 1584*e31aa453SPaul Mackerras ld r2,(p_toc - 0b)(r9) 1585*e31aa453SPaul Mackerras add r2,r2,r9 1586*e31aa453SPaul Mackerras mtlr r0 1587*e31aa453SPaul Mackerras blr 1588*e31aa453SPaul Mackerras 1589*e31aa453SPaul Mackerrasp_toc: .llong __toc_start + 0x8000 - 0b 1590*e31aa453SPaul Mackerras 1591*e31aa453SPaul Mackerras/* 159214cf11afSPaul Mackerras * This is where the main kernel code starts. 159314cf11afSPaul Mackerras */ 1594939e60f6SStephen Rothwell_INIT_STATIC(start_here_multiplatform) 1595*e31aa453SPaul Mackerras /* set up the TOC (real address) */ 1596*e31aa453SPaul Mackerras bl .relative_toc 159714cf11afSPaul Mackerras 159814cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 159914cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 160014cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 160114cf11afSPaul Mackerras * to clear it now for kexec-style entry. 160214cf11afSPaul Mackerras */ 1603*e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 1604*e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 160514cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 160614cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 1607*e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 160814cf11afSPaul Mackerras beq 4f 160914cf11afSPaul Mackerras addi r8,r8,-8 161014cf11afSPaul Mackerras li r0,0 161114cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 161214cf11afSPaul Mackerras3: stdu r0,8(r8) 161314cf11afSPaul Mackerras bdnz 3b 161414cf11afSPaul Mackerras4: 161514cf11afSPaul Mackerras 161614cf11afSPaul Mackerras mfmsr r6 161714cf11afSPaul Mackerras ori r6,r6,MSR_RI 161814cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 161914cf11afSPaul Mackerras 1620*e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 162114cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 162214cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 162314cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 162414cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 162514cf11afSPaul Mackerras 1626*e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 162714cf11afSPaul Mackerras 1628*e31aa453SPaul Mackerras /* set up a stack pointer */ 162914cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 163014cf11afSPaul Mackerras li r0,0 163114cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 163214cf11afSPaul Mackerras 163314cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 163414cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 163514cf11afSPaul Mackerras 163614cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 163714cf11afSPaul Mackerras mr r3,r31 1638*e31aa453SPaul Mackerras bl .early_setup /* also sets r13 and SPRG3 */ 163914cf11afSPaul Mackerras 1640*e31aa453SPaul Mackerras LOAD_REG_ADDR(r3, .start_here_common) 1641*e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 1642b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1643b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 164414cf11afSPaul Mackerras rfid 164514cf11afSPaul Mackerras b . /* prevent speculative execution */ 164614cf11afSPaul Mackerras 164714cf11afSPaul Mackerras /* This is where all platforms converge execution */ 1648fc68e869SStephen Rothwell_INIT_GLOBAL(start_here_common) 164914cf11afSPaul Mackerras /* relocation is on at this point */ 165014cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 165114cf11afSPaul Mackerras 1652*e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 1653*e31aa453SPaul Mackerras ld r2,PACATOC(r13) 1654*e31aa453SPaul Mackerras 165514cf11afSPaul Mackerras bl .setup_system 165614cf11afSPaul Mackerras 165714cf11afSPaul Mackerras /* Load up the kernel context */ 165814cf11afSPaul Mackerras5: 165914cf11afSPaul Mackerras li r5,0 1660d04c56f7SPaul Mackerras stb r5,PACASOFTIRQEN(r13) /* Soft Disabled */ 1661d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 1662d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 166314cf11afSPaul Mackerras mfmsr r5 1664ff3da2e0SBenjamin Herrenschmidt ori r5,r5,MSR_EE /* Hard Enabled on iSeries*/ 166514cf11afSPaul Mackerras mtmsrd r5 1666ff3da2e0SBenjamin Herrenschmidt li r5,1 16673f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 166814cf11afSPaul Mackerras#endif 1669ff3da2e0SBenjamin Herrenschmidt stb r5,PACAHARDIRQEN(r13) /* Hard Disabled on others */ 167014cf11afSPaul Mackerras 167114cf11afSPaul Mackerras bl .start_kernel 167214cf11afSPaul Mackerras 1673f1870f77SAnton Blanchard /* Not reached */ 1674f1870f77SAnton Blanchard BUG_OPCODE 167514cf11afSPaul Mackerras 167614cf11afSPaul Mackerras/* 167714cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 167814cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 167914cf11afSPaul Mackerras */ 168014cf11afSPaul Mackerras .section ".bss" 168114cf11afSPaul Mackerras 168214cf11afSPaul Mackerras .align PAGE_SHIFT 168314cf11afSPaul Mackerras 168414cf11afSPaul Mackerras .globl empty_zero_page 168514cf11afSPaul Mackerrasempty_zero_page: 168614cf11afSPaul Mackerras .space PAGE_SIZE 168714cf11afSPaul Mackerras 168814cf11afSPaul Mackerras .globl swapper_pg_dir 168914cf11afSPaul Mackerrasswapper_pg_dir: 1690ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 1691