114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 150ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 160ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 170ebc4cdaSBenjamin Herrenschmidt * variants. 1814cf11afSPaul Mackerras * 1914cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 2014cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2114cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2214cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2314cf11afSPaul Mackerras */ 2414cf11afSPaul Mackerras 2514cf11afSPaul Mackerras#include <linux/threads.h> 26b5bbeb23SPaul Mackerras#include <asm/reg.h> 2714cf11afSPaul Mackerras#include <asm/page.h> 2814cf11afSPaul Mackerras#include <asm/mmu.h> 2914cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3014cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3114cf11afSPaul Mackerras#include <asm/bug.h> 3214cf11afSPaul Mackerras#include <asm/cputable.h> 3314cf11afSPaul Mackerras#include <asm/setup.h> 3414cf11afSPaul Mackerras#include <asm/hvcall.h> 35c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 366cb7bfebSDavid Gibson#include <asm/thread_info.h> 373f639ee8SStephen Rothwell#include <asm/firmware.h> 3816a15a30SStephen Rothwell#include <asm/page_64.h> 39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 402191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 4146f52210SStephen Rothwell#include <asm/ptrace.h> 4214cf11afSPaul Mackerras 4325985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 440ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 450ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 4614cf11afSPaul Mackerras */ 4714cf11afSPaul Mackerras 4814cf11afSPaul Mackerras/* 4914cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 500ebc4cdaSBenjamin Herrenschmidt * 510ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5214cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 5314cf11afSPaul Mackerras * 2. The kernel is entered at __start 5427f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 5527f44888SBenjamin Herrenschmidt * 1. The MMU is off, processor in HV mode, primary CPU enters at 0 56*daea1175SBenjamin Herrenschmidt * with device-tree in gpr3. We also get OPAL base in r8 and 57*daea1175SBenjamin Herrenschmidt * entry in r9 for debugging purposes 5827f44888SBenjamin Herrenschmidt * 2. Secondary processors enter at 0x60 with PIR in gpr3 5914cf11afSPaul Mackerras * 6014cf11afSPaul Mackerras * For iSeries: 6114cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 6214cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 630ebc4cdaSBenjamin Herrenschmidt * 640ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 650ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 660ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 6714cf11afSPaul Mackerras */ 6814cf11afSPaul Mackerras 6914cf11afSPaul Mackerras .text 7014cf11afSPaul Mackerras .globl _stext 7114cf11afSPaul Mackerras_stext: 7214cf11afSPaul Mackerras_GLOBAL(__start) 7314cf11afSPaul Mackerras /* NOP this out unconditionally */ 7414cf11afSPaul MackerrasBEGIN_FTR_SECTION 7514cf11afSPaul Mackerras b .__start_initialization_multiplatform 7614cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 7714cf11afSPaul Mackerras 7814cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 7914cf11afSPaul Mackerras trap 8014cf11afSPaul Mackerras 811f6a93e4SPaul Mackerras /* Secondary processors spin on this value until it becomes nonzero. 821f6a93e4SPaul Mackerras * When it does it contains the real address of the descriptor 831f6a93e4SPaul Mackerras * of the function that the cpu should jump to to continue 841f6a93e4SPaul Mackerras * initialization. 851f6a93e4SPaul Mackerras */ 8614cf11afSPaul Mackerras .globl __secondary_hold_spinloop 8714cf11afSPaul Mackerras__secondary_hold_spinloop: 8814cf11afSPaul Mackerras .llong 0x0 8914cf11afSPaul Mackerras 9014cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9114cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9214cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9314cf11afSPaul Mackerras__secondary_hold_acknowledge: 9414cf11afSPaul Mackerras .llong 0x0 9514cf11afSPaul Mackerras 961dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES 971dce0e30SMichael Ellerman /* 981dce0e30SMichael Ellerman * At offset 0x20, there is a pointer to iSeries LPAR data. 991dce0e30SMichael Ellerman * This is required by the hypervisor 1001dce0e30SMichael Ellerman */ 1011dce0e30SMichael Ellerman . = 0x20 1021dce0e30SMichael Ellerman .llong hvReleaseData-KERNELBASE 1031dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */ 1041dce0e30SMichael Ellerman 105928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 1068b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 1078b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 1088b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 1098b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1108b8b0cc1SMilton Miller * observing the alignment requirement. 1118b8b0cc1SMilton Miller */ 1128b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1138b8b0cc1SMilton Miller . = 0x5c 1148b8b0cc1SMilton Miller .globl __run_at_load 1158b8b0cc1SMilton Miller__run_at_load: 1168b8b0cc1SMilton Miller .long 0x72756e30 /* "run0" -- relocate to 0 by default */ 1178b8b0cc1SMilton Miller#endif 1188b8b0cc1SMilton Miller 11914cf11afSPaul Mackerras . = 0x60 12014cf11afSPaul Mackerras/* 12175423b7bSGeoff Levand * The following code is used to hold secondary processors 12275423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 12314cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 12414cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 12514cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1261f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1271f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 12814cf11afSPaul Mackerras */ 1291f6a93e4SPaul Mackerras .globl __secondary_hold 1301f6a93e4SPaul Mackerras__secondary_hold: 1312d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 13214cf11afSPaul Mackerras mfmsr r24 13314cf11afSPaul Mackerras ori r24,r24,MSR_RI 13414cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1352d27cfd3SBenjamin Herrenschmidt#endif 136f1870f77SAnton Blanchard /* Grab our physical cpu number */ 13714cf11afSPaul Mackerras mr r24,r3 13814cf11afSPaul Mackerras 13914cf11afSPaul Mackerras /* Tell the master cpu we're here */ 14014cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 14114cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 142e31aa453SPaul Mackerras std r24,__secondary_hold_acknowledge-_stext(0) 14314cf11afSPaul Mackerras sync 14414cf11afSPaul Mackerras 14514cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 146e31aa453SPaul Mackerras100: ld r4,__secondary_hold_spinloop-_stext(0) 1471f6a93e4SPaul Mackerras cmpdi 0,r4,0 1481f6a93e4SPaul Mackerras beq 100b 14914cf11afSPaul Mackerras 150f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 1511f6a93e4SPaul Mackerras ld r4,0(r4) /* deref function descriptor */ 152758438a7SMichael Ellerman mtctr r4 15314cf11afSPaul Mackerras mr r3,r24 1542d27cfd3SBenjamin Herrenschmidt li r4,0 155dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 156dd797738SBenjamin Herrenschmidt isync 157758438a7SMichael Ellerman bctr 15814cf11afSPaul Mackerras#else 15914cf11afSPaul Mackerras BUG_OPCODE 16014cf11afSPaul Mackerras#endif 16114cf11afSPaul Mackerras 16214cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 16314cf11afSPaul Mackerras .section ".toc","aw" 16414cf11afSPaul Mackerrasexception_marker: 16514cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 16614cf11afSPaul Mackerras .text 16714cf11afSPaul Mackerras 16814cf11afSPaul Mackerras/* 1690ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 1700ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 1710ebc4cdaSBenjamin Herrenschmidt * this compilation unit 17214cf11afSPaul Mackerras */ 1730ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 1740ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 1751f6a93e4SPaul Mackerras#endif 17614cf11afSPaul Mackerras 1772d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init) 17814cf11afSPaul Mackerras mr r24,r3 17914cf11afSPaul Mackerras 18014cf11afSPaul Mackerras /* turn on 64-bit mode */ 18114cf11afSPaul Mackerras bl .enable_64b_mode 18214cf11afSPaul Mackerras 1832d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 184e31aa453SPaul Mackerras bl .relative_toc 185e31aa453SPaul Mackerras 1862d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 1872d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 1882d27cfd3SBenjamin Herrenschmidt mr r3,r24 1892d27cfd3SBenjamin Herrenschmidt bl .book3e_secondary_thread_init 1902d27cfd3SBenjamin Herrenschmidt#endif 1912d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 1922d27cfd3SBenjamin Herrenschmidt 1932d27cfd3SBenjamin Herrenschmidt/* 1942d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 1952d27cfd3SBenjamin Herrenschmidt * in the following code. 1962d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 1972d27cfd3SBenjamin Herrenschmidt * 1982d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 1992d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 2002d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 2012d27cfd3SBenjamin Herrenschmidt */ 2022d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 2032d27cfd3SBenjamin Herrenschmidt mr r24,r3 2042d27cfd3SBenjamin Herrenschmidt mr r25,r4 2052d27cfd3SBenjamin Herrenschmidt 2062d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 2072d27cfd3SBenjamin Herrenschmidt bl .enable_64b_mode 2082d27cfd3SBenjamin Herrenschmidt 2092d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 2102d27cfd3SBenjamin Herrenschmidt bl .relative_toc 2112d27cfd3SBenjamin Herrenschmidt 2122d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 2132d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 2142d27cfd3SBenjamin Herrenschmidt mr r3,r24 2152d27cfd3SBenjamin Herrenschmidt mr r4,r25 2162d27cfd3SBenjamin Herrenschmidt bl .book3e_secondary_core_init 2172d27cfd3SBenjamin Herrenschmidt#endif 2182d27cfd3SBenjamin Herrenschmidt 2192d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 22014cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 22114cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 22214cf11afSPaul Mackerras * which logical id maps to our physical one. 22314cf11afSPaul Mackerras */ 2241426d5a3SMichael Ellerman LOAD_REG_ADDR(r13, paca) /* Load paca pointer */ 2251426d5a3SMichael Ellerman ld r13,0(r13) /* Get base vaddr of paca array */ 226768d18adSMilton Miller#ifndef CONFIG_SMP 227768d18adSMilton Miller addi r13,r13,PACA_SIZE /* know r13 if used accidentally */ 228768d18adSMilton Miller b .kexec_wait /* wait for next kernel if !SMP */ 229768d18adSMilton Miller#else 230768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 231768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 23214cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 23314cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 23414cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 23514cf11afSPaul Mackerras beq 2f 23614cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 23714cf11afSPaul Mackerras addi r5,r5,1 238768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 23914cf11afSPaul Mackerras blt 1b 24014cf11afSPaul Mackerras 24114cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 24214cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 24314cf11afSPaul Mackerras 2442dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 2452d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 2462d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 2472d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 2482d27cfd3SBenjamin Herrenschmidt#endif 2492d27cfd3SBenjamin Herrenschmidt 25014cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 25114cf11afSPaul Mackerras mr r24,r5 252b6f6b98aSSonny Rao 253f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 254e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 255f39b7a55SOlof Johansson ld r23,0(r23) 256f39b7a55SOlof Johansson ld r23,CPU_SPEC_RESTORE(r23) 257f39b7a55SOlof Johansson cmpdi 0,r23,0 2589d07bc84SBenjamin Herrenschmidt beq 3f 259f39b7a55SOlof Johansson ld r23,0(r23) 260f39b7a55SOlof Johansson mtctr r23 261f39b7a55SOlof Johansson bctrl 262f39b7a55SOlof Johansson 2637ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 2649d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 2659d07bc84SBenjamin Herrenschmidt subi r4,r4,1 2669d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 2679d07bc84SBenjamin Herrenschmidt bne 3b 2689d07bc84SBenjamin Herrenschmidt isync 2699d07bc84SBenjamin Herrenschmidt 2709d07bc84SBenjamin Herrenschmidt4: HMT_LOW 271ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 272ad0693eeSBenjamin Herrenschmidt /* start. */ 273ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 2749d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 275ad0693eeSBenjamin Herrenschmidt 276ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 2779d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 278ad0693eeSBenjamin Herrenschmidt 2799d07bc84SBenjamin Herrenschmidt /* Create a temp kernel stack for use before relocation is on. */ 28014cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 28114cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 28214cf11afSPaul Mackerras 283c705677eSStephen Rothwell b __secondary_start 284768d18adSMilton Miller#endif /* SMP */ 28514cf11afSPaul Mackerras 286e31aa453SPaul Mackerras/* 287e31aa453SPaul Mackerras * Turn the MMU off. 288e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 289e31aa453SPaul Mackerras */ 2902d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 29114cf11afSPaul Mackerras_STATIC(__mmu_off) 29214cf11afSPaul Mackerras mfmsr r3 29314cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 29414cf11afSPaul Mackerras beqlr 295e31aa453SPaul Mackerras mflr r4 29614cf11afSPaul Mackerras andc r3,r3,r0 29714cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 29814cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 29914cf11afSPaul Mackerras sync 30014cf11afSPaul Mackerras rfid 30114cf11afSPaul Mackerras b . /* prevent speculative execution */ 3022d27cfd3SBenjamin Herrenschmidt#endif 30314cf11afSPaul Mackerras 30414cf11afSPaul Mackerras 30514cf11afSPaul Mackerras/* 30614cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 30714cf11afSPaul Mackerras * depending on the value of r5. 30814cf11afSPaul Mackerras * 30914cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 31014cf11afSPaul Mackerras * in r3...r7 31114cf11afSPaul Mackerras * 31214cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 31314cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 31414cf11afSPaul Mackerras * 31514cf11afSPaul Mackerras */ 31614cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 317e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 318e31aa453SPaul Mackerras bl .enable_64b_mode 319e31aa453SPaul Mackerras 320e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 321e31aa453SPaul Mackerras bl .relative_toc 322e31aa453SPaul Mackerras 323e31aa453SPaul Mackerras /* find out where we are now */ 324e31aa453SPaul Mackerras bcl 20,31,$+4 325e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 326e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 327e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 328e31aa453SPaul Mackerras 32914cf11afSPaul Mackerras /* 33014cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 33114cf11afSPaul Mackerras */ 33214cf11afSPaul Mackerras cmpldi cr0,r5,0 333939e60f6SStephen Rothwell beq 1f 334939e60f6SStephen Rothwell b .__boot_from_prom /* yes -> prom */ 335939e60f6SStephen Rothwell1: 33614cf11afSPaul Mackerras /* Save parameters */ 33714cf11afSPaul Mackerras mr r31,r3 33814cf11afSPaul Mackerras mr r30,r4 339*daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 340*daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 341*daea1175SBenjamin Herrenschmidt mr r28,r8 342*daea1175SBenjamin Herrenschmidt mr r29,r9 343*daea1175SBenjamin Herrenschmidt#endif 34414cf11afSPaul Mackerras 3452d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3462d27cfd3SBenjamin Herrenschmidt bl .start_initialization_book3e 3472d27cfd3SBenjamin Herrenschmidt b .__after_prom_start 3482d27cfd3SBenjamin Herrenschmidt#else 34914cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 350f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 351f39b7a55SOlof Johansson srwi r0,r0,16 352f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 353f39b7a55SOlof Johansson beq 1f 354f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 355f39b7a55SOlof Johansson beq 1f 356f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 357190a24f5SOlof Johansson beq 1f 358190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 359f39b7a55SOlof Johansson bne 2f 360f39b7a55SOlof Johansson1: bl .__cpu_preinit_ppc970 361f39b7a55SOlof Johansson2: 36214cf11afSPaul Mackerras 363e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 36414cf11afSPaul Mackerras bl .__mmu_off 36514cf11afSPaul Mackerras b .__after_prom_start 3662d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 36714cf11afSPaul Mackerras 368939e60f6SStephen Rothwell_INIT_STATIC(__boot_from_prom) 36928794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 37014cf11afSPaul Mackerras /* Save parameters */ 37114cf11afSPaul Mackerras mr r31,r3 37214cf11afSPaul Mackerras mr r30,r4 37314cf11afSPaul Mackerras mr r29,r5 37414cf11afSPaul Mackerras mr r28,r6 37514cf11afSPaul Mackerras mr r27,r7 37614cf11afSPaul Mackerras 3776088857bSOlaf Hering /* 3786088857bSOlaf Hering * Align the stack to 16-byte boundary 3796088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 380e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 3816088857bSOlaf Hering */ 382c05b4770SLinus Torvalds rldicr r1,r1,0,59 383c05b4770SLinus Torvalds 384549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 385549e8152SPaul Mackerras /* Relocate code for where we are now */ 386549e8152SPaul Mackerras mr r3,r26 387549e8152SPaul Mackerras bl .relocate 388549e8152SPaul Mackerras#endif 389549e8152SPaul Mackerras 39014cf11afSPaul Mackerras /* Restore parameters */ 39114cf11afSPaul Mackerras mr r3,r31 39214cf11afSPaul Mackerras mr r4,r30 39314cf11afSPaul Mackerras mr r5,r29 39414cf11afSPaul Mackerras mr r6,r28 39514cf11afSPaul Mackerras mr r7,r27 39614cf11afSPaul Mackerras 39714cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 398549e8152SPaul Mackerras mr r8,r26 39914cf11afSPaul Mackerras bl .prom_init 40028794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 40128794d34SBenjamin Herrenschmidt 40228794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 40328794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 40414cf11afSPaul Mackerras trap 40514cf11afSPaul Mackerras 40614cf11afSPaul Mackerras_STATIC(__after_prom_start) 407549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 408549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 409549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 410549e8152SPaul Mackerras sldi r25,r25,32 4118b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 412928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 41354622f10SMohan Kumar M bne 1f 41454622f10SMohan Kumar M add r25,r25,r26 41554622f10SMohan Kumar M1: mr r3,r25 416549e8152SPaul Mackerras bl .relocate 417549e8152SPaul Mackerras#endif 41814cf11afSPaul Mackerras 41914cf11afSPaul Mackerras/* 420e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 42114cf11afSPaul Mackerras * This will leave some code in the first 256B of 42214cf11afSPaul Mackerras * real memory, which are reserved for software use. 42314cf11afSPaul Mackerras * 42414cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 42514cf11afSPaul Mackerras */ 426549e8152SPaul Mackerras li r3,0 /* target addr */ 4272d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4282d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 4292d27cfd3SBenjamin Herrenschmidt#endif 430549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 431e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 43214cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 43314cf11afSPaul Mackerras /* bytes were copied earlier. */ 4342d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4352d27cfd3SBenjamin Herrenschmidt tovirt(r6,r6) /* on booke, we already run at PAGE_OFFSET */ 4362d27cfd3SBenjamin Herrenschmidt#endif 43714cf11afSPaul Mackerras 43854622f10SMohan Kumar M#ifdef CONFIG_CRASH_DUMP 43954622f10SMohan Kumar M/* 44054622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 4418b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 44254622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 44354622f10SMohan Kumar M */ 4448b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 4458b8b0cc1SMilton Miller cmplwi cr0,r7,1 44654622f10SMohan Kumar M bne 3f 44754622f10SMohan Kumar M 44854622f10SMohan Kumar M li r5,__end_interrupts - _stext /* just copy interrupts */ 44954622f10SMohan Kumar M b 5f 45054622f10SMohan Kumar M3: 45154622f10SMohan Kumar M#endif 45254622f10SMohan Kumar M lis r5,(copy_to_here - _stext)@ha 45354622f10SMohan Kumar M addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ 45454622f10SMohan Kumar M 45514cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 45614cf11afSPaul Mackerras /* this includes the code being */ 45714cf11afSPaul Mackerras /* executed here. */ 458e31aa453SPaul Mackerras addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ 459e31aa453SPaul Mackerras addi r8,r8,(4f - _stext)@l /* that we just made */ 460e31aa453SPaul Mackerras mtctr r8 46114cf11afSPaul Mackerras bctr 46214cf11afSPaul Mackerras 46354622f10SMohan Kumar Mp_end: .llong _end - _stext 46454622f10SMohan Kumar M 465e31aa453SPaul Mackerras4: /* Now copy the rest of the kernel up to _end */ 466e31aa453SPaul Mackerras addis r5,r26,(p_end - _stext)@ha 467e31aa453SPaul Mackerras ld r5,(p_end - _stext)@l(r5) /* get _end */ 46854622f10SMohan Kumar M5: bl .copy_and_flush /* copy the rest */ 469e31aa453SPaul Mackerras 470e31aa453SPaul Mackerras9: b .start_here_multiplatform 471e31aa453SPaul Mackerras 47214cf11afSPaul Mackerras/* 47314cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 47414cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 47514cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 47614cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 47714cf11afSPaul Mackerras * 47814cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 47914cf11afSPaul Mackerras */ 48014cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 48114cf11afSPaul Mackerras addi r5,r5,-8 48214cf11afSPaul Mackerras addi r6,r6,-8 4835a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 48414cf11afSPaul Mackerras /* denominator cache line */ 48514cf11afSPaul Mackerras /* size. This results in */ 48614cf11afSPaul Mackerras /* extra cache line flushes */ 48714cf11afSPaul Mackerras /* but operation is correct. */ 48814cf11afSPaul Mackerras /* Can't get cache line size */ 48914cf11afSPaul Mackerras /* from NACA as it is being */ 49014cf11afSPaul Mackerras /* moved too. */ 49114cf11afSPaul Mackerras 49214cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 49314cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 49414cf11afSPaul Mackerras ldx r0,r6,r4 49514cf11afSPaul Mackerras stdx r0,r6,r3 49614cf11afSPaul Mackerras bdnz 3b 49714cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 49814cf11afSPaul Mackerras sync 49914cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 50014cf11afSPaul Mackerras cmpld 0,r6,r5 50114cf11afSPaul Mackerras blt 4b 50214cf11afSPaul Mackerras sync 50314cf11afSPaul Mackerras addi r5,r5,8 50414cf11afSPaul Mackerras addi r6,r6,8 50514cf11afSPaul Mackerras blr 50614cf11afSPaul Mackerras 50714cf11afSPaul Mackerras.align 8 50814cf11afSPaul Mackerrascopy_to_here: 50914cf11afSPaul Mackerras 51014cf11afSPaul Mackerras#ifdef CONFIG_SMP 51114cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 51214cf11afSPaul Mackerras/* 51314cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 51414cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 51514cf11afSPaul Mackerras */ 51614cf11afSPaul Mackerras .section ".text"; 51714cf11afSPaul Mackerras .align 2 ; 51814cf11afSPaul Mackerras 51935499c01SPaul Mackerras .globl __secondary_start_pmac_0 52035499c01SPaul Mackerras__secondary_start_pmac_0: 52135499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 52235499c01SPaul Mackerras li r24,0 52335499c01SPaul Mackerras b 1f 52414cf11afSPaul Mackerras li r24,1 52535499c01SPaul Mackerras b 1f 52614cf11afSPaul Mackerras li r24,2 52735499c01SPaul Mackerras b 1f 52814cf11afSPaul Mackerras li r24,3 52935499c01SPaul Mackerras1: 53014cf11afSPaul Mackerras 53114cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 53214cf11afSPaul Mackerras /* turn on 64-bit mode */ 53314cf11afSPaul Mackerras bl .enable_64b_mode 53414cf11afSPaul Mackerras 535c478b581SBenjamin Herrenschmidt li r0,0 536c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 537c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 538c478b581SBenjamin Herrenschmidt sync 539c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 540c478b581SBenjamin Herrenschmidt isync 541c478b581SBenjamin Herrenschmidt sync 542c478b581SBenjamin Herrenschmidt slbia 543c478b581SBenjamin Herrenschmidt 544e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 545e31aa453SPaul Mackerras bl .relative_toc 546e31aa453SPaul Mackerras 54714cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 548f39b7a55SOlof Johansson bl .__restore_cpu_ppc970 54914cf11afSPaul Mackerras 55014cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 55114cf11afSPaul Mackerras mfmsr r3 55214cf11afSPaul Mackerras ori r3,r3,MSR_RI 55314cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 55414cf11afSPaul Mackerras 55514cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 5561426d5a3SMichael Ellerman LOAD_REG_ADDR(r4,paca) /* Load paca pointer */ 5571426d5a3SMichael Ellerman ld r4,0(r4) /* Get base vaddr of paca array */ 55814cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 55914cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 5602dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 56114cf11afSPaul Mackerras 56262cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 56362cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 56462cc67b9SBenjamin Herrenschmidt */ 56562cc67b9SBenjamin Herrenschmidt li r0,0 56662cc67b9SBenjamin Herrenschmidt stb r0,PACASOFTIRQEN(r13) 56762cc67b9SBenjamin Herrenschmidt stb r0,PACAHARDIRQEN(r13) 56862cc67b9SBenjamin Herrenschmidt 56914cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 57014cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 57114cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 57214cf11afSPaul Mackerras 573c705677eSStephen Rothwell b __secondary_start 57414cf11afSPaul Mackerras 57514cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 57614cf11afSPaul Mackerras 57714cf11afSPaul Mackerras/* 57814cf11afSPaul Mackerras * This function is called after the master CPU has released the 57914cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 58014cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 58114cf11afSPaul Mackerras * this point: 58214cf11afSPaul Mackerras * 1. Processor number 58314cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 58414cf11afSPaul Mackerras * On entry the following are set: 58514cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 58614cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 58714cf11afSPaul Mackerras * r13 = paca virtual address 588ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 58914cf11afSPaul Mackerras */ 5902d27cfd3SBenjamin Herrenschmidt .section ".text"; 5912d27cfd3SBenjamin Herrenschmidt .align 2 ; 5922d27cfd3SBenjamin Herrenschmidt 593fc68e869SStephen Rothwell .globl __secondary_start 594c705677eSStephen Rothwell__secondary_start: 595799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 596799d6046SPaul Mackerras HMT_MEDIUM 59714cf11afSPaul Mackerras 59814cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 599e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 60014cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 60154a83404SMichael Neuling ldx r14,r3,r28 60254a83404SMichael Neuling addi r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD 60354a83404SMichael Neuling std r14,PACAKSAVE(r13) 60414cf11afSPaul Mackerras 605f761622eSMatt Evans /* Do early setup for that CPU (stab, slb, hash table pointer) */ 606f761622eSMatt Evans bl .early_setup_secondary 607f761622eSMatt Evans 60854a83404SMichael Neuling /* 60954a83404SMichael Neuling * setup the new stack pointer, but *don't* use this until 61054a83404SMichael Neuling * translation is on. 61154a83404SMichael Neuling */ 61254a83404SMichael Neuling mr r1, r14 61354a83404SMichael Neuling 614799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 61514cf11afSPaul Mackerras li r7,0 61614cf11afSPaul Mackerras mtlr r7 61714cf11afSPaul Mackerras 61814cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 619e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 620e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 621d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 6223f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 62314cf11afSPaul Mackerras ori r4,r4,MSR_EE 624ff3da2e0SBenjamin Herrenschmidt li r8,1 625ff3da2e0SBenjamin Herrenschmidt stb r8,PACAHARDIRQEN(r13) 6263f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 62714cf11afSPaul Mackerras#endif 628d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 629d04c56f7SPaul Mackerras stb r7,PACAHARDIRQEN(r13) 630d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 631ff3da2e0SBenjamin Herrenschmidt stb r7,PACASOFTIRQEN(r13) 632d04c56f7SPaul Mackerras 633b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 634b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 6352d27cfd3SBenjamin Herrenschmidt RFI 63614cf11afSPaul Mackerras b . /* prevent speculative execution */ 63714cf11afSPaul Mackerras 63814cf11afSPaul Mackerras/* 63914cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 640e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 641e31aa453SPaul Mackerras * before going into C code. 64214cf11afSPaul Mackerras */ 64314cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 644e31aa453SPaul Mackerras ld r2,PACATOC(r13) 64514cf11afSPaul Mackerras li r3,0 64614cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 64714cf11afSPaul Mackerras bl .start_secondary 648799d6046SPaul Mackerras b . 6498dbce53cSVaidyanathan Srinivasan/* 6508dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 6518dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 6528dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 6538dbce53cSVaidyanathan Srinivasan */ 6548dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 6558dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 6568dbce53cSVaidyanathan Srinivasan li r3,0 6578dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 6588dbce53cSVaidyanathan Srinivasan bl .start_secondary 6598dbce53cSVaidyanathan Srinivasan b . 66014cf11afSPaul Mackerras#endif 66114cf11afSPaul Mackerras 66214cf11afSPaul Mackerras/* 66314cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 66414cf11afSPaul Mackerras */ 66514cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 66614cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 6672d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 6682d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 6692d27cfd3SBenjamin Herrenschmidt mtmsr r11 6702d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 6719f0b0793SMichael Ellerman li r12,(MSR_64BIT | MSR_ISF)@highest 672e31aa453SPaul Mackerras sldi r12,r12,48 67314cf11afSPaul Mackerras or r11,r11,r12 67414cf11afSPaul Mackerras mtmsrd r11 67514cf11afSPaul Mackerras isync 6762d27cfd3SBenjamin Herrenschmidt#endif 67714cf11afSPaul Mackerras blr 67814cf11afSPaul Mackerras 67914cf11afSPaul Mackerras/* 680e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 681e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 682e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 683e31aa453SPaul Mackerras */ 684e31aa453SPaul Mackerras_GLOBAL(relative_toc) 685e31aa453SPaul Mackerras mflr r0 686e31aa453SPaul Mackerras bcl 20,31,$+4 687e550592eSBenjamin Herrenschmidt0: mflr r11 688e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 689e550592eSBenjamin Herrenschmidt add r2,r2,r11 690e31aa453SPaul Mackerras mtlr r0 691e31aa453SPaul Mackerras blr 692e31aa453SPaul Mackerras 693e31aa453SPaul Mackerrasp_toc: .llong __toc_start + 0x8000 - 0b 694e31aa453SPaul Mackerras 695e31aa453SPaul Mackerras/* 69614cf11afSPaul Mackerras * This is where the main kernel code starts. 69714cf11afSPaul Mackerras */ 698939e60f6SStephen Rothwell_INIT_STATIC(start_here_multiplatform) 699e31aa453SPaul Mackerras /* set up the TOC (real address) */ 700e31aa453SPaul Mackerras bl .relative_toc 70114cf11afSPaul Mackerras 70214cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 70314cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 70414cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 70514cf11afSPaul Mackerras * to clear it now for kexec-style entry. 70614cf11afSPaul Mackerras */ 707e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 708e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 70914cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 71014cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 711e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 71214cf11afSPaul Mackerras beq 4f 71314cf11afSPaul Mackerras addi r8,r8,-8 71414cf11afSPaul Mackerras li r0,0 71514cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 71614cf11afSPaul Mackerras3: stdu r0,8(r8) 71714cf11afSPaul Mackerras bdnz 3b 71814cf11afSPaul Mackerras4: 71914cf11afSPaul Mackerras 720*daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 721*daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 722*daea1175SBenjamin Herrenschmidt std r28,0(r11); 723*daea1175SBenjamin Herrenschmidt std r29,8(r11); 724*daea1175SBenjamin Herrenschmidt#endif 725*daea1175SBenjamin Herrenschmidt 7262d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 72714cf11afSPaul Mackerras mfmsr r6 72814cf11afSPaul Mackerras ori r6,r6,MSR_RI 72914cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 7302d27cfd3SBenjamin Herrenschmidt#endif 73114cf11afSPaul Mackerras 732549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 733549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 734549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 735549e8152SPaul Mackerras clrldi r0,r25,2 736549e8152SPaul Mackerras std r0,0(r4) 737549e8152SPaul Mackerras#endif 738549e8152SPaul Mackerras 739e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 74014cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 74114cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 74214cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 74314cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 74414cf11afSPaul Mackerras 745e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 74614cf11afSPaul Mackerras 747e31aa453SPaul Mackerras /* set up a stack pointer */ 74814cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 74914cf11afSPaul Mackerras li r0,0 75014cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 75114cf11afSPaul Mackerras 75214cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 75314cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 75414cf11afSPaul Mackerras 75514cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 75614cf11afSPaul Mackerras mr r3,r31 757ee43eb78SBenjamin Herrenschmidt bl .early_setup /* also sets r13 and SPRG_PACA */ 75814cf11afSPaul Mackerras 759e31aa453SPaul Mackerras LOAD_REG_ADDR(r3, .start_here_common) 760e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 761b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 762b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 7632d27cfd3SBenjamin Herrenschmidt RFI 76414cf11afSPaul Mackerras b . /* prevent speculative execution */ 76514cf11afSPaul Mackerras 76614cf11afSPaul Mackerras /* This is where all platforms converge execution */ 767fc68e869SStephen Rothwell_INIT_GLOBAL(start_here_common) 76814cf11afSPaul Mackerras /* relocation is on at this point */ 76914cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 77014cf11afSPaul Mackerras 771e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 772e31aa453SPaul Mackerras ld r2,PACATOC(r13) 773e31aa453SPaul Mackerras 77414cf11afSPaul Mackerras bl .setup_system 77514cf11afSPaul Mackerras 77614cf11afSPaul Mackerras /* Load up the kernel context */ 77714cf11afSPaul Mackerras5: 77814cf11afSPaul Mackerras li r5,0 779d04c56f7SPaul Mackerras stb r5,PACASOFTIRQEN(r13) /* Soft Disabled */ 780d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 781d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 78214cf11afSPaul Mackerras mfmsr r5 783ff3da2e0SBenjamin Herrenschmidt ori r5,r5,MSR_EE /* Hard Enabled on iSeries*/ 78414cf11afSPaul Mackerras mtmsrd r5 785ff3da2e0SBenjamin Herrenschmidt li r5,1 7863f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 78714cf11afSPaul Mackerras#endif 788ff3da2e0SBenjamin Herrenschmidt stb r5,PACAHARDIRQEN(r13) /* Hard Disabled on others */ 78914cf11afSPaul Mackerras 79014cf11afSPaul Mackerras bl .start_kernel 79114cf11afSPaul Mackerras 792f1870f77SAnton Blanchard /* Not reached */ 793f1870f77SAnton Blanchard BUG_OPCODE 79414cf11afSPaul Mackerras 79514cf11afSPaul Mackerras/* 79614cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 79714cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 79814cf11afSPaul Mackerras */ 79914cf11afSPaul Mackerras .section ".bss" 80014cf11afSPaul Mackerras 80114cf11afSPaul Mackerras .align PAGE_SHIFT 80214cf11afSPaul Mackerras 80314cf11afSPaul Mackerras .globl empty_zero_page 80414cf11afSPaul Mackerrasempty_zero_page: 80514cf11afSPaul Mackerras .space PAGE_SIZE 80614cf11afSPaul Mackerras 80714cf11afSPaul Mackerras .globl swapper_pg_dir 80814cf11afSPaul Mackerrasswapper_pg_dir: 809ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 810