114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 1514cf11afSPaul Mackerras * This file contains the low-level support and setup for the 1614cf11afSPaul Mackerras * PowerPC-64 platform, including trap and interrupt dispatch. 1714cf11afSPaul Mackerras * 1814cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 1914cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2014cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2114cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2214cf11afSPaul Mackerras */ 2314cf11afSPaul Mackerras 2414cf11afSPaul Mackerras#include <linux/threads.h> 25b5bbeb23SPaul Mackerras#include <asm/reg.h> 2614cf11afSPaul Mackerras#include <asm/page.h> 2714cf11afSPaul Mackerras#include <asm/mmu.h> 2814cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3014cf11afSPaul Mackerras#include <asm/bug.h> 3114cf11afSPaul Mackerras#include <asm/cputable.h> 3214cf11afSPaul Mackerras#include <asm/setup.h> 3314cf11afSPaul Mackerras#include <asm/hvcall.h> 34c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 356cb7bfebSDavid Gibson#include <asm/thread_info.h> 363f639ee8SStephen Rothwell#include <asm/firmware.h> 3716a15a30SStephen Rothwell#include <asm/page_64.h> 38f9ff0f30SStephen Rothwell#include <asm/exception.h> 39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 4014cf11afSPaul Mackerras 4114cf11afSPaul Mackerras/* 4214cf11afSPaul Mackerras * We layout physical memory as follows: 4314cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code 4414cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs 4514cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs 4614cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table 4714cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area 4814cf11afSPaul Mackerras * 0x8000 - : Early init and support code 4914cf11afSPaul Mackerras */ 5014cf11afSPaul Mackerras 5114cf11afSPaul Mackerras/* 5214cf11afSPaul Mackerras * SPRG Usage 5314cf11afSPaul Mackerras * 5414cf11afSPaul Mackerras * Register Definition 5514cf11afSPaul Mackerras * 5614cf11afSPaul Mackerras * SPRG0 reserved for hypervisor 5714cf11afSPaul Mackerras * SPRG1 temp - used to save gpr 5814cf11afSPaul Mackerras * SPRG2 temp - used to save gpr 5914cf11afSPaul Mackerras * SPRG3 virt addr of paca 6014cf11afSPaul Mackerras */ 6114cf11afSPaul Mackerras 6214cf11afSPaul Mackerras/* 6314cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 6414cf11afSPaul Mackerras * For pSeries: 6514cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 6614cf11afSPaul Mackerras * 2. The kernel is entered at __start 6714cf11afSPaul Mackerras * 6814cf11afSPaul Mackerras * For iSeries: 6914cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 7014cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 7114cf11afSPaul Mackerras */ 7214cf11afSPaul Mackerras 7314cf11afSPaul Mackerras .text 7414cf11afSPaul Mackerras .globl _stext 7514cf11afSPaul Mackerras_stext: 7614cf11afSPaul Mackerras_GLOBAL(__start) 7714cf11afSPaul Mackerras /* NOP this out unconditionally */ 7814cf11afSPaul MackerrasBEGIN_FTR_SECTION 7914cf11afSPaul Mackerras b .__start_initialization_multiplatform 8014cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8114cf11afSPaul Mackerras 8214cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8314cf11afSPaul Mackerras trap 8414cf11afSPaul Mackerras 851f6a93e4SPaul Mackerras /* Secondary processors spin on this value until it becomes nonzero. 861f6a93e4SPaul Mackerras * When it does it contains the real address of the descriptor 871f6a93e4SPaul Mackerras * of the function that the cpu should jump to to continue 881f6a93e4SPaul Mackerras * initialization. 891f6a93e4SPaul Mackerras */ 9014cf11afSPaul Mackerras .globl __secondary_hold_spinloop 9114cf11afSPaul Mackerras__secondary_hold_spinloop: 9214cf11afSPaul Mackerras .llong 0x0 9314cf11afSPaul Mackerras 9414cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9514cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9614cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9714cf11afSPaul Mackerras__secondary_hold_acknowledge: 9814cf11afSPaul Mackerras .llong 0x0 9914cf11afSPaul Mackerras 1001dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES 1011dce0e30SMichael Ellerman /* 1021dce0e30SMichael Ellerman * At offset 0x20, there is a pointer to iSeries LPAR data. 1031dce0e30SMichael Ellerman * This is required by the hypervisor 1041dce0e30SMichael Ellerman */ 1051dce0e30SMichael Ellerman . = 0x20 1061dce0e30SMichael Ellerman .llong hvReleaseData-KERNELBASE 1071dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */ 1081dce0e30SMichael Ellerman 1098b8b0cc1SMilton Miller#ifdef CONFIG_CRASH_DUMP 1108b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 1118b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 1128b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 1138b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1148b8b0cc1SMilton Miller * observing the alignment requirement. 1158b8b0cc1SMilton Miller */ 1168b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1178b8b0cc1SMilton Miller . = 0x5c 1188b8b0cc1SMilton Miller .globl __run_at_load 1198b8b0cc1SMilton Miller__run_at_load: 1208b8b0cc1SMilton Miller .long 0x72756e30 /* "run0" -- relocate to 0 by default */ 1218b8b0cc1SMilton Miller#endif 1228b8b0cc1SMilton Miller 12314cf11afSPaul Mackerras . = 0x60 12414cf11afSPaul Mackerras/* 12575423b7bSGeoff Levand * The following code is used to hold secondary processors 12675423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 12714cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 12814cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 12914cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1301f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1311f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 13214cf11afSPaul Mackerras */ 1331f6a93e4SPaul Mackerras .globl __secondary_hold 1341f6a93e4SPaul Mackerras__secondary_hold: 13514cf11afSPaul Mackerras mfmsr r24 13614cf11afSPaul Mackerras ori r24,r24,MSR_RI 13714cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 13814cf11afSPaul Mackerras 139f1870f77SAnton Blanchard /* Grab our physical cpu number */ 14014cf11afSPaul Mackerras mr r24,r3 14114cf11afSPaul Mackerras 14214cf11afSPaul Mackerras /* Tell the master cpu we're here */ 14314cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 14414cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 145e31aa453SPaul Mackerras std r24,__secondary_hold_acknowledge-_stext(0) 14614cf11afSPaul Mackerras sync 14714cf11afSPaul Mackerras 14814cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 149e31aa453SPaul Mackerras100: ld r4,__secondary_hold_spinloop-_stext(0) 1501f6a93e4SPaul Mackerras cmpdi 0,r4,0 1511f6a93e4SPaul Mackerras beq 100b 15214cf11afSPaul Mackerras 153f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 1541f6a93e4SPaul Mackerras ld r4,0(r4) /* deref function descriptor */ 155758438a7SMichael Ellerman mtctr r4 15614cf11afSPaul Mackerras mr r3,r24 157758438a7SMichael Ellerman bctr 15814cf11afSPaul Mackerras#else 15914cf11afSPaul Mackerras BUG_OPCODE 16014cf11afSPaul Mackerras#endif 16114cf11afSPaul Mackerras 16214cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 16314cf11afSPaul Mackerras .section ".toc","aw" 16414cf11afSPaul Mackerrasexception_marker: 16514cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 16614cf11afSPaul Mackerras .text 16714cf11afSPaul Mackerras 16814cf11afSPaul Mackerras/* 16914cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries 17014cf11afSPaul Mackerras * This code runs with relocation off. 1711f6a93e4SPaul Mackerras * Code from here to __end_interrupts gets copied down to real 1721f6a93e4SPaul Mackerras * address 0x100 when we are running a relocatable kernel. 1731f6a93e4SPaul Mackerras * Therefore any relative branches in this section must only 1741f6a93e4SPaul Mackerras * branch to labels in this section. 17514cf11afSPaul Mackerras */ 17614cf11afSPaul Mackerras . = 0x100 17714cf11afSPaul Mackerras .globl __start_interrupts 17814cf11afSPaul Mackerras__start_interrupts: 17914cf11afSPaul Mackerras 18014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x100, system_reset) 18114cf11afSPaul Mackerras 18214cf11afSPaul Mackerras . = 0x200 18314cf11afSPaul Mackerras_machine_check_pSeries: 18414cf11afSPaul Mackerras HMT_MEDIUM 185b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 18614cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 18714cf11afSPaul Mackerras 18814cf11afSPaul Mackerras . = 0x300 18914cf11afSPaul Mackerras .globl data_access_pSeries 19014cf11afSPaul Mackerrasdata_access_pSeries: 19114cf11afSPaul Mackerras HMT_MEDIUM 192b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 19314cf11afSPaul MackerrasBEGIN_FTR_SECTION 194b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 195b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 196b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 19714cf11afSPaul Mackerras srdi r13,r13,60 19814cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 19914cf11afSPaul Mackerras mfcr r12 20014cf11afSPaul Mackerras cmpwi r13,0x2c 2013ccfc65cSPaul Mackerras beq do_stab_bolted_pSeries 20214cf11afSPaul Mackerras mtcrf 0x80,r12 203b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 20414cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 20514cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common) 20614cf11afSPaul Mackerras 20714cf11afSPaul Mackerras . = 0x380 20814cf11afSPaul Mackerras .globl data_access_slb_pSeries 20914cf11afSPaul Mackerrasdata_access_slb_pSeries: 21014cf11afSPaul Mackerras HMT_MEDIUM 211b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 212b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 2133c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 2143c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_DAR 21514cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 2163c726f8dSBenjamin Herrenschmidt mfcr r9 2173c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 2183c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 2193c726f8dSBenjamin Herrenschmidt cmpdi r3,0 2203c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 2213c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 22214cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 22314cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 22414cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2253c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2263c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 227b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2281f6a93e4SPaul Mackerras#ifndef CONFIG_RELOCATABLE 2291f6a93e4SPaul Mackerras b .slb_miss_realmode 2301f6a93e4SPaul Mackerras#else 2311f6a93e4SPaul Mackerras /* 2321f6a93e4SPaul Mackerras * We can't just use a direct branch to .slb_miss_realmode 2331f6a93e4SPaul Mackerras * because the distance from here to there depends on where 2341f6a93e4SPaul Mackerras * the kernel ends up being put. 2351f6a93e4SPaul Mackerras */ 2361f6a93e4SPaul Mackerras mfctr r11 2371f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 2381f6a93e4SPaul Mackerras LOAD_HANDLER(r10, .slb_miss_realmode) 2391f6a93e4SPaul Mackerras mtctr r10 2401f6a93e4SPaul Mackerras bctr 2411f6a93e4SPaul Mackerras#endif 24214cf11afSPaul Mackerras 24314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x400, instruction_access) 24414cf11afSPaul Mackerras 24514cf11afSPaul Mackerras . = 0x480 24614cf11afSPaul Mackerras .globl instruction_access_slb_pSeries 24714cf11afSPaul Mackerrasinstruction_access_slb_pSeries: 24814cf11afSPaul Mackerras HMT_MEDIUM 249b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 250b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 2513c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 2523c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */ 25314cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 2543c726f8dSBenjamin Herrenschmidt mfcr r9 2553c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 2563c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 2573c726f8dSBenjamin Herrenschmidt cmpdi r3,0 2583c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 2593c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 26014cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 26114cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 26214cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2633c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2643c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 265b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2661f6a93e4SPaul Mackerras#ifndef CONFIG_RELOCATABLE 2671f6a93e4SPaul Mackerras b .slb_miss_realmode 2681f6a93e4SPaul Mackerras#else 2691f6a93e4SPaul Mackerras mfctr r11 2701f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 2711f6a93e4SPaul Mackerras LOAD_HANDLER(r10, .slb_miss_realmode) 2721f6a93e4SPaul Mackerras mtctr r10 2731f6a93e4SPaul Mackerras bctr 2741f6a93e4SPaul Mackerras#endif 27514cf11afSPaul Mackerras 276d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt) 27714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x600, alignment) 27814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x700, program_check) 27914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x800, fp_unavailable) 280d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x900, decrementer) 28114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xa00, trap_0a) 28214cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xb00, trap_0b) 28314cf11afSPaul Mackerras 28414cf11afSPaul Mackerras . = 0xc00 28514cf11afSPaul Mackerras .globl system_call_pSeries 28614cf11afSPaul Mackerrassystem_call_pSeries: 28714cf11afSPaul Mackerras HMT_MEDIUM 288745a14ccSPaul MackerrasBEGIN_FTR_SECTION 289745a14ccSPaul Mackerras cmpdi r0,0x1ebe 290745a14ccSPaul Mackerras beq- 1f 291745a14ccSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_REAL_LE) 29214cf11afSPaul Mackerras mr r9,r13 293b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 294b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0 2951f6a93e4SPaul Mackerras ld r12,PACAKBASE(r13) 2961f6a93e4SPaul Mackerras ld r10,PACAKMSR(r13) 2971f6a93e4SPaul Mackerras LOAD_HANDLER(r12, system_call_entry) 298b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12 299b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 300b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10 30114cf11afSPaul Mackerras rfid 30214cf11afSPaul Mackerras b . /* prevent speculative execution */ 30314cf11afSPaul Mackerras 304745a14ccSPaul Mackerras/* Fast LE/BE switch system call */ 305745a14ccSPaul Mackerras1: mfspr r12,SPRN_SRR1 306745a14ccSPaul Mackerras xori r12,r12,MSR_LE 307745a14ccSPaul Mackerras mtspr SPRN_SRR1,r12 308745a14ccSPaul Mackerras rfid /* return to userspace */ 309745a14ccSPaul Mackerras b . 310745a14ccSPaul Mackerras 31114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xd00, single_step) 31214cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xe00, trap_0e) 31314cf11afSPaul Mackerras 31414cf11afSPaul Mackerras /* We need to deal with the Altivec unavailable exception 31514cf11afSPaul Mackerras * here which is at 0xf20, thus in the middle of the 31614cf11afSPaul Mackerras * prolog code of the PerformanceMonitor one. A little 31714cf11afSPaul Mackerras * trickery is thus necessary 31814cf11afSPaul Mackerras */ 31914cf11afSPaul Mackerras . = 0xf00 32014cf11afSPaul Mackerras b performance_monitor_pSeries 32114cf11afSPaul Mackerras 32210e34392SMichael Neuling . = 0xf20 32310e34392SMichael Neuling b altivec_unavailable_pSeries 32414cf11afSPaul Mackerras 325ce48b210SMichael Neuling . = 0xf40 326ce48b210SMichael Neuling b vsx_unavailable_pSeries 327ce48b210SMichael Neuling 328acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 329acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1200, cbe_system_error) 330acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 33114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint) 332acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 333acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1600, cbe_maintenance) 334acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 33514cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1700, altivec_assist) 336acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 337acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1800, cbe_thermal) 338acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 33914cf11afSPaul Mackerras 34014cf11afSPaul Mackerras . = 0x3000 34114cf11afSPaul Mackerras 34214cf11afSPaul Mackerras/*** pSeries interrupt support ***/ 34314cf11afSPaul Mackerras 34414cf11afSPaul Mackerras /* moved from 0xf00 */ 345449d846dSLivio Soares STD_EXCEPTION_PSERIES(., performance_monitor) 34610e34392SMichael Neuling STD_EXCEPTION_PSERIES(., altivec_unavailable) 347ce48b210SMichael Neuling STD_EXCEPTION_PSERIES(., vsx_unavailable) 348d04c56f7SPaul Mackerras 349d04c56f7SPaul Mackerras/* 350d04c56f7SPaul Mackerras * An interrupt came in while soft-disabled; clear EE in SRR1, 351d04c56f7SPaul Mackerras * clear paca->hard_enabled and return. 352d04c56f7SPaul Mackerras */ 353d04c56f7SPaul Mackerrasmasked_interrupt: 354d04c56f7SPaul Mackerras stb r10,PACAHARDIRQEN(r13) 355d04c56f7SPaul Mackerras mtcrf 0x80,r9 356d04c56f7SPaul Mackerras ld r9,PACA_EXGEN+EX_R9(r13) 357d04c56f7SPaul Mackerras mfspr r10,SPRN_SRR1 358d04c56f7SPaul Mackerras rldicl r10,r10,48,1 /* clear MSR_EE */ 359d04c56f7SPaul Mackerras rotldi r10,r10,16 360d04c56f7SPaul Mackerras mtspr SPRN_SRR1,r10 361d04c56f7SPaul Mackerras ld r10,PACA_EXGEN+EX_R10(r13) 362d04c56f7SPaul Mackerras mfspr r13,SPRN_SPRG1 363d04c56f7SPaul Mackerras rfid 364d04c56f7SPaul Mackerras b . 36514cf11afSPaul Mackerras 36614cf11afSPaul Mackerras .align 7 3673ccfc65cSPaul Mackerrasdo_stab_bolted_pSeries: 36814cf11afSPaul Mackerras mtcrf 0x80,r12 369b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 37014cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted) 37114cf11afSPaul Mackerras 3729a955167SPaul Mackerras#ifdef CONFIG_PPC_PSERIES 37314cf11afSPaul Mackerras/* 3749a955167SPaul Mackerras * Vectors for the FWNMI option. Share common code. 3759a955167SPaul Mackerras */ 3769a955167SPaul Mackerras .globl system_reset_fwnmi 3779a955167SPaul Mackerras .align 7 3789a955167SPaul Mackerrassystem_reset_fwnmi: 3799a955167SPaul Mackerras HMT_MEDIUM 3809a955167SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3819a955167SPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common) 3829a955167SPaul Mackerras 3839a955167SPaul Mackerras .globl machine_check_fwnmi 3849a955167SPaul Mackerras .align 7 3859a955167SPaul Mackerrasmachine_check_fwnmi: 3869a955167SPaul Mackerras HMT_MEDIUM 3879a955167SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3889a955167SPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 3899a955167SPaul Mackerras 3909a955167SPaul Mackerras#endif /* CONFIG_PPC_PSERIES */ 3919a955167SPaul Mackerras 3929a955167SPaul Mackerras#ifdef __DISABLED__ 3939a955167SPaul Mackerras/* 3943c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual, 3953c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement 3963c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables 3973c726f8dSBenjamin Herrenschmidt */ 3983c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries: 3993c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 4003c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 4013c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 4023c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 4033c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 4043c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 4053c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 4063c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 4073c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 4083c726f8dSBenjamin Herrenschmidt clrrdi r12,r13,32 4093c726f8dSBenjamin Herrenschmidt mfmsr r10 4103c726f8dSBenjamin Herrenschmidt mfspr r11,SRR0 /* save SRR0 */ 4113c726f8dSBenjamin Herrenschmidt ori r12,r12,slb_miss_user_common@l /* virt addr of handler */ 4123c726f8dSBenjamin Herrenschmidt ori r10,r10,MSR_IR|MSR_DR|MSR_RI 4133c726f8dSBenjamin Herrenschmidt mtspr SRR0,r12 4143c726f8dSBenjamin Herrenschmidt mfspr r12,SRR1 /* and SRR1 */ 4153c726f8dSBenjamin Herrenschmidt mtspr SRR1,r10 4163c726f8dSBenjamin Herrenschmidt rfid 4173c726f8dSBenjamin Herrenschmidt b . /* prevent spec. execution */ 4183c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 4193c726f8dSBenjamin Herrenschmidt 4209a955167SPaul Mackerras .align 7 4219a955167SPaul Mackerras .globl __end_interrupts 4229a955167SPaul Mackerras__end_interrupts: 4239a955167SPaul Mackerras 4243c726f8dSBenjamin Herrenschmidt/* 4259a955167SPaul Mackerras * Code from here down to __end_handlers is invoked from the 4261f6a93e4SPaul Mackerras * exception prologs above. Because the prologs assemble the 4271f6a93e4SPaul Mackerras * addresses of these handlers using the LOAD_HANDLER macro, 4281f6a93e4SPaul Mackerras * which uses an addi instruction, these handlers must be in 4291f6a93e4SPaul Mackerras * the first 32k of the kernel image. 43014cf11afSPaul Mackerras */ 4319e4859efSStephen Rothwell 43214cf11afSPaul Mackerras/*** Common interrupt handlers ***/ 43314cf11afSPaul Mackerras 43414cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception) 43514cf11afSPaul Mackerras 43614cf11afSPaul Mackerras /* 43714cf11afSPaul Mackerras * Machine check is different because we use a different 43814cf11afSPaul Mackerras * save area: PACA_EXMC instead of PACA_EXGEN. 43914cf11afSPaul Mackerras */ 44014cf11afSPaul Mackerras .align 7 44114cf11afSPaul Mackerras .globl machine_check_common 44214cf11afSPaul Mackerrasmachine_check_common: 44314cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC) 444f39224a8SPaul Mackerras FINISH_NAP 44514cf11afSPaul Mackerras DISABLE_INTS 44614cf11afSPaul Mackerras bl .save_nvgprs 44714cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 44814cf11afSPaul Mackerras bl .machine_check_exception 44914cf11afSPaul Mackerras b .ret_from_except 45014cf11afSPaul Mackerras 45114cf11afSPaul Mackerras STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt) 45214cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception) 45314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception) 45414cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception) 45514cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception) 456f39224a8SPaul Mackerras STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception) 45714cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception) 45814cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 45914cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception) 46014cf11afSPaul Mackerras#else 46114cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception) 46214cf11afSPaul Mackerras#endif 463acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 464acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception) 465acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception) 466acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception) 467acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 46814cf11afSPaul Mackerras 4691f6a93e4SPaul Mackerras .align 7 4701f6a93e4SPaul Mackerrassystem_call_entry: 4711f6a93e4SPaul Mackerras b system_call_common 4721f6a93e4SPaul Mackerras 47314cf11afSPaul Mackerras/* 47414cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad. 47514cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca, 47614cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer, 47714cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 47814cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there, 47914cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics. 48014cf11afSPaul Mackerras */ 48114cf11afSPaul Mackerrasbad_stack: 48214cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 48314cf11afSPaul Mackerras subi r1,r1,64+INT_FRAME_SIZE 48414cf11afSPaul Mackerras std r9,_CCR(r1) 48514cf11afSPaul Mackerras std r10,GPR1(r1) 48614cf11afSPaul Mackerras std r11,_NIP(r1) 48714cf11afSPaul Mackerras std r12,_MSR(r1) 488b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 489b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 49014cf11afSPaul Mackerras std r11,_DAR(r1) 49114cf11afSPaul Mackerras std r12,_DSISR(r1) 49214cf11afSPaul Mackerras mflr r10 49314cf11afSPaul Mackerras mfctr r11 49414cf11afSPaul Mackerras mfxer r12 49514cf11afSPaul Mackerras std r10,_LINK(r1) 49614cf11afSPaul Mackerras std r11,_CTR(r1) 49714cf11afSPaul Mackerras std r12,_XER(r1) 49814cf11afSPaul Mackerras SAVE_GPR(0,r1) 49914cf11afSPaul Mackerras SAVE_GPR(2,r1) 50014cf11afSPaul Mackerras SAVE_4GPRS(3,r1) 50114cf11afSPaul Mackerras SAVE_2GPRS(7,r1) 50214cf11afSPaul Mackerras SAVE_10GPRS(12,r1) 50314cf11afSPaul Mackerras SAVE_10GPRS(22,r1) 50468730401SOlof Johansson lhz r12,PACA_TRAP_SAVE(r13) 50568730401SOlof Johansson std r12,_TRAP(r1) 50614cf11afSPaul Mackerras addi r11,r1,INT_FRAME_SIZE 50714cf11afSPaul Mackerras std r11,0(r1) 50814cf11afSPaul Mackerras li r12,0 50914cf11afSPaul Mackerras std r12,0(r11) 51014cf11afSPaul Mackerras ld r2,PACATOC(r13) 51114cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 51214cf11afSPaul Mackerras bl .kernel_bad_stack 51314cf11afSPaul Mackerras b 1b 51414cf11afSPaul Mackerras 51514cf11afSPaul Mackerras/* 51614cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR, 51714cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12, 51814cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen. 51914cf11afSPaul Mackerras */ 52014cf11afSPaul Mackerras .align 7 52114cf11afSPaul Mackerras .globl data_access_common 52214cf11afSPaul Mackerrasdata_access_common: 523b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 52414cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 525b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 52614cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 52714cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN) 52814cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 52914cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 53014cf11afSPaul Mackerras li r5,0x300 53114cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 53214cf11afSPaul Mackerras 53314cf11afSPaul Mackerras .align 7 53414cf11afSPaul Mackerras .globl instruction_access_common 53514cf11afSPaul Mackerrasinstruction_access_common: 53614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN) 53714cf11afSPaul Mackerras ld r3,_NIP(r1) 53814cf11afSPaul Mackerras andis. r4,r12,0x5820 53914cf11afSPaul Mackerras li r5,0x400 54014cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 54114cf11afSPaul Mackerras 5423c726f8dSBenjamin Herrenschmidt/* 5433c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual 5443c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used 5453c726f8dSBenjamin Herrenschmidt */ 5463c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5473c726f8dSBenjamin Herrenschmidt .align 7 5483c726f8dSBenjamin Herrenschmidt .globl slb_miss_user_common 5493c726f8dSBenjamin Herrenschmidtslb_miss_user_common: 5503c726f8dSBenjamin Herrenschmidt mflr r10 5513c726f8dSBenjamin Herrenschmidt std r3,PACA_EXGEN+EX_DAR(r13) 5523c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXGEN+EX_CCR(r13) 5533c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_LR(r13) 5543c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_SRR0(r13) 5553c726f8dSBenjamin Herrenschmidt bl .slb_allocate_user 5563c726f8dSBenjamin Herrenschmidt 5573c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_LR(r13) 5583c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXGEN+EX_R3(r13) 5593c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXGEN+EX_CCR(r13) 5603c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_SRR0(r13) 5613c726f8dSBenjamin Herrenschmidt mtlr r10 5623c726f8dSBenjamin Herrenschmidt beq- slb_miss_fault 5633c726f8dSBenjamin Herrenschmidt 5643c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 5653c726f8dSBenjamin Herrenschmidt beq- unrecov_user_slb 5663c726f8dSBenjamin Herrenschmidt mfmsr r10 5673c726f8dSBenjamin Herrenschmidt 5683c726f8dSBenjamin Herrenschmidt.machine push 5693c726f8dSBenjamin Herrenschmidt.machine "power4" 5703c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 5713c726f8dSBenjamin Herrenschmidt.machine pop 5723c726f8dSBenjamin Herrenschmidt 5733c726f8dSBenjamin Herrenschmidt clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */ 5743c726f8dSBenjamin Herrenschmidt mtmsrd r10,1 5753c726f8dSBenjamin Herrenschmidt 5763c726f8dSBenjamin Herrenschmidt mtspr SRR0,r11 5773c726f8dSBenjamin Herrenschmidt mtspr SRR1,r12 5783c726f8dSBenjamin Herrenschmidt 5793c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXGEN+EX_R9(r13) 5803c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_R10(r13) 5813c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_R11(r13) 5823c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXGEN+EX_R12(r13) 5833c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXGEN+EX_R13(r13) 5843c726f8dSBenjamin Herrenschmidt rfid 5853c726f8dSBenjamin Herrenschmidt b . 5863c726f8dSBenjamin Herrenschmidt 5873c726f8dSBenjamin Herrenschmidtslb_miss_fault: 5883c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN) 5893c726f8dSBenjamin Herrenschmidt ld r4,PACA_EXGEN+EX_DAR(r13) 5903c726f8dSBenjamin Herrenschmidt li r5,0 5913c726f8dSBenjamin Herrenschmidt std r4,_DAR(r1) 5923c726f8dSBenjamin Herrenschmidt std r5,_DSISR(r1) 5933ccfc65cSPaul Mackerras b handle_page_fault 5943c726f8dSBenjamin Herrenschmidt 5953c726f8dSBenjamin Herrenschmidtunrecov_user_slb: 5963c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN) 5973c726f8dSBenjamin Herrenschmidt DISABLE_INTS 5983c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 5993c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 6003c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 6013c726f8dSBenjamin Herrenschmidt b 1b 6023c726f8dSBenjamin Herrenschmidt 6033c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 6043c726f8dSBenjamin Herrenschmidt 6053c726f8dSBenjamin Herrenschmidt 6063c726f8dSBenjamin Herrenschmidt/* 6073c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR, 6083c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return 6093c726f8dSBenjamin Herrenschmidt * r3 has the faulting address 6103c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb. 6113c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3 6123c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure. 6133c726f8dSBenjamin Herrenschmidt */ 6143c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode) 6153c726f8dSBenjamin Herrenschmidt mflr r10 6161f6a93e4SPaul Mackerras#ifdef CONFIG_RELOCATABLE 6171f6a93e4SPaul Mackerras mtctr r11 6181f6a93e4SPaul Mackerras#endif 6193c726f8dSBenjamin Herrenschmidt 6203c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 6213c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_LR(r13) /* save LR */ 6223c726f8dSBenjamin Herrenschmidt 6233c726f8dSBenjamin Herrenschmidt bl .slb_allocate_realmode 6243c726f8dSBenjamin Herrenschmidt 6253c726f8dSBenjamin Herrenschmidt /* All done -- return from exception. */ 6263c726f8dSBenjamin Herrenschmidt 6273c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_LR(r13) 6283c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXSLB+EX_R3(r13) 6293c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 6303c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6313f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6323356bb9fSDavid Gibson ld r11,PACALPPACAPTR(r13) 6333356bb9fSDavid Gibson ld r11,LPPACASRR0(r11) /* get SRR0 value */ 6343f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6353c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6363c726f8dSBenjamin Herrenschmidt 6373c726f8dSBenjamin Herrenschmidt mtlr r10 6383c726f8dSBenjamin Herrenschmidt 6393c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 640320787c7SPaul Mackerras beq- 2f 6413c726f8dSBenjamin Herrenschmidt 6423c726f8dSBenjamin Herrenschmidt.machine push 6433c726f8dSBenjamin Herrenschmidt.machine "power4" 6443c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 6453c726f8dSBenjamin Herrenschmidt mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */ 6463c726f8dSBenjamin Herrenschmidt.machine pop 6473c726f8dSBenjamin Herrenschmidt 6483c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6493f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6503c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR0,r11 6513c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR1,r12 6523f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6533c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6543c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXSLB+EX_R9(r13) 6553c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_R10(r13) 6563c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R11(r13) 6573c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R12(r13) 6583c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXSLB+EX_R13(r13) 6593c726f8dSBenjamin Herrenschmidt rfid 6603c726f8dSBenjamin Herrenschmidt b . /* prevent speculative execution */ 6613c726f8dSBenjamin Herrenschmidt 662320787c7SPaul Mackerras2: 663320787c7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 664320787c7SPaul MackerrasBEGIN_FW_FTR_SECTION 665320787c7SPaul Mackerras b unrecov_slb 666320787c7SPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 667320787c7SPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 668320787c7SPaul Mackerras mfspr r11,SPRN_SRR0 6691f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 670320787c7SPaul Mackerras LOAD_HANDLER(r10,unrecov_slb) 671320787c7SPaul Mackerras mtspr SPRN_SRR0,r10 6721f6a93e4SPaul Mackerras ld r10,PACAKMSR(r13) 673320787c7SPaul Mackerras mtspr SPRN_SRR1,r10 674320787c7SPaul Mackerras rfid 675320787c7SPaul Mackerras b . 676320787c7SPaul Mackerras 6773c726f8dSBenjamin Herrenschmidtunrecov_slb: 6783c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB) 6793c726f8dSBenjamin Herrenschmidt DISABLE_INTS 6803c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 6813c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 6823c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 6833c726f8dSBenjamin Herrenschmidt b 1b 6843c726f8dSBenjamin Herrenschmidt 68514cf11afSPaul Mackerras .align 7 68614cf11afSPaul Mackerras .globl hardware_interrupt_common 68714cf11afSPaul Mackerras .globl hardware_interrupt_entry 68814cf11afSPaul Mackerrashardware_interrupt_common: 68914cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN) 690f39224a8SPaul Mackerras FINISH_NAP 69114cf11afSPaul Mackerrashardware_interrupt_entry: 69214cf11afSPaul Mackerras DISABLE_INTS 693a416561bSOlof JohanssonBEGIN_FTR_SECTION 694cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on 695a416561bSOlof JohanssonEND_FTR_SECTION_IFSET(CPU_FTR_CTRL) 69614cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 69714cf11afSPaul Mackerras bl .do_IRQ 69814cf11afSPaul Mackerras b .ret_from_except_lite 69914cf11afSPaul Mackerras 700f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 701f39224a8SPaul Mackerraspower4_fixup_nap: 702f39224a8SPaul Mackerras andc r9,r9,r10 703f39224a8SPaul Mackerras std r9,TI_LOCAL_FLAGS(r11) 704f39224a8SPaul Mackerras ld r10,_LINK(r1) /* make idle task do the */ 705f39224a8SPaul Mackerras std r10,_NIP(r1) /* equivalent of a blr */ 706f39224a8SPaul Mackerras blr 707f39224a8SPaul Mackerras#endif 708f39224a8SPaul Mackerras 70914cf11afSPaul Mackerras .align 7 71014cf11afSPaul Mackerras .globl alignment_common 71114cf11afSPaul Mackerrasalignment_common: 712b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 71314cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 714b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 71514cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 71614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN) 71714cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 71814cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 71914cf11afSPaul Mackerras std r3,_DAR(r1) 72014cf11afSPaul Mackerras std r4,_DSISR(r1) 72114cf11afSPaul Mackerras bl .save_nvgprs 72214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 72314cf11afSPaul Mackerras ENABLE_INTS 72414cf11afSPaul Mackerras bl .alignment_exception 72514cf11afSPaul Mackerras b .ret_from_except 72614cf11afSPaul Mackerras 72714cf11afSPaul Mackerras .align 7 72814cf11afSPaul Mackerras .globl program_check_common 72914cf11afSPaul Mackerrasprogram_check_common: 73014cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN) 73114cf11afSPaul Mackerras bl .save_nvgprs 73214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 73314cf11afSPaul Mackerras ENABLE_INTS 73414cf11afSPaul Mackerras bl .program_check_exception 73514cf11afSPaul Mackerras b .ret_from_except 73614cf11afSPaul Mackerras 73714cf11afSPaul Mackerras .align 7 73814cf11afSPaul Mackerras .globl fp_unavailable_common 73914cf11afSPaul Mackerrasfp_unavailable_common: 74014cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN) 7413ccfc65cSPaul Mackerras bne 1f /* if from user, just load it up */ 74214cf11afSPaul Mackerras bl .save_nvgprs 74314cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 74414cf11afSPaul Mackerras ENABLE_INTS 74514cf11afSPaul Mackerras bl .kernel_fp_unavailable_exception 74614cf11afSPaul Mackerras BUG_OPCODE 7476f3d8e69SMichael Neuling1: bl .load_up_fpu 7486f3d8e69SMichael Neuling b fast_exception_return 74914cf11afSPaul Mackerras 75014cf11afSPaul Mackerras .align 7 75114cf11afSPaul Mackerras .globl altivec_unavailable_common 75214cf11afSPaul Mackerrasaltivec_unavailable_common: 75314cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN) 75414cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 75514cf11afSPaul MackerrasBEGIN_FTR_SECTION 7566f3d8e69SMichael Neuling beq 1f 7576f3d8e69SMichael Neuling bl .load_up_altivec 7586f3d8e69SMichael Neuling b fast_exception_return 7596f3d8e69SMichael Neuling1: 76014cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) 76114cf11afSPaul Mackerras#endif 76214cf11afSPaul Mackerras bl .save_nvgprs 76314cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 76414cf11afSPaul Mackerras ENABLE_INTS 76514cf11afSPaul Mackerras bl .altivec_unavailable_exception 76614cf11afSPaul Mackerras b .ret_from_except 76714cf11afSPaul Mackerras 7689a955167SPaul Mackerras .align 7 7699a955167SPaul Mackerras .globl vsx_unavailable_common 7709a955167SPaul Mackerrasvsx_unavailable_common: 7719a955167SPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN) 7729a955167SPaul Mackerras#ifdef CONFIG_VSX 7739a955167SPaul MackerrasBEGIN_FTR_SECTION 7749a955167SPaul Mackerras bne .load_up_vsx 7759a955167SPaul Mackerras1: 7769a955167SPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_VSX) 7779a955167SPaul Mackerras#endif 7789a955167SPaul Mackerras bl .save_nvgprs 7799a955167SPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 7809a955167SPaul Mackerras ENABLE_INTS 7819a955167SPaul Mackerras bl .vsx_unavailable_exception 7829a955167SPaul Mackerras b .ret_from_except 7839a955167SPaul Mackerras 7849a955167SPaul Mackerras .align 7 7859a955167SPaul Mackerras .globl __end_handlers 7869a955167SPaul Mackerras__end_handlers: 7879a955167SPaul Mackerras 7889a955167SPaul Mackerras/* 7899a955167SPaul Mackerras * Return from an exception with minimal checks. 7909a955167SPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON. 7919a955167SPaul Mackerras * If interrupts have been enabled, or anything has been 7929a955167SPaul Mackerras * done that might have changed the scheduling status of 7939a955167SPaul Mackerras * any task or sent any task a signal, you should use 7949a955167SPaul Mackerras * ret_from_except or ret_from_except_lite instead of this. 7959a955167SPaul Mackerras */ 7969a955167SPaul Mackerrasfast_exc_return_irq: /* restores irq state too */ 7979a955167SPaul Mackerras ld r3,SOFTE(r1) 7989a955167SPaul Mackerras TRACE_AND_RESTORE_IRQ(r3); 7999a955167SPaul Mackerras ld r12,_MSR(r1) 8009a955167SPaul Mackerras rldicl r4,r12,49,63 /* get MSR_EE to LSB */ 8019a955167SPaul Mackerras stb r4,PACAHARDIRQEN(r13) /* restore paca->hard_enabled */ 8029a955167SPaul Mackerras b 1f 8039a955167SPaul Mackerras 8049a955167SPaul Mackerras .globl fast_exception_return 8059a955167SPaul Mackerrasfast_exception_return: 8069a955167SPaul Mackerras ld r12,_MSR(r1) 8079a955167SPaul Mackerras1: ld r11,_NIP(r1) 8089a955167SPaul Mackerras andi. r3,r12,MSR_RI /* check if RI is set */ 8099a955167SPaul Mackerras beq- unrecov_fer 8109a955167SPaul Mackerras 8119a955167SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING 8129a955167SPaul Mackerras andi. r3,r12,MSR_PR 8139a955167SPaul Mackerras beq 2f 8149a955167SPaul Mackerras ACCOUNT_CPU_USER_EXIT(r3, r4) 8159a955167SPaul Mackerras2: 8169a955167SPaul Mackerras#endif 8179a955167SPaul Mackerras 8189a955167SPaul Mackerras ld r3,_CCR(r1) 8199a955167SPaul Mackerras ld r4,_LINK(r1) 8209a955167SPaul Mackerras ld r5,_CTR(r1) 8219a955167SPaul Mackerras ld r6,_XER(r1) 8229a955167SPaul Mackerras mtcr r3 8239a955167SPaul Mackerras mtlr r4 8249a955167SPaul Mackerras mtctr r5 8259a955167SPaul Mackerras mtxer r6 8269a955167SPaul Mackerras REST_GPR(0, r1) 8279a955167SPaul Mackerras REST_8GPRS(2, r1) 8289a955167SPaul Mackerras 8299a955167SPaul Mackerras mfmsr r10 8309a955167SPaul Mackerras rldicl r10,r10,48,1 /* clear EE */ 8319a955167SPaul Mackerras rldicr r10,r10,16,61 /* clear RI (LE is 0 already) */ 8329a955167SPaul Mackerras mtmsrd r10,1 8339a955167SPaul Mackerras 8349a955167SPaul Mackerras mtspr SPRN_SRR1,r12 8359a955167SPaul Mackerras mtspr SPRN_SRR0,r11 8369a955167SPaul Mackerras REST_4GPRS(10, r1) 8379a955167SPaul Mackerras ld r1,GPR1(r1) 8389a955167SPaul Mackerras rfid 8399a955167SPaul Mackerras b . /* prevent speculative execution */ 8409a955167SPaul Mackerras 8419a955167SPaul Mackerrasunrecov_fer: 8429a955167SPaul Mackerras bl .save_nvgprs 8439a955167SPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 8449a955167SPaul Mackerras bl .unrecoverable_exception 8459a955167SPaul Mackerras b 1b 8469a955167SPaul Mackerras 84714cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 84814cf11afSPaul Mackerras/* 84914cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk) 85014cf11afSPaul Mackerras * Disable VMX for the task which had it previously, 85114cf11afSPaul Mackerras * and save its vector registers in its thread_struct. 85214cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return. 85314cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every 85414cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers). 85514cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current' 85614cf11afSPaul Mackerras */ 85714cf11afSPaul Mackerras_STATIC(load_up_altivec) 85814cf11afSPaul Mackerras mfmsr r5 /* grab the current MSR */ 85914cf11afSPaul Mackerras oris r5,r5,MSR_VEC@h 86014cf11afSPaul Mackerras mtmsrd r5 /* enable use of VMX now */ 86114cf11afSPaul Mackerras isync 86214cf11afSPaul Mackerras 86314cf11afSPaul Mackerras/* 86414cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too 86514cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU 86614cf11afSPaul Mackerras * to another. Instead we call giveup_altvec in switch_to. 86714cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context 86814cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually 86914cf11afSPaul Mackerras * avoid saving all of the VREGs here... 87014cf11afSPaul Mackerras */ 87114cf11afSPaul Mackerras#ifndef CONFIG_SMP 87214cf11afSPaul Mackerras ld r3,last_task_used_altivec@got(r2) 87314cf11afSPaul Mackerras ld r4,0(r3) 87414cf11afSPaul Mackerras cmpdi 0,r4,0 87514cf11afSPaul Mackerras beq 1f 87614cf11afSPaul Mackerras /* Save VMX state to last_task_used_altivec's THREAD struct */ 87714cf11afSPaul Mackerras addi r4,r4,THREAD 87814cf11afSPaul Mackerras SAVE_32VRS(0,r5,r4) 87914cf11afSPaul Mackerras mfvscr vr0 88014cf11afSPaul Mackerras li r10,THREAD_VSCR 88114cf11afSPaul Mackerras stvx vr0,r10,r4 88214cf11afSPaul Mackerras /* Disable VMX for last_task_used_altivec */ 88314cf11afSPaul Mackerras ld r5,PT_REGS(r4) 88414cf11afSPaul Mackerras ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 88514cf11afSPaul Mackerras lis r6,MSR_VEC@h 88614cf11afSPaul Mackerras andc r4,r4,r6 88714cf11afSPaul Mackerras std r4,_MSR-STACK_FRAME_OVERHEAD(r5) 88814cf11afSPaul Mackerras1: 88914cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 89014cf11afSPaul Mackerras /* Hack: if we get an altivec unavailable trap with VRSAVE 89114cf11afSPaul Mackerras * set to all zeros, we assume this is a broken application 89214cf11afSPaul Mackerras * that fails to set it properly, and thus we switch it to 89314cf11afSPaul Mackerras * all 1's 89414cf11afSPaul Mackerras */ 89514cf11afSPaul Mackerras mfspr r4,SPRN_VRSAVE 89614cf11afSPaul Mackerras cmpdi 0,r4,0 89714cf11afSPaul Mackerras bne+ 1f 89814cf11afSPaul Mackerras li r4,-1 89914cf11afSPaul Mackerras mtspr SPRN_VRSAVE,r4 90014cf11afSPaul Mackerras1: 90114cf11afSPaul Mackerras /* enable use of VMX after return */ 90214cf11afSPaul Mackerras ld r4,PACACURRENT(r13) 90314cf11afSPaul Mackerras addi r5,r4,THREAD /* Get THREAD */ 90414cf11afSPaul Mackerras oris r12,r12,MSR_VEC@h 90514cf11afSPaul Mackerras std r12,_MSR(r1) 90614cf11afSPaul Mackerras li r4,1 90714cf11afSPaul Mackerras li r10,THREAD_VSCR 90814cf11afSPaul Mackerras stw r4,THREAD_USED_VR(r5) 90914cf11afSPaul Mackerras lvx vr0,r10,r5 91014cf11afSPaul Mackerras mtvscr vr0 91114cf11afSPaul Mackerras REST_32VRS(0,r4,r5) 91214cf11afSPaul Mackerras#ifndef CONFIG_SMP 91314cf11afSPaul Mackerras /* Update last_task_used_math to 'current' */ 91414cf11afSPaul Mackerras subi r4,r5,THREAD /* Back to 'current' */ 91514cf11afSPaul Mackerras std r4,0(r3) 91614cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 91714cf11afSPaul Mackerras /* restore registers and return */ 9186f3d8e69SMichael Neuling blr 91914cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */ 92014cf11afSPaul Mackerras 921ce48b210SMichael Neuling#ifdef CONFIG_VSX 922ce48b210SMichael Neuling/* 923ce48b210SMichael Neuling * load_up_vsx(unused, unused, tsk) 924ce48b210SMichael Neuling * Disable VSX for the task which had it previously, 925ce48b210SMichael Neuling * and save its vector registers in its thread_struct. 926ce48b210SMichael Neuling * Reuse the fp and vsx saves, but first check to see if they have 927ce48b210SMichael Neuling * been saved already. 928ce48b210SMichael Neuling * On entry: r13 == 'current' && last_task_used_vsx != 'current' 929ce48b210SMichael Neuling */ 930ce48b210SMichael Neuling_STATIC(load_up_vsx) 931ce48b210SMichael Neuling/* Load FP and VSX registers if they haven't been done yet */ 932ce48b210SMichael Neuling andi. r5,r12,MSR_FP 933ce48b210SMichael Neuling beql+ load_up_fpu /* skip if already loaded */ 934ce48b210SMichael Neuling andis. r5,r12,MSR_VEC@h 935ce48b210SMichael Neuling beql+ load_up_altivec /* skip if already loaded */ 936ce48b210SMichael Neuling 937ce48b210SMichael Neuling#ifndef CONFIG_SMP 938ce48b210SMichael Neuling ld r3,last_task_used_vsx@got(r2) 939ce48b210SMichael Neuling ld r4,0(r3) 940ce48b210SMichael Neuling cmpdi 0,r4,0 941ce48b210SMichael Neuling beq 1f 942ce48b210SMichael Neuling /* Disable VSX for last_task_used_vsx */ 943ce48b210SMichael Neuling addi r4,r4,THREAD 944ce48b210SMichael Neuling ld r5,PT_REGS(r4) 945ce48b210SMichael Neuling ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 946ce48b210SMichael Neuling lis r6,MSR_VSX@h 947ce48b210SMichael Neuling andc r6,r4,r6 948ce48b210SMichael Neuling std r6,_MSR-STACK_FRAME_OVERHEAD(r5) 949ce48b210SMichael Neuling1: 950ce48b210SMichael Neuling#endif /* CONFIG_SMP */ 951ce48b210SMichael Neuling ld r4,PACACURRENT(r13) 952ce48b210SMichael Neuling addi r4,r4,THREAD /* Get THREAD */ 953ce48b210SMichael Neuling li r6,1 954ce48b210SMichael Neuling stw r6,THREAD_USED_VSR(r4) /* ... also set thread used vsr */ 955ce48b210SMichael Neuling /* enable use of VSX after return */ 956ce48b210SMichael Neuling oris r12,r12,MSR_VSX@h 957ce48b210SMichael Neuling std r12,_MSR(r1) 958ce48b210SMichael Neuling#ifndef CONFIG_SMP 959ce48b210SMichael Neuling /* Update last_task_used_math to 'current' */ 960ce48b210SMichael Neuling ld r4,PACACURRENT(r13) 961ce48b210SMichael Neuling std r4,0(r3) 962ce48b210SMichael Neuling#endif /* CONFIG_SMP */ 963ce48b210SMichael Neuling b fast_exception_return 964ce48b210SMichael Neuling#endif /* CONFIG_VSX */ 965ce48b210SMichael Neuling 96614cf11afSPaul Mackerras/* 96714cf11afSPaul Mackerras * Hash table stuff 96814cf11afSPaul Mackerras */ 96914cf11afSPaul Mackerras .align 7 970945feb17SBenjamin Herrenschmidt_STATIC(do_hash_page) 97114cf11afSPaul Mackerras std r3,_DAR(r1) 97214cf11afSPaul Mackerras std r4,_DSISR(r1) 97314cf11afSPaul Mackerras 97414cf11afSPaul Mackerras andis. r0,r4,0xa450 /* weird error? */ 9753ccfc65cSPaul Mackerras bne- handle_page_fault /* if not, try to insert a HPTE */ 97614cf11afSPaul MackerrasBEGIN_FTR_SECTION 97714cf11afSPaul Mackerras andis. r0,r4,0x0020 /* Is it a segment table fault? */ 9783ccfc65cSPaul Mackerras bne- do_ste_alloc /* If so handle it */ 97914cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 98014cf11afSPaul Mackerras 98114cf11afSPaul Mackerras /* 982945feb17SBenjamin Herrenschmidt * On iSeries, we soft-disable interrupts here, then 983945feb17SBenjamin Herrenschmidt * hard-enable interrupts so that the hash_page code can spin on 984945feb17SBenjamin Herrenschmidt * the hash_table_lock without problems on a shared processor. 985945feb17SBenjamin Herrenschmidt */ 986945feb17SBenjamin Herrenschmidt DISABLE_INTS 987945feb17SBenjamin Herrenschmidt 988945feb17SBenjamin Herrenschmidt /* 989945feb17SBenjamin Herrenschmidt * Currently, trace_hardirqs_off() will be called by DISABLE_INTS 990945feb17SBenjamin Herrenschmidt * and will clobber volatile registers when irq tracing is enabled 991945feb17SBenjamin Herrenschmidt * so we need to reload them. It may be possible to be smarter here 992945feb17SBenjamin Herrenschmidt * and move the irq tracing elsewhere but let's keep it simple for 993945feb17SBenjamin Herrenschmidt * now 994945feb17SBenjamin Herrenschmidt */ 995945feb17SBenjamin Herrenschmidt#ifdef CONFIG_TRACE_IRQFLAGS 996945feb17SBenjamin Herrenschmidt ld r3,_DAR(r1) 997945feb17SBenjamin Herrenschmidt ld r4,_DSISR(r1) 998945feb17SBenjamin Herrenschmidt ld r5,_TRAP(r1) 999945feb17SBenjamin Herrenschmidt ld r12,_MSR(r1) 1000945feb17SBenjamin Herrenschmidt clrrdi r5,r5,4 1001945feb17SBenjamin Herrenschmidt#endif /* CONFIG_TRACE_IRQFLAGS */ 1002945feb17SBenjamin Herrenschmidt /* 100314cf11afSPaul Mackerras * We need to set the _PAGE_USER bit if MSR_PR is set or if we are 100414cf11afSPaul Mackerras * accessing a userspace segment (even from the kernel). We assume 100514cf11afSPaul Mackerras * kernel addresses always have the high bit set. 100614cf11afSPaul Mackerras */ 100714cf11afSPaul Mackerras rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */ 100814cf11afSPaul Mackerras rotldi r0,r3,15 /* Move high bit into MSR_PR posn */ 100914cf11afSPaul Mackerras orc r0,r12,r0 /* MSR_PR | ~high_bit */ 101014cf11afSPaul Mackerras rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */ 101114cf11afSPaul Mackerras ori r4,r4,1 /* add _PAGE_PRESENT */ 101214cf11afSPaul Mackerras rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */ 101314cf11afSPaul Mackerras 101414cf11afSPaul Mackerras /* 101514cf11afSPaul Mackerras * r3 contains the faulting address 101614cf11afSPaul Mackerras * r4 contains the required access permissions 101714cf11afSPaul Mackerras * r5 contains the trap number 101814cf11afSPaul Mackerras * 101914cf11afSPaul Mackerras * at return r3 = 0 for success 102014cf11afSPaul Mackerras */ 102114cf11afSPaul Mackerras bl .hash_page /* build HPTE if possible */ 102214cf11afSPaul Mackerras cmpdi r3,0 /* see if hash_page succeeded */ 102314cf11afSPaul Mackerras 10243f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 102514cf11afSPaul Mackerras /* 102614cf11afSPaul Mackerras * If we had interrupts soft-enabled at the point where the 102714cf11afSPaul Mackerras * DSI/ISI occurred, and an interrupt came in during hash_page, 102814cf11afSPaul Mackerras * handle it now. 102914cf11afSPaul Mackerras * We jump to ret_from_except_lite rather than fast_exception_return 103014cf11afSPaul Mackerras * because ret_from_except_lite will check for and handle pending 103114cf11afSPaul Mackerras * interrupts if necessary. 103214cf11afSPaul Mackerras */ 10333ccfc65cSPaul Mackerras beq 13f 1034b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 1035945feb17SBenjamin Herrenschmidt 1036b0a779deSPaul MackerrasBEGIN_FW_FTR_SECTION 1037b0a779deSPaul Mackerras /* 1038b0a779deSPaul Mackerras * Here we have interrupts hard-disabled, so it is sufficient 1039b0a779deSPaul Mackerras * to restore paca->{soft,hard}_enable and get out. 1040b0a779deSPaul Mackerras */ 1041b0a779deSPaul Mackerras beq fast_exc_return_irq /* Return from exception on success */ 1042b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 1043b0a779deSPaul Mackerras 104414cf11afSPaul Mackerras /* For a hash failure, we don't bother re-enabling interrupts */ 104514cf11afSPaul Mackerras ble- 12f 104614cf11afSPaul Mackerras 104714cf11afSPaul Mackerras /* 104814cf11afSPaul Mackerras * hash_page couldn't handle it, set soft interrupt enable back 1049945feb17SBenjamin Herrenschmidt * to what it was before the trap. Note that .raw_local_irq_restore 105014cf11afSPaul Mackerras * handles any interrupts pending at this point. 105114cf11afSPaul Mackerras */ 105214cf11afSPaul Mackerras ld r3,SOFTE(r1) 1053945feb17SBenjamin Herrenschmidt TRACE_AND_RESTORE_IRQ_PARTIAL(r3, 11f) 1054945feb17SBenjamin Herrenschmidt bl .raw_local_irq_restore 105514cf11afSPaul Mackerras b 11f 105614cf11afSPaul Mackerras 105714cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */ 10583ccfc65cSPaul Mackerrashandle_page_fault: 105914cf11afSPaul Mackerras ENABLE_INTS 106014cf11afSPaul Mackerras11: ld r4,_DAR(r1) 106114cf11afSPaul Mackerras ld r5,_DSISR(r1) 106214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 106314cf11afSPaul Mackerras bl .do_page_fault 106414cf11afSPaul Mackerras cmpdi r3,0 10653ccfc65cSPaul Mackerras beq+ 13f 106614cf11afSPaul Mackerras bl .save_nvgprs 106714cf11afSPaul Mackerras mr r5,r3 106814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 106914cf11afSPaul Mackerras lwz r4,_DAR(r1) 107014cf11afSPaul Mackerras bl .bad_page_fault 107114cf11afSPaul Mackerras b .ret_from_except 107214cf11afSPaul Mackerras 107379acbb3fSPaul Mackerras13: b .ret_from_except_lite 107479acbb3fSPaul Mackerras 107514cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused 107614cf11afSPaul Mackerras * the PTE insertion 107714cf11afSPaul Mackerras */ 107814cf11afSPaul Mackerras12: bl .save_nvgprs 1079fa28237cSPaul Mackerras mr r5,r3 108014cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 1081a792e75dSBenjamin Herrenschmidt ld r4,_DAR(r1) 108214cf11afSPaul Mackerras bl .low_hash_fault 108314cf11afSPaul Mackerras b .ret_from_except 108414cf11afSPaul Mackerras 108514cf11afSPaul Mackerras /* here we have a segment miss */ 10863ccfc65cSPaul Mackerrasdo_ste_alloc: 108714cf11afSPaul Mackerras bl .ste_allocate /* try to insert stab entry */ 108814cf11afSPaul Mackerras cmpdi r3,0 10893ccfc65cSPaul Mackerras bne- handle_page_fault 10903ccfc65cSPaul Mackerras b fast_exception_return 109114cf11afSPaul Mackerras 109214cf11afSPaul Mackerras/* 109314cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR, 109414cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 109514cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb. 109614cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure. 109714cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc. 109814cf11afSPaul Mackerras */ 109914cf11afSPaul Mackerras .align 7 110014cf11afSPaul Mackerras_GLOBAL(do_stab_bolted) 110114cf11afSPaul Mackerras stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 110214cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */ 110314cf11afSPaul Mackerras 110414cf11afSPaul Mackerras /* Hash to the primary group */ 110514cf11afSPaul Mackerras ld r10,PACASTABVIRT(r13) 1106b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 110714cf11afSPaul Mackerras srdi r11,r11,28 110814cf11afSPaul Mackerras rldimi r10,r11,7,52 /* r10 = first ste of the group */ 110914cf11afSPaul Mackerras 111014cf11afSPaul Mackerras /* Calculate VSID */ 111114cf11afSPaul Mackerras /* This is a kernel address, so protovsid = ESID */ 11121189be65SPaul Mackerras ASM_VSID_SCRAMBLE(r11, r9, 256M) 111314cf11afSPaul Mackerras rldic r9,r11,12,16 /* r9 = vsid << 12 */ 111414cf11afSPaul Mackerras 111514cf11afSPaul Mackerras /* Search the primary group for a free entry */ 111614cf11afSPaul Mackerras1: ld r11,0(r10) /* Test valid bit of the current ste */ 111714cf11afSPaul Mackerras andi. r11,r11,0x80 111814cf11afSPaul Mackerras beq 2f 111914cf11afSPaul Mackerras addi r10,r10,16 112014cf11afSPaul Mackerras andi. r11,r10,0x70 112114cf11afSPaul Mackerras bne 1b 112214cf11afSPaul Mackerras 112314cf11afSPaul Mackerras /* Stick for only searching the primary group for now. */ 112414cf11afSPaul Mackerras /* At least for now, we use a very simple random castout scheme */ 112514cf11afSPaul Mackerras /* Use the TB as a random number ; OR in 1 to avoid entry 0 */ 112614cf11afSPaul Mackerras mftb r11 112714cf11afSPaul Mackerras rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */ 112814cf11afSPaul Mackerras ori r11,r11,0x10 112914cf11afSPaul Mackerras 113014cf11afSPaul Mackerras /* r10 currently points to an ste one past the group of interest */ 113114cf11afSPaul Mackerras /* make it point to the randomly selected entry */ 113214cf11afSPaul Mackerras subi r10,r10,128 113314cf11afSPaul Mackerras or r10,r10,r11 /* r10 is the entry to invalidate */ 113414cf11afSPaul Mackerras 113514cf11afSPaul Mackerras isync /* mark the entry invalid */ 113614cf11afSPaul Mackerras ld r11,0(r10) 113714cf11afSPaul Mackerras rldicl r11,r11,56,1 /* clear the valid bit */ 113814cf11afSPaul Mackerras rotldi r11,r11,8 113914cf11afSPaul Mackerras std r11,0(r10) 114014cf11afSPaul Mackerras sync 114114cf11afSPaul Mackerras 114214cf11afSPaul Mackerras clrrdi r11,r11,28 /* Get the esid part of the ste */ 114314cf11afSPaul Mackerras slbie r11 114414cf11afSPaul Mackerras 114514cf11afSPaul Mackerras2: std r9,8(r10) /* Store the vsid part of the ste */ 114614cf11afSPaul Mackerras eieio 114714cf11afSPaul Mackerras 1148b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR /* Get the new esid */ 114914cf11afSPaul Mackerras clrrdi r11,r11,28 /* Permits a full 32b of ESID */ 115014cf11afSPaul Mackerras ori r11,r11,0x90 /* Turn on valid and kp */ 115114cf11afSPaul Mackerras std r11,0(r10) /* Put new entry back into the stab */ 115214cf11afSPaul Mackerras 115314cf11afSPaul Mackerras sync 115414cf11afSPaul Mackerras 115514cf11afSPaul Mackerras /* All done -- return from exception. */ 115614cf11afSPaul Mackerras lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 115714cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */ 115814cf11afSPaul Mackerras 115914cf11afSPaul Mackerras andi. r10,r12,MSR_RI 116014cf11afSPaul Mackerras beq- unrecov_slb 116114cf11afSPaul Mackerras 116214cf11afSPaul Mackerras mtcrf 0x80,r9 /* restore CR */ 116314cf11afSPaul Mackerras 116414cf11afSPaul Mackerras mfmsr r10 116514cf11afSPaul Mackerras clrrdi r10,r10,2 116614cf11afSPaul Mackerras mtmsrd r10,1 116714cf11afSPaul Mackerras 1168b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 1169b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 117014cf11afSPaul Mackerras ld r9,PACA_EXSLB+EX_R9(r13) 117114cf11afSPaul Mackerras ld r10,PACA_EXSLB+EX_R10(r13) 117214cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_R11(r13) 117314cf11afSPaul Mackerras ld r12,PACA_EXSLB+EX_R12(r13) 117414cf11afSPaul Mackerras ld r13,PACA_EXSLB+EX_R13(r13) 117514cf11afSPaul Mackerras rfid 117614cf11afSPaul Mackerras b . /* prevent speculative execution */ 117714cf11afSPaul Mackerras 117814cf11afSPaul Mackerras/* 117914cf11afSPaul Mackerras * Space for CPU0's segment table. 118014cf11afSPaul Mackerras * 118114cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before 118216a15a30SStephen Rothwell * we get control (with relocate on). The address is given to the hv 118316a15a30SStephen Rothwell * as a page number (see xLparMap below), so this must be at a 118414cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >> 118514cf11afSPaul Mackerras * PAGE_SHIFT). 118614cf11afSPaul Mackerras */ 1187758438a7SMichael Ellerman . = STAB0_OFFSET /* 0x6000 */ 118814cf11afSPaul Mackerras .globl initial_stab 118914cf11afSPaul Mackerrasinitial_stab: 119014cf11afSPaul Mackerras .space 4096 119114cf11afSPaul Mackerras 11929e4859efSStephen Rothwell#ifdef CONFIG_PPC_PSERIES 119314cf11afSPaul Mackerras/* 119414cf11afSPaul Mackerras * Data area reserved for FWNMI option. 119514cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA. 119614cf11afSPaul Mackerras */ 119714cf11afSPaul Mackerras .= 0x7000 119814cf11afSPaul Mackerras .globl fwnmi_data_area 119914cf11afSPaul Mackerrasfwnmi_data_area: 12009e4859efSStephen Rothwell#endif /* CONFIG_PPC_PSERIES */ 120114cf11afSPaul Mackerras 120214cf11afSPaul Mackerras /* iSeries does not use the FWNMI stuff, so it is safe to put 120314cf11afSPaul Mackerras * this here, even if we later allow kernels that will boot on 120414cf11afSPaul Mackerras * both pSeries and iSeries */ 120514cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 120614cf11afSPaul Mackerras . = LPARMAP_PHYS 120716a15a30SStephen Rothwell .globl xLparMap 120816a15a30SStephen RothwellxLparMap: 120916a15a30SStephen Rothwell .quad HvEsidsToMap /* xNumberEsids */ 121016a15a30SStephen Rothwell .quad HvRangesToMap /* xNumberRanges */ 121116a15a30SStephen Rothwell .quad STAB0_PAGE /* xSegmentTableOffs */ 121216a15a30SStephen Rothwell .zero 40 /* xRsvd */ 121316a15a30SStephen Rothwell /* xEsids (HvEsidsToMap entries of 2 quads) */ 121416a15a30SStephen Rothwell .quad PAGE_OFFSET_ESID /* xKernelEsid */ 121516a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID /* xKernelVsid */ 121616a15a30SStephen Rothwell .quad VMALLOC_START_ESID /* xKernelEsid */ 121716a15a30SStephen Rothwell .quad VMALLOC_START_VSID /* xKernelVsid */ 121816a15a30SStephen Rothwell /* xRanges (HvRangesToMap entries of 3 quads) */ 121916a15a30SStephen Rothwell .quad HvPagesToMap /* xPages */ 122016a15a30SStephen Rothwell .quad 0 /* xOffset */ 122116a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID << (SID_SHIFT - HW_PAGE_SHIFT) /* xVPN */ 122216a15a30SStephen Rothwell 122314cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 122414cf11afSPaul Mackerras 12259e4859efSStephen Rothwell#ifdef CONFIG_PPC_PSERIES 122614cf11afSPaul Mackerras . = 0x8000 12279e4859efSStephen Rothwell#endif /* CONFIG_PPC_PSERIES */ 122814cf11afSPaul Mackerras 122914cf11afSPaul Mackerras/* 1230f39b7a55SOlof Johansson * On pSeries and most other platforms, secondary processors spin 1231f39b7a55SOlof Johansson * in the following code. 123214cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id) 123314cf11afSPaul Mackerras */ 1234f39b7a55SOlof Johansson_GLOBAL(generic_secondary_smp_init) 123514cf11afSPaul Mackerras mr r24,r3 123614cf11afSPaul Mackerras 123714cf11afSPaul Mackerras /* turn on 64-bit mode */ 123814cf11afSPaul Mackerras bl .enable_64b_mode 123914cf11afSPaul Mackerras 1240e31aa453SPaul Mackerras /* get the TOC pointer (real address) */ 1241e31aa453SPaul Mackerras bl .relative_toc 1242e31aa453SPaul Mackerras 124314cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 124414cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 124514cf11afSPaul Mackerras * which logical id maps to our physical one. 124614cf11afSPaul Mackerras */ 1247e31aa453SPaul Mackerras LOAD_REG_ADDR(r13, paca) /* Get base vaddr of paca array */ 124814cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 124914cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 125014cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 125114cf11afSPaul Mackerras beq 2f 125214cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 125314cf11afSPaul Mackerras addi r5,r5,1 125414cf11afSPaul Mackerras cmpwi r5,NR_CPUS 125514cf11afSPaul Mackerras blt 1b 125614cf11afSPaul Mackerras 125714cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 125814cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 125914cf11afSPaul Mackerras 1260b5bbeb23SPaul Mackerras2: mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 126114cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 126214cf11afSPaul Mackerras mr r24,r5 126314cf11afSPaul Mackerras3: HMT_LOW 126414cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 126514cf11afSPaul Mackerras /* start. */ 126614cf11afSPaul Mackerras 1267f39b7a55SOlof Johansson#ifndef CONFIG_SMP 1268f39b7a55SOlof Johansson b 3b /* Never go on non-SMP */ 1269f39b7a55SOlof Johansson#else 1270f39b7a55SOlof Johansson cmpwi 0,r23,0 1271f39b7a55SOlof Johansson beq 3b /* Loop until told to go */ 1272f39b7a55SOlof Johansson 1273b6f6b98aSSonny Rao sync /* order paca.run and cur_cpu_spec */ 1274b6f6b98aSSonny Rao 1275f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 1276e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 1277f39b7a55SOlof Johansson ld r23,0(r23) 1278f39b7a55SOlof Johansson ld r23,CPU_SPEC_RESTORE(r23) 1279f39b7a55SOlof Johansson cmpdi 0,r23,0 1280f39b7a55SOlof Johansson beq 4f 1281f39b7a55SOlof Johansson ld r23,0(r23) 1282f39b7a55SOlof Johansson mtctr r23 1283f39b7a55SOlof Johansson bctrl 1284f39b7a55SOlof Johansson 1285f39b7a55SOlof Johansson4: /* Create a temp kernel stack for use before relocation is on. */ 128614cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 128714cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 128814cf11afSPaul Mackerras 1289c705677eSStephen Rothwell b __secondary_start 129014cf11afSPaul Mackerras#endif 129114cf11afSPaul Mackerras 1292e31aa453SPaul Mackerras/* 1293e31aa453SPaul Mackerras * Turn the MMU off. 1294e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 1295e31aa453SPaul Mackerras */ 129614cf11afSPaul Mackerras_STATIC(__mmu_off) 129714cf11afSPaul Mackerras mfmsr r3 129814cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 129914cf11afSPaul Mackerras beqlr 1300e31aa453SPaul Mackerras mflr r4 130114cf11afSPaul Mackerras andc r3,r3,r0 130214cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 130314cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 130414cf11afSPaul Mackerras sync 130514cf11afSPaul Mackerras rfid 130614cf11afSPaul Mackerras b . /* prevent speculative execution */ 130714cf11afSPaul Mackerras 130814cf11afSPaul Mackerras 130914cf11afSPaul Mackerras/* 131014cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 131114cf11afSPaul Mackerras * depending on the value of r5. 131214cf11afSPaul Mackerras * 131314cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 131414cf11afSPaul Mackerras * in r3...r7 131514cf11afSPaul Mackerras * 131614cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 131714cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 131814cf11afSPaul Mackerras * 131914cf11afSPaul Mackerras */ 132014cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 1321e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 1322e31aa453SPaul Mackerras bl .enable_64b_mode 1323e31aa453SPaul Mackerras 1324e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 1325e31aa453SPaul Mackerras bl .relative_toc 1326e31aa453SPaul Mackerras 1327e31aa453SPaul Mackerras /* find out where we are now */ 1328e31aa453SPaul Mackerras bcl 20,31,$+4 1329e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 1330e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 1331e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 1332e31aa453SPaul Mackerras 133314cf11afSPaul Mackerras /* 133414cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 133514cf11afSPaul Mackerras */ 133614cf11afSPaul Mackerras cmpldi cr0,r5,0 1337939e60f6SStephen Rothwell beq 1f 1338939e60f6SStephen Rothwell b .__boot_from_prom /* yes -> prom */ 1339939e60f6SStephen Rothwell1: 134014cf11afSPaul Mackerras /* Save parameters */ 134114cf11afSPaul Mackerras mr r31,r3 134214cf11afSPaul Mackerras mr r30,r4 134314cf11afSPaul Mackerras 134414cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 1345f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 1346f39b7a55SOlof Johansson srwi r0,r0,16 1347f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 1348f39b7a55SOlof Johansson beq 1f 1349f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 1350f39b7a55SOlof Johansson beq 1f 1351f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 1352190a24f5SOlof Johansson beq 1f 1353190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 1354f39b7a55SOlof Johansson bne 2f 1355f39b7a55SOlof Johansson1: bl .__cpu_preinit_ppc970 1356f39b7a55SOlof Johansson2: 135714cf11afSPaul Mackerras 1358e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 135914cf11afSPaul Mackerras bl .__mmu_off 136014cf11afSPaul Mackerras b .__after_prom_start 136114cf11afSPaul Mackerras 1362939e60f6SStephen Rothwell_INIT_STATIC(__boot_from_prom) 136314cf11afSPaul Mackerras /* Save parameters */ 136414cf11afSPaul Mackerras mr r31,r3 136514cf11afSPaul Mackerras mr r30,r4 136614cf11afSPaul Mackerras mr r29,r5 136714cf11afSPaul Mackerras mr r28,r6 136814cf11afSPaul Mackerras mr r27,r7 136914cf11afSPaul Mackerras 13706088857bSOlaf Hering /* 13716088857bSOlaf Hering * Align the stack to 16-byte boundary 13726088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 1373e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 13746088857bSOlaf Hering */ 1375c05b4770SLinus Torvalds rldicr r1,r1,0,59 1376c05b4770SLinus Torvalds 1377549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 1378549e8152SPaul Mackerras /* Relocate code for where we are now */ 1379549e8152SPaul Mackerras mr r3,r26 1380549e8152SPaul Mackerras bl .relocate 1381549e8152SPaul Mackerras#endif 1382549e8152SPaul Mackerras 138314cf11afSPaul Mackerras /* Restore parameters */ 138414cf11afSPaul Mackerras mr r3,r31 138514cf11afSPaul Mackerras mr r4,r30 138614cf11afSPaul Mackerras mr r5,r29 138714cf11afSPaul Mackerras mr r6,r28 138814cf11afSPaul Mackerras mr r7,r27 138914cf11afSPaul Mackerras 139014cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 1391549e8152SPaul Mackerras mr r8,r26 139214cf11afSPaul Mackerras bl .prom_init 139314cf11afSPaul Mackerras /* We never return */ 139414cf11afSPaul Mackerras trap 139514cf11afSPaul Mackerras 139614cf11afSPaul Mackerras_STATIC(__after_prom_start) 1397549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 1398549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 1399549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 1400549e8152SPaul Mackerras sldi r25,r25,32 140154622f10SMohan Kumar M#ifdef CONFIG_CRASH_DUMP 14028b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 14038b8b0cc1SMilton Miller cmplwi cr0,r7,1 /* kdump kernel ? - stay where we are */ 140454622f10SMohan Kumar M bne 1f 140554622f10SMohan Kumar M add r25,r25,r26 140654622f10SMohan Kumar M#endif 140754622f10SMohan Kumar M1: mr r3,r25 1408549e8152SPaul Mackerras bl .relocate 1409549e8152SPaul Mackerras#endif 141014cf11afSPaul Mackerras 141114cf11afSPaul Mackerras/* 1412e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 141314cf11afSPaul Mackerras * This will leave some code in the first 256B of 141414cf11afSPaul Mackerras * real memory, which are reserved for software use. 141514cf11afSPaul Mackerras * 141614cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 141714cf11afSPaul Mackerras */ 1418549e8152SPaul Mackerras li r3,0 /* target addr */ 1419549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 1420e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 142114cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 142214cf11afSPaul Mackerras /* bytes were copied earlier. */ 142314cf11afSPaul Mackerras 142454622f10SMohan Kumar M#ifdef CONFIG_CRASH_DUMP 142554622f10SMohan Kumar M/* 142654622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 14278b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 142854622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 142954622f10SMohan Kumar M */ 14308b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 14318b8b0cc1SMilton Miller cmplwi cr0,r7,1 143254622f10SMohan Kumar M bne 3f 143354622f10SMohan Kumar M 143454622f10SMohan Kumar M li r5,__end_interrupts - _stext /* just copy interrupts */ 143554622f10SMohan Kumar M b 5f 143654622f10SMohan Kumar M3: 143754622f10SMohan Kumar M#endif 143854622f10SMohan Kumar M lis r5,(copy_to_here - _stext)@ha 143954622f10SMohan Kumar M addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ 144054622f10SMohan Kumar M 144114cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 144214cf11afSPaul Mackerras /* this includes the code being */ 144314cf11afSPaul Mackerras /* executed here. */ 1444e31aa453SPaul Mackerras addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ 1445e31aa453SPaul Mackerras addi r8,r8,(4f - _stext)@l /* that we just made */ 1446e31aa453SPaul Mackerras mtctr r8 144714cf11afSPaul Mackerras bctr 144814cf11afSPaul Mackerras 144954622f10SMohan Kumar Mp_end: .llong _end - _stext 145054622f10SMohan Kumar M 1451e31aa453SPaul Mackerras4: /* Now copy the rest of the kernel up to _end */ 1452e31aa453SPaul Mackerras addis r5,r26,(p_end - _stext)@ha 1453e31aa453SPaul Mackerras ld r5,(p_end - _stext)@l(r5) /* get _end */ 145454622f10SMohan Kumar M5: bl .copy_and_flush /* copy the rest */ 1455e31aa453SPaul Mackerras 1456e31aa453SPaul Mackerras9: b .start_here_multiplatform 1457e31aa453SPaul Mackerras 145814cf11afSPaul Mackerras/* 145914cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 146014cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 146114cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 146214cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 146314cf11afSPaul Mackerras * 146414cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 146514cf11afSPaul Mackerras */ 146614cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 146714cf11afSPaul Mackerras addi r5,r5,-8 146814cf11afSPaul Mackerras addi r6,r6,-8 14695a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 147014cf11afSPaul Mackerras /* denominator cache line */ 147114cf11afSPaul Mackerras /* size. This results in */ 147214cf11afSPaul Mackerras /* extra cache line flushes */ 147314cf11afSPaul Mackerras /* but operation is correct. */ 147414cf11afSPaul Mackerras /* Can't get cache line size */ 147514cf11afSPaul Mackerras /* from NACA as it is being */ 147614cf11afSPaul Mackerras /* moved too. */ 147714cf11afSPaul Mackerras 147814cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 147914cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 148014cf11afSPaul Mackerras ldx r0,r6,r4 148114cf11afSPaul Mackerras stdx r0,r6,r3 148214cf11afSPaul Mackerras bdnz 3b 148314cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 148414cf11afSPaul Mackerras sync 148514cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 148614cf11afSPaul Mackerras cmpld 0,r6,r5 148714cf11afSPaul Mackerras blt 4b 148814cf11afSPaul Mackerras sync 148914cf11afSPaul Mackerras addi r5,r5,8 149014cf11afSPaul Mackerras addi r6,r6,8 149114cf11afSPaul Mackerras blr 149214cf11afSPaul Mackerras 149314cf11afSPaul Mackerras.align 8 149414cf11afSPaul Mackerrascopy_to_here: 149514cf11afSPaul Mackerras 149614cf11afSPaul Mackerras#ifdef CONFIG_SMP 149714cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 149814cf11afSPaul Mackerras/* 149914cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 150014cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 150114cf11afSPaul Mackerras */ 150214cf11afSPaul Mackerras .section ".text"; 150314cf11afSPaul Mackerras .align 2 ; 150414cf11afSPaul Mackerras 150535499c01SPaul Mackerras .globl __secondary_start_pmac_0 150635499c01SPaul Mackerras__secondary_start_pmac_0: 150735499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 150835499c01SPaul Mackerras li r24,0 150935499c01SPaul Mackerras b 1f 151014cf11afSPaul Mackerras li r24,1 151135499c01SPaul Mackerras b 1f 151214cf11afSPaul Mackerras li r24,2 151335499c01SPaul Mackerras b 1f 151414cf11afSPaul Mackerras li r24,3 151535499c01SPaul Mackerras1: 151614cf11afSPaul Mackerras 151714cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 151814cf11afSPaul Mackerras /* turn on 64-bit mode */ 151914cf11afSPaul Mackerras bl .enable_64b_mode 152014cf11afSPaul Mackerras 1521*c478b581SBenjamin Herrenschmidt li r0,0 1522*c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 1523*c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 1524*c478b581SBenjamin Herrenschmidt sync 1525*c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 1526*c478b581SBenjamin Herrenschmidt isync 1527*c478b581SBenjamin Herrenschmidt sync 1528*c478b581SBenjamin Herrenschmidt slbia 1529*c478b581SBenjamin Herrenschmidt 1530e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 1531e31aa453SPaul Mackerras bl .relative_toc 1532e31aa453SPaul Mackerras 153314cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 1534f39b7a55SOlof Johansson bl .__restore_cpu_ppc970 153514cf11afSPaul Mackerras 153614cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 153714cf11afSPaul Mackerras mfmsr r3 153814cf11afSPaul Mackerras ori r3,r3,MSR_RI 153914cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 154014cf11afSPaul Mackerras 154114cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 1542e31aa453SPaul Mackerras LOAD_REG_ADDR(r4,paca) /* Get base vaddr of paca array */ 154314cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 154414cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 1545b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 154614cf11afSPaul Mackerras 154714cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 154814cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 154914cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 155014cf11afSPaul Mackerras 1551c705677eSStephen Rothwell b __secondary_start 155214cf11afSPaul Mackerras 155314cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 155414cf11afSPaul Mackerras 155514cf11afSPaul Mackerras/* 155614cf11afSPaul Mackerras * This function is called after the master CPU has released the 155714cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 155814cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 155914cf11afSPaul Mackerras * this point: 156014cf11afSPaul Mackerras * 1. Processor number 156114cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 156214cf11afSPaul Mackerras * On entry the following are set: 156314cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 156414cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 156514cf11afSPaul Mackerras * r13 = paca virtual address 156614cf11afSPaul Mackerras * SPRG3 = paca virtual address 156714cf11afSPaul Mackerras */ 1568fc68e869SStephen Rothwell .globl __secondary_start 1569c705677eSStephen Rothwell__secondary_start: 1570799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 1571799d6046SPaul Mackerras HMT_MEDIUM 157214cf11afSPaul Mackerras 1573799d6046SPaul Mackerras /* Do early setup for that CPU (stab, slb, hash table pointer) */ 1574799d6046SPaul Mackerras bl .early_setup_secondary 157514cf11afSPaul Mackerras 157614cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 1577e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 157814cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 157914cf11afSPaul Mackerras ldx r1,r3,r28 158014cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 158114cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 158214cf11afSPaul Mackerras 1583799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 158414cf11afSPaul Mackerras li r7,0 158514cf11afSPaul Mackerras mtlr r7 158614cf11afSPaul Mackerras 158714cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 1588e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 1589e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1590d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 15913f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 159214cf11afSPaul Mackerras ori r4,r4,MSR_EE 1593ff3da2e0SBenjamin Herrenschmidt li r8,1 1594ff3da2e0SBenjamin Herrenschmidt stb r8,PACAHARDIRQEN(r13) 15953f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 159614cf11afSPaul Mackerras#endif 1597d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 1598d04c56f7SPaul Mackerras stb r7,PACAHARDIRQEN(r13) 1599d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 1600ff3da2e0SBenjamin Herrenschmidt stb r7,PACASOFTIRQEN(r13) 1601d04c56f7SPaul Mackerras 1602b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1603b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 160414cf11afSPaul Mackerras rfid 160514cf11afSPaul Mackerras b . /* prevent speculative execution */ 160614cf11afSPaul Mackerras 160714cf11afSPaul Mackerras/* 160814cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 1609e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 1610e31aa453SPaul Mackerras * before going into C code. 161114cf11afSPaul Mackerras */ 161214cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 1613e31aa453SPaul Mackerras ld r2,PACATOC(r13) 161414cf11afSPaul Mackerras li r3,0 161514cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 161614cf11afSPaul Mackerras bl .start_secondary 1617799d6046SPaul Mackerras b . 161814cf11afSPaul Mackerras#endif 161914cf11afSPaul Mackerras 162014cf11afSPaul Mackerras/* 162114cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 162214cf11afSPaul Mackerras */ 162314cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 162414cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 1625e31aa453SPaul Mackerras li r12,(MSR_SF | MSR_ISF)@highest 1626e31aa453SPaul Mackerras sldi r12,r12,48 162714cf11afSPaul Mackerras or r11,r11,r12 162814cf11afSPaul Mackerras mtmsrd r11 162914cf11afSPaul Mackerras isync 163014cf11afSPaul Mackerras blr 163114cf11afSPaul Mackerras 163214cf11afSPaul Mackerras/* 1633e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 1634e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 1635e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 1636e31aa453SPaul Mackerras */ 1637e31aa453SPaul Mackerras_GLOBAL(relative_toc) 1638e31aa453SPaul Mackerras mflr r0 1639e31aa453SPaul Mackerras bcl 20,31,$+4 1640e31aa453SPaul Mackerras0: mflr r9 1641e31aa453SPaul Mackerras ld r2,(p_toc - 0b)(r9) 1642e31aa453SPaul Mackerras add r2,r2,r9 1643e31aa453SPaul Mackerras mtlr r0 1644e31aa453SPaul Mackerras blr 1645e31aa453SPaul Mackerras 1646e31aa453SPaul Mackerrasp_toc: .llong __toc_start + 0x8000 - 0b 1647e31aa453SPaul Mackerras 1648e31aa453SPaul Mackerras/* 164914cf11afSPaul Mackerras * This is where the main kernel code starts. 165014cf11afSPaul Mackerras */ 1651939e60f6SStephen Rothwell_INIT_STATIC(start_here_multiplatform) 1652e31aa453SPaul Mackerras /* set up the TOC (real address) */ 1653e31aa453SPaul Mackerras bl .relative_toc 165414cf11afSPaul Mackerras 165514cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 165614cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 165714cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 165814cf11afSPaul Mackerras * to clear it now for kexec-style entry. 165914cf11afSPaul Mackerras */ 1660e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 1661e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 166214cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 166314cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 1664e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 166514cf11afSPaul Mackerras beq 4f 166614cf11afSPaul Mackerras addi r8,r8,-8 166714cf11afSPaul Mackerras li r0,0 166814cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 166914cf11afSPaul Mackerras3: stdu r0,8(r8) 167014cf11afSPaul Mackerras bdnz 3b 167114cf11afSPaul Mackerras4: 167214cf11afSPaul Mackerras 167314cf11afSPaul Mackerras mfmsr r6 167414cf11afSPaul Mackerras ori r6,r6,MSR_RI 167514cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 167614cf11afSPaul Mackerras 1677549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 1678549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 1679549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 1680549e8152SPaul Mackerras clrldi r0,r25,2 1681549e8152SPaul Mackerras std r0,0(r4) 1682549e8152SPaul Mackerras#endif 1683549e8152SPaul Mackerras 1684e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 168514cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 168614cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 168714cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 168814cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 168914cf11afSPaul Mackerras 1690e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 169114cf11afSPaul Mackerras 1692e31aa453SPaul Mackerras /* set up a stack pointer */ 169314cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 169414cf11afSPaul Mackerras li r0,0 169514cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 169614cf11afSPaul Mackerras 169714cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 169814cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 169914cf11afSPaul Mackerras 170014cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 170114cf11afSPaul Mackerras mr r3,r31 1702e31aa453SPaul Mackerras bl .early_setup /* also sets r13 and SPRG3 */ 170314cf11afSPaul Mackerras 1704e31aa453SPaul Mackerras LOAD_REG_ADDR(r3, .start_here_common) 1705e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 1706b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1707b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 170814cf11afSPaul Mackerras rfid 170914cf11afSPaul Mackerras b . /* prevent speculative execution */ 171014cf11afSPaul Mackerras 171114cf11afSPaul Mackerras /* This is where all platforms converge execution */ 1712fc68e869SStephen Rothwell_INIT_GLOBAL(start_here_common) 171314cf11afSPaul Mackerras /* relocation is on at this point */ 171414cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 171514cf11afSPaul Mackerras 1716e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 1717e31aa453SPaul Mackerras ld r2,PACATOC(r13) 1718e31aa453SPaul Mackerras 171914cf11afSPaul Mackerras bl .setup_system 172014cf11afSPaul Mackerras 172114cf11afSPaul Mackerras /* Load up the kernel context */ 172214cf11afSPaul Mackerras5: 172314cf11afSPaul Mackerras li r5,0 1724d04c56f7SPaul Mackerras stb r5,PACASOFTIRQEN(r13) /* Soft Disabled */ 1725d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 1726d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 172714cf11afSPaul Mackerras mfmsr r5 1728ff3da2e0SBenjamin Herrenschmidt ori r5,r5,MSR_EE /* Hard Enabled on iSeries*/ 172914cf11afSPaul Mackerras mtmsrd r5 1730ff3da2e0SBenjamin Herrenschmidt li r5,1 17313f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 173214cf11afSPaul Mackerras#endif 1733ff3da2e0SBenjamin Herrenschmidt stb r5,PACAHARDIRQEN(r13) /* Hard Disabled on others */ 173414cf11afSPaul Mackerras 173514cf11afSPaul Mackerras bl .start_kernel 173614cf11afSPaul Mackerras 1737f1870f77SAnton Blanchard /* Not reached */ 1738f1870f77SAnton Blanchard BUG_OPCODE 173914cf11afSPaul Mackerras 174014cf11afSPaul Mackerras/* 174114cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 174214cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 174314cf11afSPaul Mackerras */ 174414cf11afSPaul Mackerras .section ".bss" 174514cf11afSPaul Mackerras 174614cf11afSPaul Mackerras .align PAGE_SHIFT 174714cf11afSPaul Mackerras 174814cf11afSPaul Mackerras .globl empty_zero_page 174914cf11afSPaul Mackerrasempty_zero_page: 175014cf11afSPaul Mackerras .space PAGE_SIZE 175114cf11afSPaul Mackerras 175214cf11afSPaul Mackerras .globl swapper_pg_dir 175314cf11afSPaul Mackerrasswapper_pg_dir: 1754ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 1755