114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 150ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 160ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 170ebc4cdaSBenjamin Herrenschmidt * variants. 1814cf11afSPaul Mackerras * 1914cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 2014cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2114cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2214cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2314cf11afSPaul Mackerras */ 2414cf11afSPaul Mackerras 2514cf11afSPaul Mackerras#include <linux/threads.h> 26c141611fSPaul Gortmaker#include <linux/init.h> 27b5bbeb23SPaul Mackerras#include <asm/reg.h> 2814cf11afSPaul Mackerras#include <asm/page.h> 2914cf11afSPaul Mackerras#include <asm/mmu.h> 3014cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3114cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3214cf11afSPaul Mackerras#include <asm/bug.h> 3314cf11afSPaul Mackerras#include <asm/cputable.h> 3414cf11afSPaul Mackerras#include <asm/setup.h> 3514cf11afSPaul Mackerras#include <asm/hvcall.h> 366cb7bfebSDavid Gibson#include <asm/thread_info.h> 373f639ee8SStephen Rothwell#include <asm/firmware.h> 3816a15a30SStephen Rothwell#include <asm/page_64.h> 39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 402191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 4146f52210SStephen Rothwell#include <asm/ptrace.h> 427230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 436becef7eSchenhui zhao#include <asm/cputhreads.h> 447a25d912SScott Wood#include <asm/ppc-opcode.h> 45*9445aa1aSAl Viro#include <asm/export.h> 4614cf11afSPaul Mackerras 4725985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 480ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 490ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 5014cf11afSPaul Mackerras */ 5114cf11afSPaul Mackerras 5214cf11afSPaul Mackerras/* 5314cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 540ebc4cdaSBenjamin Herrenschmidt * 550ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5614cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 5714cf11afSPaul Mackerras * 2. The kernel is entered at __start 5827f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 5927f44888SBenjamin Herrenschmidt * 1. The MMU is off, processor in HV mode, primary CPU enters at 0 60daea1175SBenjamin Herrenschmidt * with device-tree in gpr3. We also get OPAL base in r8 and 61daea1175SBenjamin Herrenschmidt * entry in r9 for debugging purposes 6227f44888SBenjamin Herrenschmidt * 2. Secondary processors enter at 0x60 with PIR in gpr3 6314cf11afSPaul Mackerras * 640ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 650ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 660ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 6714cf11afSPaul Mackerras */ 6814cf11afSPaul Mackerras 6914cf11afSPaul Mackerras .text 7014cf11afSPaul Mackerras .globl _stext 7114cf11afSPaul Mackerras_stext: 7214cf11afSPaul Mackerras_GLOBAL(__start) 7314cf11afSPaul Mackerras /* NOP this out unconditionally */ 7414cf11afSPaul MackerrasBEGIN_FTR_SECTION 755c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 76b1576fecSAnton Blanchard b __start_initialization_multiplatform 7714cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 7814cf11afSPaul Mackerras 7914cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8014cf11afSPaul Mackerras trap 8114cf11afSPaul Mackerras 822751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 832751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 842751b628SAnton Blanchard * should jump to. 851f6a93e4SPaul Mackerras */ 867d4151b5SOlof Johansson .balign 8 8714cf11afSPaul Mackerras .globl __secondary_hold_spinloop 8814cf11afSPaul Mackerras__secondary_hold_spinloop: 8914cf11afSPaul Mackerras .llong 0x0 9014cf11afSPaul Mackerras 9114cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9214cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9314cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9414cf11afSPaul Mackerras__secondary_hold_acknowledge: 9514cf11afSPaul Mackerras .llong 0x0 9614cf11afSPaul Mackerras 97928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 988b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 998b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 1008b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 1018b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1028b8b0cc1SMilton Miller * observing the alignment requirement. 1038b8b0cc1SMilton Miller */ 1048b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1058b8b0cc1SMilton Miller . = 0x5c 1068b8b0cc1SMilton Miller .globl __run_at_load 1078b8b0cc1SMilton Miller__run_at_load: 1088b8b0cc1SMilton Miller .long 0x72756e30 /* "run0" -- relocate to 0 by default */ 1098b8b0cc1SMilton Miller#endif 1108b8b0cc1SMilton Miller 11114cf11afSPaul Mackerras . = 0x60 11214cf11afSPaul Mackerras/* 11375423b7bSGeoff Levand * The following code is used to hold secondary processors 11475423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 11514cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 11614cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 11714cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1181f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1191f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 12014cf11afSPaul Mackerras */ 1211f6a93e4SPaul Mackerras .globl __secondary_hold 1221f6a93e4SPaul Mackerras__secondary_hold: 1235c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 1242d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 12514cf11afSPaul Mackerras mfmsr r24 12614cf11afSPaul Mackerras ori r24,r24,MSR_RI 12714cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1282d27cfd3SBenjamin Herrenschmidt#endif 129f1870f77SAnton Blanchard /* Grab our physical cpu number */ 13014cf11afSPaul Mackerras mr r24,r3 13196f013feSJimi Xenidis /* stash r4 for book3e */ 13296f013feSJimi Xenidis mr r25,r4 13314cf11afSPaul Mackerras 13414cf11afSPaul Mackerras /* Tell the master cpu we're here */ 13514cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 13614cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 137e31aa453SPaul Mackerras std r24,__secondary_hold_acknowledge-_stext(0) 13814cf11afSPaul Mackerras sync 13914cf11afSPaul Mackerras 14096f013feSJimi Xenidis li r26,0 14196f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 14296f013feSJimi Xenidis tovirt(r26,r26) 14396f013feSJimi Xenidis#endif 14414cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 145cc7efbf9SAnton Blanchard100: ld r12,__secondary_hold_spinloop-_stext(r26) 146cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1471f6a93e4SPaul Mackerras beq 100b 14814cf11afSPaul Mackerras 149f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 15096f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 151cc7efbf9SAnton Blanchard tovirt(r12,r12) 15296f013feSJimi Xenidis#endif 153cc7efbf9SAnton Blanchard mtctr r12 15414cf11afSPaul Mackerras mr r3,r24 15596f013feSJimi Xenidis /* 15696f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 15796f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 15896f013feSJimi Xenidis */ 15996f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 16096f013feSJimi Xenidis mr r4,r25 16196f013feSJimi Xenidis#else 1622d27cfd3SBenjamin Herrenschmidt li r4,0 16396f013feSJimi Xenidis#endif 164dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 165dd797738SBenjamin Herrenschmidt isync 166758438a7SMichael Ellerman bctr 16714cf11afSPaul Mackerras#else 16814cf11afSPaul Mackerras BUG_OPCODE 16914cf11afSPaul Mackerras#endif 17014cf11afSPaul Mackerras 17114cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 17214cf11afSPaul Mackerras .section ".toc","aw" 17314cf11afSPaul Mackerrasexception_marker: 17414cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 17514cf11afSPaul Mackerras .text 17614cf11afSPaul Mackerras 17714cf11afSPaul Mackerras/* 1780ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 1790ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 1800ebc4cdaSBenjamin Herrenschmidt * this compilation unit 18114cf11afSPaul Mackerras */ 1820ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 1830ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 1841f6a93e4SPaul Mackerras#endif 18514cf11afSPaul Mackerras 186e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E 187d17799f9Schenhui zhao/* 1886becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu 1896becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default. 1906becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID] 1916becef7eSchenhui zhao * bit field. 1926becef7eSchenhui zhao */ 1936becef7eSchenhui zhao .globl booting_thread_hwid 1946becef7eSchenhui zhaobooting_thread_hwid: 1956becef7eSchenhui zhao .long INVALID_THREAD_HWID 1966becef7eSchenhui zhao .align 3 1976becef7eSchenhui zhao/* 1986becef7eSchenhui zhao * start a thread in the same core 1996becef7eSchenhui zhao * input parameters: 2006becef7eSchenhui zhao * r3 = the thread physical id 2016becef7eSchenhui zhao * r4 = the entry point where thread starts 2026becef7eSchenhui zhao */ 2036becef7eSchenhui zhao_GLOBAL(book3e_start_thread) 2046becef7eSchenhui zhao LOAD_REG_IMMEDIATE(r5, MSR_KERNEL) 2056becef7eSchenhui zhao cmpi 0, r3, 0 2066becef7eSchenhui zhao beq 10f 2076becef7eSchenhui zhao cmpi 0, r3, 1 2086becef7eSchenhui zhao beq 11f 2096becef7eSchenhui zhao /* If the thread id is invalid, just exit. */ 2106becef7eSchenhui zhao b 13f 2116becef7eSchenhui zhao10: 2127a25d912SScott Wood MTTMR(TMRN_IMSR0, 5) 2137a25d912SScott Wood MTTMR(TMRN_INIA0, 4) 2146becef7eSchenhui zhao b 12f 2156becef7eSchenhui zhao11: 2167a25d912SScott Wood MTTMR(TMRN_IMSR1, 5) 2177a25d912SScott Wood MTTMR(TMRN_INIA1, 4) 2186becef7eSchenhui zhao12: 2196becef7eSchenhui zhao isync 2206becef7eSchenhui zhao li r6, 1 2216becef7eSchenhui zhao sld r6, r6, r3 2226becef7eSchenhui zhao mtspr SPRN_TENS, r6 2236becef7eSchenhui zhao13: 2246becef7eSchenhui zhao blr 2256becef7eSchenhui zhao 2266becef7eSchenhui zhao/* 227d17799f9Schenhui zhao * stop a thread in the same core 228d17799f9Schenhui zhao * input parameter: 229d17799f9Schenhui zhao * r3 = the thread physical id 230d17799f9Schenhui zhao */ 231d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread) 232d17799f9Schenhui zhao cmpi 0, r3, 0 233d17799f9Schenhui zhao beq 10f 234d17799f9Schenhui zhao cmpi 0, r3, 1 235d17799f9Schenhui zhao beq 10f 236d17799f9Schenhui zhao /* If the thread id is invalid, just exit. */ 237d17799f9Schenhui zhao b 13f 238d17799f9Schenhui zhao10: 239d17799f9Schenhui zhao li r4, 1 240d17799f9Schenhui zhao sld r4, r4, r3 241d17799f9Schenhui zhao mtspr SPRN_TENC, r4 242d17799f9Schenhui zhao13: 243d17799f9Schenhui zhao blr 244d17799f9Schenhui zhao 245e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 246f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 247f34b3e19SScott Wood 248e16c8765SAndy Fleming /* Enable branch prediction */ 249e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 250e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 251e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 252e16c8765SAndy Fleming isync 253e16c8765SAndy Fleming 254e16c8765SAndy Fleming /* 255e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 256e16c8765SAndy Fleming * 257e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 258e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 259e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 260e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 261e16c8765SAndy Fleming * continuous. 262f34b3e19SScott Wood * 263f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 264f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 265f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 266f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 267f34b3e19SScott Wood * getting information into the thread and the alternatives 268f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 269f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 270f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 271f34b3e19SScott Wood * thread in Linux. 272e16c8765SAndy Fleming */ 273f34b3e19SScott Wood 274e16c8765SAndy Fleming mfspr r3, SPRN_PIR 275f34b3e19SScott Wood cmpwi r4,0 276f34b3e19SScott Wood bne 1f 277e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 278e16c8765SAndy Fleming mtspr SPRN_PIR, r3 279f34b3e19SScott Wood1: 280e16c8765SAndy Fleming#endif 281e16c8765SAndy Fleming 2822d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init) 28314cf11afSPaul Mackerras mr r24,r3 28414cf11afSPaul Mackerras 28514cf11afSPaul Mackerras /* turn on 64-bit mode */ 286b1576fecSAnton Blanchard bl enable_64b_mode 28714cf11afSPaul Mackerras 2882d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 289b1576fecSAnton Blanchard bl relative_toc 2901fbe9cf2SAnton Blanchard tovirt(r2,r2) 291e31aa453SPaul Mackerras 2922d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 2932d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 2942d27cfd3SBenjamin Herrenschmidt mr r3,r24 295b1576fecSAnton Blanchard bl book3e_secondary_thread_init 2962d27cfd3SBenjamin Herrenschmidt#endif 2972d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 2982d27cfd3SBenjamin Herrenschmidt 2992d27cfd3SBenjamin Herrenschmidt/* 3002d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 3012d27cfd3SBenjamin Herrenschmidt * in the following code. 3022d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 3032d27cfd3SBenjamin Herrenschmidt * 3042d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 3052d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 3062d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 3072d27cfd3SBenjamin Herrenschmidt */ 3082d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 3095c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 3102d27cfd3SBenjamin Herrenschmidt mr r24,r3 3112d27cfd3SBenjamin Herrenschmidt mr r25,r4 3122d27cfd3SBenjamin Herrenschmidt 3132d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 314b1576fecSAnton Blanchard bl enable_64b_mode 3152d27cfd3SBenjamin Herrenschmidt 3162d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 317b1576fecSAnton Blanchard bl relative_toc 3181fbe9cf2SAnton Blanchard tovirt(r2,r2) 3192d27cfd3SBenjamin Herrenschmidt 3202d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3212d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3222d27cfd3SBenjamin Herrenschmidt mr r3,r24 3232d27cfd3SBenjamin Herrenschmidt mr r4,r25 324b1576fecSAnton Blanchard bl book3e_secondary_core_init 3256becef7eSchenhui zhao 3266becef7eSchenhui zhao/* 3276becef7eSchenhui zhao * After common core init has finished, check if the current thread is the 3286becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the 3296becef7eSchenhui zhao * current thread. 3306becef7eSchenhui zhao */ 3316becef7eSchenhui zhao LOAD_REG_ADDR(r4, booting_thread_hwid) 3326becef7eSchenhui zhao lwz r3, 0(r4) 3336becef7eSchenhui zhao li r5, INVALID_THREAD_HWID 3346becef7eSchenhui zhao cmpw r3, r5 3356becef7eSchenhui zhao beq 20f 3366becef7eSchenhui zhao 3376becef7eSchenhui zhao /* 3386becef7eSchenhui zhao * The value of booting_thread_hwid has been stored in r3, 3396becef7eSchenhui zhao * so make it invalid. 3406becef7eSchenhui zhao */ 3416becef7eSchenhui zhao stw r5, 0(r4) 3426becef7eSchenhui zhao 3436becef7eSchenhui zhao /* 3446becef7eSchenhui zhao * Get the current thread id and check if it is the one we wanted. 3456becef7eSchenhui zhao * If not, start the one specified in booting_thread_hwid and stop 3466becef7eSchenhui zhao * the current thread. 3476becef7eSchenhui zhao */ 3486becef7eSchenhui zhao mfspr r8, SPRN_TIR 3496becef7eSchenhui zhao cmpw r3, r8 3506becef7eSchenhui zhao beq 20f 3516becef7eSchenhui zhao 3526becef7eSchenhui zhao /* start the specified thread */ 3536becef7eSchenhui zhao LOAD_REG_ADDR(r5, fsl_secondary_thread_init) 3546becef7eSchenhui zhao ld r4, 0(r5) 3556becef7eSchenhui zhao bl book3e_start_thread 3566becef7eSchenhui zhao 3576becef7eSchenhui zhao /* stop the current thread */ 3586becef7eSchenhui zhao mr r3, r8 3596becef7eSchenhui zhao bl book3e_stop_thread 3606becef7eSchenhui zhao10: 3616becef7eSchenhui zhao b 10b 3626becef7eSchenhui zhao20: 3632d27cfd3SBenjamin Herrenschmidt#endif 3642d27cfd3SBenjamin Herrenschmidt 3652d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 36614cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 36714cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 36814cf11afSPaul Mackerras * which logical id maps to our physical one. 36914cf11afSPaul Mackerras */ 3701426d5a3SMichael Ellerman LOAD_REG_ADDR(r13, paca) /* Load paca pointer */ 3711426d5a3SMichael Ellerman ld r13,0(r13) /* Get base vaddr of paca array */ 372768d18adSMilton Miller#ifndef CONFIG_SMP 373768d18adSMilton Miller addi r13,r13,PACA_SIZE /* know r13 if used accidentally */ 374b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 375768d18adSMilton Miller#else 376768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 377768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 37814cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 37914cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 38014cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 38114cf11afSPaul Mackerras beq 2f 38214cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 38314cf11afSPaul Mackerras addi r5,r5,1 384768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 38514cf11afSPaul Mackerras blt 1b 38614cf11afSPaul Mackerras 38714cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 388b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 38914cf11afSPaul Mackerras 3902dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 3912d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3922d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 3932d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 3942d27cfd3SBenjamin Herrenschmidt#endif 3952d27cfd3SBenjamin Herrenschmidt 39614cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 39714cf11afSPaul Mackerras mr r24,r5 398b6f6b98aSSonny Rao 399f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 400e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 401f39b7a55SOlof Johansson ld r23,0(r23) 4022751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 4032751b628SAnton Blanchard cmpdi 0,r12,0 4049d07bc84SBenjamin Herrenschmidt beq 3f 405f55d9665SMichael Ellerman#ifdef PPC64_ELF_ABI_v1 4062751b628SAnton Blanchard ld r12,0(r12) 4072751b628SAnton Blanchard#endif 408cc7efbf9SAnton Blanchard mtctr r12 409f39b7a55SOlof Johansson bctrl 410f39b7a55SOlof Johansson 4117ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 4129d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 4139d07bc84SBenjamin Herrenschmidt subi r4,r4,1 4149d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 4159d07bc84SBenjamin Herrenschmidt bne 3b 4169d07bc84SBenjamin Herrenschmidt isync 4179d07bc84SBenjamin Herrenschmidt 4189d07bc84SBenjamin Herrenschmidt4: HMT_LOW 419ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 420ad0693eeSBenjamin Herrenschmidt /* start. */ 421ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 4229d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 423ad0693eeSBenjamin Herrenschmidt 424ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 4259d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 426ad0693eeSBenjamin Herrenschmidt 4279d07bc84SBenjamin Herrenschmidt /* Create a temp kernel stack for use before relocation is on. */ 42814cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 42914cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 43014cf11afSPaul Mackerras 431c705677eSStephen Rothwell b __secondary_start 432768d18adSMilton Miller#endif /* SMP */ 43314cf11afSPaul Mackerras 434e31aa453SPaul Mackerras/* 435e31aa453SPaul Mackerras * Turn the MMU off. 436e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 437e31aa453SPaul Mackerras */ 4382d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 4396a3bab90SAnton Blanchard__mmu_off: 44014cf11afSPaul Mackerras mfmsr r3 44114cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 44214cf11afSPaul Mackerras beqlr 443e31aa453SPaul Mackerras mflr r4 44414cf11afSPaul Mackerras andc r3,r3,r0 44514cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 44614cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 44714cf11afSPaul Mackerras sync 44814cf11afSPaul Mackerras rfid 44914cf11afSPaul Mackerras b . /* prevent speculative execution */ 4502d27cfd3SBenjamin Herrenschmidt#endif 45114cf11afSPaul Mackerras 45214cf11afSPaul Mackerras 45314cf11afSPaul Mackerras/* 45414cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 45514cf11afSPaul Mackerras * depending on the value of r5. 45614cf11afSPaul Mackerras * 45714cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 45814cf11afSPaul Mackerras * in r3...r7 45914cf11afSPaul Mackerras * 46014cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 46114cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 46214cf11afSPaul Mackerras * 46314cf11afSPaul Mackerras */ 4646a3bab90SAnton Blanchard__start_initialization_multiplatform: 465e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 466b1576fecSAnton Blanchard bl enable_64b_mode 467e31aa453SPaul Mackerras 468e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 469b1576fecSAnton Blanchard bl relative_toc 470e31aa453SPaul Mackerras 471e31aa453SPaul Mackerras /* find out where we are now */ 472e31aa453SPaul Mackerras bcl 20,31,$+4 473e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 474e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 475e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 476e31aa453SPaul Mackerras 47714cf11afSPaul Mackerras /* 47814cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 47914cf11afSPaul Mackerras */ 48014cf11afSPaul Mackerras cmpldi cr0,r5,0 481939e60f6SStephen Rothwell beq 1f 482b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 483939e60f6SStephen Rothwell1: 48414cf11afSPaul Mackerras /* Save parameters */ 48514cf11afSPaul Mackerras mr r31,r3 48614cf11afSPaul Mackerras mr r30,r4 487daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 488daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 489daea1175SBenjamin Herrenschmidt mr r28,r8 490daea1175SBenjamin Herrenschmidt mr r29,r9 491daea1175SBenjamin Herrenschmidt#endif 49214cf11afSPaul Mackerras 4932d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 494b1576fecSAnton Blanchard bl start_initialization_book3e 495b1576fecSAnton Blanchard b __after_prom_start 4962d27cfd3SBenjamin Herrenschmidt#else 49714cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 498f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 499f39b7a55SOlof Johansson srwi r0,r0,16 500f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 501f39b7a55SOlof Johansson beq 1f 502f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 503f39b7a55SOlof Johansson beq 1f 504f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 505190a24f5SOlof Johansson beq 1f 506190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 507f39b7a55SOlof Johansson bne 2f 508b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 509f39b7a55SOlof Johansson2: 51014cf11afSPaul Mackerras 511e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 512b1576fecSAnton Blanchard bl __mmu_off 513b1576fecSAnton Blanchard b __after_prom_start 5142d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 51514cf11afSPaul Mackerras 5166a3bab90SAnton Blanchard__boot_from_prom: 51728794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 51814cf11afSPaul Mackerras /* Save parameters */ 51914cf11afSPaul Mackerras mr r31,r3 52014cf11afSPaul Mackerras mr r30,r4 52114cf11afSPaul Mackerras mr r29,r5 52214cf11afSPaul Mackerras mr r28,r6 52314cf11afSPaul Mackerras mr r27,r7 52414cf11afSPaul Mackerras 5256088857bSOlaf Hering /* 5266088857bSOlaf Hering * Align the stack to 16-byte boundary 5276088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 528e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 5296088857bSOlaf Hering */ 530c05b4770SLinus Torvalds rldicr r1,r1,0,59 531c05b4770SLinus Torvalds 532549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 533549e8152SPaul Mackerras /* Relocate code for where we are now */ 534549e8152SPaul Mackerras mr r3,r26 535b1576fecSAnton Blanchard bl relocate 536549e8152SPaul Mackerras#endif 537549e8152SPaul Mackerras 53814cf11afSPaul Mackerras /* Restore parameters */ 53914cf11afSPaul Mackerras mr r3,r31 54014cf11afSPaul Mackerras mr r4,r30 54114cf11afSPaul Mackerras mr r5,r29 54214cf11afSPaul Mackerras mr r6,r28 54314cf11afSPaul Mackerras mr r7,r27 54414cf11afSPaul Mackerras 54514cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 546549e8152SPaul Mackerras mr r8,r26 547b1576fecSAnton Blanchard bl prom_init 54828794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 54928794d34SBenjamin Herrenschmidt 55028794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 55128794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 55214cf11afSPaul Mackerras trap 55314cf11afSPaul Mackerras 5546a3bab90SAnton Blanchard__after_prom_start: 555549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 556549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 557549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 558549e8152SPaul Mackerras sldi r25,r25,32 5591cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5601cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 5611cb6e064STiejun Chen#endif 5628b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 5631cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5641cb6e064STiejun Chen tophys(r26,r26) 5651cb6e064STiejun Chen#endif 566928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 56754622f10SMohan Kumar M bne 1f 56854622f10SMohan Kumar M add r25,r25,r26 56954622f10SMohan Kumar M1: mr r3,r25 570b1576fecSAnton Blanchard bl relocate 5711cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5721cb6e064STiejun Chen /* IVPR needs to be set after relocation. */ 5731cb6e064STiejun Chen bl init_core_book3e 5741cb6e064STiejun Chen#endif 575549e8152SPaul Mackerras#endif 57614cf11afSPaul Mackerras 57714cf11afSPaul Mackerras/* 578e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 57914cf11afSPaul Mackerras * This will leave some code in the first 256B of 58014cf11afSPaul Mackerras * real memory, which are reserved for software use. 58114cf11afSPaul Mackerras * 58214cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 58314cf11afSPaul Mackerras */ 584549e8152SPaul Mackerras li r3,0 /* target addr */ 5852d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 5862d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 5872d27cfd3SBenjamin Herrenschmidt#endif 588549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 589835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E) 590835c031cSTiejun Chen tovirt(r4,r4) 591835c031cSTiejun Chen#endif 592e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 59314cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 59414cf11afSPaul Mackerras /* bytes were copied earlier. */ 59514cf11afSPaul Mackerras 59611ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 59754622f10SMohan Kumar M/* 59854622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 5998b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 60054622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 60154622f10SMohan Kumar M */ 6021cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6031cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 6041cb6e064STiejun Chen#endif 6058b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 6068b8b0cc1SMilton Miller cmplwi cr0,r7,1 60754622f10SMohan Kumar M bne 3f 60854622f10SMohan Kumar M 6091cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E 6101cb6e064STiejun Chen LOAD_REG_ADDR(r5, __end_interrupts) 6111cb6e064STiejun Chen LOAD_REG_ADDR(r11, _stext) 6121cb6e064STiejun Chen sub r5,r5,r11 6131cb6e064STiejun Chen#else 614c1fb6816SMichael Neuling /* just copy interrupts */ 615c1fb6816SMichael Neuling LOAD_REG_IMMEDIATE(r5, __end_interrupts - _stext) 6161cb6e064STiejun Chen#endif 61754622f10SMohan Kumar M b 5f 61854622f10SMohan Kumar M3: 61954622f10SMohan Kumar M#endif 62054622f10SMohan Kumar M lis r5,(copy_to_here - _stext)@ha 62154622f10SMohan Kumar M addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ 62254622f10SMohan Kumar M 623b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 62414cf11afSPaul Mackerras /* this includes the code being */ 62514cf11afSPaul Mackerras /* executed here. */ 626e31aa453SPaul Mackerras addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ 627cc7efbf9SAnton Blanchard addi r12,r8,(4f - _stext)@l /* that we just made */ 628cc7efbf9SAnton Blanchard mtctr r12 62914cf11afSPaul Mackerras bctr 63014cf11afSPaul Mackerras 631286e4f90SAnton Blanchard.balign 8 63254622f10SMohan Kumar Mp_end: .llong _end - _stext 63354622f10SMohan Kumar M 634e31aa453SPaul Mackerras4: /* Now copy the rest of the kernel up to _end */ 635e31aa453SPaul Mackerras addis r5,r26,(p_end - _stext)@ha 636e31aa453SPaul Mackerras ld r5,(p_end - _stext)@l(r5) /* get _end */ 637b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 638e31aa453SPaul Mackerras 639b1576fecSAnton Blanchard9: b start_here_multiplatform 640e31aa453SPaul Mackerras 64114cf11afSPaul Mackerras/* 64214cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 64314cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 64414cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 64514cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 64614cf11afSPaul Mackerras * 64714cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 64814cf11afSPaul Mackerras */ 64914cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 65014cf11afSPaul Mackerras addi r5,r5,-8 65114cf11afSPaul Mackerras addi r6,r6,-8 6525a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 65314cf11afSPaul Mackerras /* denominator cache line */ 65414cf11afSPaul Mackerras /* size. This results in */ 65514cf11afSPaul Mackerras /* extra cache line flushes */ 65614cf11afSPaul Mackerras /* but operation is correct. */ 65714cf11afSPaul Mackerras /* Can't get cache line size */ 65814cf11afSPaul Mackerras /* from NACA as it is being */ 65914cf11afSPaul Mackerras /* moved too. */ 66014cf11afSPaul Mackerras 66114cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 66214cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 66314cf11afSPaul Mackerras ldx r0,r6,r4 66414cf11afSPaul Mackerras stdx r0,r6,r3 66514cf11afSPaul Mackerras bdnz 3b 66614cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 66714cf11afSPaul Mackerras sync 66814cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 66914cf11afSPaul Mackerras cmpld 0,r6,r5 67014cf11afSPaul Mackerras blt 4b 67114cf11afSPaul Mackerras sync 67214cf11afSPaul Mackerras addi r5,r5,8 67314cf11afSPaul Mackerras addi r6,r6,8 67429ce3c50SMichael Neuling isync 67514cf11afSPaul Mackerras blr 67614cf11afSPaul Mackerras 67714cf11afSPaul Mackerras.align 8 67814cf11afSPaul Mackerrascopy_to_here: 67914cf11afSPaul Mackerras 68014cf11afSPaul Mackerras#ifdef CONFIG_SMP 68114cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 68214cf11afSPaul Mackerras/* 68314cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 68414cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 68514cf11afSPaul Mackerras */ 68614cf11afSPaul Mackerras .section ".text"; 68714cf11afSPaul Mackerras .align 2 ; 68814cf11afSPaul Mackerras 68935499c01SPaul Mackerras .globl __secondary_start_pmac_0 69035499c01SPaul Mackerras__secondary_start_pmac_0: 69135499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 69235499c01SPaul Mackerras li r24,0 69335499c01SPaul Mackerras b 1f 69414cf11afSPaul Mackerras li r24,1 69535499c01SPaul Mackerras b 1f 69614cf11afSPaul Mackerras li r24,2 69735499c01SPaul Mackerras b 1f 69814cf11afSPaul Mackerras li r24,3 69935499c01SPaul Mackerras1: 70014cf11afSPaul Mackerras 70114cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 70214cf11afSPaul Mackerras /* turn on 64-bit mode */ 703b1576fecSAnton Blanchard bl enable_64b_mode 70414cf11afSPaul Mackerras 705c478b581SBenjamin Herrenschmidt li r0,0 706c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 707c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 708c478b581SBenjamin Herrenschmidt sync 709c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 710c478b581SBenjamin Herrenschmidt isync 711c478b581SBenjamin Herrenschmidt sync 712c478b581SBenjamin Herrenschmidt slbia 713c478b581SBenjamin Herrenschmidt 714e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 715b1576fecSAnton Blanchard bl relative_toc 7161fbe9cf2SAnton Blanchard tovirt(r2,r2) 717e31aa453SPaul Mackerras 71814cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 719b1576fecSAnton Blanchard bl __restore_cpu_ppc970 72014cf11afSPaul Mackerras 72114cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 72214cf11afSPaul Mackerras mfmsr r3 72314cf11afSPaul Mackerras ori r3,r3,MSR_RI 72414cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 72514cf11afSPaul Mackerras 72614cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 7271426d5a3SMichael Ellerman LOAD_REG_ADDR(r4,paca) /* Load paca pointer */ 7281426d5a3SMichael Ellerman ld r4,0(r4) /* Get base vaddr of paca array */ 72914cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 73014cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 7312dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 73214cf11afSPaul Mackerras 73362cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 73462cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 73562cc67b9SBenjamin Herrenschmidt */ 73662cc67b9SBenjamin Herrenschmidt li r0,0 73762cc67b9SBenjamin Herrenschmidt stb r0,PACASOFTIRQEN(r13) 7387230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7397230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 74062cc67b9SBenjamin Herrenschmidt 74114cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 74214cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 74314cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 74414cf11afSPaul Mackerras 745c705677eSStephen Rothwell b __secondary_start 74614cf11afSPaul Mackerras 74714cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 74814cf11afSPaul Mackerras 74914cf11afSPaul Mackerras/* 75014cf11afSPaul Mackerras * This function is called after the master CPU has released the 75114cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 75214cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 75314cf11afSPaul Mackerras * this point: 75414cf11afSPaul Mackerras * 1. Processor number 75514cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 75614cf11afSPaul Mackerras * On entry the following are set: 7574f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 75814cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 75914cf11afSPaul Mackerras * r13 = paca virtual address 760ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 76114cf11afSPaul Mackerras */ 7622d27cfd3SBenjamin Herrenschmidt .section ".text"; 7632d27cfd3SBenjamin Herrenschmidt .align 2 ; 7642d27cfd3SBenjamin Herrenschmidt 765fc68e869SStephen Rothwell .globl __secondary_start 766c705677eSStephen Rothwell__secondary_start: 767799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 768799d6046SPaul Mackerras HMT_MEDIUM 76914cf11afSPaul Mackerras 7704f8cf36fSBenjamin Herrenschmidt /* Initialize the kernel stack */ 771e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 77214cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 77354a83404SMichael Neuling ldx r14,r3,r28 77454a83404SMichael Neuling addi r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD 77554a83404SMichael Neuling std r14,PACAKSAVE(r13) 77614cf11afSPaul Mackerras 777376af594SMichael Ellerman /* Do early setup for that CPU (SLB and hash table pointer) */ 778b1576fecSAnton Blanchard bl early_setup_secondary 779f761622eSMatt Evans 78054a83404SMichael Neuling /* 78154a83404SMichael Neuling * setup the new stack pointer, but *don't* use this until 78254a83404SMichael Neuling * translation is on. 78354a83404SMichael Neuling */ 78454a83404SMichael Neuling mr r1, r14 78554a83404SMichael Neuling 786799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 78714cf11afSPaul Mackerras li r7,0 78814cf11afSPaul Mackerras mtlr r7 78914cf11afSPaul Mackerras 7907230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 7917230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 7927230c564SBenjamin Herrenschmidt */ 7934f8cf36fSBenjamin Herrenschmidt stb r7,PACASOFTIRQEN(r13) 7947230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7957230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 7964f8cf36fSBenjamin Herrenschmidt 79714cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 798ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 799e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 800d04c56f7SPaul Mackerras 801b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 802b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 8032d27cfd3SBenjamin Herrenschmidt RFI 80414cf11afSPaul Mackerras b . /* prevent speculative execution */ 80514cf11afSPaul Mackerras 80614cf11afSPaul Mackerras/* 80714cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 808e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 809e31aa453SPaul Mackerras * before going into C code. 81014cf11afSPaul Mackerras */ 811ad0289e4SAnton Blanchardstart_secondary_prolog: 812e31aa453SPaul Mackerras ld r2,PACATOC(r13) 81314cf11afSPaul Mackerras li r3,0 81414cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 815b1576fecSAnton Blanchard bl start_secondary 816799d6046SPaul Mackerras b . 8178dbce53cSVaidyanathan Srinivasan/* 8188dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 8198dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 8208dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 8218dbce53cSVaidyanathan Srinivasan */ 8228dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 8238dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 8248dbce53cSVaidyanathan Srinivasan li r3,0 8258dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 826b1576fecSAnton Blanchard bl start_secondary 8278dbce53cSVaidyanathan Srinivasan b . 82814cf11afSPaul Mackerras#endif 82914cf11afSPaul Mackerras 83014cf11afSPaul Mackerras/* 83114cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 83214cf11afSPaul Mackerras */ 8336a3bab90SAnton Blanchardenable_64b_mode: 83414cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 8352d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 8362d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 8372d27cfd3SBenjamin Herrenschmidt mtmsr r11 8382d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 8399f0b0793SMichael Ellerman li r12,(MSR_64BIT | MSR_ISF)@highest 840e31aa453SPaul Mackerras sldi r12,r12,48 84114cf11afSPaul Mackerras or r11,r11,r12 84214cf11afSPaul Mackerras mtmsrd r11 84314cf11afSPaul Mackerras isync 8442d27cfd3SBenjamin Herrenschmidt#endif 84514cf11afSPaul Mackerras blr 84614cf11afSPaul Mackerras 84714cf11afSPaul Mackerras/* 848e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 849e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 850e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 8511fbe9cf2SAnton Blanchard * 8521fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 8531fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 8541fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 8551fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 8561fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 8571fbe9cf2SAnton Blanchard * sites to handle this. 858e31aa453SPaul Mackerras */ 859e31aa453SPaul Mackerras_GLOBAL(relative_toc) 860e31aa453SPaul Mackerras mflr r0 861e31aa453SPaul Mackerras bcl 20,31,$+4 862e550592eSBenjamin Herrenschmidt0: mflr r11 863e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 864e550592eSBenjamin Herrenschmidt add r2,r2,r11 865e31aa453SPaul Mackerras mtlr r0 866e31aa453SPaul Mackerras blr 867e31aa453SPaul Mackerras 8685b63fee1SAnton Blanchard.balign 8 869e31aa453SPaul Mackerrasp_toc: .llong __toc_start + 0x8000 - 0b 870e31aa453SPaul Mackerras 871e31aa453SPaul Mackerras/* 87214cf11afSPaul Mackerras * This is where the main kernel code starts. 87314cf11afSPaul Mackerras */ 8746a3bab90SAnton Blanchardstart_here_multiplatform: 8751fbe9cf2SAnton Blanchard /* set up the TOC */ 876b1576fecSAnton Blanchard bl relative_toc 8771fbe9cf2SAnton Blanchard tovirt(r2,r2) 87814cf11afSPaul Mackerras 87914cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 88014cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 88114cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 88214cf11afSPaul Mackerras * to clear it now for kexec-style entry. 88314cf11afSPaul Mackerras */ 884e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 885e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 88614cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 88714cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 888e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 88914cf11afSPaul Mackerras beq 4f 89014cf11afSPaul Mackerras addi r8,r8,-8 89114cf11afSPaul Mackerras li r0,0 89214cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 89314cf11afSPaul Mackerras3: stdu r0,8(r8) 89414cf11afSPaul Mackerras bdnz 3b 89514cf11afSPaul Mackerras4: 89614cf11afSPaul Mackerras 897daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 898daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 899ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 900daea1175SBenjamin Herrenschmidt std r28,0(r11); 901daea1175SBenjamin Herrenschmidt std r29,8(r11); 902daea1175SBenjamin Herrenschmidt#endif 903daea1175SBenjamin Herrenschmidt 9042d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 90514cf11afSPaul Mackerras mfmsr r6 90614cf11afSPaul Mackerras ori r6,r6,MSR_RI 90714cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 9082d27cfd3SBenjamin Herrenschmidt#endif 90914cf11afSPaul Mackerras 910549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 911549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 912549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 913549e8152SPaul Mackerras clrldi r0,r25,2 914549e8152SPaul Mackerras std r0,0(r4) 915549e8152SPaul Mackerras#endif 916549e8152SPaul Mackerras 917e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 91814cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 91914cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 92014cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 92114cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 92214cf11afSPaul Mackerras 923e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 92414cf11afSPaul Mackerras 925e31aa453SPaul Mackerras /* set up a stack pointer */ 92614cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 92714cf11afSPaul Mackerras li r0,0 92814cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 92914cf11afSPaul Mackerras 930376af594SMichael Ellerman /* 931376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 932376af594SMichael Ellerman * and SLB setup before we turn on relocation. 933376af594SMichael Ellerman */ 93414cf11afSPaul Mackerras 93514cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 93614cf11afSPaul Mackerras mr r3,r31 937b1576fecSAnton Blanchard bl early_setup /* also sets r13 and SPRG_PACA */ 93814cf11afSPaul Mackerras 939ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 940e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 941b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 942b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 9432d27cfd3SBenjamin Herrenschmidt RFI 94414cf11afSPaul Mackerras b . /* prevent speculative execution */ 94514cf11afSPaul Mackerras 94614cf11afSPaul Mackerras /* This is where all platforms converge execution */ 947ad0289e4SAnton Blanchard 948ad0289e4SAnton Blanchardstart_here_common: 94914cf11afSPaul Mackerras /* relocation is on at this point */ 95014cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 95114cf11afSPaul Mackerras 952e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 953e31aa453SPaul Mackerras ld r2,PACATOC(r13) 95414cf11afSPaul Mackerras 9557230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 9567230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 9577230c564SBenjamin Herrenschmidt */ 9587230c564SBenjamin Herrenschmidt li r0,0 9597230c564SBenjamin Herrenschmidt stb r0,PACASOFTIRQEN(r13) 9607230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 9617230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 96214cf11afSPaul Mackerras 9637230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 964b1576fecSAnton Blanchard bl start_kernel 96514cf11afSPaul Mackerras 966f1870f77SAnton Blanchard /* Not reached */ 967f1870f77SAnton Blanchard BUG_OPCODE 96814cf11afSPaul Mackerras 96914cf11afSPaul Mackerras/* 97014cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 97114cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 97214cf11afSPaul Mackerras */ 97314cf11afSPaul Mackerras .section ".bss" 97443a5c684SAneesh Kumar K.V/* 97543a5c684SAneesh Kumar K.V * pgd dir should be aligned to PGD_TABLE_SIZE which is 64K. 97643a5c684SAneesh Kumar K.V * We will need to find a better way to fix this 97743a5c684SAneesh Kumar K.V */ 97843a5c684SAneesh Kumar K.V .align 16 97914cf11afSPaul Mackerras 98014cf11afSPaul Mackerras .globl swapper_pg_dir 98114cf11afSPaul Mackerrasswapper_pg_dir: 982ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 98343a5c684SAneesh Kumar K.V 98443a5c684SAneesh Kumar K.V .globl empty_zero_page 98543a5c684SAneesh Kumar K.Vempty_zero_page: 98643a5c684SAneesh Kumar K.V .space PAGE_SIZE 987*9445aa1aSAl ViroEXPORT_SYMBOL(empty_zero_page) 988