12874c5fdSThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */ 214cf11afSPaul Mackerras/* 314cf11afSPaul Mackerras * PowerPC version 414cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 714cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 814cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 914cf11afSPaul Mackerras * Low-level exception handlers and MMU support 1014cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1114cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1214cf11afSPaul Mackerras * 1314cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1414cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1514cf11afSPaul Mackerras * 160ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 170ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 180ebc4cdaSBenjamin Herrenschmidt * variants. 1914cf11afSPaul Mackerras */ 2014cf11afSPaul Mackerras 2114cf11afSPaul Mackerras#include <linux/threads.h> 22c141611fSPaul Gortmaker#include <linux/init.h> 23b5bbeb23SPaul Mackerras#include <asm/reg.h> 2414cf11afSPaul Mackerras#include <asm/page.h> 2514cf11afSPaul Mackerras#include <asm/mmu.h> 2614cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2757f26649SNicholas Piggin#include <asm/head-64.h> 2814cf11afSPaul Mackerras#include <asm/asm-offsets.h> 2914cf11afSPaul Mackerras#include <asm/bug.h> 3014cf11afSPaul Mackerras#include <asm/cputable.h> 3114cf11afSPaul Mackerras#include <asm/setup.h> 3214cf11afSPaul Mackerras#include <asm/hvcall.h> 336cb7bfebSDavid Gibson#include <asm/thread_info.h> 343f639ee8SStephen Rothwell#include <asm/firmware.h> 3516a15a30SStephen Rothwell#include <asm/page_64.h> 36945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 372191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 3846f52210SStephen Rothwell#include <asm/ptrace.h> 397230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 406becef7eSchenhui zhao#include <asm/cputhreads.h> 417a25d912SScott Wood#include <asm/ppc-opcode.h> 429445aa1aSAl Viro#include <asm/export.h> 432c86cd18SChristophe Leroy#include <asm/feature-fixups.h> 44879add77SChristophe Leroy#ifdef CONFIG_PPC_BOOK3S 45879add77SChristophe Leroy#include <asm/exception-64s.h> 46879add77SChristophe Leroy#else 47879add77SChristophe Leroy#include <asm/exception-64e.h> 48879add77SChristophe Leroy#endif 4914cf11afSPaul Mackerras 5025985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 510ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 520ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 5314cf11afSPaul Mackerras */ 5414cf11afSPaul Mackerras 5514cf11afSPaul Mackerras/* 5614cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 570ebc4cdaSBenjamin Herrenschmidt * 580ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5914cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 60339a3293SNicholas Piggin * 2. The primary CPU enters at __start. 61339a3293SNicholas Piggin * 3. If the RTAS supports "query-cpu-stopped-state", then secondary 62339a3293SNicholas Piggin * CPUs will enter as directed by "start-cpu" RTAS call, which is 63339a3293SNicholas Piggin * generic_secondary_smp_init, with PIR in r3. 64339a3293SNicholas Piggin * 4. Else the secondary CPUs will enter at secondary_hold (0x60) as 65339a3293SNicholas Piggin * directed by the "start-cpu" RTS call, with PIR in r3. 6627f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 67339a3293SNicholas Piggin * 1. The MMU is off, processor in HV mode. 68339a3293SNicholas Piggin * 2. The primary CPU enters at 0 with device-tree in r3, OPAL base 69339a3293SNicholas Piggin * in r8, and entry in r9 for debugging purposes. 70339a3293SNicholas Piggin * 3. Secondary CPUs enter as directed by OPAL_START_CPU call, which 71339a3293SNicholas Piggin * is at generic_secondary_smp_init, with PIR in r3. 7214cf11afSPaul Mackerras * 730ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 740ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 750ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 7614cf11afSPaul Mackerras */ 7714cf11afSPaul Mackerras 7857f26649SNicholas PigginOPEN_FIXED_SECTION(first_256B, 0x0, 0x100) 7957f26649SNicholas PigginUSE_FIXED_SECTION(first_256B) 8057f26649SNicholas Piggin /* 8157f26649SNicholas Piggin * Offsets are relative from the start of fixed section, and 8257f26649SNicholas Piggin * first_256B starts at 0. Offsets are a bit easier to use here 8357f26649SNicholas Piggin * than the fixed section entry macros. 8457f26649SNicholas Piggin */ 8557f26649SNicholas Piggin . = 0x0 8614cf11afSPaul Mackerras_GLOBAL(__start) 8714cf11afSPaul Mackerras /* NOP this out unconditionally */ 8814cf11afSPaul MackerrasBEGIN_FTR_SECTION 895c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 90b1576fecSAnton Blanchard b __start_initialization_multiplatform 9114cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 9214cf11afSPaul Mackerras 9314cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 9414cf11afSPaul Mackerras trap 9514cf11afSPaul Mackerras 962751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 972751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 982751b628SAnton Blanchard * should jump to. 991f6a93e4SPaul Mackerras */ 1007d4151b5SOlof Johansson .balign 8 10114cf11afSPaul Mackerras .globl __secondary_hold_spinloop 10214cf11afSPaul Mackerras__secondary_hold_spinloop: 103eb039161STobin C. Harding .8byte 0x0 10414cf11afSPaul Mackerras 10514cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 10614cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 10714cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 10814cf11afSPaul Mackerras__secondary_hold_acknowledge: 109eb039161STobin C. Harding .8byte 0x0 11014cf11afSPaul Mackerras 111928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 1128b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 1138b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 114*87c78b61SMichael Ellerman * is used by kexec-tools to keep the kdump kernel in the 1158b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1168b8b0cc1SMilton Miller * observing the alignment requirement. 1178b8b0cc1SMilton Miller */ 11870839d20SNicholas Piggin 11970839d20SNicholas Piggin#ifdef CONFIG_RELOCATABLE_TEST 12070839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 1 /* Test relocation, do not copy to 0 */ 12170839d20SNicholas Piggin#else 12270839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 0x72756e30 /* "run0" -- relocate to 0 by default */ 12370839d20SNicholas Piggin#endif 12470839d20SNicholas Piggin 1258b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1268b8b0cc1SMilton Miller . = 0x5c 1278b8b0cc1SMilton Miller .globl __run_at_load 1288b8b0cc1SMilton Miller__run_at_load: 129d72c4a36SDaniel AxtensDEFINE_FIXED_SYMBOL(__run_at_load, first_256B) 13070839d20SNicholas Piggin .long RUN_AT_LOAD_DEFAULT 1318b8b0cc1SMilton Miller#endif 1328b8b0cc1SMilton Miller 13314cf11afSPaul Mackerras . = 0x60 13414cf11afSPaul Mackerras/* 13575423b7bSGeoff Levand * The following code is used to hold secondary processors 13675423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 13714cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 13814cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 13914cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1401f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1411f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 14214cf11afSPaul Mackerras */ 1431f6a93e4SPaul Mackerras .globl __secondary_hold 1441f6a93e4SPaul Mackerras__secondary_hold: 1455c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 1462d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 14714cf11afSPaul Mackerras mfmsr r24 14814cf11afSPaul Mackerras ori r24,r24,MSR_RI 14914cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1502d27cfd3SBenjamin Herrenschmidt#endif 151f1870f77SAnton Blanchard /* Grab our physical cpu number */ 15214cf11afSPaul Mackerras mr r24,r3 15396f013feSJimi Xenidis /* stash r4 for book3e */ 15496f013feSJimi Xenidis mr r25,r4 15514cf11afSPaul Mackerras 15614cf11afSPaul Mackerras /* Tell the master cpu we're here */ 15714cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 15814cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 159d72c4a36SDaniel Axtens std r24,(ABS_ADDR(__secondary_hold_acknowledge, first_256B))(0) 16014cf11afSPaul Mackerras sync 16114cf11afSPaul Mackerras 16296f013feSJimi Xenidis li r26,0 16396f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 16496f013feSJimi Xenidis tovirt(r26,r26) 16596f013feSJimi Xenidis#endif 16614cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 167d72c4a36SDaniel Axtens100: ld r12,(ABS_ADDR(__secondary_hold_spinloop, first_256B))(r26) 168cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1691f6a93e4SPaul Mackerras beq 100b 17014cf11afSPaul Mackerras 171da665885SThiago Jung Bauermann#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE) 17296f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 173cc7efbf9SAnton Blanchard tovirt(r12,r12) 17496f013feSJimi Xenidis#endif 175cc7efbf9SAnton Blanchard mtctr r12 17614cf11afSPaul Mackerras mr r3,r24 17796f013feSJimi Xenidis /* 17896f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 17996f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 18096f013feSJimi Xenidis */ 18196f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 18296f013feSJimi Xenidis mr r4,r25 18396f013feSJimi Xenidis#else 1842d27cfd3SBenjamin Herrenschmidt li r4,0 18596f013feSJimi Xenidis#endif 186dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 187dd797738SBenjamin Herrenschmidt isync 188758438a7SMichael Ellerman bctr 18914cf11afSPaul Mackerras#else 19063ce271bSChristophe Leroy0: trap 19163ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 19214cf11afSPaul Mackerras#endif 19357f26649SNicholas PigginCLOSE_FIXED_SECTION(first_256B) 19414cf11afSPaul Mackerras 19514cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 19614cf11afSPaul Mackerras .section ".toc","aw" 197e754f4d1SNicholas Piggin/* This value is used to mark exception frames on the stack. */ 19814cf11afSPaul Mackerrasexception_marker: 199e754f4d1SNicholas Piggin .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER 20057f26649SNicholas Piggin .previous 20114cf11afSPaul Mackerras 20214cf11afSPaul Mackerras/* 2030ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 2040ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 2050ebc4cdaSBenjamin Herrenschmidt * this compilation unit 20614cf11afSPaul Mackerras */ 2070ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 2080ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 20957f26649SNicholas Piggin#else 21057f26649SNicholas PigginOPEN_TEXT_SECTION(0x100) 2111f6a93e4SPaul Mackerras#endif 21214cf11afSPaul Mackerras 21357f26649SNicholas PigginUSE_TEXT_SECTION() 21457f26649SNicholas Piggin 215e754f4d1SNicholas Piggin#include "interrupt_64.S" 216e754f4d1SNicholas Piggin 217e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E 218d17799f9Schenhui zhao/* 2196becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu 2206becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default. 2216becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID] 2226becef7eSchenhui zhao * bit field. 2236becef7eSchenhui zhao */ 2246becef7eSchenhui zhao .globl booting_thread_hwid 2256becef7eSchenhui zhaobooting_thread_hwid: 2266becef7eSchenhui zhao .long INVALID_THREAD_HWID 2276becef7eSchenhui zhao .align 3 2286becef7eSchenhui zhao/* 2296becef7eSchenhui zhao * start a thread in the same core 2306becef7eSchenhui zhao * input parameters: 2316becef7eSchenhui zhao * r3 = the thread physical id 2326becef7eSchenhui zhao * r4 = the entry point where thread starts 2336becef7eSchenhui zhao */ 2346becef7eSchenhui zhao_GLOBAL(book3e_start_thread) 2356becef7eSchenhui zhao LOAD_REG_IMMEDIATE(r5, MSR_KERNEL) 236f87f253bSNicholas Piggin cmpwi r3, 0 2376becef7eSchenhui zhao beq 10f 238f87f253bSNicholas Piggin cmpwi r3, 1 2396becef7eSchenhui zhao beq 11f 2406becef7eSchenhui zhao /* If the thread id is invalid, just exit. */ 2416becef7eSchenhui zhao b 13f 2426becef7eSchenhui zhao10: 2437a25d912SScott Wood MTTMR(TMRN_IMSR0, 5) 2447a25d912SScott Wood MTTMR(TMRN_INIA0, 4) 2456becef7eSchenhui zhao b 12f 2466becef7eSchenhui zhao11: 2477a25d912SScott Wood MTTMR(TMRN_IMSR1, 5) 2487a25d912SScott Wood MTTMR(TMRN_INIA1, 4) 2496becef7eSchenhui zhao12: 2506becef7eSchenhui zhao isync 2516becef7eSchenhui zhao li r6, 1 2526becef7eSchenhui zhao sld r6, r6, r3 2536becef7eSchenhui zhao mtspr SPRN_TENS, r6 2546becef7eSchenhui zhao13: 2556becef7eSchenhui zhao blr 2566becef7eSchenhui zhao 2576becef7eSchenhui zhao/* 258d17799f9Schenhui zhao * stop a thread in the same core 259d17799f9Schenhui zhao * input parameter: 260d17799f9Schenhui zhao * r3 = the thread physical id 261d17799f9Schenhui zhao */ 262d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread) 263f87f253bSNicholas Piggin cmpwi r3, 0 264d17799f9Schenhui zhao beq 10f 265f87f253bSNicholas Piggin cmpwi r3, 1 266d17799f9Schenhui zhao beq 10f 267d17799f9Schenhui zhao /* If the thread id is invalid, just exit. */ 268d17799f9Schenhui zhao b 13f 269d17799f9Schenhui zhao10: 270d17799f9Schenhui zhao li r4, 1 271d17799f9Schenhui zhao sld r4, r4, r3 272d17799f9Schenhui zhao mtspr SPRN_TENC, r4 273d17799f9Schenhui zhao13: 274d17799f9Schenhui zhao blr 275d17799f9Schenhui zhao 276e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 277f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 278f34b3e19SScott Wood 279e16c8765SAndy Fleming /* Enable branch prediction */ 280e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 281e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 282e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 283e16c8765SAndy Fleming isync 284e16c8765SAndy Fleming 285e16c8765SAndy Fleming /* 286e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 287e16c8765SAndy Fleming * 288e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 289e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 290e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 291e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 292e16c8765SAndy Fleming * continuous. 293f34b3e19SScott Wood * 294f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 295f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 296f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 297f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 298f34b3e19SScott Wood * getting information into the thread and the alternatives 299f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 300f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 301f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 302f34b3e19SScott Wood * thread in Linux. 303e16c8765SAndy Fleming */ 304f34b3e19SScott Wood 305e16c8765SAndy Fleming mfspr r3, SPRN_PIR 306f34b3e19SScott Wood cmpwi r4,0 307f34b3e19SScott Wood bne 1f 308e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 309e16c8765SAndy Fleming mtspr SPRN_PIR, r3 310f34b3e19SScott Wood1: 31114cf11afSPaul Mackerras mr r24,r3 31214cf11afSPaul Mackerras 31314cf11afSPaul Mackerras /* turn on 64-bit mode */ 314b1576fecSAnton Blanchard bl enable_64b_mode 31514cf11afSPaul Mackerras 3162d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 317b1576fecSAnton Blanchard bl relative_toc 3181fbe9cf2SAnton Blanchard tovirt(r2,r2) 319e31aa453SPaul Mackerras 3202d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3212d27cfd3SBenjamin Herrenschmidt mr r3,r24 322b1576fecSAnton Blanchard bl book3e_secondary_thread_init 3232d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 3242d27cfd3SBenjamin Herrenschmidt 325529d2bd5SMichael Ellerman#endif /* CONFIG_PPC_BOOK3E */ 326529d2bd5SMichael Ellerman 3272d27cfd3SBenjamin Herrenschmidt/* 3282d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 3292d27cfd3SBenjamin Herrenschmidt * in the following code. 3302d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 3312d27cfd3SBenjamin Herrenschmidt * 3322d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 3332d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 3342d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 3352d27cfd3SBenjamin Herrenschmidt */ 3362d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 3375c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 3382d27cfd3SBenjamin Herrenschmidt mr r24,r3 3392d27cfd3SBenjamin Herrenschmidt mr r25,r4 3402d27cfd3SBenjamin Herrenschmidt 3412d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 342b1576fecSAnton Blanchard bl enable_64b_mode 3432d27cfd3SBenjamin Herrenschmidt 3442d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 345b1576fecSAnton Blanchard bl relative_toc 3461fbe9cf2SAnton Blanchard tovirt(r2,r2) 3472d27cfd3SBenjamin Herrenschmidt 3482d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3492d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3502d27cfd3SBenjamin Herrenschmidt mr r3,r24 3512d27cfd3SBenjamin Herrenschmidt mr r4,r25 352b1576fecSAnton Blanchard bl book3e_secondary_core_init 3536becef7eSchenhui zhao 3546becef7eSchenhui zhao/* 3556becef7eSchenhui zhao * After common core init has finished, check if the current thread is the 3566becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the 3576becef7eSchenhui zhao * current thread. 3586becef7eSchenhui zhao */ 3596becef7eSchenhui zhao LOAD_REG_ADDR(r4, booting_thread_hwid) 3606becef7eSchenhui zhao lwz r3, 0(r4) 3616becef7eSchenhui zhao li r5, INVALID_THREAD_HWID 3626becef7eSchenhui zhao cmpw r3, r5 3636becef7eSchenhui zhao beq 20f 3646becef7eSchenhui zhao 3656becef7eSchenhui zhao /* 3666becef7eSchenhui zhao * The value of booting_thread_hwid has been stored in r3, 3676becef7eSchenhui zhao * so make it invalid. 3686becef7eSchenhui zhao */ 3696becef7eSchenhui zhao stw r5, 0(r4) 3706becef7eSchenhui zhao 3716becef7eSchenhui zhao /* 3726becef7eSchenhui zhao * Get the current thread id and check if it is the one we wanted. 3736becef7eSchenhui zhao * If not, start the one specified in booting_thread_hwid and stop 3746becef7eSchenhui zhao * the current thread. 3756becef7eSchenhui zhao */ 3766becef7eSchenhui zhao mfspr r8, SPRN_TIR 3776becef7eSchenhui zhao cmpw r3, r8 3786becef7eSchenhui zhao beq 20f 3796becef7eSchenhui zhao 3806becef7eSchenhui zhao /* start the specified thread */ 3816becef7eSchenhui zhao LOAD_REG_ADDR(r5, fsl_secondary_thread_init) 3826becef7eSchenhui zhao ld r4, 0(r5) 3836becef7eSchenhui zhao bl book3e_start_thread 3846becef7eSchenhui zhao 3856becef7eSchenhui zhao /* stop the current thread */ 3866becef7eSchenhui zhao mr r3, r8 3876becef7eSchenhui zhao bl book3e_stop_thread 3886becef7eSchenhui zhao10: 3896becef7eSchenhui zhao b 10b 3906becef7eSchenhui zhao20: 3912d27cfd3SBenjamin Herrenschmidt#endif 3922d27cfd3SBenjamin Herrenschmidt 3932d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 39414cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 39514cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 39614cf11afSPaul Mackerras * which logical id maps to our physical one. 39714cf11afSPaul Mackerras */ 398768d18adSMilton Miller#ifndef CONFIG_SMP 399b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 400768d18adSMilton Miller#else 401d2e60075SNicholas Piggin LOAD_REG_ADDR(r8, paca_ptrs) /* Load paca_ptrs pointe */ 402d2e60075SNicholas Piggin ld r8,0(r8) /* Get base vaddr of array */ 403768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 404768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 40514cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 406d2e60075SNicholas Piggin1: 407d2e60075SNicholas Piggin sldi r9,r5,3 /* get paca_ptrs[] index from cpu id */ 408d2e60075SNicholas Piggin ldx r13,r9,r8 /* r13 = paca_ptrs[cpu id] */ 409d2e60075SNicholas Piggin lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 41014cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 41114cf11afSPaul Mackerras beq 2f 41214cf11afSPaul Mackerras addi r5,r5,1 413768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 41414cf11afSPaul Mackerras blt 1b 41514cf11afSPaul Mackerras 41614cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 417b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 41814cf11afSPaul Mackerras 4192dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 4202d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4212d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 4222d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 4232d27cfd3SBenjamin Herrenschmidt#endif 4242d27cfd3SBenjamin Herrenschmidt 42514cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 42614cf11afSPaul Mackerras mr r24,r5 427b6f6b98aSSonny Rao 4283c0b976bSJordan Niethe /* Create a temp kernel stack for use before relocation is on. */ 4293c0b976bSJordan Niethe ld r1,PACAEMERGSP(r13) 4303c0b976bSJordan Niethe subi r1,r1,STACK_FRAME_OVERHEAD 4313c0b976bSJordan Niethe 432f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 433e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 434f39b7a55SOlof Johansson ld r23,0(r23) 4352751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 4362751b628SAnton Blanchard cmpdi 0,r12,0 4379d07bc84SBenjamin Herrenschmidt beq 3f 4387d40aff8SChristophe Leroy#ifdef CONFIG_PPC64_ELF_ABI_V1 4392751b628SAnton Blanchard ld r12,0(r12) 4402751b628SAnton Blanchard#endif 441cc7efbf9SAnton Blanchard mtctr r12 442f39b7a55SOlof Johansson bctrl 443f39b7a55SOlof Johansson 4447ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 4459d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 4469d07bc84SBenjamin Herrenschmidt subi r4,r4,1 4479d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 4489d07bc84SBenjamin Herrenschmidt bne 3b 4499d07bc84SBenjamin Herrenschmidt isync 4509d07bc84SBenjamin Herrenschmidt 4519d07bc84SBenjamin Herrenschmidt4: HMT_LOW 452ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 453ad0693eeSBenjamin Herrenschmidt /* start. */ 454ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 4559d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 456ad0693eeSBenjamin Herrenschmidt 457ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 4589d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 459ad0693eeSBenjamin Herrenschmidt 460c705677eSStephen Rothwell b __secondary_start 461768d18adSMilton Miller#endif /* SMP */ 46214cf11afSPaul Mackerras 463e31aa453SPaul Mackerras/* 464e31aa453SPaul Mackerras * Turn the MMU off. 465e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 466e31aa453SPaul Mackerras */ 4672d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 4686a3bab90SAnton Blanchard__mmu_off: 46914cf11afSPaul Mackerras mfmsr r3 47014cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 47114cf11afSPaul Mackerras beqlr 472e31aa453SPaul Mackerras mflr r4 47314cf11afSPaul Mackerras andc r3,r3,r0 47414cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 47514cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 47614cf11afSPaul Mackerras sync 47714cf11afSPaul Mackerras rfid 47814cf11afSPaul Mackerras b . /* prevent speculative execution */ 4792d27cfd3SBenjamin Herrenschmidt#endif 48014cf11afSPaul Mackerras 48114cf11afSPaul Mackerras 48214cf11afSPaul Mackerras/* 48314cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 48414cf11afSPaul Mackerras * depending on the value of r5. 48514cf11afSPaul Mackerras * 48614cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 48714cf11afSPaul Mackerras * in r3...r7 48814cf11afSPaul Mackerras * 48914cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 49014cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 49114cf11afSPaul Mackerras * 49214cf11afSPaul Mackerras */ 4936a3bab90SAnton Blanchard__start_initialization_multiplatform: 494e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 495b1576fecSAnton Blanchard bl enable_64b_mode 496e31aa453SPaul Mackerras 497e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 498b1576fecSAnton Blanchard bl relative_toc 499e31aa453SPaul Mackerras 500e31aa453SPaul Mackerras /* find out where we are now */ 501e31aa453SPaul Mackerras bcl 20,31,$+4 502e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 503e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 504e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 505e31aa453SPaul Mackerras 50614cf11afSPaul Mackerras /* 50714cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 50814cf11afSPaul Mackerras */ 50914cf11afSPaul Mackerras cmpldi cr0,r5,0 510939e60f6SStephen Rothwell beq 1f 511b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 512939e60f6SStephen Rothwell1: 51314cf11afSPaul Mackerras /* Save parameters */ 51414cf11afSPaul Mackerras mr r31,r3 51514cf11afSPaul Mackerras mr r30,r4 516daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 517daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 518daea1175SBenjamin Herrenschmidt mr r28,r8 519daea1175SBenjamin Herrenschmidt mr r29,r9 520daea1175SBenjamin Herrenschmidt#endif 52114cf11afSPaul Mackerras 5222d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 523b1576fecSAnton Blanchard bl start_initialization_book3e 524b1576fecSAnton Blanchard b __after_prom_start 5252d27cfd3SBenjamin Herrenschmidt#else 52614cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 527f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 528f39b7a55SOlof Johansson srwi r0,r0,16 529f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 530f39b7a55SOlof Johansson beq 1f 531f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 532f39b7a55SOlof Johansson beq 1f 533f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 534190a24f5SOlof Johansson beq 1f 535190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 536f39b7a55SOlof Johansson bne 2f 537b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 538f39b7a55SOlof Johansson2: 53914cf11afSPaul Mackerras 540e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 541b1576fecSAnton Blanchard bl __mmu_off 542b1576fecSAnton Blanchard b __after_prom_start 5432d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 54414cf11afSPaul Mackerras 5456eeb9b3bSMichael Ellerman__REF 5466a3bab90SAnton Blanchard__boot_from_prom: 54728794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 54814cf11afSPaul Mackerras /* Save parameters */ 54914cf11afSPaul Mackerras mr r31,r3 55014cf11afSPaul Mackerras mr r30,r4 55114cf11afSPaul Mackerras mr r29,r5 55214cf11afSPaul Mackerras mr r28,r6 55314cf11afSPaul Mackerras mr r27,r7 55414cf11afSPaul Mackerras 5556088857bSOlaf Hering /* 5566088857bSOlaf Hering * Align the stack to 16-byte boundary 5576088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 558e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 5596088857bSOlaf Hering */ 560c05b4770SLinus Torvalds rldicr r1,r1,0,59 561c05b4770SLinus Torvalds 562549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 563549e8152SPaul Mackerras /* Relocate code for where we are now */ 564549e8152SPaul Mackerras mr r3,r26 565b1576fecSAnton Blanchard bl relocate 566549e8152SPaul Mackerras#endif 567549e8152SPaul Mackerras 56814cf11afSPaul Mackerras /* Restore parameters */ 56914cf11afSPaul Mackerras mr r3,r31 57014cf11afSPaul Mackerras mr r4,r30 57114cf11afSPaul Mackerras mr r5,r29 57214cf11afSPaul Mackerras mr r6,r28 57314cf11afSPaul Mackerras mr r7,r27 57414cf11afSPaul Mackerras 57514cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 576549e8152SPaul Mackerras mr r8,r26 577b1576fecSAnton Blanchard bl prom_init 57828794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 57928794d34SBenjamin Herrenschmidt 58028794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 58128794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 58214cf11afSPaul Mackerras trap 5836eeb9b3bSMichael Ellerman .previous 58414cf11afSPaul Mackerras 5856a3bab90SAnton Blanchard__after_prom_start: 586549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 587549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 588549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 589549e8152SPaul Mackerras sldi r25,r25,32 5901cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5911cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 5921cb6e064STiejun Chen#endif 59357f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 5941cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5951cb6e064STiejun Chen tophys(r26,r26) 5961cb6e064STiejun Chen#endif 597928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 59854622f10SMohan Kumar M bne 1f 59954622f10SMohan Kumar M add r25,r25,r26 60054622f10SMohan Kumar M1: mr r3,r25 601b1576fecSAnton Blanchard bl relocate 6021cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6031cb6e064STiejun Chen /* IVPR needs to be set after relocation. */ 6041cb6e064STiejun Chen bl init_core_book3e 6051cb6e064STiejun Chen#endif 606549e8152SPaul Mackerras#endif 60714cf11afSPaul Mackerras 60814cf11afSPaul Mackerras/* 609e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 61014cf11afSPaul Mackerras * This will leave some code in the first 256B of 61114cf11afSPaul Mackerras * real memory, which are reserved for software use. 61214cf11afSPaul Mackerras * 61314cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 61414cf11afSPaul Mackerras */ 615549e8152SPaul Mackerras li r3,0 /* target addr */ 6162d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 6172d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 6182d27cfd3SBenjamin Herrenschmidt#endif 619549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 620835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E) 621835c031cSTiejun Chen tovirt(r4,r4) 622835c031cSTiejun Chen#endif 623e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 62414cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 62514cf11afSPaul Mackerras /* bytes were copied earlier. */ 62614cf11afSPaul Mackerras 62711ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 62854622f10SMohan Kumar M/* 62954622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 6308b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 63154622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 63254622f10SMohan Kumar M */ 6331cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6341cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 6351cb6e064STiejun Chen#endif 63657f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 6378b8b0cc1SMilton Miller cmplwi cr0,r7,1 63854622f10SMohan Kumar M bne 3f 63954622f10SMohan Kumar M 6401cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E 6411cb6e064STiejun Chen LOAD_REG_ADDR(r5, __end_interrupts) 6421cb6e064STiejun Chen LOAD_REG_ADDR(r11, _stext) 6431cb6e064STiejun Chen sub r5,r5,r11 6441cb6e064STiejun Chen#else 645c1fb6816SMichael Neuling /* just copy interrupts */ 646d7fb5b18SChristophe Leroy LOAD_REG_IMMEDIATE_SYM(r5, r11, FIXED_SYMBOL_ABS_ADDR(__end_interrupts)) 6471cb6e064STiejun Chen#endif 64854622f10SMohan Kumar M b 5f 64954622f10SMohan Kumar M3: 65054622f10SMohan Kumar M#endif 65157f26649SNicholas Piggin /* # bytes of memory to copy */ 652d72c4a36SDaniel Axtens lis r5,(ABS_ADDR(copy_to_here, text))@ha 653d72c4a36SDaniel Axtens addi r5,r5,(ABS_ADDR(copy_to_here, text))@l 65454622f10SMohan Kumar M 655b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 65614cf11afSPaul Mackerras /* this includes the code being */ 65714cf11afSPaul Mackerras /* executed here. */ 65857f26649SNicholas Piggin /* Jump to the copy of this code that we just made */ 659d72c4a36SDaniel Axtens addis r8,r3,(ABS_ADDR(4f, text))@ha 660d72c4a36SDaniel Axtens addi r12,r8,(ABS_ADDR(4f, text))@l 661cc7efbf9SAnton Blanchard mtctr r12 66214cf11afSPaul Mackerras bctr 66314cf11afSPaul Mackerras 664286e4f90SAnton Blanchard.balign 8 665eb039161STobin C. Hardingp_end: .8byte _end - copy_to_here 66654622f10SMohan Kumar M 667573819e3SNicholas Piggin4: 668573819e3SNicholas Piggin /* 669573819e3SNicholas Piggin * Now copy the rest of the kernel up to _end, add 670573819e3SNicholas Piggin * _end - copy_to_here to the copy limit and run again. 671573819e3SNicholas Piggin */ 672d72c4a36SDaniel Axtens addis r8,r26,(ABS_ADDR(p_end, text))@ha 673d72c4a36SDaniel Axtens ld r8,(ABS_ADDR(p_end, text))@l(r8) 674573819e3SNicholas Piggin add r5,r5,r8 675b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 676e31aa453SPaul Mackerras 677b1576fecSAnton Blanchard9: b start_here_multiplatform 678e31aa453SPaul Mackerras 67914cf11afSPaul Mackerras/* 68014cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 68114cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 68214cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 68314cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 68414cf11afSPaul Mackerras * 68514cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 68614cf11afSPaul Mackerras */ 68714cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 68814cf11afSPaul Mackerras addi r5,r5,-8 68914cf11afSPaul Mackerras addi r6,r6,-8 6905a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 69114cf11afSPaul Mackerras /* denominator cache line */ 69214cf11afSPaul Mackerras /* size. This results in */ 69314cf11afSPaul Mackerras /* extra cache line flushes */ 69414cf11afSPaul Mackerras /* but operation is correct. */ 69514cf11afSPaul Mackerras /* Can't get cache line size */ 69614cf11afSPaul Mackerras /* from NACA as it is being */ 69714cf11afSPaul Mackerras /* moved too. */ 69814cf11afSPaul Mackerras 69914cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 70014cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 70114cf11afSPaul Mackerras ldx r0,r6,r4 70214cf11afSPaul Mackerras stdx r0,r6,r3 70314cf11afSPaul Mackerras bdnz 3b 70414cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 70514cf11afSPaul Mackerras sync 70614cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 70714cf11afSPaul Mackerras cmpld 0,r6,r5 70814cf11afSPaul Mackerras blt 4b 70914cf11afSPaul Mackerras sync 71014cf11afSPaul Mackerras addi r5,r5,8 71114cf11afSPaul Mackerras addi r6,r6,8 71229ce3c50SMichael Neuling isync 71314cf11afSPaul Mackerras blr 71414cf11afSPaul Mackerras 7158119cefdSHari Bathini_ASM_NOKPROBE_SYMBOL(copy_and_flush); /* Called in real mode */ 7168119cefdSHari Bathini 71714cf11afSPaul Mackerras.align 8 71814cf11afSPaul Mackerrascopy_to_here: 71914cf11afSPaul Mackerras 72014cf11afSPaul Mackerras#ifdef CONFIG_SMP 72114cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 72214cf11afSPaul Mackerras/* 72314cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 72414cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 72514cf11afSPaul Mackerras */ 72614cf11afSPaul Mackerras .section ".text"; 72714cf11afSPaul Mackerras .align 2 ; 72814cf11afSPaul Mackerras 72935499c01SPaul Mackerras .globl __secondary_start_pmac_0 73035499c01SPaul Mackerras__secondary_start_pmac_0: 73135499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 73235499c01SPaul Mackerras li r24,0 73335499c01SPaul Mackerras b 1f 73414cf11afSPaul Mackerras li r24,1 73535499c01SPaul Mackerras b 1f 73614cf11afSPaul Mackerras li r24,2 73735499c01SPaul Mackerras b 1f 73814cf11afSPaul Mackerras li r24,3 73935499c01SPaul Mackerras1: 74014cf11afSPaul Mackerras 74114cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 74214cf11afSPaul Mackerras /* turn on 64-bit mode */ 743b1576fecSAnton Blanchard bl enable_64b_mode 74414cf11afSPaul Mackerras 745c478b581SBenjamin Herrenschmidt li r0,0 746c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 747c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 748c478b581SBenjamin Herrenschmidt sync 749c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 750c478b581SBenjamin Herrenschmidt isync 751c478b581SBenjamin Herrenschmidt sync 752c478b581SBenjamin Herrenschmidt slbia 753c478b581SBenjamin Herrenschmidt 754e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 755b1576fecSAnton Blanchard bl relative_toc 7561fbe9cf2SAnton Blanchard tovirt(r2,r2) 757e31aa453SPaul Mackerras 75814cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 759b1576fecSAnton Blanchard bl __restore_cpu_ppc970 76014cf11afSPaul Mackerras 76114cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 76214cf11afSPaul Mackerras mfmsr r3 76314cf11afSPaul Mackerras ori r3,r3,MSR_RI 76414cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 76514cf11afSPaul Mackerras 76614cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 767d2e60075SNicholas Piggin LOAD_REG_ADDR(r4,paca_ptrs) /* Load paca pointer */ 768d2e60075SNicholas Piggin ld r4,0(r4) /* Get base vaddr of paca_ptrs array */ 769d2e60075SNicholas Piggin sldi r5,r24,3 /* get paca_ptrs[] index from cpu id */ 770d2e60075SNicholas Piggin ldx r13,r5,r4 /* r13 = paca_ptrs[cpu id] */ 7712dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 77214cf11afSPaul Mackerras 77362cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 77462cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 77562cc67b9SBenjamin Herrenschmidt */ 776c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 7774e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 7787230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7797230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 78062cc67b9SBenjamin Herrenschmidt 78114cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 78214cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 78314cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 78414cf11afSPaul Mackerras 785c705677eSStephen Rothwell b __secondary_start 78614cf11afSPaul Mackerras 78714cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 78814cf11afSPaul Mackerras 78914cf11afSPaul Mackerras/* 79014cf11afSPaul Mackerras * This function is called after the master CPU has released the 79114cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 79214cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 79314cf11afSPaul Mackerras * this point: 79414cf11afSPaul Mackerras * 1. Processor number 79514cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 79614cf11afSPaul Mackerras * On entry the following are set: 7974f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 79814cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 79914cf11afSPaul Mackerras * r13 = paca virtual address 800ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 80114cf11afSPaul Mackerras */ 8022d27cfd3SBenjamin Herrenschmidt .section ".text"; 8032d27cfd3SBenjamin Herrenschmidt .align 2 ; 8042d27cfd3SBenjamin Herrenschmidt 805fc68e869SStephen Rothwell .globl __secondary_start 806c705677eSStephen Rothwell__secondary_start: 807799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 808799d6046SPaul Mackerras HMT_MEDIUM 80914cf11afSPaul Mackerras 810eafd825eSMichael Ellerman /* 811eafd825eSMichael Ellerman * Do early setup for this CPU, in particular initialising the MMU so we 812eafd825eSMichael Ellerman * can turn it on below. This is a call to C, which is OK, we're still 813eafd825eSMichael Ellerman * running on the emergency stack. 814eafd825eSMichael Ellerman */ 815b1576fecSAnton Blanchard bl early_setup_secondary 816f761622eSMatt Evans 81754a83404SMichael Neuling /* 818eafd825eSMichael Ellerman * The primary has initialized our kernel stack for us in the paca, grab 819eafd825eSMichael Ellerman * it and put it in r1. We must *not* use it until we turn on the MMU 820eafd825eSMichael Ellerman * below, because it may not be inside the RMO. 82154a83404SMichael Neuling */ 822eafd825eSMichael Ellerman ld r1, PACAKSAVE(r13) 82354a83404SMichael Neuling 824799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 82514cf11afSPaul Mackerras li r7,0 82614cf11afSPaul Mackerras mtlr r7 82714cf11afSPaul Mackerras 8287230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 8297230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 8307230c564SBenjamin Herrenschmidt */ 831c2e480baSMadhavan Srinivasan li r7,IRQS_DISABLED 8324e26bc4aSMadhavan Srinivasan stb r7,PACAIRQSOFTMASK(r13) 8337230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 8347230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 8354f8cf36fSBenjamin Herrenschmidt 83614cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 837ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 838e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 839d04c56f7SPaul Mackerras 840b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 841b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 842879add77SChristophe Leroy RFI_TO_KERNEL 84314cf11afSPaul Mackerras b . /* prevent speculative execution */ 84414cf11afSPaul Mackerras 84514cf11afSPaul Mackerras/* 84614cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 847e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 848e31aa453SPaul Mackerras * before going into C code. 84914cf11afSPaul Mackerras */ 850ad0289e4SAnton Blanchardstart_secondary_prolog: 851e31aa453SPaul Mackerras ld r2,PACATOC(r13) 85214cf11afSPaul Mackerras li r3,0 85314cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 854b1576fecSAnton Blanchard bl start_secondary 855799d6046SPaul Mackerras b . 8568dbce53cSVaidyanathan Srinivasan/* 8578dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 8588dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 8598dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 8608dbce53cSVaidyanathan Srinivasan */ 8618dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 8628dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 8638dbce53cSVaidyanathan Srinivasan li r3,0 8648dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 865b1576fecSAnton Blanchard bl start_secondary 8668dbce53cSVaidyanathan Srinivasan b . 86714cf11afSPaul Mackerras#endif 86814cf11afSPaul Mackerras 86914cf11afSPaul Mackerras/* 87014cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 87114cf11afSPaul Mackerras */ 8726a3bab90SAnton Blanchardenable_64b_mode: 87314cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 8742d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 8752d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 8762d27cfd3SBenjamin Herrenschmidt mtmsr r11 8772d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 878e89a8ca9SNicholas Piggin LOAD_REG_IMMEDIATE(r12, MSR_64BIT) 87914cf11afSPaul Mackerras or r11,r11,r12 88014cf11afSPaul Mackerras mtmsrd r11 88114cf11afSPaul Mackerras isync 8822d27cfd3SBenjamin Herrenschmidt#endif 88314cf11afSPaul Mackerras blr 88414cf11afSPaul Mackerras 88514cf11afSPaul Mackerras/* 886e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 887e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 888e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 8891fbe9cf2SAnton Blanchard * 8901fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 8911fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 8921fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 8931fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 8941fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 8951fbe9cf2SAnton Blanchard * sites to handle this. 896e31aa453SPaul Mackerras */ 897e31aa453SPaul Mackerras_GLOBAL(relative_toc) 898e31aa453SPaul Mackerras mflr r0 899e31aa453SPaul Mackerras bcl 20,31,$+4 900e550592eSBenjamin Herrenschmidt0: mflr r11 901e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 902e550592eSBenjamin Herrenschmidt add r2,r2,r11 903e31aa453SPaul Mackerras mtlr r0 904e31aa453SPaul Mackerras blr 905e31aa453SPaul Mackerras 9065b63fee1SAnton Blanchard.balign 8 907a3ad84daSAlan Modrap_toc: .8byte .TOC. - 0b 908e31aa453SPaul Mackerras 909e31aa453SPaul Mackerras/* 91014cf11afSPaul Mackerras * This is where the main kernel code starts. 91114cf11afSPaul Mackerras */ 9129c4e4c90SChristophe Leroy__REF 9136a3bab90SAnton Blanchardstart_here_multiplatform: 9141fbe9cf2SAnton Blanchard /* set up the TOC */ 915b1576fecSAnton Blanchard bl relative_toc 9161fbe9cf2SAnton Blanchard tovirt(r2,r2) 91714cf11afSPaul Mackerras 91814cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 91914cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 92014cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 92114cf11afSPaul Mackerras * to clear it now for kexec-style entry. 92214cf11afSPaul Mackerras */ 923e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 924e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 92514cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 92614cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 927e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 92814cf11afSPaul Mackerras beq 4f 92914cf11afSPaul Mackerras addi r8,r8,-8 93014cf11afSPaul Mackerras li r0,0 93114cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 93214cf11afSPaul Mackerras3: stdu r0,8(r8) 93314cf11afSPaul Mackerras bdnz 3b 93414cf11afSPaul Mackerras4: 93514cf11afSPaul Mackerras 936daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 937daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 938ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 939daea1175SBenjamin Herrenschmidt std r28,0(r11); 940daea1175SBenjamin Herrenschmidt std r29,8(r11); 941daea1175SBenjamin Herrenschmidt#endif 942daea1175SBenjamin Herrenschmidt 9432d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 94414cf11afSPaul Mackerras mfmsr r6 94514cf11afSPaul Mackerras ori r6,r6,MSR_RI 94614cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 9472d27cfd3SBenjamin Herrenschmidt#endif 94814cf11afSPaul Mackerras 949549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 950549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 951549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 952549e8152SPaul Mackerras clrldi r0,r25,2 953549e8152SPaul Mackerras std r0,0(r4) 954549e8152SPaul Mackerras#endif 955549e8152SPaul Mackerras 956e31aa453SPaul Mackerras /* set up a stack pointer */ 9577ffa8b7dSMichael Ellerman LOAD_REG_ADDR(r3,init_thread_union) 958cabed148SHamish Martin LOAD_REG_IMMEDIATE(r1,THREAD_SIZE) 959cabed148SHamish Martin add r1,r3,r1 96014cf11afSPaul Mackerras li r0,0 96114cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 96214cf11afSPaul Mackerras 963376af594SMichael Ellerman /* 964376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 965376af594SMichael Ellerman * and SLB setup before we turn on relocation. 966376af594SMichael Ellerman */ 96714cf11afSPaul Mackerras 96814cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 96914cf11afSPaul Mackerras mr r3,r31 97056c46bbaSRussell Currey LOAD_REG_ADDR(r12, DOTSYM(early_setup)) 97156c46bbaSRussell Currey mtctr r12 97256c46bbaSRussell Currey bctrl /* also sets r13 and SPRG_PACA */ 97314cf11afSPaul Mackerras 974ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 975e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 976b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 977b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 978879add77SChristophe Leroy RFI_TO_KERNEL 97914cf11afSPaul Mackerras b . /* prevent speculative execution */ 98014cf11afSPaul Mackerras 98114cf11afSPaul Mackerras /* This is where all platforms converge execution */ 982ad0289e4SAnton Blanchard 983ad0289e4SAnton Blanchardstart_here_common: 98414cf11afSPaul Mackerras /* relocation is on at this point */ 98514cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 98614cf11afSPaul Mackerras 987e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 988e31aa453SPaul Mackerras ld r2,PACATOC(r13) 98914cf11afSPaul Mackerras 9907230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 9917230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 9927230c564SBenjamin Herrenschmidt */ 993c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 9944e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 9957230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 9967230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 99714cf11afSPaul Mackerras 9987230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 999b1576fecSAnton Blanchard bl start_kernel 100014cf11afSPaul Mackerras 1001f1870f77SAnton Blanchard /* Not reached */ 1002fe18a35eSJordan Niethe0: trap 100363ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 10046eeb9b3bSMichael Ellerman .previous 1005