12874c5fdSThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */ 214cf11afSPaul Mackerras/* 314cf11afSPaul Mackerras * PowerPC version 414cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 714cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 814cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 914cf11afSPaul Mackerras * Low-level exception handlers and MMU support 1014cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1114cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1214cf11afSPaul Mackerras * 1314cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1414cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1514cf11afSPaul Mackerras * 160ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 170ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 180ebc4cdaSBenjamin Herrenschmidt * variants. 1914cf11afSPaul Mackerras */ 2014cf11afSPaul Mackerras 2114cf11afSPaul Mackerras#include <linux/threads.h> 22c141611fSPaul Gortmaker#include <linux/init.h> 23b5bbeb23SPaul Mackerras#include <asm/reg.h> 2414cf11afSPaul Mackerras#include <asm/page.h> 2514cf11afSPaul Mackerras#include <asm/mmu.h> 2614cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2757f26649SNicholas Piggin#include <asm/head-64.h> 2814cf11afSPaul Mackerras#include <asm/asm-offsets.h> 2914cf11afSPaul Mackerras#include <asm/bug.h> 3014cf11afSPaul Mackerras#include <asm/cputable.h> 3114cf11afSPaul Mackerras#include <asm/setup.h> 3214cf11afSPaul Mackerras#include <asm/hvcall.h> 336cb7bfebSDavid Gibson#include <asm/thread_info.h> 343f639ee8SStephen Rothwell#include <asm/firmware.h> 3516a15a30SStephen Rothwell#include <asm/page_64.h> 36945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 372191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 3846f52210SStephen Rothwell#include <asm/ptrace.h> 397230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 406becef7eSchenhui zhao#include <asm/cputhreads.h> 417a25d912SScott Wood#include <asm/ppc-opcode.h> 429445aa1aSAl Viro#include <asm/export.h> 432c86cd18SChristophe Leroy#include <asm/feature-fixups.h> 44*879add77SChristophe Leroy#ifdef CONFIG_PPC_BOOK3S 45*879add77SChristophe Leroy#include <asm/exception-64s.h> 46*879add77SChristophe Leroy#else 47*879add77SChristophe Leroy#include <asm/exception-64e.h> 48*879add77SChristophe Leroy#endif 4914cf11afSPaul Mackerras 5025985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 510ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 520ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 5314cf11afSPaul Mackerras */ 5414cf11afSPaul Mackerras 5514cf11afSPaul Mackerras/* 5614cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 570ebc4cdaSBenjamin Herrenschmidt * 580ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5914cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 60339a3293SNicholas Piggin * 2. The primary CPU enters at __start. 61339a3293SNicholas Piggin * 3. If the RTAS supports "query-cpu-stopped-state", then secondary 62339a3293SNicholas Piggin * CPUs will enter as directed by "start-cpu" RTAS call, which is 63339a3293SNicholas Piggin * generic_secondary_smp_init, with PIR in r3. 64339a3293SNicholas Piggin * 4. Else the secondary CPUs will enter at secondary_hold (0x60) as 65339a3293SNicholas Piggin * directed by the "start-cpu" RTS call, with PIR in r3. 6627f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 67339a3293SNicholas Piggin * 1. The MMU is off, processor in HV mode. 68339a3293SNicholas Piggin * 2. The primary CPU enters at 0 with device-tree in r3, OPAL base 69339a3293SNicholas Piggin * in r8, and entry in r9 for debugging purposes. 70339a3293SNicholas Piggin * 3. Secondary CPUs enter as directed by OPAL_START_CPU call, which 71339a3293SNicholas Piggin * is at generic_secondary_smp_init, with PIR in r3. 7214cf11afSPaul Mackerras * 730ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 740ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 750ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 7614cf11afSPaul Mackerras */ 7714cf11afSPaul Mackerras 7857f26649SNicholas PigginOPEN_FIXED_SECTION(first_256B, 0x0, 0x100) 7957f26649SNicholas PigginUSE_FIXED_SECTION(first_256B) 8057f26649SNicholas Piggin /* 8157f26649SNicholas Piggin * Offsets are relative from the start of fixed section, and 8257f26649SNicholas Piggin * first_256B starts at 0. Offsets are a bit easier to use here 8357f26649SNicholas Piggin * than the fixed section entry macros. 8457f26649SNicholas Piggin */ 8557f26649SNicholas Piggin . = 0x0 8614cf11afSPaul Mackerras_GLOBAL(__start) 8714cf11afSPaul Mackerras /* NOP this out unconditionally */ 8814cf11afSPaul MackerrasBEGIN_FTR_SECTION 895c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 90b1576fecSAnton Blanchard b __start_initialization_multiplatform 9114cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 9214cf11afSPaul Mackerras 9314cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 9414cf11afSPaul Mackerras trap 9514cf11afSPaul Mackerras 962751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 972751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 982751b628SAnton Blanchard * should jump to. 991f6a93e4SPaul Mackerras */ 1007d4151b5SOlof Johansson .balign 8 10114cf11afSPaul Mackerras .globl __secondary_hold_spinloop 10214cf11afSPaul Mackerras__secondary_hold_spinloop: 103eb039161STobin C. Harding .8byte 0x0 10414cf11afSPaul Mackerras 10514cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 10614cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 10714cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 10814cf11afSPaul Mackerras__secondary_hold_acknowledge: 109eb039161STobin C. Harding .8byte 0x0 11014cf11afSPaul Mackerras 111928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 1128b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 1138b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 1148b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 1158b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1168b8b0cc1SMilton Miller * observing the alignment requirement. 1178b8b0cc1SMilton Miller */ 11870839d20SNicholas Piggin 11970839d20SNicholas Piggin#ifdef CONFIG_RELOCATABLE_TEST 12070839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 1 /* Test relocation, do not copy to 0 */ 12170839d20SNicholas Piggin#else 12270839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 0x72756e30 /* "run0" -- relocate to 0 by default */ 12370839d20SNicholas Piggin#endif 12470839d20SNicholas Piggin 1258b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1268b8b0cc1SMilton Miller . = 0x5c 1278b8b0cc1SMilton Miller .globl __run_at_load 1288b8b0cc1SMilton Miller__run_at_load: 12957f26649SNicholas PigginDEFINE_FIXED_SYMBOL(__run_at_load) 13070839d20SNicholas Piggin .long RUN_AT_LOAD_DEFAULT 1318b8b0cc1SMilton Miller#endif 1328b8b0cc1SMilton Miller 13314cf11afSPaul Mackerras . = 0x60 13414cf11afSPaul Mackerras/* 13575423b7bSGeoff Levand * The following code is used to hold secondary processors 13675423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 13714cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 13814cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 13914cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1401f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1411f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 14214cf11afSPaul Mackerras */ 1431f6a93e4SPaul Mackerras .globl __secondary_hold 1441f6a93e4SPaul Mackerras__secondary_hold: 1455c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 1462d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 14714cf11afSPaul Mackerras mfmsr r24 14814cf11afSPaul Mackerras ori r24,r24,MSR_RI 14914cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1502d27cfd3SBenjamin Herrenschmidt#endif 151f1870f77SAnton Blanchard /* Grab our physical cpu number */ 15214cf11afSPaul Mackerras mr r24,r3 15396f013feSJimi Xenidis /* stash r4 for book3e */ 15496f013feSJimi Xenidis mr r25,r4 15514cf11afSPaul Mackerras 15614cf11afSPaul Mackerras /* Tell the master cpu we're here */ 15714cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 15814cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 15957f26649SNicholas Piggin std r24,(ABS_ADDR(__secondary_hold_acknowledge))(0) 16014cf11afSPaul Mackerras sync 16114cf11afSPaul Mackerras 16296f013feSJimi Xenidis li r26,0 16396f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 16496f013feSJimi Xenidis tovirt(r26,r26) 16596f013feSJimi Xenidis#endif 16614cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 16757f26649SNicholas Piggin100: ld r12,(ABS_ADDR(__secondary_hold_spinloop))(r26) 168cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1691f6a93e4SPaul Mackerras beq 100b 17014cf11afSPaul Mackerras 171da665885SThiago Jung Bauermann#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE) 17296f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 173cc7efbf9SAnton Blanchard tovirt(r12,r12) 17496f013feSJimi Xenidis#endif 175cc7efbf9SAnton Blanchard mtctr r12 17614cf11afSPaul Mackerras mr r3,r24 17796f013feSJimi Xenidis /* 17896f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 17996f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 18096f013feSJimi Xenidis */ 18196f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 18296f013feSJimi Xenidis mr r4,r25 18396f013feSJimi Xenidis#else 1842d27cfd3SBenjamin Herrenschmidt li r4,0 18596f013feSJimi Xenidis#endif 186dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 187dd797738SBenjamin Herrenschmidt isync 188758438a7SMichael Ellerman bctr 18914cf11afSPaul Mackerras#else 19063ce271bSChristophe Leroy0: trap 19163ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 19214cf11afSPaul Mackerras#endif 19357f26649SNicholas PigginCLOSE_FIXED_SECTION(first_256B) 19414cf11afSPaul Mackerras 19514cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 19614cf11afSPaul Mackerras .section ".toc","aw" 19714cf11afSPaul Mackerrasexception_marker: 19814cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 19957f26649SNicholas Piggin .previous 20014cf11afSPaul Mackerras 20114cf11afSPaul Mackerras/* 2020ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 2030ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 2040ebc4cdaSBenjamin Herrenschmidt * this compilation unit 20514cf11afSPaul Mackerras */ 2060ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 2070ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 20857f26649SNicholas Piggin#else 20957f26649SNicholas PigginOPEN_TEXT_SECTION(0x100) 2101f6a93e4SPaul Mackerras#endif 21114cf11afSPaul Mackerras 21257f26649SNicholas PigginUSE_TEXT_SECTION() 21357f26649SNicholas Piggin 214e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E 215d17799f9Schenhui zhao/* 2166becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu 2176becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default. 2186becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID] 2196becef7eSchenhui zhao * bit field. 2206becef7eSchenhui zhao */ 2216becef7eSchenhui zhao .globl booting_thread_hwid 2226becef7eSchenhui zhaobooting_thread_hwid: 2236becef7eSchenhui zhao .long INVALID_THREAD_HWID 2246becef7eSchenhui zhao .align 3 2256becef7eSchenhui zhao/* 2266becef7eSchenhui zhao * start a thread in the same core 2276becef7eSchenhui zhao * input parameters: 2286becef7eSchenhui zhao * r3 = the thread physical id 2296becef7eSchenhui zhao * r4 = the entry point where thread starts 2306becef7eSchenhui zhao */ 2316becef7eSchenhui zhao_GLOBAL(book3e_start_thread) 2326becef7eSchenhui zhao LOAD_REG_IMMEDIATE(r5, MSR_KERNEL) 233f87f253bSNicholas Piggin cmpwi r3, 0 2346becef7eSchenhui zhao beq 10f 235f87f253bSNicholas Piggin cmpwi r3, 1 2366becef7eSchenhui zhao beq 11f 2376becef7eSchenhui zhao /* If the thread id is invalid, just exit. */ 2386becef7eSchenhui zhao b 13f 2396becef7eSchenhui zhao10: 2407a25d912SScott Wood MTTMR(TMRN_IMSR0, 5) 2417a25d912SScott Wood MTTMR(TMRN_INIA0, 4) 2426becef7eSchenhui zhao b 12f 2436becef7eSchenhui zhao11: 2447a25d912SScott Wood MTTMR(TMRN_IMSR1, 5) 2457a25d912SScott Wood MTTMR(TMRN_INIA1, 4) 2466becef7eSchenhui zhao12: 2476becef7eSchenhui zhao isync 2486becef7eSchenhui zhao li r6, 1 2496becef7eSchenhui zhao sld r6, r6, r3 2506becef7eSchenhui zhao mtspr SPRN_TENS, r6 2516becef7eSchenhui zhao13: 2526becef7eSchenhui zhao blr 2536becef7eSchenhui zhao 2546becef7eSchenhui zhao/* 255d17799f9Schenhui zhao * stop a thread in the same core 256d17799f9Schenhui zhao * input parameter: 257d17799f9Schenhui zhao * r3 = the thread physical id 258d17799f9Schenhui zhao */ 259d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread) 260f87f253bSNicholas Piggin cmpwi r3, 0 261d17799f9Schenhui zhao beq 10f 262f87f253bSNicholas Piggin cmpwi r3, 1 263d17799f9Schenhui zhao beq 10f 264d17799f9Schenhui zhao /* If the thread id is invalid, just exit. */ 265d17799f9Schenhui zhao b 13f 266d17799f9Schenhui zhao10: 267d17799f9Schenhui zhao li r4, 1 268d17799f9Schenhui zhao sld r4, r4, r3 269d17799f9Schenhui zhao mtspr SPRN_TENC, r4 270d17799f9Schenhui zhao13: 271d17799f9Schenhui zhao blr 272d17799f9Schenhui zhao 273e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 274f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 275f34b3e19SScott Wood 276e16c8765SAndy Fleming /* Enable branch prediction */ 277e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 278e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 279e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 280e16c8765SAndy Fleming isync 281e16c8765SAndy Fleming 282e16c8765SAndy Fleming /* 283e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 284e16c8765SAndy Fleming * 285e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 286e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 287e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 288e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 289e16c8765SAndy Fleming * continuous. 290f34b3e19SScott Wood * 291f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 292f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 293f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 294f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 295f34b3e19SScott Wood * getting information into the thread and the alternatives 296f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 297f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 298f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 299f34b3e19SScott Wood * thread in Linux. 300e16c8765SAndy Fleming */ 301f34b3e19SScott Wood 302e16c8765SAndy Fleming mfspr r3, SPRN_PIR 303f34b3e19SScott Wood cmpwi r4,0 304f34b3e19SScott Wood bne 1f 305e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 306e16c8765SAndy Fleming mtspr SPRN_PIR, r3 307f34b3e19SScott Wood1: 30814cf11afSPaul Mackerras mr r24,r3 30914cf11afSPaul Mackerras 31014cf11afSPaul Mackerras /* turn on 64-bit mode */ 311b1576fecSAnton Blanchard bl enable_64b_mode 31214cf11afSPaul Mackerras 3132d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 314b1576fecSAnton Blanchard bl relative_toc 3151fbe9cf2SAnton Blanchard tovirt(r2,r2) 316e31aa453SPaul Mackerras 3172d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3182d27cfd3SBenjamin Herrenschmidt mr r3,r24 319b1576fecSAnton Blanchard bl book3e_secondary_thread_init 3202d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 3212d27cfd3SBenjamin Herrenschmidt 322529d2bd5SMichael Ellerman#endif /* CONFIG_PPC_BOOK3E */ 323529d2bd5SMichael Ellerman 3242d27cfd3SBenjamin Herrenschmidt/* 3252d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 3262d27cfd3SBenjamin Herrenschmidt * in the following code. 3272d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 3282d27cfd3SBenjamin Herrenschmidt * 3292d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 3302d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 3312d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 3322d27cfd3SBenjamin Herrenschmidt */ 3332d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 3345c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 3352d27cfd3SBenjamin Herrenschmidt mr r24,r3 3362d27cfd3SBenjamin Herrenschmidt mr r25,r4 3372d27cfd3SBenjamin Herrenschmidt 3382d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 339b1576fecSAnton Blanchard bl enable_64b_mode 3402d27cfd3SBenjamin Herrenschmidt 3412d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 342b1576fecSAnton Blanchard bl relative_toc 3431fbe9cf2SAnton Blanchard tovirt(r2,r2) 3442d27cfd3SBenjamin Herrenschmidt 3452d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3462d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3472d27cfd3SBenjamin Herrenschmidt mr r3,r24 3482d27cfd3SBenjamin Herrenschmidt mr r4,r25 349b1576fecSAnton Blanchard bl book3e_secondary_core_init 3506becef7eSchenhui zhao 3516becef7eSchenhui zhao/* 3526becef7eSchenhui zhao * After common core init has finished, check if the current thread is the 3536becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the 3546becef7eSchenhui zhao * current thread. 3556becef7eSchenhui zhao */ 3566becef7eSchenhui zhao LOAD_REG_ADDR(r4, booting_thread_hwid) 3576becef7eSchenhui zhao lwz r3, 0(r4) 3586becef7eSchenhui zhao li r5, INVALID_THREAD_HWID 3596becef7eSchenhui zhao cmpw r3, r5 3606becef7eSchenhui zhao beq 20f 3616becef7eSchenhui zhao 3626becef7eSchenhui zhao /* 3636becef7eSchenhui zhao * The value of booting_thread_hwid has been stored in r3, 3646becef7eSchenhui zhao * so make it invalid. 3656becef7eSchenhui zhao */ 3666becef7eSchenhui zhao stw r5, 0(r4) 3676becef7eSchenhui zhao 3686becef7eSchenhui zhao /* 3696becef7eSchenhui zhao * Get the current thread id and check if it is the one we wanted. 3706becef7eSchenhui zhao * If not, start the one specified in booting_thread_hwid and stop 3716becef7eSchenhui zhao * the current thread. 3726becef7eSchenhui zhao */ 3736becef7eSchenhui zhao mfspr r8, SPRN_TIR 3746becef7eSchenhui zhao cmpw r3, r8 3756becef7eSchenhui zhao beq 20f 3766becef7eSchenhui zhao 3776becef7eSchenhui zhao /* start the specified thread */ 3786becef7eSchenhui zhao LOAD_REG_ADDR(r5, fsl_secondary_thread_init) 3796becef7eSchenhui zhao ld r4, 0(r5) 3806becef7eSchenhui zhao bl book3e_start_thread 3816becef7eSchenhui zhao 3826becef7eSchenhui zhao /* stop the current thread */ 3836becef7eSchenhui zhao mr r3, r8 3846becef7eSchenhui zhao bl book3e_stop_thread 3856becef7eSchenhui zhao10: 3866becef7eSchenhui zhao b 10b 3876becef7eSchenhui zhao20: 3882d27cfd3SBenjamin Herrenschmidt#endif 3892d27cfd3SBenjamin Herrenschmidt 3902d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 39114cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 39214cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 39314cf11afSPaul Mackerras * which logical id maps to our physical one. 39414cf11afSPaul Mackerras */ 395768d18adSMilton Miller#ifndef CONFIG_SMP 396b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 397768d18adSMilton Miller#else 398d2e60075SNicholas Piggin LOAD_REG_ADDR(r8, paca_ptrs) /* Load paca_ptrs pointe */ 399d2e60075SNicholas Piggin ld r8,0(r8) /* Get base vaddr of array */ 400768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 401768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 40214cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 403d2e60075SNicholas Piggin1: 404d2e60075SNicholas Piggin sldi r9,r5,3 /* get paca_ptrs[] index from cpu id */ 405d2e60075SNicholas Piggin ldx r13,r9,r8 /* r13 = paca_ptrs[cpu id] */ 406d2e60075SNicholas Piggin lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 40714cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 40814cf11afSPaul Mackerras beq 2f 40914cf11afSPaul Mackerras addi r5,r5,1 410768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 41114cf11afSPaul Mackerras blt 1b 41214cf11afSPaul Mackerras 41314cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 414b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 41514cf11afSPaul Mackerras 4162dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 4172d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4182d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 4192d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 4202d27cfd3SBenjamin Herrenschmidt#endif 4212d27cfd3SBenjamin Herrenschmidt 42214cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 42314cf11afSPaul Mackerras mr r24,r5 424b6f6b98aSSonny Rao 4253c0b976bSJordan Niethe /* Create a temp kernel stack for use before relocation is on. */ 4263c0b976bSJordan Niethe ld r1,PACAEMERGSP(r13) 4273c0b976bSJordan Niethe subi r1,r1,STACK_FRAME_OVERHEAD 4283c0b976bSJordan Niethe 429f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 430e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 431f39b7a55SOlof Johansson ld r23,0(r23) 4322751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 4332751b628SAnton Blanchard cmpdi 0,r12,0 4349d07bc84SBenjamin Herrenschmidt beq 3f 435f55d9665SMichael Ellerman#ifdef PPC64_ELF_ABI_v1 4362751b628SAnton Blanchard ld r12,0(r12) 4372751b628SAnton Blanchard#endif 438cc7efbf9SAnton Blanchard mtctr r12 439f39b7a55SOlof Johansson bctrl 440f39b7a55SOlof Johansson 4417ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 4429d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 4439d07bc84SBenjamin Herrenschmidt subi r4,r4,1 4449d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 4459d07bc84SBenjamin Herrenschmidt bne 3b 4469d07bc84SBenjamin Herrenschmidt isync 4479d07bc84SBenjamin Herrenschmidt 4489d07bc84SBenjamin Herrenschmidt4: HMT_LOW 449ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 450ad0693eeSBenjamin Herrenschmidt /* start. */ 451ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 4529d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 453ad0693eeSBenjamin Herrenschmidt 454ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 4559d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 456ad0693eeSBenjamin Herrenschmidt 457c705677eSStephen Rothwell b __secondary_start 458768d18adSMilton Miller#endif /* SMP */ 45914cf11afSPaul Mackerras 460e31aa453SPaul Mackerras/* 461e31aa453SPaul Mackerras * Turn the MMU off. 462e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 463e31aa453SPaul Mackerras */ 4642d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 4656a3bab90SAnton Blanchard__mmu_off: 46614cf11afSPaul Mackerras mfmsr r3 46714cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 46814cf11afSPaul Mackerras beqlr 469e31aa453SPaul Mackerras mflr r4 47014cf11afSPaul Mackerras andc r3,r3,r0 47114cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 47214cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 47314cf11afSPaul Mackerras sync 47414cf11afSPaul Mackerras rfid 47514cf11afSPaul Mackerras b . /* prevent speculative execution */ 4762d27cfd3SBenjamin Herrenschmidt#endif 47714cf11afSPaul Mackerras 47814cf11afSPaul Mackerras 47914cf11afSPaul Mackerras/* 48014cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 48114cf11afSPaul Mackerras * depending on the value of r5. 48214cf11afSPaul Mackerras * 48314cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 48414cf11afSPaul Mackerras * in r3...r7 48514cf11afSPaul Mackerras * 48614cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 48714cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 48814cf11afSPaul Mackerras * 48914cf11afSPaul Mackerras */ 4906a3bab90SAnton Blanchard__start_initialization_multiplatform: 491e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 492b1576fecSAnton Blanchard bl enable_64b_mode 493e31aa453SPaul Mackerras 494e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 495b1576fecSAnton Blanchard bl relative_toc 496e31aa453SPaul Mackerras 497e31aa453SPaul Mackerras /* find out where we are now */ 498e31aa453SPaul Mackerras bcl 20,31,$+4 499e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 500e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 501e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 502e31aa453SPaul Mackerras 50314cf11afSPaul Mackerras /* 50414cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 50514cf11afSPaul Mackerras */ 50614cf11afSPaul Mackerras cmpldi cr0,r5,0 507939e60f6SStephen Rothwell beq 1f 508b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 509939e60f6SStephen Rothwell1: 51014cf11afSPaul Mackerras /* Save parameters */ 51114cf11afSPaul Mackerras mr r31,r3 51214cf11afSPaul Mackerras mr r30,r4 513daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 514daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 515daea1175SBenjamin Herrenschmidt mr r28,r8 516daea1175SBenjamin Herrenschmidt mr r29,r9 517daea1175SBenjamin Herrenschmidt#endif 51814cf11afSPaul Mackerras 5192d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 520b1576fecSAnton Blanchard bl start_initialization_book3e 521b1576fecSAnton Blanchard b __after_prom_start 5222d27cfd3SBenjamin Herrenschmidt#else 52314cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 524f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 525f39b7a55SOlof Johansson srwi r0,r0,16 526f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 527f39b7a55SOlof Johansson beq 1f 528f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 529f39b7a55SOlof Johansson beq 1f 530f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 531190a24f5SOlof Johansson beq 1f 532190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 533f39b7a55SOlof Johansson bne 2f 534b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 535f39b7a55SOlof Johansson2: 53614cf11afSPaul Mackerras 537e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 538b1576fecSAnton Blanchard bl __mmu_off 539b1576fecSAnton Blanchard b __after_prom_start 5402d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 54114cf11afSPaul Mackerras 5426eeb9b3bSMichael Ellerman__REF 5436a3bab90SAnton Blanchard__boot_from_prom: 54428794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 54514cf11afSPaul Mackerras /* Save parameters */ 54614cf11afSPaul Mackerras mr r31,r3 54714cf11afSPaul Mackerras mr r30,r4 54814cf11afSPaul Mackerras mr r29,r5 54914cf11afSPaul Mackerras mr r28,r6 55014cf11afSPaul Mackerras mr r27,r7 55114cf11afSPaul Mackerras 5526088857bSOlaf Hering /* 5536088857bSOlaf Hering * Align the stack to 16-byte boundary 5546088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 555e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 5566088857bSOlaf Hering */ 557c05b4770SLinus Torvalds rldicr r1,r1,0,59 558c05b4770SLinus Torvalds 559549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 560549e8152SPaul Mackerras /* Relocate code for where we are now */ 561549e8152SPaul Mackerras mr r3,r26 562b1576fecSAnton Blanchard bl relocate 563549e8152SPaul Mackerras#endif 564549e8152SPaul Mackerras 56514cf11afSPaul Mackerras /* Restore parameters */ 56614cf11afSPaul Mackerras mr r3,r31 56714cf11afSPaul Mackerras mr r4,r30 56814cf11afSPaul Mackerras mr r5,r29 56914cf11afSPaul Mackerras mr r6,r28 57014cf11afSPaul Mackerras mr r7,r27 57114cf11afSPaul Mackerras 57214cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 573549e8152SPaul Mackerras mr r8,r26 574b1576fecSAnton Blanchard bl prom_init 57528794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 57628794d34SBenjamin Herrenschmidt 57728794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 57828794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 57914cf11afSPaul Mackerras trap 5806eeb9b3bSMichael Ellerman .previous 58114cf11afSPaul Mackerras 5826a3bab90SAnton Blanchard__after_prom_start: 583549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 584549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 585549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 586549e8152SPaul Mackerras sldi r25,r25,32 5871cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5881cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 5891cb6e064STiejun Chen#endif 59057f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 5911cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5921cb6e064STiejun Chen tophys(r26,r26) 5931cb6e064STiejun Chen#endif 594928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 59554622f10SMohan Kumar M bne 1f 59654622f10SMohan Kumar M add r25,r25,r26 59754622f10SMohan Kumar M1: mr r3,r25 598b1576fecSAnton Blanchard bl relocate 5991cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6001cb6e064STiejun Chen /* IVPR needs to be set after relocation. */ 6011cb6e064STiejun Chen bl init_core_book3e 6021cb6e064STiejun Chen#endif 603549e8152SPaul Mackerras#endif 60414cf11afSPaul Mackerras 60514cf11afSPaul Mackerras/* 606e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 60714cf11afSPaul Mackerras * This will leave some code in the first 256B of 60814cf11afSPaul Mackerras * real memory, which are reserved for software use. 60914cf11afSPaul Mackerras * 61014cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 61114cf11afSPaul Mackerras */ 612549e8152SPaul Mackerras li r3,0 /* target addr */ 6132d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 6142d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 6152d27cfd3SBenjamin Herrenschmidt#endif 616549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 617835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E) 618835c031cSTiejun Chen tovirt(r4,r4) 619835c031cSTiejun Chen#endif 620e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 62114cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 62214cf11afSPaul Mackerras /* bytes were copied earlier. */ 62314cf11afSPaul Mackerras 62411ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 62554622f10SMohan Kumar M/* 62654622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 6278b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 62854622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 62954622f10SMohan Kumar M */ 6301cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6311cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 6321cb6e064STiejun Chen#endif 63357f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 6348b8b0cc1SMilton Miller cmplwi cr0,r7,1 63554622f10SMohan Kumar M bne 3f 63654622f10SMohan Kumar M 6371cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E 6381cb6e064STiejun Chen LOAD_REG_ADDR(r5, __end_interrupts) 6391cb6e064STiejun Chen LOAD_REG_ADDR(r11, _stext) 6401cb6e064STiejun Chen sub r5,r5,r11 6411cb6e064STiejun Chen#else 642c1fb6816SMichael Neuling /* just copy interrupts */ 643d7fb5b18SChristophe Leroy LOAD_REG_IMMEDIATE_SYM(r5, r11, FIXED_SYMBOL_ABS_ADDR(__end_interrupts)) 6441cb6e064STiejun Chen#endif 64554622f10SMohan Kumar M b 5f 64654622f10SMohan Kumar M3: 64754622f10SMohan Kumar M#endif 64857f26649SNicholas Piggin /* # bytes of memory to copy */ 64957f26649SNicholas Piggin lis r5,(ABS_ADDR(copy_to_here))@ha 65057f26649SNicholas Piggin addi r5,r5,(ABS_ADDR(copy_to_here))@l 65154622f10SMohan Kumar M 652b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 65314cf11afSPaul Mackerras /* this includes the code being */ 65414cf11afSPaul Mackerras /* executed here. */ 65557f26649SNicholas Piggin /* Jump to the copy of this code that we just made */ 65657f26649SNicholas Piggin addis r8,r3,(ABS_ADDR(4f))@ha 65757f26649SNicholas Piggin addi r12,r8,(ABS_ADDR(4f))@l 658cc7efbf9SAnton Blanchard mtctr r12 65914cf11afSPaul Mackerras bctr 66014cf11afSPaul Mackerras 661286e4f90SAnton Blanchard.balign 8 662eb039161STobin C. Hardingp_end: .8byte _end - copy_to_here 66354622f10SMohan Kumar M 664573819e3SNicholas Piggin4: 665573819e3SNicholas Piggin /* 666573819e3SNicholas Piggin * Now copy the rest of the kernel up to _end, add 667573819e3SNicholas Piggin * _end - copy_to_here to the copy limit and run again. 668573819e3SNicholas Piggin */ 66957f26649SNicholas Piggin addis r8,r26,(ABS_ADDR(p_end))@ha 67057f26649SNicholas Piggin ld r8,(ABS_ADDR(p_end))@l(r8) 671573819e3SNicholas Piggin add r5,r5,r8 672b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 673e31aa453SPaul Mackerras 674b1576fecSAnton Blanchard9: b start_here_multiplatform 675e31aa453SPaul Mackerras 67614cf11afSPaul Mackerras/* 67714cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 67814cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 67914cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 68014cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 68114cf11afSPaul Mackerras * 68214cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 68314cf11afSPaul Mackerras */ 68414cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 68514cf11afSPaul Mackerras addi r5,r5,-8 68614cf11afSPaul Mackerras addi r6,r6,-8 6875a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 68814cf11afSPaul Mackerras /* denominator cache line */ 68914cf11afSPaul Mackerras /* size. This results in */ 69014cf11afSPaul Mackerras /* extra cache line flushes */ 69114cf11afSPaul Mackerras /* but operation is correct. */ 69214cf11afSPaul Mackerras /* Can't get cache line size */ 69314cf11afSPaul Mackerras /* from NACA as it is being */ 69414cf11afSPaul Mackerras /* moved too. */ 69514cf11afSPaul Mackerras 69614cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 69714cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 69814cf11afSPaul Mackerras ldx r0,r6,r4 69914cf11afSPaul Mackerras stdx r0,r6,r3 70014cf11afSPaul Mackerras bdnz 3b 70114cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 70214cf11afSPaul Mackerras sync 70314cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 70414cf11afSPaul Mackerras cmpld 0,r6,r5 70514cf11afSPaul Mackerras blt 4b 70614cf11afSPaul Mackerras sync 70714cf11afSPaul Mackerras addi r5,r5,8 70814cf11afSPaul Mackerras addi r6,r6,8 70929ce3c50SMichael Neuling isync 71014cf11afSPaul Mackerras blr 71114cf11afSPaul Mackerras 71214cf11afSPaul Mackerras.align 8 71314cf11afSPaul Mackerrascopy_to_here: 71414cf11afSPaul Mackerras 71514cf11afSPaul Mackerras#ifdef CONFIG_SMP 71614cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 71714cf11afSPaul Mackerras/* 71814cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 71914cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 72014cf11afSPaul Mackerras */ 72114cf11afSPaul Mackerras .section ".text"; 72214cf11afSPaul Mackerras .align 2 ; 72314cf11afSPaul Mackerras 72435499c01SPaul Mackerras .globl __secondary_start_pmac_0 72535499c01SPaul Mackerras__secondary_start_pmac_0: 72635499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 72735499c01SPaul Mackerras li r24,0 72835499c01SPaul Mackerras b 1f 72914cf11afSPaul Mackerras li r24,1 73035499c01SPaul Mackerras b 1f 73114cf11afSPaul Mackerras li r24,2 73235499c01SPaul Mackerras b 1f 73314cf11afSPaul Mackerras li r24,3 73435499c01SPaul Mackerras1: 73514cf11afSPaul Mackerras 73614cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 73714cf11afSPaul Mackerras /* turn on 64-bit mode */ 738b1576fecSAnton Blanchard bl enable_64b_mode 73914cf11afSPaul Mackerras 740c478b581SBenjamin Herrenschmidt li r0,0 741c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 742c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 743c478b581SBenjamin Herrenschmidt sync 744c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 745c478b581SBenjamin Herrenschmidt isync 746c478b581SBenjamin Herrenschmidt sync 747c478b581SBenjamin Herrenschmidt slbia 748c478b581SBenjamin Herrenschmidt 749e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 750b1576fecSAnton Blanchard bl relative_toc 7511fbe9cf2SAnton Blanchard tovirt(r2,r2) 752e31aa453SPaul Mackerras 75314cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 754b1576fecSAnton Blanchard bl __restore_cpu_ppc970 75514cf11afSPaul Mackerras 75614cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 75714cf11afSPaul Mackerras mfmsr r3 75814cf11afSPaul Mackerras ori r3,r3,MSR_RI 75914cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 76014cf11afSPaul Mackerras 76114cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 762d2e60075SNicholas Piggin LOAD_REG_ADDR(r4,paca_ptrs) /* Load paca pointer */ 763d2e60075SNicholas Piggin ld r4,0(r4) /* Get base vaddr of paca_ptrs array */ 764d2e60075SNicholas Piggin sldi r5,r24,3 /* get paca_ptrs[] index from cpu id */ 765d2e60075SNicholas Piggin ldx r13,r5,r4 /* r13 = paca_ptrs[cpu id] */ 7662dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 76714cf11afSPaul Mackerras 76862cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 76962cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 77062cc67b9SBenjamin Herrenschmidt */ 771c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 7724e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 7737230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7747230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 77562cc67b9SBenjamin Herrenschmidt 77614cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 77714cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 77814cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 77914cf11afSPaul Mackerras 780c705677eSStephen Rothwell b __secondary_start 78114cf11afSPaul Mackerras 78214cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 78314cf11afSPaul Mackerras 78414cf11afSPaul Mackerras/* 78514cf11afSPaul Mackerras * This function is called after the master CPU has released the 78614cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 78714cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 78814cf11afSPaul Mackerras * this point: 78914cf11afSPaul Mackerras * 1. Processor number 79014cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 79114cf11afSPaul Mackerras * On entry the following are set: 7924f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 79314cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 79414cf11afSPaul Mackerras * r13 = paca virtual address 795ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 79614cf11afSPaul Mackerras */ 7972d27cfd3SBenjamin Herrenschmidt .section ".text"; 7982d27cfd3SBenjamin Herrenschmidt .align 2 ; 7992d27cfd3SBenjamin Herrenschmidt 800fc68e869SStephen Rothwell .globl __secondary_start 801c705677eSStephen Rothwell__secondary_start: 802799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 803799d6046SPaul Mackerras HMT_MEDIUM 80414cf11afSPaul Mackerras 805eafd825eSMichael Ellerman /* 806eafd825eSMichael Ellerman * Do early setup for this CPU, in particular initialising the MMU so we 807eafd825eSMichael Ellerman * can turn it on below. This is a call to C, which is OK, we're still 808eafd825eSMichael Ellerman * running on the emergency stack. 809eafd825eSMichael Ellerman */ 810b1576fecSAnton Blanchard bl early_setup_secondary 811f761622eSMatt Evans 81254a83404SMichael Neuling /* 813eafd825eSMichael Ellerman * The primary has initialized our kernel stack for us in the paca, grab 814eafd825eSMichael Ellerman * it and put it in r1. We must *not* use it until we turn on the MMU 815eafd825eSMichael Ellerman * below, because it may not be inside the RMO. 81654a83404SMichael Neuling */ 817eafd825eSMichael Ellerman ld r1, PACAKSAVE(r13) 81854a83404SMichael Neuling 819799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 82014cf11afSPaul Mackerras li r7,0 82114cf11afSPaul Mackerras mtlr r7 82214cf11afSPaul Mackerras 8237230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 8247230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 8257230c564SBenjamin Herrenschmidt */ 826c2e480baSMadhavan Srinivasan li r7,IRQS_DISABLED 8274e26bc4aSMadhavan Srinivasan stb r7,PACAIRQSOFTMASK(r13) 8287230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 8297230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 8304f8cf36fSBenjamin Herrenschmidt 83114cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 832ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 833e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 834d04c56f7SPaul Mackerras 835b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 836b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 837*879add77SChristophe Leroy RFI_TO_KERNEL 83814cf11afSPaul Mackerras b . /* prevent speculative execution */ 83914cf11afSPaul Mackerras 84014cf11afSPaul Mackerras/* 84114cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 842e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 843e31aa453SPaul Mackerras * before going into C code. 84414cf11afSPaul Mackerras */ 845ad0289e4SAnton Blanchardstart_secondary_prolog: 846e31aa453SPaul Mackerras ld r2,PACATOC(r13) 84714cf11afSPaul Mackerras li r3,0 84814cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 849b1576fecSAnton Blanchard bl start_secondary 850799d6046SPaul Mackerras b . 8518dbce53cSVaidyanathan Srinivasan/* 8528dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 8538dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 8548dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 8558dbce53cSVaidyanathan Srinivasan */ 8568dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 8578dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 8588dbce53cSVaidyanathan Srinivasan li r3,0 8598dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 860b1576fecSAnton Blanchard bl start_secondary 8618dbce53cSVaidyanathan Srinivasan b . 86214cf11afSPaul Mackerras#endif 86314cf11afSPaul Mackerras 86414cf11afSPaul Mackerras/* 86514cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 86614cf11afSPaul Mackerras */ 8676a3bab90SAnton Blanchardenable_64b_mode: 86814cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 8692d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 8702d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 8712d27cfd3SBenjamin Herrenschmidt mtmsr r11 8722d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 8739f0b0793SMichael Ellerman li r12,(MSR_64BIT | MSR_ISF)@highest 874e31aa453SPaul Mackerras sldi r12,r12,48 87514cf11afSPaul Mackerras or r11,r11,r12 87614cf11afSPaul Mackerras mtmsrd r11 87714cf11afSPaul Mackerras isync 8782d27cfd3SBenjamin Herrenschmidt#endif 87914cf11afSPaul Mackerras blr 88014cf11afSPaul Mackerras 88114cf11afSPaul Mackerras/* 882e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 883e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 884e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 8851fbe9cf2SAnton Blanchard * 8861fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 8871fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 8881fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 8891fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 8901fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 8911fbe9cf2SAnton Blanchard * sites to handle this. 892e31aa453SPaul Mackerras */ 893e31aa453SPaul Mackerras_GLOBAL(relative_toc) 894e31aa453SPaul Mackerras mflr r0 895e31aa453SPaul Mackerras bcl 20,31,$+4 896e550592eSBenjamin Herrenschmidt0: mflr r11 897e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 898e550592eSBenjamin Herrenschmidt add r2,r2,r11 899e31aa453SPaul Mackerras mtlr r0 900e31aa453SPaul Mackerras blr 901e31aa453SPaul Mackerras 9025b63fee1SAnton Blanchard.balign 8 903eb039161STobin C. Hardingp_toc: .8byte __toc_start + 0x8000 - 0b 904e31aa453SPaul Mackerras 905e31aa453SPaul Mackerras/* 90614cf11afSPaul Mackerras * This is where the main kernel code starts. 90714cf11afSPaul Mackerras */ 9089c4e4c90SChristophe Leroy__REF 9096a3bab90SAnton Blanchardstart_here_multiplatform: 9101fbe9cf2SAnton Blanchard /* set up the TOC */ 911b1576fecSAnton Blanchard bl relative_toc 9121fbe9cf2SAnton Blanchard tovirt(r2,r2) 91314cf11afSPaul Mackerras 91414cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 91514cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 91614cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 91714cf11afSPaul Mackerras * to clear it now for kexec-style entry. 91814cf11afSPaul Mackerras */ 919e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 920e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 92114cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 92214cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 923e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 92414cf11afSPaul Mackerras beq 4f 92514cf11afSPaul Mackerras addi r8,r8,-8 92614cf11afSPaul Mackerras li r0,0 92714cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 92814cf11afSPaul Mackerras3: stdu r0,8(r8) 92914cf11afSPaul Mackerras bdnz 3b 93014cf11afSPaul Mackerras4: 93114cf11afSPaul Mackerras 932daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 933daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 934ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 935daea1175SBenjamin Herrenschmidt std r28,0(r11); 936daea1175SBenjamin Herrenschmidt std r29,8(r11); 937daea1175SBenjamin Herrenschmidt#endif 938daea1175SBenjamin Herrenschmidt 9392d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 94014cf11afSPaul Mackerras mfmsr r6 94114cf11afSPaul Mackerras ori r6,r6,MSR_RI 94214cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 9432d27cfd3SBenjamin Herrenschmidt#endif 94414cf11afSPaul Mackerras 945549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 946549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 947549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 948549e8152SPaul Mackerras clrldi r0,r25,2 949549e8152SPaul Mackerras std r0,0(r4) 950549e8152SPaul Mackerras#endif 951549e8152SPaul Mackerras 952e31aa453SPaul Mackerras /* set up a stack pointer */ 9537ffa8b7dSMichael Ellerman LOAD_REG_ADDR(r3,init_thread_union) 954cabed148SHamish Martin LOAD_REG_IMMEDIATE(r1,THREAD_SIZE) 955cabed148SHamish Martin add r1,r3,r1 95614cf11afSPaul Mackerras li r0,0 95714cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 95814cf11afSPaul Mackerras 959376af594SMichael Ellerman /* 960376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 961376af594SMichael Ellerman * and SLB setup before we turn on relocation. 962376af594SMichael Ellerman */ 96314cf11afSPaul Mackerras 96414cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 96514cf11afSPaul Mackerras mr r3,r31 96656c46bbaSRussell Currey LOAD_REG_ADDR(r12, DOTSYM(early_setup)) 96756c46bbaSRussell Currey mtctr r12 96856c46bbaSRussell Currey bctrl /* also sets r13 and SPRG_PACA */ 96914cf11afSPaul Mackerras 970ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 971e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 972b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 973b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 974*879add77SChristophe Leroy RFI_TO_KERNEL 97514cf11afSPaul Mackerras b . /* prevent speculative execution */ 97614cf11afSPaul Mackerras 97714cf11afSPaul Mackerras /* This is where all platforms converge execution */ 978ad0289e4SAnton Blanchard 979ad0289e4SAnton Blanchardstart_here_common: 98014cf11afSPaul Mackerras /* relocation is on at this point */ 98114cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 98214cf11afSPaul Mackerras 983e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 984e31aa453SPaul Mackerras ld r2,PACATOC(r13) 98514cf11afSPaul Mackerras 9867230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 9877230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 9887230c564SBenjamin Herrenschmidt */ 989c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 9904e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 9917230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 9927230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 99314cf11afSPaul Mackerras 9947230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 995b1576fecSAnton Blanchard bl start_kernel 99614cf11afSPaul Mackerras 997f1870f77SAnton Blanchard /* Not reached */ 99863ce271bSChristophe Leroy trap 99963ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 10006eeb9b3bSMichael Ellerman .previous 100114cf11afSPaul Mackerras 100214cf11afSPaul Mackerras/* 100314cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 100414cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 100514cf11afSPaul Mackerras */ 100614cf11afSPaul Mackerras .section ".bss" 100743a5c684SAneesh Kumar K.V/* 100843a5c684SAneesh Kumar K.V * pgd dir should be aligned to PGD_TABLE_SIZE which is 64K. 100943a5c684SAneesh Kumar K.V * We will need to find a better way to fix this 101043a5c684SAneesh Kumar K.V */ 101143a5c684SAneesh Kumar K.V .align 16 101214cf11afSPaul Mackerras 101314cf11afSPaul Mackerras .globl swapper_pg_dir 101414cf11afSPaul Mackerrasswapper_pg_dir: 1015ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 101643a5c684SAneesh Kumar K.V 101743a5c684SAneesh Kumar K.V .globl empty_zero_page 101843a5c684SAneesh Kumar K.Vempty_zero_page: 101943a5c684SAneesh Kumar K.V .space PAGE_SIZE 10209445aa1aSAl ViroEXPORT_SYMBOL(empty_zero_page) 1021