114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 150ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 160ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 170ebc4cdaSBenjamin Herrenschmidt * variants. 1814cf11afSPaul Mackerras * 1914cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 2014cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2114cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2214cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2314cf11afSPaul Mackerras */ 2414cf11afSPaul Mackerras 2514cf11afSPaul Mackerras#include <linux/threads.h> 26c141611fSPaul Gortmaker#include <linux/init.h> 27b5bbeb23SPaul Mackerras#include <asm/reg.h> 2814cf11afSPaul Mackerras#include <asm/page.h> 2914cf11afSPaul Mackerras#include <asm/mmu.h> 3014cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3114cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3214cf11afSPaul Mackerras#include <asm/bug.h> 3314cf11afSPaul Mackerras#include <asm/cputable.h> 3414cf11afSPaul Mackerras#include <asm/setup.h> 3514cf11afSPaul Mackerras#include <asm/hvcall.h> 366cb7bfebSDavid Gibson#include <asm/thread_info.h> 373f639ee8SStephen Rothwell#include <asm/firmware.h> 3816a15a30SStephen Rothwell#include <asm/page_64.h> 39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 402191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 4146f52210SStephen Rothwell#include <asm/ptrace.h> 427230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 43*6becef7eSchenhui zhao#include <asm/cputhreads.h> 4414cf11afSPaul Mackerras 4525985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 460ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 470ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 4814cf11afSPaul Mackerras */ 4914cf11afSPaul Mackerras 5014cf11afSPaul Mackerras/* 5114cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 520ebc4cdaSBenjamin Herrenschmidt * 530ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5414cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 5514cf11afSPaul Mackerras * 2. The kernel is entered at __start 5627f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 5727f44888SBenjamin Herrenschmidt * 1. The MMU is off, processor in HV mode, primary CPU enters at 0 58daea1175SBenjamin Herrenschmidt * with device-tree in gpr3. We also get OPAL base in r8 and 59daea1175SBenjamin Herrenschmidt * entry in r9 for debugging purposes 6027f44888SBenjamin Herrenschmidt * 2. Secondary processors enter at 0x60 with PIR in gpr3 6114cf11afSPaul Mackerras * 620ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 630ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 640ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 6514cf11afSPaul Mackerras */ 6614cf11afSPaul Mackerras 6714cf11afSPaul Mackerras .text 6814cf11afSPaul Mackerras .globl _stext 6914cf11afSPaul Mackerras_stext: 7014cf11afSPaul Mackerras_GLOBAL(__start) 7114cf11afSPaul Mackerras /* NOP this out unconditionally */ 7214cf11afSPaul MackerrasBEGIN_FTR_SECTION 735c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 74b1576fecSAnton Blanchard b __start_initialization_multiplatform 7514cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 7614cf11afSPaul Mackerras 7714cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 7814cf11afSPaul Mackerras trap 7914cf11afSPaul Mackerras 802751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 812751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 822751b628SAnton Blanchard * should jump to. 831f6a93e4SPaul Mackerras */ 847d4151b5SOlof Johansson .balign 8 8514cf11afSPaul Mackerras .globl __secondary_hold_spinloop 8614cf11afSPaul Mackerras__secondary_hold_spinloop: 8714cf11afSPaul Mackerras .llong 0x0 8814cf11afSPaul Mackerras 8914cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9014cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9114cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9214cf11afSPaul Mackerras__secondary_hold_acknowledge: 9314cf11afSPaul Mackerras .llong 0x0 9414cf11afSPaul Mackerras 95928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 968b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 978b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 988b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 998b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1008b8b0cc1SMilton Miller * observing the alignment requirement. 1018b8b0cc1SMilton Miller */ 1028b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1038b8b0cc1SMilton Miller . = 0x5c 1048b8b0cc1SMilton Miller .globl __run_at_load 1058b8b0cc1SMilton Miller__run_at_load: 1068b8b0cc1SMilton Miller .long 0x72756e30 /* "run0" -- relocate to 0 by default */ 1078b8b0cc1SMilton Miller#endif 1088b8b0cc1SMilton Miller 10914cf11afSPaul Mackerras . = 0x60 11014cf11afSPaul Mackerras/* 11175423b7bSGeoff Levand * The following code is used to hold secondary processors 11275423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 11314cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 11414cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 11514cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1161f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1171f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 11814cf11afSPaul Mackerras */ 1191f6a93e4SPaul Mackerras .globl __secondary_hold 1201f6a93e4SPaul Mackerras__secondary_hold: 1215c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 1222d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 12314cf11afSPaul Mackerras mfmsr r24 12414cf11afSPaul Mackerras ori r24,r24,MSR_RI 12514cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1262d27cfd3SBenjamin Herrenschmidt#endif 127f1870f77SAnton Blanchard /* Grab our physical cpu number */ 12814cf11afSPaul Mackerras mr r24,r3 12996f013feSJimi Xenidis /* stash r4 for book3e */ 13096f013feSJimi Xenidis mr r25,r4 13114cf11afSPaul Mackerras 13214cf11afSPaul Mackerras /* Tell the master cpu we're here */ 13314cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 13414cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 135e31aa453SPaul Mackerras std r24,__secondary_hold_acknowledge-_stext(0) 13614cf11afSPaul Mackerras sync 13714cf11afSPaul Mackerras 13896f013feSJimi Xenidis li r26,0 13996f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 14096f013feSJimi Xenidis tovirt(r26,r26) 14196f013feSJimi Xenidis#endif 14214cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 143cc7efbf9SAnton Blanchard100: ld r12,__secondary_hold_spinloop-_stext(r26) 144cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1451f6a93e4SPaul Mackerras beq 100b 14614cf11afSPaul Mackerras 147f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 14896f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 149cc7efbf9SAnton Blanchard tovirt(r12,r12) 15096f013feSJimi Xenidis#endif 151cc7efbf9SAnton Blanchard mtctr r12 15214cf11afSPaul Mackerras mr r3,r24 15396f013feSJimi Xenidis /* 15496f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 15596f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 15696f013feSJimi Xenidis */ 15796f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 15896f013feSJimi Xenidis mr r4,r25 15996f013feSJimi Xenidis#else 1602d27cfd3SBenjamin Herrenschmidt li r4,0 16196f013feSJimi Xenidis#endif 162dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 163dd797738SBenjamin Herrenschmidt isync 164758438a7SMichael Ellerman bctr 16514cf11afSPaul Mackerras#else 16614cf11afSPaul Mackerras BUG_OPCODE 16714cf11afSPaul Mackerras#endif 16814cf11afSPaul Mackerras 16914cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 17014cf11afSPaul Mackerras .section ".toc","aw" 17114cf11afSPaul Mackerrasexception_marker: 17214cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 17314cf11afSPaul Mackerras .text 17414cf11afSPaul Mackerras 17514cf11afSPaul Mackerras/* 1760ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 1770ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 1780ebc4cdaSBenjamin Herrenschmidt * this compilation unit 17914cf11afSPaul Mackerras */ 1800ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 1810ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 1821f6a93e4SPaul Mackerras#endif 18314cf11afSPaul Mackerras 184e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E 185d17799f9Schenhui zhao/* 186*6becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu 187*6becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default. 188*6becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID] 189*6becef7eSchenhui zhao * bit field. 190*6becef7eSchenhui zhao */ 191*6becef7eSchenhui zhao .globl booting_thread_hwid 192*6becef7eSchenhui zhaobooting_thread_hwid: 193*6becef7eSchenhui zhao .long INVALID_THREAD_HWID 194*6becef7eSchenhui zhao .align 3 195*6becef7eSchenhui zhao/* 196*6becef7eSchenhui zhao * start a thread in the same core 197*6becef7eSchenhui zhao * input parameters: 198*6becef7eSchenhui zhao * r3 = the thread physical id 199*6becef7eSchenhui zhao * r4 = the entry point where thread starts 200*6becef7eSchenhui zhao */ 201*6becef7eSchenhui zhao_GLOBAL(book3e_start_thread) 202*6becef7eSchenhui zhao LOAD_REG_IMMEDIATE(r5, MSR_KERNEL) 203*6becef7eSchenhui zhao cmpi 0, r3, 0 204*6becef7eSchenhui zhao beq 10f 205*6becef7eSchenhui zhao cmpi 0, r3, 1 206*6becef7eSchenhui zhao beq 11f 207*6becef7eSchenhui zhao /* If the thread id is invalid, just exit. */ 208*6becef7eSchenhui zhao b 13f 209*6becef7eSchenhui zhao10: 210*6becef7eSchenhui zhao mttmr TMRN_IMSR0, r5 211*6becef7eSchenhui zhao mttmr TMRN_INIA0, r4 212*6becef7eSchenhui zhao b 12f 213*6becef7eSchenhui zhao11: 214*6becef7eSchenhui zhao mttmr TMRN_IMSR1, r5 215*6becef7eSchenhui zhao mttmr TMRN_INIA1, r4 216*6becef7eSchenhui zhao12: 217*6becef7eSchenhui zhao isync 218*6becef7eSchenhui zhao li r6, 1 219*6becef7eSchenhui zhao sld r6, r6, r3 220*6becef7eSchenhui zhao mtspr SPRN_TENS, r6 221*6becef7eSchenhui zhao13: 222*6becef7eSchenhui zhao blr 223*6becef7eSchenhui zhao 224*6becef7eSchenhui zhao/* 225d17799f9Schenhui zhao * stop a thread in the same core 226d17799f9Schenhui zhao * input parameter: 227d17799f9Schenhui zhao * r3 = the thread physical id 228d17799f9Schenhui zhao */ 229d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread) 230d17799f9Schenhui zhao cmpi 0, r3, 0 231d17799f9Schenhui zhao beq 10f 232d17799f9Schenhui zhao cmpi 0, r3, 1 233d17799f9Schenhui zhao beq 10f 234d17799f9Schenhui zhao /* If the thread id is invalid, just exit. */ 235d17799f9Schenhui zhao b 13f 236d17799f9Schenhui zhao10: 237d17799f9Schenhui zhao li r4, 1 238d17799f9Schenhui zhao sld r4, r4, r3 239d17799f9Schenhui zhao mtspr SPRN_TENC, r4 240d17799f9Schenhui zhao13: 241d17799f9Schenhui zhao blr 242d17799f9Schenhui zhao 243e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 244f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 245f34b3e19SScott Wood 246e16c8765SAndy Fleming /* Enable branch prediction */ 247e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 248e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 249e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 250e16c8765SAndy Fleming isync 251e16c8765SAndy Fleming 252e16c8765SAndy Fleming /* 253e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 254e16c8765SAndy Fleming * 255e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 256e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 257e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 258e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 259e16c8765SAndy Fleming * continuous. 260f34b3e19SScott Wood * 261f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 262f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 263f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 264f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 265f34b3e19SScott Wood * getting information into the thread and the alternatives 266f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 267f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 268f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 269f34b3e19SScott Wood * thread in Linux. 270e16c8765SAndy Fleming */ 271f34b3e19SScott Wood 272e16c8765SAndy Fleming mfspr r3, SPRN_PIR 273f34b3e19SScott Wood cmpwi r4,0 274f34b3e19SScott Wood bne 1f 275e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 276e16c8765SAndy Fleming mtspr SPRN_PIR, r3 277f34b3e19SScott Wood1: 278e16c8765SAndy Fleming#endif 279e16c8765SAndy Fleming 2802d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init) 28114cf11afSPaul Mackerras mr r24,r3 28214cf11afSPaul Mackerras 28314cf11afSPaul Mackerras /* turn on 64-bit mode */ 284b1576fecSAnton Blanchard bl enable_64b_mode 28514cf11afSPaul Mackerras 2862d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 287b1576fecSAnton Blanchard bl relative_toc 2881fbe9cf2SAnton Blanchard tovirt(r2,r2) 289e31aa453SPaul Mackerras 2902d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 2912d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 2922d27cfd3SBenjamin Herrenschmidt mr r3,r24 293b1576fecSAnton Blanchard bl book3e_secondary_thread_init 2942d27cfd3SBenjamin Herrenschmidt#endif 2952d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 2962d27cfd3SBenjamin Herrenschmidt 2972d27cfd3SBenjamin Herrenschmidt/* 2982d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 2992d27cfd3SBenjamin Herrenschmidt * in the following code. 3002d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 3012d27cfd3SBenjamin Herrenschmidt * 3022d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 3032d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 3042d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 3052d27cfd3SBenjamin Herrenschmidt */ 3062d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 3075c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 3082d27cfd3SBenjamin Herrenschmidt mr r24,r3 3092d27cfd3SBenjamin Herrenschmidt mr r25,r4 3102d27cfd3SBenjamin Herrenschmidt 3112d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 312b1576fecSAnton Blanchard bl enable_64b_mode 3132d27cfd3SBenjamin Herrenschmidt 3142d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 315b1576fecSAnton Blanchard bl relative_toc 3161fbe9cf2SAnton Blanchard tovirt(r2,r2) 3172d27cfd3SBenjamin Herrenschmidt 3182d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3192d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3202d27cfd3SBenjamin Herrenschmidt mr r3,r24 3212d27cfd3SBenjamin Herrenschmidt mr r4,r25 322b1576fecSAnton Blanchard bl book3e_secondary_core_init 323*6becef7eSchenhui zhao 324*6becef7eSchenhui zhao/* 325*6becef7eSchenhui zhao * After common core init has finished, check if the current thread is the 326*6becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the 327*6becef7eSchenhui zhao * current thread. 328*6becef7eSchenhui zhao */ 329*6becef7eSchenhui zhao LOAD_REG_ADDR(r4, booting_thread_hwid) 330*6becef7eSchenhui zhao lwz r3, 0(r4) 331*6becef7eSchenhui zhao li r5, INVALID_THREAD_HWID 332*6becef7eSchenhui zhao cmpw r3, r5 333*6becef7eSchenhui zhao beq 20f 334*6becef7eSchenhui zhao 335*6becef7eSchenhui zhao /* 336*6becef7eSchenhui zhao * The value of booting_thread_hwid has been stored in r3, 337*6becef7eSchenhui zhao * so make it invalid. 338*6becef7eSchenhui zhao */ 339*6becef7eSchenhui zhao stw r5, 0(r4) 340*6becef7eSchenhui zhao 341*6becef7eSchenhui zhao /* 342*6becef7eSchenhui zhao * Get the current thread id and check if it is the one we wanted. 343*6becef7eSchenhui zhao * If not, start the one specified in booting_thread_hwid and stop 344*6becef7eSchenhui zhao * the current thread. 345*6becef7eSchenhui zhao */ 346*6becef7eSchenhui zhao mfspr r8, SPRN_TIR 347*6becef7eSchenhui zhao cmpw r3, r8 348*6becef7eSchenhui zhao beq 20f 349*6becef7eSchenhui zhao 350*6becef7eSchenhui zhao /* start the specified thread */ 351*6becef7eSchenhui zhao LOAD_REG_ADDR(r5, fsl_secondary_thread_init) 352*6becef7eSchenhui zhao ld r4, 0(r5) 353*6becef7eSchenhui zhao bl book3e_start_thread 354*6becef7eSchenhui zhao 355*6becef7eSchenhui zhao /* stop the current thread */ 356*6becef7eSchenhui zhao mr r3, r8 357*6becef7eSchenhui zhao bl book3e_stop_thread 358*6becef7eSchenhui zhao10: 359*6becef7eSchenhui zhao b 10b 360*6becef7eSchenhui zhao20: 3612d27cfd3SBenjamin Herrenschmidt#endif 3622d27cfd3SBenjamin Herrenschmidt 3632d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 36414cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 36514cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 36614cf11afSPaul Mackerras * which logical id maps to our physical one. 36714cf11afSPaul Mackerras */ 3681426d5a3SMichael Ellerman LOAD_REG_ADDR(r13, paca) /* Load paca pointer */ 3691426d5a3SMichael Ellerman ld r13,0(r13) /* Get base vaddr of paca array */ 370768d18adSMilton Miller#ifndef CONFIG_SMP 371768d18adSMilton Miller addi r13,r13,PACA_SIZE /* know r13 if used accidentally */ 372b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 373768d18adSMilton Miller#else 374768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 375768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 37614cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 37714cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 37814cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 37914cf11afSPaul Mackerras beq 2f 38014cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 38114cf11afSPaul Mackerras addi r5,r5,1 382768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 38314cf11afSPaul Mackerras blt 1b 38414cf11afSPaul Mackerras 38514cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 386b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 38714cf11afSPaul Mackerras 3882dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 3892d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3902d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 3912d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 3922d27cfd3SBenjamin Herrenschmidt#endif 3932d27cfd3SBenjamin Herrenschmidt 39414cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 39514cf11afSPaul Mackerras mr r24,r5 396b6f6b98aSSonny Rao 397f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 398e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 399f39b7a55SOlof Johansson ld r23,0(r23) 4002751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 4012751b628SAnton Blanchard cmpdi 0,r12,0 4029d07bc84SBenjamin Herrenschmidt beq 3f 4032751b628SAnton Blanchard#if !defined(_CALL_ELF) || _CALL_ELF != 2 4042751b628SAnton Blanchard ld r12,0(r12) 4052751b628SAnton Blanchard#endif 406cc7efbf9SAnton Blanchard mtctr r12 407f39b7a55SOlof Johansson bctrl 408f39b7a55SOlof Johansson 4097ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 4109d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 4119d07bc84SBenjamin Herrenschmidt subi r4,r4,1 4129d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 4139d07bc84SBenjamin Herrenschmidt bne 3b 4149d07bc84SBenjamin Herrenschmidt isync 4159d07bc84SBenjamin Herrenschmidt 4169d07bc84SBenjamin Herrenschmidt4: HMT_LOW 417ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 418ad0693eeSBenjamin Herrenschmidt /* start. */ 419ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 4209d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 421ad0693eeSBenjamin Herrenschmidt 422ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 4239d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 424ad0693eeSBenjamin Herrenschmidt 4259d07bc84SBenjamin Herrenschmidt /* Create a temp kernel stack for use before relocation is on. */ 42614cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 42714cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 42814cf11afSPaul Mackerras 429c705677eSStephen Rothwell b __secondary_start 430768d18adSMilton Miller#endif /* SMP */ 43114cf11afSPaul Mackerras 432e31aa453SPaul Mackerras/* 433e31aa453SPaul Mackerras * Turn the MMU off. 434e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 435e31aa453SPaul Mackerras */ 4362d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 4376a3bab90SAnton Blanchard__mmu_off: 43814cf11afSPaul Mackerras mfmsr r3 43914cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 44014cf11afSPaul Mackerras beqlr 441e31aa453SPaul Mackerras mflr r4 44214cf11afSPaul Mackerras andc r3,r3,r0 44314cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 44414cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 44514cf11afSPaul Mackerras sync 44614cf11afSPaul Mackerras rfid 44714cf11afSPaul Mackerras b . /* prevent speculative execution */ 4482d27cfd3SBenjamin Herrenschmidt#endif 44914cf11afSPaul Mackerras 45014cf11afSPaul Mackerras 45114cf11afSPaul Mackerras/* 45214cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 45314cf11afSPaul Mackerras * depending on the value of r5. 45414cf11afSPaul Mackerras * 45514cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 45614cf11afSPaul Mackerras * in r3...r7 45714cf11afSPaul Mackerras * 45814cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 45914cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 46014cf11afSPaul Mackerras * 46114cf11afSPaul Mackerras */ 4626a3bab90SAnton Blanchard__start_initialization_multiplatform: 463e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 464b1576fecSAnton Blanchard bl enable_64b_mode 465e31aa453SPaul Mackerras 466e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 467b1576fecSAnton Blanchard bl relative_toc 468e31aa453SPaul Mackerras 469e31aa453SPaul Mackerras /* find out where we are now */ 470e31aa453SPaul Mackerras bcl 20,31,$+4 471e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 472e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 473e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 474e31aa453SPaul Mackerras 47514cf11afSPaul Mackerras /* 47614cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 47714cf11afSPaul Mackerras */ 47814cf11afSPaul Mackerras cmpldi cr0,r5,0 479939e60f6SStephen Rothwell beq 1f 480b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 481939e60f6SStephen Rothwell1: 48214cf11afSPaul Mackerras /* Save parameters */ 48314cf11afSPaul Mackerras mr r31,r3 48414cf11afSPaul Mackerras mr r30,r4 485daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 486daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 487daea1175SBenjamin Herrenschmidt mr r28,r8 488daea1175SBenjamin Herrenschmidt mr r29,r9 489daea1175SBenjamin Herrenschmidt#endif 49014cf11afSPaul Mackerras 4912d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 492b1576fecSAnton Blanchard bl start_initialization_book3e 493b1576fecSAnton Blanchard b __after_prom_start 4942d27cfd3SBenjamin Herrenschmidt#else 49514cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 496f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 497f39b7a55SOlof Johansson srwi r0,r0,16 498f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 499f39b7a55SOlof Johansson beq 1f 500f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 501f39b7a55SOlof Johansson beq 1f 502f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 503190a24f5SOlof Johansson beq 1f 504190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 505f39b7a55SOlof Johansson bne 2f 506b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 507f39b7a55SOlof Johansson2: 50814cf11afSPaul Mackerras 509e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 510b1576fecSAnton Blanchard bl __mmu_off 511b1576fecSAnton Blanchard b __after_prom_start 5122d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 51314cf11afSPaul Mackerras 5146a3bab90SAnton Blanchard__boot_from_prom: 51528794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 51614cf11afSPaul Mackerras /* Save parameters */ 51714cf11afSPaul Mackerras mr r31,r3 51814cf11afSPaul Mackerras mr r30,r4 51914cf11afSPaul Mackerras mr r29,r5 52014cf11afSPaul Mackerras mr r28,r6 52114cf11afSPaul Mackerras mr r27,r7 52214cf11afSPaul Mackerras 5236088857bSOlaf Hering /* 5246088857bSOlaf Hering * Align the stack to 16-byte boundary 5256088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 526e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 5276088857bSOlaf Hering */ 528c05b4770SLinus Torvalds rldicr r1,r1,0,59 529c05b4770SLinus Torvalds 530549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 531549e8152SPaul Mackerras /* Relocate code for where we are now */ 532549e8152SPaul Mackerras mr r3,r26 533b1576fecSAnton Blanchard bl relocate 534549e8152SPaul Mackerras#endif 535549e8152SPaul Mackerras 53614cf11afSPaul Mackerras /* Restore parameters */ 53714cf11afSPaul Mackerras mr r3,r31 53814cf11afSPaul Mackerras mr r4,r30 53914cf11afSPaul Mackerras mr r5,r29 54014cf11afSPaul Mackerras mr r6,r28 54114cf11afSPaul Mackerras mr r7,r27 54214cf11afSPaul Mackerras 54314cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 544549e8152SPaul Mackerras mr r8,r26 545b1576fecSAnton Blanchard bl prom_init 54628794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 54728794d34SBenjamin Herrenschmidt 54828794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 54928794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 55014cf11afSPaul Mackerras trap 55114cf11afSPaul Mackerras 5526a3bab90SAnton Blanchard__after_prom_start: 553549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 554549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 555549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 556549e8152SPaul Mackerras sldi r25,r25,32 5571cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5581cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 5591cb6e064STiejun Chen#endif 5608b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 5611cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5621cb6e064STiejun Chen tophys(r26,r26) 5631cb6e064STiejun Chen#endif 564928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 56554622f10SMohan Kumar M bne 1f 56654622f10SMohan Kumar M add r25,r25,r26 56754622f10SMohan Kumar M1: mr r3,r25 568b1576fecSAnton Blanchard bl relocate 5691cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5701cb6e064STiejun Chen /* IVPR needs to be set after relocation. */ 5711cb6e064STiejun Chen bl init_core_book3e 5721cb6e064STiejun Chen#endif 573549e8152SPaul Mackerras#endif 57414cf11afSPaul Mackerras 57514cf11afSPaul Mackerras/* 576e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 57714cf11afSPaul Mackerras * This will leave some code in the first 256B of 57814cf11afSPaul Mackerras * real memory, which are reserved for software use. 57914cf11afSPaul Mackerras * 58014cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 58114cf11afSPaul Mackerras */ 582549e8152SPaul Mackerras li r3,0 /* target addr */ 5832d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 5842d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 5852d27cfd3SBenjamin Herrenschmidt#endif 586549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 587835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E) 588835c031cSTiejun Chen tovirt(r4,r4) 589835c031cSTiejun Chen#endif 590e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 59114cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 59214cf11afSPaul Mackerras /* bytes were copied earlier. */ 59314cf11afSPaul Mackerras 59411ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 59554622f10SMohan Kumar M/* 59654622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 5978b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 59854622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 59954622f10SMohan Kumar M */ 6001cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6011cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 6021cb6e064STiejun Chen#endif 6038b8b0cc1SMilton Miller lwz r7,__run_at_load-_stext(r26) 6048b8b0cc1SMilton Miller cmplwi cr0,r7,1 60554622f10SMohan Kumar M bne 3f 60654622f10SMohan Kumar M 6071cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E 6081cb6e064STiejun Chen LOAD_REG_ADDR(r5, __end_interrupts) 6091cb6e064STiejun Chen LOAD_REG_ADDR(r11, _stext) 6101cb6e064STiejun Chen sub r5,r5,r11 6111cb6e064STiejun Chen#else 612c1fb6816SMichael Neuling /* just copy interrupts */ 613c1fb6816SMichael Neuling LOAD_REG_IMMEDIATE(r5, __end_interrupts - _stext) 6141cb6e064STiejun Chen#endif 61554622f10SMohan Kumar M b 5f 61654622f10SMohan Kumar M3: 61754622f10SMohan Kumar M#endif 61854622f10SMohan Kumar M lis r5,(copy_to_here - _stext)@ha 61954622f10SMohan Kumar M addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ 62054622f10SMohan Kumar M 621b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 62214cf11afSPaul Mackerras /* this includes the code being */ 62314cf11afSPaul Mackerras /* executed here. */ 624e31aa453SPaul Mackerras addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ 625cc7efbf9SAnton Blanchard addi r12,r8,(4f - _stext)@l /* that we just made */ 626cc7efbf9SAnton Blanchard mtctr r12 62714cf11afSPaul Mackerras bctr 62814cf11afSPaul Mackerras 629286e4f90SAnton Blanchard.balign 8 63054622f10SMohan Kumar Mp_end: .llong _end - _stext 63154622f10SMohan Kumar M 632e31aa453SPaul Mackerras4: /* Now copy the rest of the kernel up to _end */ 633e31aa453SPaul Mackerras addis r5,r26,(p_end - _stext)@ha 634e31aa453SPaul Mackerras ld r5,(p_end - _stext)@l(r5) /* get _end */ 635b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 636e31aa453SPaul Mackerras 637b1576fecSAnton Blanchard9: b start_here_multiplatform 638e31aa453SPaul Mackerras 63914cf11afSPaul Mackerras/* 64014cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 64114cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 64214cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 64314cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 64414cf11afSPaul Mackerras * 64514cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 64614cf11afSPaul Mackerras */ 64714cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 64814cf11afSPaul Mackerras addi r5,r5,-8 64914cf11afSPaul Mackerras addi r6,r6,-8 6505a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 65114cf11afSPaul Mackerras /* denominator cache line */ 65214cf11afSPaul Mackerras /* size. This results in */ 65314cf11afSPaul Mackerras /* extra cache line flushes */ 65414cf11afSPaul Mackerras /* but operation is correct. */ 65514cf11afSPaul Mackerras /* Can't get cache line size */ 65614cf11afSPaul Mackerras /* from NACA as it is being */ 65714cf11afSPaul Mackerras /* moved too. */ 65814cf11afSPaul Mackerras 65914cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 66014cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 66114cf11afSPaul Mackerras ldx r0,r6,r4 66214cf11afSPaul Mackerras stdx r0,r6,r3 66314cf11afSPaul Mackerras bdnz 3b 66414cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 66514cf11afSPaul Mackerras sync 66614cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 66714cf11afSPaul Mackerras cmpld 0,r6,r5 66814cf11afSPaul Mackerras blt 4b 66914cf11afSPaul Mackerras sync 67014cf11afSPaul Mackerras addi r5,r5,8 67114cf11afSPaul Mackerras addi r6,r6,8 67229ce3c50SMichael Neuling isync 67314cf11afSPaul Mackerras blr 67414cf11afSPaul Mackerras 67514cf11afSPaul Mackerras.align 8 67614cf11afSPaul Mackerrascopy_to_here: 67714cf11afSPaul Mackerras 67814cf11afSPaul Mackerras#ifdef CONFIG_SMP 67914cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 68014cf11afSPaul Mackerras/* 68114cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 68214cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 68314cf11afSPaul Mackerras */ 68414cf11afSPaul Mackerras .section ".text"; 68514cf11afSPaul Mackerras .align 2 ; 68614cf11afSPaul Mackerras 68735499c01SPaul Mackerras .globl __secondary_start_pmac_0 68835499c01SPaul Mackerras__secondary_start_pmac_0: 68935499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 69035499c01SPaul Mackerras li r24,0 69135499c01SPaul Mackerras b 1f 69214cf11afSPaul Mackerras li r24,1 69335499c01SPaul Mackerras b 1f 69414cf11afSPaul Mackerras li r24,2 69535499c01SPaul Mackerras b 1f 69614cf11afSPaul Mackerras li r24,3 69735499c01SPaul Mackerras1: 69814cf11afSPaul Mackerras 69914cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 70014cf11afSPaul Mackerras /* turn on 64-bit mode */ 701b1576fecSAnton Blanchard bl enable_64b_mode 70214cf11afSPaul Mackerras 703c478b581SBenjamin Herrenschmidt li r0,0 704c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 705c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 706c478b581SBenjamin Herrenschmidt sync 707c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 708c478b581SBenjamin Herrenschmidt isync 709c478b581SBenjamin Herrenschmidt sync 710c478b581SBenjamin Herrenschmidt slbia 711c478b581SBenjamin Herrenschmidt 712e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 713b1576fecSAnton Blanchard bl relative_toc 7141fbe9cf2SAnton Blanchard tovirt(r2,r2) 715e31aa453SPaul Mackerras 71614cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 717b1576fecSAnton Blanchard bl __restore_cpu_ppc970 71814cf11afSPaul Mackerras 71914cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 72014cf11afSPaul Mackerras mfmsr r3 72114cf11afSPaul Mackerras ori r3,r3,MSR_RI 72214cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 72314cf11afSPaul Mackerras 72414cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 7251426d5a3SMichael Ellerman LOAD_REG_ADDR(r4,paca) /* Load paca pointer */ 7261426d5a3SMichael Ellerman ld r4,0(r4) /* Get base vaddr of paca array */ 72714cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 72814cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 7292dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 73014cf11afSPaul Mackerras 73162cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 73262cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 73362cc67b9SBenjamin Herrenschmidt */ 73462cc67b9SBenjamin Herrenschmidt li r0,0 73562cc67b9SBenjamin Herrenschmidt stb r0,PACASOFTIRQEN(r13) 7367230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7377230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 73862cc67b9SBenjamin Herrenschmidt 73914cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 74014cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 74114cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 74214cf11afSPaul Mackerras 743c705677eSStephen Rothwell b __secondary_start 74414cf11afSPaul Mackerras 74514cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 74614cf11afSPaul Mackerras 74714cf11afSPaul Mackerras/* 74814cf11afSPaul Mackerras * This function is called after the master CPU has released the 74914cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 75014cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 75114cf11afSPaul Mackerras * this point: 75214cf11afSPaul Mackerras * 1. Processor number 75314cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 75414cf11afSPaul Mackerras * On entry the following are set: 7554f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 75614cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 75714cf11afSPaul Mackerras * r13 = paca virtual address 758ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 75914cf11afSPaul Mackerras */ 7602d27cfd3SBenjamin Herrenschmidt .section ".text"; 7612d27cfd3SBenjamin Herrenschmidt .align 2 ; 7622d27cfd3SBenjamin Herrenschmidt 763fc68e869SStephen Rothwell .globl __secondary_start 764c705677eSStephen Rothwell__secondary_start: 765799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 766799d6046SPaul Mackerras HMT_MEDIUM 76714cf11afSPaul Mackerras 7684f8cf36fSBenjamin Herrenschmidt /* Initialize the kernel stack */ 769e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 77014cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 77154a83404SMichael Neuling ldx r14,r3,r28 77254a83404SMichael Neuling addi r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD 77354a83404SMichael Neuling std r14,PACAKSAVE(r13) 77414cf11afSPaul Mackerras 775376af594SMichael Ellerman /* Do early setup for that CPU (SLB and hash table pointer) */ 776b1576fecSAnton Blanchard bl early_setup_secondary 777f761622eSMatt Evans 77854a83404SMichael Neuling /* 77954a83404SMichael Neuling * setup the new stack pointer, but *don't* use this until 78054a83404SMichael Neuling * translation is on. 78154a83404SMichael Neuling */ 78254a83404SMichael Neuling mr r1, r14 78354a83404SMichael Neuling 784799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 78514cf11afSPaul Mackerras li r7,0 78614cf11afSPaul Mackerras mtlr r7 78714cf11afSPaul Mackerras 7887230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 7897230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 7907230c564SBenjamin Herrenschmidt */ 7914f8cf36fSBenjamin Herrenschmidt stb r7,PACASOFTIRQEN(r13) 7927230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7937230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 7944f8cf36fSBenjamin Herrenschmidt 79514cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 796ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 797e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 798d04c56f7SPaul Mackerras 799b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 800b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 8012d27cfd3SBenjamin Herrenschmidt RFI 80214cf11afSPaul Mackerras b . /* prevent speculative execution */ 80314cf11afSPaul Mackerras 80414cf11afSPaul Mackerras/* 80514cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 806e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 807e31aa453SPaul Mackerras * before going into C code. 80814cf11afSPaul Mackerras */ 809ad0289e4SAnton Blanchardstart_secondary_prolog: 810e31aa453SPaul Mackerras ld r2,PACATOC(r13) 81114cf11afSPaul Mackerras li r3,0 81214cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 813b1576fecSAnton Blanchard bl start_secondary 814799d6046SPaul Mackerras b . 8158dbce53cSVaidyanathan Srinivasan/* 8168dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 8178dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 8188dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 8198dbce53cSVaidyanathan Srinivasan */ 8208dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 8218dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 8228dbce53cSVaidyanathan Srinivasan li r3,0 8238dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 824b1576fecSAnton Blanchard bl start_secondary 8258dbce53cSVaidyanathan Srinivasan b . 82614cf11afSPaul Mackerras#endif 82714cf11afSPaul Mackerras 82814cf11afSPaul Mackerras/* 82914cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 83014cf11afSPaul Mackerras */ 8316a3bab90SAnton Blanchardenable_64b_mode: 83214cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 8332d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 8342d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 8352d27cfd3SBenjamin Herrenschmidt mtmsr r11 8362d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 8379f0b0793SMichael Ellerman li r12,(MSR_64BIT | MSR_ISF)@highest 838e31aa453SPaul Mackerras sldi r12,r12,48 83914cf11afSPaul Mackerras or r11,r11,r12 84014cf11afSPaul Mackerras mtmsrd r11 84114cf11afSPaul Mackerras isync 8422d27cfd3SBenjamin Herrenschmidt#endif 84314cf11afSPaul Mackerras blr 84414cf11afSPaul Mackerras 84514cf11afSPaul Mackerras/* 846e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 847e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 848e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 8491fbe9cf2SAnton Blanchard * 8501fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 8511fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 8521fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 8531fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 8541fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 8551fbe9cf2SAnton Blanchard * sites to handle this. 856e31aa453SPaul Mackerras */ 857e31aa453SPaul Mackerras_GLOBAL(relative_toc) 858e31aa453SPaul Mackerras mflr r0 859e31aa453SPaul Mackerras bcl 20,31,$+4 860e550592eSBenjamin Herrenschmidt0: mflr r11 861e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 862e550592eSBenjamin Herrenschmidt add r2,r2,r11 863e31aa453SPaul Mackerras mtlr r0 864e31aa453SPaul Mackerras blr 865e31aa453SPaul Mackerras 8665b63fee1SAnton Blanchard.balign 8 867e31aa453SPaul Mackerrasp_toc: .llong __toc_start + 0x8000 - 0b 868e31aa453SPaul Mackerras 869e31aa453SPaul Mackerras/* 87014cf11afSPaul Mackerras * This is where the main kernel code starts. 87114cf11afSPaul Mackerras */ 8726a3bab90SAnton Blanchardstart_here_multiplatform: 8731fbe9cf2SAnton Blanchard /* set up the TOC */ 874b1576fecSAnton Blanchard bl relative_toc 8751fbe9cf2SAnton Blanchard tovirt(r2,r2) 87614cf11afSPaul Mackerras 87714cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 87814cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 87914cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 88014cf11afSPaul Mackerras * to clear it now for kexec-style entry. 88114cf11afSPaul Mackerras */ 882e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 883e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 88414cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 88514cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 886e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 88714cf11afSPaul Mackerras beq 4f 88814cf11afSPaul Mackerras addi r8,r8,-8 88914cf11afSPaul Mackerras li r0,0 89014cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 89114cf11afSPaul Mackerras3: stdu r0,8(r8) 89214cf11afSPaul Mackerras bdnz 3b 89314cf11afSPaul Mackerras4: 89414cf11afSPaul Mackerras 895daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 896daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 897ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 898daea1175SBenjamin Herrenschmidt std r28,0(r11); 899daea1175SBenjamin Herrenschmidt std r29,8(r11); 900daea1175SBenjamin Herrenschmidt#endif 901daea1175SBenjamin Herrenschmidt 9022d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 90314cf11afSPaul Mackerras mfmsr r6 90414cf11afSPaul Mackerras ori r6,r6,MSR_RI 90514cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 9062d27cfd3SBenjamin Herrenschmidt#endif 90714cf11afSPaul Mackerras 908549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 909549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 910549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 911549e8152SPaul Mackerras clrldi r0,r25,2 912549e8152SPaul Mackerras std r0,0(r4) 913549e8152SPaul Mackerras#endif 914549e8152SPaul Mackerras 915e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 91614cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 91714cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 91814cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 91914cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 92014cf11afSPaul Mackerras 921e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 92214cf11afSPaul Mackerras 923e31aa453SPaul Mackerras /* set up a stack pointer */ 92414cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 92514cf11afSPaul Mackerras li r0,0 92614cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 92714cf11afSPaul Mackerras 928376af594SMichael Ellerman /* 929376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 930376af594SMichael Ellerman * and SLB setup before we turn on relocation. 931376af594SMichael Ellerman */ 93214cf11afSPaul Mackerras 93314cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 93414cf11afSPaul Mackerras mr r3,r31 935b1576fecSAnton Blanchard bl early_setup /* also sets r13 and SPRG_PACA */ 93614cf11afSPaul Mackerras 937ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 938e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 939b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 940b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 9412d27cfd3SBenjamin Herrenschmidt RFI 94214cf11afSPaul Mackerras b . /* prevent speculative execution */ 94314cf11afSPaul Mackerras 94414cf11afSPaul Mackerras /* This is where all platforms converge execution */ 945ad0289e4SAnton Blanchard 946ad0289e4SAnton Blanchardstart_here_common: 94714cf11afSPaul Mackerras /* relocation is on at this point */ 94814cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 94914cf11afSPaul Mackerras 950e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 951e31aa453SPaul Mackerras ld r2,PACATOC(r13) 952e31aa453SPaul Mackerras 9537230c564SBenjamin Herrenschmidt /* Do more system initializations in virtual mode */ 954b1576fecSAnton Blanchard bl setup_system 95514cf11afSPaul Mackerras 9567230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 9577230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 9587230c564SBenjamin Herrenschmidt */ 9597230c564SBenjamin Herrenschmidt li r0,0 9607230c564SBenjamin Herrenschmidt stb r0,PACASOFTIRQEN(r13) 9617230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 9627230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 96314cf11afSPaul Mackerras 9647230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 965b1576fecSAnton Blanchard bl start_kernel 96614cf11afSPaul Mackerras 967f1870f77SAnton Blanchard /* Not reached */ 968f1870f77SAnton Blanchard BUG_OPCODE 96914cf11afSPaul Mackerras 97014cf11afSPaul Mackerras/* 97114cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 97214cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 97314cf11afSPaul Mackerras */ 97414cf11afSPaul Mackerras .section ".bss" 97514cf11afSPaul Mackerras 97614cf11afSPaul Mackerras .align PAGE_SHIFT 97714cf11afSPaul Mackerras 97814cf11afSPaul Mackerras .globl empty_zero_page 97914cf11afSPaul Mackerrasempty_zero_page: 98014cf11afSPaul Mackerras .space PAGE_SIZE 98114cf11afSPaul Mackerras 98214cf11afSPaul Mackerras .globl swapper_pg_dir 98314cf11afSPaul Mackerrasswapper_pg_dir: 984ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 985