12874c5fdSThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */ 214cf11afSPaul Mackerras/* 314cf11afSPaul Mackerras * PowerPC version 414cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 714cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 814cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 914cf11afSPaul Mackerras * Low-level exception handlers and MMU support 1014cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1114cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1214cf11afSPaul Mackerras * 1314cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1414cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1514cf11afSPaul Mackerras * 160ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 170ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 180ebc4cdaSBenjamin Herrenschmidt * variants. 1914cf11afSPaul Mackerras */ 2014cf11afSPaul Mackerras 2114cf11afSPaul Mackerras#include <linux/threads.h> 22c141611fSPaul Gortmaker#include <linux/init.h> 23b5bbeb23SPaul Mackerras#include <asm/reg.h> 2414cf11afSPaul Mackerras#include <asm/page.h> 2514cf11afSPaul Mackerras#include <asm/mmu.h> 2614cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2757f26649SNicholas Piggin#include <asm/head-64.h> 2814cf11afSPaul Mackerras#include <asm/asm-offsets.h> 2914cf11afSPaul Mackerras#include <asm/bug.h> 3014cf11afSPaul Mackerras#include <asm/cputable.h> 3114cf11afSPaul Mackerras#include <asm/setup.h> 3214cf11afSPaul Mackerras#include <asm/hvcall.h> 336cb7bfebSDavid Gibson#include <asm/thread_info.h> 343f639ee8SStephen Rothwell#include <asm/firmware.h> 3516a15a30SStephen Rothwell#include <asm/page_64.h> 36945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 372191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 3846f52210SStephen Rothwell#include <asm/ptrace.h> 397230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 406becef7eSchenhui zhao#include <asm/cputhreads.h> 417a25d912SScott Wood#include <asm/ppc-opcode.h> 429445aa1aSAl Viro#include <asm/export.h> 432c86cd18SChristophe Leroy#include <asm/feature-fixups.h> 4414cf11afSPaul Mackerras 4525985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 460ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 470ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 4814cf11afSPaul Mackerras */ 4914cf11afSPaul Mackerras 5014cf11afSPaul Mackerras/* 5114cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 520ebc4cdaSBenjamin Herrenschmidt * 530ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5414cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 55339a3293SNicholas Piggin * 2. The primary CPU enters at __start. 56339a3293SNicholas Piggin * 3. If the RTAS supports "query-cpu-stopped-state", then secondary 57339a3293SNicholas Piggin * CPUs will enter as directed by "start-cpu" RTAS call, which is 58339a3293SNicholas Piggin * generic_secondary_smp_init, with PIR in r3. 59339a3293SNicholas Piggin * 4. Else the secondary CPUs will enter at secondary_hold (0x60) as 60339a3293SNicholas Piggin * directed by the "start-cpu" RTS call, with PIR in r3. 6127f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 62339a3293SNicholas Piggin * 1. The MMU is off, processor in HV mode. 63339a3293SNicholas Piggin * 2. The primary CPU enters at 0 with device-tree in r3, OPAL base 64339a3293SNicholas Piggin * in r8, and entry in r9 for debugging purposes. 65339a3293SNicholas Piggin * 3. Secondary CPUs enter as directed by OPAL_START_CPU call, which 66339a3293SNicholas Piggin * is at generic_secondary_smp_init, with PIR in r3. 6714cf11afSPaul Mackerras * 680ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 690ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 700ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 7114cf11afSPaul Mackerras */ 7214cf11afSPaul Mackerras 7357f26649SNicholas PigginOPEN_FIXED_SECTION(first_256B, 0x0, 0x100) 7457f26649SNicholas PigginUSE_FIXED_SECTION(first_256B) 7557f26649SNicholas Piggin /* 7657f26649SNicholas Piggin * Offsets are relative from the start of fixed section, and 7757f26649SNicholas Piggin * first_256B starts at 0. Offsets are a bit easier to use here 7857f26649SNicholas Piggin * than the fixed section entry macros. 7957f26649SNicholas Piggin */ 8057f26649SNicholas Piggin . = 0x0 8114cf11afSPaul Mackerras_GLOBAL(__start) 8214cf11afSPaul Mackerras /* NOP this out unconditionally */ 8314cf11afSPaul MackerrasBEGIN_FTR_SECTION 845c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 85b1576fecSAnton Blanchard b __start_initialization_multiplatform 8614cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8714cf11afSPaul Mackerras 8814cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8914cf11afSPaul Mackerras trap 9014cf11afSPaul Mackerras 912751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 922751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 932751b628SAnton Blanchard * should jump to. 941f6a93e4SPaul Mackerras */ 957d4151b5SOlof Johansson .balign 8 9614cf11afSPaul Mackerras .globl __secondary_hold_spinloop 9714cf11afSPaul Mackerras__secondary_hold_spinloop: 98eb039161STobin C. Harding .8byte 0x0 9914cf11afSPaul Mackerras 10014cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 10114cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 10214cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 10314cf11afSPaul Mackerras__secondary_hold_acknowledge: 104eb039161STobin C. Harding .8byte 0x0 10514cf11afSPaul Mackerras 106928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 1078b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 1088b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 1098b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 1108b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1118b8b0cc1SMilton Miller * observing the alignment requirement. 1128b8b0cc1SMilton Miller */ 11370839d20SNicholas Piggin 11470839d20SNicholas Piggin#ifdef CONFIG_RELOCATABLE_TEST 11570839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 1 /* Test relocation, do not copy to 0 */ 11670839d20SNicholas Piggin#else 11770839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 0x72756e30 /* "run0" -- relocate to 0 by default */ 11870839d20SNicholas Piggin#endif 11970839d20SNicholas Piggin 1208b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1218b8b0cc1SMilton Miller . = 0x5c 1228b8b0cc1SMilton Miller .globl __run_at_load 1238b8b0cc1SMilton Miller__run_at_load: 12457f26649SNicholas PigginDEFINE_FIXED_SYMBOL(__run_at_load) 12570839d20SNicholas Piggin .long RUN_AT_LOAD_DEFAULT 1268b8b0cc1SMilton Miller#endif 1278b8b0cc1SMilton Miller 12814cf11afSPaul Mackerras . = 0x60 12914cf11afSPaul Mackerras/* 13075423b7bSGeoff Levand * The following code is used to hold secondary processors 13175423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 13214cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 13314cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 13414cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1351f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1361f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 13714cf11afSPaul Mackerras */ 1381f6a93e4SPaul Mackerras .globl __secondary_hold 1391f6a93e4SPaul Mackerras__secondary_hold: 1405c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 1412d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 14214cf11afSPaul Mackerras mfmsr r24 14314cf11afSPaul Mackerras ori r24,r24,MSR_RI 14414cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1452d27cfd3SBenjamin Herrenschmidt#endif 146f1870f77SAnton Blanchard /* Grab our physical cpu number */ 14714cf11afSPaul Mackerras mr r24,r3 14896f013feSJimi Xenidis /* stash r4 for book3e */ 14996f013feSJimi Xenidis mr r25,r4 15014cf11afSPaul Mackerras 15114cf11afSPaul Mackerras /* Tell the master cpu we're here */ 15214cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 15314cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 15457f26649SNicholas Piggin std r24,(ABS_ADDR(__secondary_hold_acknowledge))(0) 15514cf11afSPaul Mackerras sync 15614cf11afSPaul Mackerras 15796f013feSJimi Xenidis li r26,0 15896f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 15996f013feSJimi Xenidis tovirt(r26,r26) 16096f013feSJimi Xenidis#endif 16114cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 16257f26649SNicholas Piggin100: ld r12,(ABS_ADDR(__secondary_hold_spinloop))(r26) 163cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1641f6a93e4SPaul Mackerras beq 100b 16514cf11afSPaul Mackerras 166da665885SThiago Jung Bauermann#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE) 16796f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 168cc7efbf9SAnton Blanchard tovirt(r12,r12) 16996f013feSJimi Xenidis#endif 170cc7efbf9SAnton Blanchard mtctr r12 17114cf11afSPaul Mackerras mr r3,r24 17296f013feSJimi Xenidis /* 17396f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 17496f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 17596f013feSJimi Xenidis */ 17696f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 17796f013feSJimi Xenidis mr r4,r25 17896f013feSJimi Xenidis#else 1792d27cfd3SBenjamin Herrenschmidt li r4,0 18096f013feSJimi Xenidis#endif 181dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 182dd797738SBenjamin Herrenschmidt isync 183758438a7SMichael Ellerman bctr 18414cf11afSPaul Mackerras#else 185*63ce271bSChristophe Leroy0: trap 186*63ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 18714cf11afSPaul Mackerras#endif 18857f26649SNicholas PigginCLOSE_FIXED_SECTION(first_256B) 18914cf11afSPaul Mackerras 19014cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 19114cf11afSPaul Mackerras .section ".toc","aw" 19214cf11afSPaul Mackerrasexception_marker: 19314cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 19457f26649SNicholas Piggin .previous 19514cf11afSPaul Mackerras 19614cf11afSPaul Mackerras/* 1970ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 1980ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 1990ebc4cdaSBenjamin Herrenschmidt * this compilation unit 20014cf11afSPaul Mackerras */ 2010ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 2020ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 20357f26649SNicholas Piggin#else 20457f26649SNicholas PigginOPEN_TEXT_SECTION(0x100) 2051f6a93e4SPaul Mackerras#endif 20614cf11afSPaul Mackerras 20757f26649SNicholas PigginUSE_TEXT_SECTION() 20857f26649SNicholas Piggin 209e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E 210d17799f9Schenhui zhao/* 2116becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu 2126becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default. 2136becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID] 2146becef7eSchenhui zhao * bit field. 2156becef7eSchenhui zhao */ 2166becef7eSchenhui zhao .globl booting_thread_hwid 2176becef7eSchenhui zhaobooting_thread_hwid: 2186becef7eSchenhui zhao .long INVALID_THREAD_HWID 2196becef7eSchenhui zhao .align 3 2206becef7eSchenhui zhao/* 2216becef7eSchenhui zhao * start a thread in the same core 2226becef7eSchenhui zhao * input parameters: 2236becef7eSchenhui zhao * r3 = the thread physical id 2246becef7eSchenhui zhao * r4 = the entry point where thread starts 2256becef7eSchenhui zhao */ 2266becef7eSchenhui zhao_GLOBAL(book3e_start_thread) 2276becef7eSchenhui zhao LOAD_REG_IMMEDIATE(r5, MSR_KERNEL) 228f87f253bSNicholas Piggin cmpwi r3, 0 2296becef7eSchenhui zhao beq 10f 230f87f253bSNicholas Piggin cmpwi r3, 1 2316becef7eSchenhui zhao beq 11f 2326becef7eSchenhui zhao /* If the thread id is invalid, just exit. */ 2336becef7eSchenhui zhao b 13f 2346becef7eSchenhui zhao10: 2357a25d912SScott Wood MTTMR(TMRN_IMSR0, 5) 2367a25d912SScott Wood MTTMR(TMRN_INIA0, 4) 2376becef7eSchenhui zhao b 12f 2386becef7eSchenhui zhao11: 2397a25d912SScott Wood MTTMR(TMRN_IMSR1, 5) 2407a25d912SScott Wood MTTMR(TMRN_INIA1, 4) 2416becef7eSchenhui zhao12: 2426becef7eSchenhui zhao isync 2436becef7eSchenhui zhao li r6, 1 2446becef7eSchenhui zhao sld r6, r6, r3 2456becef7eSchenhui zhao mtspr SPRN_TENS, r6 2466becef7eSchenhui zhao13: 2476becef7eSchenhui zhao blr 2486becef7eSchenhui zhao 2496becef7eSchenhui zhao/* 250d17799f9Schenhui zhao * stop a thread in the same core 251d17799f9Schenhui zhao * input parameter: 252d17799f9Schenhui zhao * r3 = the thread physical id 253d17799f9Schenhui zhao */ 254d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread) 255f87f253bSNicholas Piggin cmpwi r3, 0 256d17799f9Schenhui zhao beq 10f 257f87f253bSNicholas Piggin cmpwi r3, 1 258d17799f9Schenhui zhao beq 10f 259d17799f9Schenhui zhao /* If the thread id is invalid, just exit. */ 260d17799f9Schenhui zhao b 13f 261d17799f9Schenhui zhao10: 262d17799f9Schenhui zhao li r4, 1 263d17799f9Schenhui zhao sld r4, r4, r3 264d17799f9Schenhui zhao mtspr SPRN_TENC, r4 265d17799f9Schenhui zhao13: 266d17799f9Schenhui zhao blr 267d17799f9Schenhui zhao 268e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 269f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 270f34b3e19SScott Wood 271e16c8765SAndy Fleming /* Enable branch prediction */ 272e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 273e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 274e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 275e16c8765SAndy Fleming isync 276e16c8765SAndy Fleming 277e16c8765SAndy Fleming /* 278e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 279e16c8765SAndy Fleming * 280e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 281e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 282e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 283e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 284e16c8765SAndy Fleming * continuous. 285f34b3e19SScott Wood * 286f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 287f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 288f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 289f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 290f34b3e19SScott Wood * getting information into the thread and the alternatives 291f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 292f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 293f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 294f34b3e19SScott Wood * thread in Linux. 295e16c8765SAndy Fleming */ 296f34b3e19SScott Wood 297e16c8765SAndy Fleming mfspr r3, SPRN_PIR 298f34b3e19SScott Wood cmpwi r4,0 299f34b3e19SScott Wood bne 1f 300e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 301e16c8765SAndy Fleming mtspr SPRN_PIR, r3 302f34b3e19SScott Wood1: 303e16c8765SAndy Fleming#endif 304e16c8765SAndy Fleming 3052d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init) 30614cf11afSPaul Mackerras mr r24,r3 30714cf11afSPaul Mackerras 30814cf11afSPaul Mackerras /* turn on 64-bit mode */ 309b1576fecSAnton Blanchard bl enable_64b_mode 31014cf11afSPaul Mackerras 3112d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 312b1576fecSAnton Blanchard bl relative_toc 3131fbe9cf2SAnton Blanchard tovirt(r2,r2) 314e31aa453SPaul Mackerras 3152d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3162d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3172d27cfd3SBenjamin Herrenschmidt mr r3,r24 318b1576fecSAnton Blanchard bl book3e_secondary_thread_init 3192d27cfd3SBenjamin Herrenschmidt#endif 3202d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 3212d27cfd3SBenjamin Herrenschmidt 3222d27cfd3SBenjamin Herrenschmidt/* 3232d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 3242d27cfd3SBenjamin Herrenschmidt * in the following code. 3252d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 3262d27cfd3SBenjamin Herrenschmidt * 3272d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 3282d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 3292d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 3302d27cfd3SBenjamin Herrenschmidt */ 3312d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 3325c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 3332d27cfd3SBenjamin Herrenschmidt mr r24,r3 3342d27cfd3SBenjamin Herrenschmidt mr r25,r4 3352d27cfd3SBenjamin Herrenschmidt 3362d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 337b1576fecSAnton Blanchard bl enable_64b_mode 3382d27cfd3SBenjamin Herrenschmidt 3392d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 340b1576fecSAnton Blanchard bl relative_toc 3411fbe9cf2SAnton Blanchard tovirt(r2,r2) 3422d27cfd3SBenjamin Herrenschmidt 3432d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3442d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3452d27cfd3SBenjamin Herrenschmidt mr r3,r24 3462d27cfd3SBenjamin Herrenschmidt mr r4,r25 347b1576fecSAnton Blanchard bl book3e_secondary_core_init 3486becef7eSchenhui zhao 3496becef7eSchenhui zhao/* 3506becef7eSchenhui zhao * After common core init has finished, check if the current thread is the 3516becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the 3526becef7eSchenhui zhao * current thread. 3536becef7eSchenhui zhao */ 3546becef7eSchenhui zhao LOAD_REG_ADDR(r4, booting_thread_hwid) 3556becef7eSchenhui zhao lwz r3, 0(r4) 3566becef7eSchenhui zhao li r5, INVALID_THREAD_HWID 3576becef7eSchenhui zhao cmpw r3, r5 3586becef7eSchenhui zhao beq 20f 3596becef7eSchenhui zhao 3606becef7eSchenhui zhao /* 3616becef7eSchenhui zhao * The value of booting_thread_hwid has been stored in r3, 3626becef7eSchenhui zhao * so make it invalid. 3636becef7eSchenhui zhao */ 3646becef7eSchenhui zhao stw r5, 0(r4) 3656becef7eSchenhui zhao 3666becef7eSchenhui zhao /* 3676becef7eSchenhui zhao * Get the current thread id and check if it is the one we wanted. 3686becef7eSchenhui zhao * If not, start the one specified in booting_thread_hwid and stop 3696becef7eSchenhui zhao * the current thread. 3706becef7eSchenhui zhao */ 3716becef7eSchenhui zhao mfspr r8, SPRN_TIR 3726becef7eSchenhui zhao cmpw r3, r8 3736becef7eSchenhui zhao beq 20f 3746becef7eSchenhui zhao 3756becef7eSchenhui zhao /* start the specified thread */ 3766becef7eSchenhui zhao LOAD_REG_ADDR(r5, fsl_secondary_thread_init) 3776becef7eSchenhui zhao ld r4, 0(r5) 3786becef7eSchenhui zhao bl book3e_start_thread 3796becef7eSchenhui zhao 3806becef7eSchenhui zhao /* stop the current thread */ 3816becef7eSchenhui zhao mr r3, r8 3826becef7eSchenhui zhao bl book3e_stop_thread 3836becef7eSchenhui zhao10: 3846becef7eSchenhui zhao b 10b 3856becef7eSchenhui zhao20: 3862d27cfd3SBenjamin Herrenschmidt#endif 3872d27cfd3SBenjamin Herrenschmidt 3882d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 38914cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 39014cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 39114cf11afSPaul Mackerras * which logical id maps to our physical one. 39214cf11afSPaul Mackerras */ 393768d18adSMilton Miller#ifndef CONFIG_SMP 394b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 395768d18adSMilton Miller#else 396d2e60075SNicholas Piggin LOAD_REG_ADDR(r8, paca_ptrs) /* Load paca_ptrs pointe */ 397d2e60075SNicholas Piggin ld r8,0(r8) /* Get base vaddr of array */ 398768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 399768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 40014cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 401d2e60075SNicholas Piggin1: 402d2e60075SNicholas Piggin sldi r9,r5,3 /* get paca_ptrs[] index from cpu id */ 403d2e60075SNicholas Piggin ldx r13,r9,r8 /* r13 = paca_ptrs[cpu id] */ 404d2e60075SNicholas Piggin lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 40514cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 40614cf11afSPaul Mackerras beq 2f 40714cf11afSPaul Mackerras addi r5,r5,1 408768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 40914cf11afSPaul Mackerras blt 1b 41014cf11afSPaul Mackerras 41114cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 412b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 41314cf11afSPaul Mackerras 4142dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 4152d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4162d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 4172d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 4182d27cfd3SBenjamin Herrenschmidt#endif 4192d27cfd3SBenjamin Herrenschmidt 42014cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 42114cf11afSPaul Mackerras mr r24,r5 422b6f6b98aSSonny Rao 423f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 424e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 425f39b7a55SOlof Johansson ld r23,0(r23) 4262751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 4272751b628SAnton Blanchard cmpdi 0,r12,0 4289d07bc84SBenjamin Herrenschmidt beq 3f 429f55d9665SMichael Ellerman#ifdef PPC64_ELF_ABI_v1 4302751b628SAnton Blanchard ld r12,0(r12) 4312751b628SAnton Blanchard#endif 432cc7efbf9SAnton Blanchard mtctr r12 433f39b7a55SOlof Johansson bctrl 434f39b7a55SOlof Johansson 4357ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 4369d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 4379d07bc84SBenjamin Herrenschmidt subi r4,r4,1 4389d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 4399d07bc84SBenjamin Herrenschmidt bne 3b 4409d07bc84SBenjamin Herrenschmidt isync 4419d07bc84SBenjamin Herrenschmidt 4429d07bc84SBenjamin Herrenschmidt4: HMT_LOW 443ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 444ad0693eeSBenjamin Herrenschmidt /* start. */ 445ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 4469d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 447ad0693eeSBenjamin Herrenschmidt 448ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 4499d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 450ad0693eeSBenjamin Herrenschmidt 4519d07bc84SBenjamin Herrenschmidt /* Create a temp kernel stack for use before relocation is on. */ 45214cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 45314cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 45414cf11afSPaul Mackerras 455c705677eSStephen Rothwell b __secondary_start 456768d18adSMilton Miller#endif /* SMP */ 45714cf11afSPaul Mackerras 458e31aa453SPaul Mackerras/* 459e31aa453SPaul Mackerras * Turn the MMU off. 460e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 461e31aa453SPaul Mackerras */ 4622d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 4636a3bab90SAnton Blanchard__mmu_off: 46414cf11afSPaul Mackerras mfmsr r3 46514cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 46614cf11afSPaul Mackerras beqlr 467e31aa453SPaul Mackerras mflr r4 46814cf11afSPaul Mackerras andc r3,r3,r0 46914cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 47014cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 47114cf11afSPaul Mackerras sync 47214cf11afSPaul Mackerras rfid 47314cf11afSPaul Mackerras b . /* prevent speculative execution */ 4742d27cfd3SBenjamin Herrenschmidt#endif 47514cf11afSPaul Mackerras 47614cf11afSPaul Mackerras 47714cf11afSPaul Mackerras/* 47814cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 47914cf11afSPaul Mackerras * depending on the value of r5. 48014cf11afSPaul Mackerras * 48114cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 48214cf11afSPaul Mackerras * in r3...r7 48314cf11afSPaul Mackerras * 48414cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 48514cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 48614cf11afSPaul Mackerras * 48714cf11afSPaul Mackerras */ 4886a3bab90SAnton Blanchard__start_initialization_multiplatform: 489e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 490b1576fecSAnton Blanchard bl enable_64b_mode 491e31aa453SPaul Mackerras 492e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 493b1576fecSAnton Blanchard bl relative_toc 494e31aa453SPaul Mackerras 495e31aa453SPaul Mackerras /* find out where we are now */ 496e31aa453SPaul Mackerras bcl 20,31,$+4 497e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 498e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 499e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 500e31aa453SPaul Mackerras 50114cf11afSPaul Mackerras /* 50214cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 50314cf11afSPaul Mackerras */ 50414cf11afSPaul Mackerras cmpldi cr0,r5,0 505939e60f6SStephen Rothwell beq 1f 506b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 507939e60f6SStephen Rothwell1: 50814cf11afSPaul Mackerras /* Save parameters */ 50914cf11afSPaul Mackerras mr r31,r3 51014cf11afSPaul Mackerras mr r30,r4 511daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 512daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 513daea1175SBenjamin Herrenschmidt mr r28,r8 514daea1175SBenjamin Herrenschmidt mr r29,r9 515daea1175SBenjamin Herrenschmidt#endif 51614cf11afSPaul Mackerras 5172d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 518b1576fecSAnton Blanchard bl start_initialization_book3e 519b1576fecSAnton Blanchard b __after_prom_start 5202d27cfd3SBenjamin Herrenschmidt#else 52114cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 522f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 523f39b7a55SOlof Johansson srwi r0,r0,16 524f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 525f39b7a55SOlof Johansson beq 1f 526f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 527f39b7a55SOlof Johansson beq 1f 528f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 529190a24f5SOlof Johansson beq 1f 530190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 531f39b7a55SOlof Johansson bne 2f 532b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 533f39b7a55SOlof Johansson2: 53414cf11afSPaul Mackerras 535e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 536b1576fecSAnton Blanchard bl __mmu_off 537b1576fecSAnton Blanchard b __after_prom_start 5382d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 53914cf11afSPaul Mackerras 5406a3bab90SAnton Blanchard__boot_from_prom: 54128794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 54214cf11afSPaul Mackerras /* Save parameters */ 54314cf11afSPaul Mackerras mr r31,r3 54414cf11afSPaul Mackerras mr r30,r4 54514cf11afSPaul Mackerras mr r29,r5 54614cf11afSPaul Mackerras mr r28,r6 54714cf11afSPaul Mackerras mr r27,r7 54814cf11afSPaul Mackerras 5496088857bSOlaf Hering /* 5506088857bSOlaf Hering * Align the stack to 16-byte boundary 5516088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 552e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 5536088857bSOlaf Hering */ 554c05b4770SLinus Torvalds rldicr r1,r1,0,59 555c05b4770SLinus Torvalds 556549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 557549e8152SPaul Mackerras /* Relocate code for where we are now */ 558549e8152SPaul Mackerras mr r3,r26 559b1576fecSAnton Blanchard bl relocate 560549e8152SPaul Mackerras#endif 561549e8152SPaul Mackerras 56214cf11afSPaul Mackerras /* Restore parameters */ 56314cf11afSPaul Mackerras mr r3,r31 56414cf11afSPaul Mackerras mr r4,r30 56514cf11afSPaul Mackerras mr r5,r29 56614cf11afSPaul Mackerras mr r6,r28 56714cf11afSPaul Mackerras mr r7,r27 56814cf11afSPaul Mackerras 56914cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 570549e8152SPaul Mackerras mr r8,r26 571b1576fecSAnton Blanchard bl prom_init 57228794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 57328794d34SBenjamin Herrenschmidt 57428794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 57528794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 57614cf11afSPaul Mackerras trap 57714cf11afSPaul Mackerras 5786a3bab90SAnton Blanchard__after_prom_start: 579549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 580549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 581549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 582549e8152SPaul Mackerras sldi r25,r25,32 5831cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5841cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 5851cb6e064STiejun Chen#endif 58657f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 5871cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5881cb6e064STiejun Chen tophys(r26,r26) 5891cb6e064STiejun Chen#endif 590928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 59154622f10SMohan Kumar M bne 1f 59254622f10SMohan Kumar M add r25,r25,r26 59354622f10SMohan Kumar M1: mr r3,r25 594b1576fecSAnton Blanchard bl relocate 5951cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5961cb6e064STiejun Chen /* IVPR needs to be set after relocation. */ 5971cb6e064STiejun Chen bl init_core_book3e 5981cb6e064STiejun Chen#endif 599549e8152SPaul Mackerras#endif 60014cf11afSPaul Mackerras 60114cf11afSPaul Mackerras/* 602e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 60314cf11afSPaul Mackerras * This will leave some code in the first 256B of 60414cf11afSPaul Mackerras * real memory, which are reserved for software use. 60514cf11afSPaul Mackerras * 60614cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 60714cf11afSPaul Mackerras */ 608549e8152SPaul Mackerras li r3,0 /* target addr */ 6092d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 6102d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 6112d27cfd3SBenjamin Herrenschmidt#endif 612549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 613835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E) 614835c031cSTiejun Chen tovirt(r4,r4) 615835c031cSTiejun Chen#endif 616e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 61714cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 61814cf11afSPaul Mackerras /* bytes were copied earlier. */ 61914cf11afSPaul Mackerras 62011ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 62154622f10SMohan Kumar M/* 62254622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 6238b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 62454622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 62554622f10SMohan Kumar M */ 6261cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6271cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 6281cb6e064STiejun Chen#endif 62957f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 6308b8b0cc1SMilton Miller cmplwi cr0,r7,1 63154622f10SMohan Kumar M bne 3f 63254622f10SMohan Kumar M 6331cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E 6341cb6e064STiejun Chen LOAD_REG_ADDR(r5, __end_interrupts) 6351cb6e064STiejun Chen LOAD_REG_ADDR(r11, _stext) 6361cb6e064STiejun Chen sub r5,r5,r11 6371cb6e064STiejun Chen#else 638c1fb6816SMichael Neuling /* just copy interrupts */ 639d7fb5b18SChristophe Leroy LOAD_REG_IMMEDIATE_SYM(r5, r11, FIXED_SYMBOL_ABS_ADDR(__end_interrupts)) 6401cb6e064STiejun Chen#endif 64154622f10SMohan Kumar M b 5f 64254622f10SMohan Kumar M3: 64354622f10SMohan Kumar M#endif 64457f26649SNicholas Piggin /* # bytes of memory to copy */ 64557f26649SNicholas Piggin lis r5,(ABS_ADDR(copy_to_here))@ha 64657f26649SNicholas Piggin addi r5,r5,(ABS_ADDR(copy_to_here))@l 64754622f10SMohan Kumar M 648b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 64914cf11afSPaul Mackerras /* this includes the code being */ 65014cf11afSPaul Mackerras /* executed here. */ 65157f26649SNicholas Piggin /* Jump to the copy of this code that we just made */ 65257f26649SNicholas Piggin addis r8,r3,(ABS_ADDR(4f))@ha 65357f26649SNicholas Piggin addi r12,r8,(ABS_ADDR(4f))@l 654cc7efbf9SAnton Blanchard mtctr r12 65514cf11afSPaul Mackerras bctr 65614cf11afSPaul Mackerras 657286e4f90SAnton Blanchard.balign 8 658eb039161STobin C. Hardingp_end: .8byte _end - copy_to_here 65954622f10SMohan Kumar M 660573819e3SNicholas Piggin4: 661573819e3SNicholas Piggin /* 662573819e3SNicholas Piggin * Now copy the rest of the kernel up to _end, add 663573819e3SNicholas Piggin * _end - copy_to_here to the copy limit and run again. 664573819e3SNicholas Piggin */ 66557f26649SNicholas Piggin addis r8,r26,(ABS_ADDR(p_end))@ha 66657f26649SNicholas Piggin ld r8,(ABS_ADDR(p_end))@l(r8) 667573819e3SNicholas Piggin add r5,r5,r8 668b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 669e31aa453SPaul Mackerras 670b1576fecSAnton Blanchard9: b start_here_multiplatform 671e31aa453SPaul Mackerras 67214cf11afSPaul Mackerras/* 67314cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 67414cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 67514cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 67614cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 67714cf11afSPaul Mackerras * 67814cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 67914cf11afSPaul Mackerras */ 68014cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 68114cf11afSPaul Mackerras addi r5,r5,-8 68214cf11afSPaul Mackerras addi r6,r6,-8 6835a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 68414cf11afSPaul Mackerras /* denominator cache line */ 68514cf11afSPaul Mackerras /* size. This results in */ 68614cf11afSPaul Mackerras /* extra cache line flushes */ 68714cf11afSPaul Mackerras /* but operation is correct. */ 68814cf11afSPaul Mackerras /* Can't get cache line size */ 68914cf11afSPaul Mackerras /* from NACA as it is being */ 69014cf11afSPaul Mackerras /* moved too. */ 69114cf11afSPaul Mackerras 69214cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 69314cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 69414cf11afSPaul Mackerras ldx r0,r6,r4 69514cf11afSPaul Mackerras stdx r0,r6,r3 69614cf11afSPaul Mackerras bdnz 3b 69714cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 69814cf11afSPaul Mackerras sync 69914cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 70014cf11afSPaul Mackerras cmpld 0,r6,r5 70114cf11afSPaul Mackerras blt 4b 70214cf11afSPaul Mackerras sync 70314cf11afSPaul Mackerras addi r5,r5,8 70414cf11afSPaul Mackerras addi r6,r6,8 70529ce3c50SMichael Neuling isync 70614cf11afSPaul Mackerras blr 70714cf11afSPaul Mackerras 70814cf11afSPaul Mackerras.align 8 70914cf11afSPaul Mackerrascopy_to_here: 71014cf11afSPaul Mackerras 71114cf11afSPaul Mackerras#ifdef CONFIG_SMP 71214cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 71314cf11afSPaul Mackerras/* 71414cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 71514cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 71614cf11afSPaul Mackerras */ 71714cf11afSPaul Mackerras .section ".text"; 71814cf11afSPaul Mackerras .align 2 ; 71914cf11afSPaul Mackerras 72035499c01SPaul Mackerras .globl __secondary_start_pmac_0 72135499c01SPaul Mackerras__secondary_start_pmac_0: 72235499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 72335499c01SPaul Mackerras li r24,0 72435499c01SPaul Mackerras b 1f 72514cf11afSPaul Mackerras li r24,1 72635499c01SPaul Mackerras b 1f 72714cf11afSPaul Mackerras li r24,2 72835499c01SPaul Mackerras b 1f 72914cf11afSPaul Mackerras li r24,3 73035499c01SPaul Mackerras1: 73114cf11afSPaul Mackerras 73214cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 73314cf11afSPaul Mackerras /* turn on 64-bit mode */ 734b1576fecSAnton Blanchard bl enable_64b_mode 73514cf11afSPaul Mackerras 736c478b581SBenjamin Herrenschmidt li r0,0 737c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 738c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 739c478b581SBenjamin Herrenschmidt sync 740c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 741c478b581SBenjamin Herrenschmidt isync 742c478b581SBenjamin Herrenschmidt sync 743c478b581SBenjamin Herrenschmidt slbia 744c478b581SBenjamin Herrenschmidt 745e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 746b1576fecSAnton Blanchard bl relative_toc 7471fbe9cf2SAnton Blanchard tovirt(r2,r2) 748e31aa453SPaul Mackerras 74914cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 750b1576fecSAnton Blanchard bl __restore_cpu_ppc970 75114cf11afSPaul Mackerras 75214cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 75314cf11afSPaul Mackerras mfmsr r3 75414cf11afSPaul Mackerras ori r3,r3,MSR_RI 75514cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 75614cf11afSPaul Mackerras 75714cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 758d2e60075SNicholas Piggin LOAD_REG_ADDR(r4,paca_ptrs) /* Load paca pointer */ 759d2e60075SNicholas Piggin ld r4,0(r4) /* Get base vaddr of paca_ptrs array */ 760d2e60075SNicholas Piggin sldi r5,r24,3 /* get paca_ptrs[] index from cpu id */ 761d2e60075SNicholas Piggin ldx r13,r5,r4 /* r13 = paca_ptrs[cpu id] */ 7622dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 76314cf11afSPaul Mackerras 76462cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 76562cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 76662cc67b9SBenjamin Herrenschmidt */ 767c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 7684e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 7697230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7707230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 77162cc67b9SBenjamin Herrenschmidt 77214cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 77314cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 77414cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 77514cf11afSPaul Mackerras 776c705677eSStephen Rothwell b __secondary_start 77714cf11afSPaul Mackerras 77814cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 77914cf11afSPaul Mackerras 78014cf11afSPaul Mackerras/* 78114cf11afSPaul Mackerras * This function is called after the master CPU has released the 78214cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 78314cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 78414cf11afSPaul Mackerras * this point: 78514cf11afSPaul Mackerras * 1. Processor number 78614cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 78714cf11afSPaul Mackerras * On entry the following are set: 7884f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 78914cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 79014cf11afSPaul Mackerras * r13 = paca virtual address 791ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 79214cf11afSPaul Mackerras */ 7932d27cfd3SBenjamin Herrenschmidt .section ".text"; 7942d27cfd3SBenjamin Herrenschmidt .align 2 ; 7952d27cfd3SBenjamin Herrenschmidt 796fc68e869SStephen Rothwell .globl __secondary_start 797c705677eSStephen Rothwell__secondary_start: 798799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 799799d6046SPaul Mackerras HMT_MEDIUM 80014cf11afSPaul Mackerras 801eafd825eSMichael Ellerman /* 802eafd825eSMichael Ellerman * Do early setup for this CPU, in particular initialising the MMU so we 803eafd825eSMichael Ellerman * can turn it on below. This is a call to C, which is OK, we're still 804eafd825eSMichael Ellerman * running on the emergency stack. 805eafd825eSMichael Ellerman */ 806b1576fecSAnton Blanchard bl early_setup_secondary 807f761622eSMatt Evans 80854a83404SMichael Neuling /* 809eafd825eSMichael Ellerman * The primary has initialized our kernel stack for us in the paca, grab 810eafd825eSMichael Ellerman * it and put it in r1. We must *not* use it until we turn on the MMU 811eafd825eSMichael Ellerman * below, because it may not be inside the RMO. 81254a83404SMichael Neuling */ 813eafd825eSMichael Ellerman ld r1, PACAKSAVE(r13) 81454a83404SMichael Neuling 815799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 81614cf11afSPaul Mackerras li r7,0 81714cf11afSPaul Mackerras mtlr r7 81814cf11afSPaul Mackerras 8197230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 8207230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 8217230c564SBenjamin Herrenschmidt */ 822c2e480baSMadhavan Srinivasan li r7,IRQS_DISABLED 8234e26bc4aSMadhavan Srinivasan stb r7,PACAIRQSOFTMASK(r13) 8247230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 8257230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 8264f8cf36fSBenjamin Herrenschmidt 82714cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 828ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 829e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 830d04c56f7SPaul Mackerras 831b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 832b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 8332d27cfd3SBenjamin Herrenschmidt RFI 83414cf11afSPaul Mackerras b . /* prevent speculative execution */ 83514cf11afSPaul Mackerras 83614cf11afSPaul Mackerras/* 83714cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 838e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 839e31aa453SPaul Mackerras * before going into C code. 84014cf11afSPaul Mackerras */ 841ad0289e4SAnton Blanchardstart_secondary_prolog: 842e31aa453SPaul Mackerras ld r2,PACATOC(r13) 84314cf11afSPaul Mackerras li r3,0 84414cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 845b1576fecSAnton Blanchard bl start_secondary 846799d6046SPaul Mackerras b . 8478dbce53cSVaidyanathan Srinivasan/* 8488dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 8498dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 8508dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 8518dbce53cSVaidyanathan Srinivasan */ 8528dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 8538dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 8548dbce53cSVaidyanathan Srinivasan li r3,0 8558dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 856b1576fecSAnton Blanchard bl start_secondary 8578dbce53cSVaidyanathan Srinivasan b . 85814cf11afSPaul Mackerras#endif 85914cf11afSPaul Mackerras 86014cf11afSPaul Mackerras/* 86114cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 86214cf11afSPaul Mackerras */ 8636a3bab90SAnton Blanchardenable_64b_mode: 86414cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 8652d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 8662d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 8672d27cfd3SBenjamin Herrenschmidt mtmsr r11 8682d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 8699f0b0793SMichael Ellerman li r12,(MSR_64BIT | MSR_ISF)@highest 870e31aa453SPaul Mackerras sldi r12,r12,48 87114cf11afSPaul Mackerras or r11,r11,r12 87214cf11afSPaul Mackerras mtmsrd r11 87314cf11afSPaul Mackerras isync 8742d27cfd3SBenjamin Herrenschmidt#endif 87514cf11afSPaul Mackerras blr 87614cf11afSPaul Mackerras 87714cf11afSPaul Mackerras/* 878e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 879e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 880e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 8811fbe9cf2SAnton Blanchard * 8821fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 8831fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 8841fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 8851fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 8861fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 8871fbe9cf2SAnton Blanchard * sites to handle this. 888e31aa453SPaul Mackerras */ 889e31aa453SPaul Mackerras_GLOBAL(relative_toc) 890e31aa453SPaul Mackerras mflr r0 891e31aa453SPaul Mackerras bcl 20,31,$+4 892e550592eSBenjamin Herrenschmidt0: mflr r11 893e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 894e550592eSBenjamin Herrenschmidt add r2,r2,r11 895e31aa453SPaul Mackerras mtlr r0 896e31aa453SPaul Mackerras blr 897e31aa453SPaul Mackerras 8985b63fee1SAnton Blanchard.balign 8 899eb039161STobin C. Hardingp_toc: .8byte __toc_start + 0x8000 - 0b 900e31aa453SPaul Mackerras 901e31aa453SPaul Mackerras/* 90214cf11afSPaul Mackerras * This is where the main kernel code starts. 90314cf11afSPaul Mackerras */ 9049c4e4c90SChristophe Leroy__REF 9056a3bab90SAnton Blanchardstart_here_multiplatform: 9061fbe9cf2SAnton Blanchard /* set up the TOC */ 907b1576fecSAnton Blanchard bl relative_toc 9081fbe9cf2SAnton Blanchard tovirt(r2,r2) 90914cf11afSPaul Mackerras 91014cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 91114cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 91214cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 91314cf11afSPaul Mackerras * to clear it now for kexec-style entry. 91414cf11afSPaul Mackerras */ 915e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 916e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 91714cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 91814cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 919e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 92014cf11afSPaul Mackerras beq 4f 92114cf11afSPaul Mackerras addi r8,r8,-8 92214cf11afSPaul Mackerras li r0,0 92314cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 92414cf11afSPaul Mackerras3: stdu r0,8(r8) 92514cf11afSPaul Mackerras bdnz 3b 92614cf11afSPaul Mackerras4: 92714cf11afSPaul Mackerras 928daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 929daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 930ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 931daea1175SBenjamin Herrenschmidt std r28,0(r11); 932daea1175SBenjamin Herrenschmidt std r29,8(r11); 933daea1175SBenjamin Herrenschmidt#endif 934daea1175SBenjamin Herrenschmidt 9352d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 93614cf11afSPaul Mackerras mfmsr r6 93714cf11afSPaul Mackerras ori r6,r6,MSR_RI 93814cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 9392d27cfd3SBenjamin Herrenschmidt#endif 94014cf11afSPaul Mackerras 941549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 942549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 943549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 944549e8152SPaul Mackerras clrldi r0,r25,2 945549e8152SPaul Mackerras std r0,0(r4) 946549e8152SPaul Mackerras#endif 947549e8152SPaul Mackerras 948e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 94914cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 95014cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 95114cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 95214cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 95314cf11afSPaul Mackerras 954e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 95514cf11afSPaul Mackerras 956e31aa453SPaul Mackerras /* set up a stack pointer */ 957cabed148SHamish Martin LOAD_REG_IMMEDIATE(r1,THREAD_SIZE) 958cabed148SHamish Martin add r1,r3,r1 95914cf11afSPaul Mackerras li r0,0 96014cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 96114cf11afSPaul Mackerras 962376af594SMichael Ellerman /* 963376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 964376af594SMichael Ellerman * and SLB setup before we turn on relocation. 965376af594SMichael Ellerman */ 96614cf11afSPaul Mackerras 96714cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 96814cf11afSPaul Mackerras mr r3,r31 96956c46bbaSRussell Currey LOAD_REG_ADDR(r12, DOTSYM(early_setup)) 97056c46bbaSRussell Currey mtctr r12 97156c46bbaSRussell Currey bctrl /* also sets r13 and SPRG_PACA */ 97214cf11afSPaul Mackerras 973ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 974e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 975b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 976b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 9772d27cfd3SBenjamin Herrenschmidt RFI 97814cf11afSPaul Mackerras b . /* prevent speculative execution */ 97914cf11afSPaul Mackerras 9809c4e4c90SChristophe Leroy .previous 98114cf11afSPaul Mackerras /* This is where all platforms converge execution */ 982ad0289e4SAnton Blanchard 983ad0289e4SAnton Blanchardstart_here_common: 98414cf11afSPaul Mackerras /* relocation is on at this point */ 98514cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 98614cf11afSPaul Mackerras 987e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 988e31aa453SPaul Mackerras ld r2,PACATOC(r13) 98914cf11afSPaul Mackerras 9907230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 9917230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 9927230c564SBenjamin Herrenschmidt */ 993c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 9944e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 9957230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 9967230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 99714cf11afSPaul Mackerras 9987230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 999b1576fecSAnton Blanchard bl start_kernel 100014cf11afSPaul Mackerras 1001f1870f77SAnton Blanchard /* Not reached */ 1002*63ce271bSChristophe Leroy trap 1003*63ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 100414cf11afSPaul Mackerras 100514cf11afSPaul Mackerras/* 100614cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 100714cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 100814cf11afSPaul Mackerras */ 100914cf11afSPaul Mackerras .section ".bss" 101043a5c684SAneesh Kumar K.V/* 101143a5c684SAneesh Kumar K.V * pgd dir should be aligned to PGD_TABLE_SIZE which is 64K. 101243a5c684SAneesh Kumar K.V * We will need to find a better way to fix this 101343a5c684SAneesh Kumar K.V */ 101443a5c684SAneesh Kumar K.V .align 16 101514cf11afSPaul Mackerras 101614cf11afSPaul Mackerras .globl swapper_pg_dir 101714cf11afSPaul Mackerrasswapper_pg_dir: 1018ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 101943a5c684SAneesh Kumar K.V 102043a5c684SAneesh Kumar K.V .globl empty_zero_page 102143a5c684SAneesh Kumar K.Vempty_zero_page: 102243a5c684SAneesh Kumar K.V .space PAGE_SIZE 10239445aa1aSAl ViroEXPORT_SYMBOL(empty_zero_page) 1024