xref: /openbmc/linux/arch/powerpc/kernel/head_64.S (revision 57f266497d81e16141bd2c9009e91dad34ea5f70)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras *  PowerPC version
314cf11afSPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
414cf11afSPaul Mackerras *
514cf11afSPaul Mackerras *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
614cf11afSPaul Mackerras *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
714cf11afSPaul Mackerras *  Adapted for Power Macintosh by Paul Mackerras.
814cf11afSPaul Mackerras *  Low-level exception handlers and MMU support
914cf11afSPaul Mackerras *  rewritten by Paul Mackerras.
1014cf11afSPaul Mackerras *    Copyright (C) 1996 Paul Mackerras.
1114cf11afSPaul Mackerras *
1214cf11afSPaul Mackerras *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
1314cf11afSPaul Mackerras *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
1414cf11afSPaul Mackerras *
150ebc4cdaSBenjamin Herrenschmidt *  This file contains the entry point for the 64-bit kernel along
160ebc4cdaSBenjamin Herrenschmidt *  with some early initialization code common to all 64-bit powerpc
170ebc4cdaSBenjamin Herrenschmidt *  variants.
1814cf11afSPaul Mackerras *
1914cf11afSPaul Mackerras *  This program is free software; you can redistribute it and/or
2014cf11afSPaul Mackerras *  modify it under the terms of the GNU General Public License
2114cf11afSPaul Mackerras *  as published by the Free Software Foundation; either version
2214cf11afSPaul Mackerras *  2 of the License, or (at your option) any later version.
2314cf11afSPaul Mackerras */
2414cf11afSPaul Mackerras
2514cf11afSPaul Mackerras#include <linux/threads.h>
26c141611fSPaul Gortmaker#include <linux/init.h>
27b5bbeb23SPaul Mackerras#include <asm/reg.h>
2814cf11afSPaul Mackerras#include <asm/page.h>
2914cf11afSPaul Mackerras#include <asm/mmu.h>
3014cf11afSPaul Mackerras#include <asm/ppc_asm.h>
31*57f26649SNicholas Piggin#include <asm/head-64.h>
3214cf11afSPaul Mackerras#include <asm/asm-offsets.h>
3314cf11afSPaul Mackerras#include <asm/bug.h>
3414cf11afSPaul Mackerras#include <asm/cputable.h>
3514cf11afSPaul Mackerras#include <asm/setup.h>
3614cf11afSPaul Mackerras#include <asm/hvcall.h>
376cb7bfebSDavid Gibson#include <asm/thread_info.h>
383f639ee8SStephen Rothwell#include <asm/firmware.h>
3916a15a30SStephen Rothwell#include <asm/page_64.h>
40945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h>
412191d657SAlexander Graf#include <asm/kvm_book3s_asm.h>
4246f52210SStephen Rothwell#include <asm/ptrace.h>
437230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h>
446becef7eSchenhui zhao#include <asm/cputhreads.h>
457a25d912SScott Wood#include <asm/ppc-opcode.h>
4614cf11afSPaul Mackerras
4725985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor
480ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow
490ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S
5014cf11afSPaul Mackerras */
5114cf11afSPaul Mackerras
5214cf11afSPaul Mackerras/*
5314cf11afSPaul Mackerras * Entering into this code we make the following assumptions:
540ebc4cdaSBenjamin Herrenschmidt *
550ebc4cdaSBenjamin Herrenschmidt *  For pSeries or server processors:
5614cf11afSPaul Mackerras *   1. The MMU is off & open firmware is running in real mode.
5714cf11afSPaul Mackerras *   2. The kernel is entered at __start
5827f44888SBenjamin Herrenschmidt * -or- For OPAL entry:
5927f44888SBenjamin Herrenschmidt *   1. The MMU is off, processor in HV mode, primary CPU enters at 0
60daea1175SBenjamin Herrenschmidt *      with device-tree in gpr3. We also get OPAL base in r8 and
61daea1175SBenjamin Herrenschmidt *	entry in r9 for debugging purposes
6227f44888SBenjamin Herrenschmidt *   2. Secondary processors enter at 0x60 with PIR in gpr3
6314cf11afSPaul Mackerras *
640ebc4cdaSBenjamin Herrenschmidt *  For Book3E processors:
650ebc4cdaSBenjamin Herrenschmidt *   1. The MMU is on running in AS0 in a state defined in ePAPR
660ebc4cdaSBenjamin Herrenschmidt *   2. The kernel is entered at __start
6714cf11afSPaul Mackerras */
6814cf11afSPaul Mackerras
69*57f26649SNicholas PigginOPEN_FIXED_SECTION(first_256B, 0x0, 0x100)
70*57f26649SNicholas PigginUSE_FIXED_SECTION(first_256B)
71*57f26649SNicholas Piggin	/*
72*57f26649SNicholas Piggin	 * Offsets are relative from the start of fixed section, and
73*57f26649SNicholas Piggin	 * first_256B starts at 0. Offsets are a bit easier to use here
74*57f26649SNicholas Piggin	 * than the fixed section entry macros.
75*57f26649SNicholas Piggin	 */
76*57f26649SNicholas Piggin	. = 0x0
7714cf11afSPaul Mackerras_GLOBAL(__start)
7814cf11afSPaul Mackerras	/* NOP this out unconditionally */
7914cf11afSPaul MackerrasBEGIN_FTR_SECTION
805c0484e2SBenjamin Herrenschmidt	FIXUP_ENDIAN
81b1576fecSAnton Blanchard	b	__start_initialization_multiplatform
8214cf11afSPaul MackerrasEND_FTR_SECTION(0, 1)
8314cf11afSPaul Mackerras
8414cf11afSPaul Mackerras	/* Catch branch to 0 in real mode */
8514cf11afSPaul Mackerras	trap
8614cf11afSPaul Mackerras
872751b628SAnton Blanchard	/* Secondary processors spin on this value until it becomes non-zero.
882751b628SAnton Blanchard	 * When non-zero, it contains the real address of the function the cpu
892751b628SAnton Blanchard	 * should jump to.
901f6a93e4SPaul Mackerras	 */
917d4151b5SOlof Johansson	.balign 8
9214cf11afSPaul Mackerras	.globl  __secondary_hold_spinloop
9314cf11afSPaul Mackerras__secondary_hold_spinloop:
9414cf11afSPaul Mackerras	.llong	0x0
9514cf11afSPaul Mackerras
9614cf11afSPaul Mackerras	/* Secondary processors write this value with their cpu # */
9714cf11afSPaul Mackerras	/* after they enter the spin loop immediately below.	  */
9814cf11afSPaul Mackerras	.globl	__secondary_hold_acknowledge
9914cf11afSPaul Mackerras__secondary_hold_acknowledge:
10014cf11afSPaul Mackerras	.llong	0x0
10114cf11afSPaul Mackerras
102928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE
1038b8b0cc1SMilton Miller	/* This flag is set to 1 by a loader if the kernel should run
1048b8b0cc1SMilton Miller	 * at the loaded address instead of the linked address.  This
1058b8b0cc1SMilton Miller	 * is used by kexec-tools to keep the the kdump kernel in the
1068b8b0cc1SMilton Miller	 * crash_kernel region.  The loader is responsible for
1078b8b0cc1SMilton Miller	 * observing the alignment requirement.
1088b8b0cc1SMilton Miller	 */
1098b8b0cc1SMilton Miller	/* Do not move this variable as kexec-tools knows about it. */
1108b8b0cc1SMilton Miller	. = 0x5c
1118b8b0cc1SMilton Miller	.globl	__run_at_load
1128b8b0cc1SMilton Miller__run_at_load:
113*57f26649SNicholas PigginDEFINE_FIXED_SYMBOL(__run_at_load)
1148b8b0cc1SMilton Miller	.long	0x72756e30	/* "run0" -- relocate to 0 by default */
1158b8b0cc1SMilton Miller#endif
1168b8b0cc1SMilton Miller
11714cf11afSPaul Mackerras	. = 0x60
11814cf11afSPaul Mackerras/*
11975423b7bSGeoff Levand * The following code is used to hold secondary processors
12075423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but
12114cf11afSPaul Mackerras * before the bulk of the kernel has been relocated.  This code
12214cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run.
12314cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100.
1241f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold
1251f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor.
12614cf11afSPaul Mackerras */
1271f6a93e4SPaul Mackerras	.globl	__secondary_hold
1281f6a93e4SPaul Mackerras__secondary_hold:
1295c0484e2SBenjamin Herrenschmidt	FIXUP_ENDIAN
1302d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E
13114cf11afSPaul Mackerras	mfmsr	r24
13214cf11afSPaul Mackerras	ori	r24,r24,MSR_RI
13314cf11afSPaul Mackerras	mtmsrd	r24			/* RI on */
1342d27cfd3SBenjamin Herrenschmidt#endif
135f1870f77SAnton Blanchard	/* Grab our physical cpu number */
13614cf11afSPaul Mackerras	mr	r24,r3
13796f013feSJimi Xenidis	/* stash r4 for book3e */
13896f013feSJimi Xenidis	mr	r25,r4
13914cf11afSPaul Mackerras
14014cf11afSPaul Mackerras	/* Tell the master cpu we're here */
14114cf11afSPaul Mackerras	/* Relocation is off & we are located at an address less */
14214cf11afSPaul Mackerras	/* than 0x100, so only need to grab low order offset.    */
143*57f26649SNicholas Piggin	std	r24,(ABS_ADDR(__secondary_hold_acknowledge))(0)
14414cf11afSPaul Mackerras	sync
14514cf11afSPaul Mackerras
14696f013feSJimi Xenidis	li	r26,0
14796f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E
14896f013feSJimi Xenidis	tovirt(r26,r26)
14996f013feSJimi Xenidis#endif
15014cf11afSPaul Mackerras	/* All secondary cpus wait here until told to start. */
151*57f26649SNicholas Piggin100:	ld	r12,(ABS_ADDR(__secondary_hold_spinloop))(r26)
152cc7efbf9SAnton Blanchard	cmpdi	0,r12,0
1531f6a93e4SPaul Mackerras	beq	100b
15414cf11afSPaul Mackerras
155f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
15696f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E
157cc7efbf9SAnton Blanchard	tovirt(r12,r12)
15896f013feSJimi Xenidis#endif
159cc7efbf9SAnton Blanchard	mtctr	r12
16014cf11afSPaul Mackerras	mr	r3,r24
16196f013feSJimi Xenidis	/*
16296f013feSJimi Xenidis	 * it may be the case that other platforms have r4 right to
16396f013feSJimi Xenidis	 * begin with, this gives us some safety in case it is not
16496f013feSJimi Xenidis	 */
16596f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E
16696f013feSJimi Xenidis	mr	r4,r25
16796f013feSJimi Xenidis#else
1682d27cfd3SBenjamin Herrenschmidt	li	r4,0
16996f013feSJimi Xenidis#endif
170dd797738SBenjamin Herrenschmidt	/* Make sure that patched code is visible */
171dd797738SBenjamin Herrenschmidt	isync
172758438a7SMichael Ellerman	bctr
17314cf11afSPaul Mackerras#else
17414cf11afSPaul Mackerras	BUG_OPCODE
17514cf11afSPaul Mackerras#endif
176*57f26649SNicholas PigginCLOSE_FIXED_SECTION(first_256B)
17714cf11afSPaul Mackerras
17814cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */
17914cf11afSPaul Mackerras	.section ".toc","aw"
18014cf11afSPaul Mackerrasexception_marker:
18114cf11afSPaul Mackerras	.tc	ID_72656773_68657265[TC],0x7265677368657265
182*57f26649SNicholas Piggin	.previous
18314cf11afSPaul Mackerras
18414cf11afSPaul Mackerras/*
1850ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it
1860ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within
1870ebc4cdaSBenjamin Herrenschmidt * this compilation unit
18814cf11afSPaul Mackerras */
1890ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S
1900ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S"
191*57f26649SNicholas Piggin#else
192*57f26649SNicholas PigginOPEN_TEXT_SECTION(0x100)
1931f6a93e4SPaul Mackerras#endif
19414cf11afSPaul Mackerras
195*57f26649SNicholas PigginUSE_TEXT_SECTION()
196*57f26649SNicholas Piggin
197e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E
198d17799f9Schenhui zhao/*
1996becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu
2006becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default.
2016becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID]
2026becef7eSchenhui zhao * bit field.
2036becef7eSchenhui zhao */
2046becef7eSchenhui zhao	.globl	booting_thread_hwid
2056becef7eSchenhui zhaobooting_thread_hwid:
2066becef7eSchenhui zhao	.long  INVALID_THREAD_HWID
2076becef7eSchenhui zhao	.align 3
2086becef7eSchenhui zhao/*
2096becef7eSchenhui zhao * start a thread in the same core
2106becef7eSchenhui zhao * input parameters:
2116becef7eSchenhui zhao * r3 = the thread physical id
2126becef7eSchenhui zhao * r4 = the entry point where thread starts
2136becef7eSchenhui zhao */
2146becef7eSchenhui zhao_GLOBAL(book3e_start_thread)
2156becef7eSchenhui zhao	LOAD_REG_IMMEDIATE(r5, MSR_KERNEL)
2166becef7eSchenhui zhao	cmpi	0, r3, 0
2176becef7eSchenhui zhao	beq	10f
2186becef7eSchenhui zhao	cmpi	0, r3, 1
2196becef7eSchenhui zhao	beq	11f
2206becef7eSchenhui zhao	/* If the thread id is invalid, just exit. */
2216becef7eSchenhui zhao	b	13f
2226becef7eSchenhui zhao10:
2237a25d912SScott Wood	MTTMR(TMRN_IMSR0, 5)
2247a25d912SScott Wood	MTTMR(TMRN_INIA0, 4)
2256becef7eSchenhui zhao	b	12f
2266becef7eSchenhui zhao11:
2277a25d912SScott Wood	MTTMR(TMRN_IMSR1, 5)
2287a25d912SScott Wood	MTTMR(TMRN_INIA1, 4)
2296becef7eSchenhui zhao12:
2306becef7eSchenhui zhao	isync
2316becef7eSchenhui zhao	li	r6, 1
2326becef7eSchenhui zhao	sld	r6, r6, r3
2336becef7eSchenhui zhao	mtspr	SPRN_TENS, r6
2346becef7eSchenhui zhao13:
2356becef7eSchenhui zhao	blr
2366becef7eSchenhui zhao
2376becef7eSchenhui zhao/*
238d17799f9Schenhui zhao * stop a thread in the same core
239d17799f9Schenhui zhao * input parameter:
240d17799f9Schenhui zhao * r3 = the thread physical id
241d17799f9Schenhui zhao */
242d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread)
243d17799f9Schenhui zhao	cmpi	0, r3, 0
244d17799f9Schenhui zhao	beq	10f
245d17799f9Schenhui zhao	cmpi	0, r3, 1
246d17799f9Schenhui zhao	beq	10f
247d17799f9Schenhui zhao	/* If the thread id is invalid, just exit. */
248d17799f9Schenhui zhao	b	13f
249d17799f9Schenhui zhao10:
250d17799f9Schenhui zhao	li	r4, 1
251d17799f9Schenhui zhao	sld	r4, r4, r3
252d17799f9Schenhui zhao	mtspr	SPRN_TENC, r4
253d17799f9Schenhui zhao13:
254d17799f9Schenhui zhao	blr
255d17799f9Schenhui zhao
256e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init)
257f34b3e19SScott Wood	mfspr	r4,SPRN_BUCSR
258f34b3e19SScott Wood
259e16c8765SAndy Fleming	/* Enable branch prediction */
260e16c8765SAndy Fleming	lis     r3,BUCSR_INIT@h
261e16c8765SAndy Fleming	ori     r3,r3,BUCSR_INIT@l
262e16c8765SAndy Fleming	mtspr   SPRN_BUCSR,r3
263e16c8765SAndy Fleming	isync
264e16c8765SAndy Fleming
265e16c8765SAndy Fleming	/*
266e16c8765SAndy Fleming	 * Fix PIR to match the linear numbering in the device tree.
267e16c8765SAndy Fleming	 *
268e16c8765SAndy Fleming	 * On e6500, the reset value of PIR uses the low three bits for
269e16c8765SAndy Fleming	 * the thread within a core, and the upper bits for the core
270e16c8765SAndy Fleming	 * number.  There are two threads per core, so shift everything
271e16c8765SAndy Fleming	 * but the low bit right by two bits so that the cpu numbering is
272e16c8765SAndy Fleming	 * continuous.
273f34b3e19SScott Wood	 *
274f34b3e19SScott Wood	 * If the old value of BUCSR is non-zero, this thread has run
275f34b3e19SScott Wood	 * before.  Thus, we assume we are coming from kexec or a similar
276f34b3e19SScott Wood	 * scenario, and PIR is already set to the correct value.  This
277f34b3e19SScott Wood	 * is a bit of a hack, but there are limited opportunities for
278f34b3e19SScott Wood	 * getting information into the thread and the alternatives
279f34b3e19SScott Wood	 * seemed like they'd be overkill.  We can't tell just by looking
280f34b3e19SScott Wood	 * at the old PIR value which state it's in, since the same value
281f34b3e19SScott Wood	 * could be valid for one thread out of reset and for a different
282f34b3e19SScott Wood	 * thread in Linux.
283e16c8765SAndy Fleming	 */
284f34b3e19SScott Wood
285e16c8765SAndy Fleming	mfspr	r3, SPRN_PIR
286f34b3e19SScott Wood	cmpwi	r4,0
287f34b3e19SScott Wood	bne	1f
288e16c8765SAndy Fleming	rlwimi	r3, r3, 30, 2, 30
289e16c8765SAndy Fleming	mtspr	SPRN_PIR, r3
290f34b3e19SScott Wood1:
291e16c8765SAndy Fleming#endif
292e16c8765SAndy Fleming
2932d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init)
29414cf11afSPaul Mackerras	mr	r24,r3
29514cf11afSPaul Mackerras
29614cf11afSPaul Mackerras	/* turn on 64-bit mode */
297b1576fecSAnton Blanchard	bl	enable_64b_mode
29814cf11afSPaul Mackerras
2992d27cfd3SBenjamin Herrenschmidt	/* get a valid TOC pointer, wherever we're mapped at */
300b1576fecSAnton Blanchard	bl	relative_toc
3011fbe9cf2SAnton Blanchard	tovirt(r2,r2)
302e31aa453SPaul Mackerras
3032d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
3042d27cfd3SBenjamin Herrenschmidt	/* Book3E initialization */
3052d27cfd3SBenjamin Herrenschmidt	mr	r3,r24
306b1576fecSAnton Blanchard	bl	book3e_secondary_thread_init
3072d27cfd3SBenjamin Herrenschmidt#endif
3082d27cfd3SBenjamin Herrenschmidt	b	generic_secondary_common_init
3092d27cfd3SBenjamin Herrenschmidt
3102d27cfd3SBenjamin Herrenschmidt/*
3112d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin
3122d27cfd3SBenjamin Herrenschmidt * in the following code.
3132d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id)
3142d27cfd3SBenjamin Herrenschmidt *
3152d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for
3162d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such
3172d27cfd3SBenjamin Herrenschmidt * as SCOM before entry).
3182d27cfd3SBenjamin Herrenschmidt */
3192d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init)
3205c0484e2SBenjamin Herrenschmidt	FIXUP_ENDIAN
3212d27cfd3SBenjamin Herrenschmidt	mr	r24,r3
3222d27cfd3SBenjamin Herrenschmidt	mr	r25,r4
3232d27cfd3SBenjamin Herrenschmidt
3242d27cfd3SBenjamin Herrenschmidt	/* turn on 64-bit mode */
325b1576fecSAnton Blanchard	bl	enable_64b_mode
3262d27cfd3SBenjamin Herrenschmidt
3272d27cfd3SBenjamin Herrenschmidt	/* get a valid TOC pointer, wherever we're mapped at */
328b1576fecSAnton Blanchard	bl	relative_toc
3291fbe9cf2SAnton Blanchard	tovirt(r2,r2)
3302d27cfd3SBenjamin Herrenschmidt
3312d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
3322d27cfd3SBenjamin Herrenschmidt	/* Book3E initialization */
3332d27cfd3SBenjamin Herrenschmidt	mr	r3,r24
3342d27cfd3SBenjamin Herrenschmidt	mr	r4,r25
335b1576fecSAnton Blanchard	bl	book3e_secondary_core_init
3366becef7eSchenhui zhao
3376becef7eSchenhui zhao/*
3386becef7eSchenhui zhao * After common core init has finished, check if the current thread is the
3396becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the
3406becef7eSchenhui zhao * current thread.
3416becef7eSchenhui zhao */
3426becef7eSchenhui zhao	LOAD_REG_ADDR(r4, booting_thread_hwid)
3436becef7eSchenhui zhao	lwz     r3, 0(r4)
3446becef7eSchenhui zhao	li	r5, INVALID_THREAD_HWID
3456becef7eSchenhui zhao	cmpw	r3, r5
3466becef7eSchenhui zhao	beq	20f
3476becef7eSchenhui zhao
3486becef7eSchenhui zhao	/*
3496becef7eSchenhui zhao	 * The value of booting_thread_hwid has been stored in r3,
3506becef7eSchenhui zhao	 * so make it invalid.
3516becef7eSchenhui zhao	 */
3526becef7eSchenhui zhao	stw	r5, 0(r4)
3536becef7eSchenhui zhao
3546becef7eSchenhui zhao	/*
3556becef7eSchenhui zhao	 * Get the current thread id and check if it is the one we wanted.
3566becef7eSchenhui zhao	 * If not, start the one specified in booting_thread_hwid and stop
3576becef7eSchenhui zhao	 * the current thread.
3586becef7eSchenhui zhao	 */
3596becef7eSchenhui zhao	mfspr	r8, SPRN_TIR
3606becef7eSchenhui zhao	cmpw	r3, r8
3616becef7eSchenhui zhao	beq	20f
3626becef7eSchenhui zhao
3636becef7eSchenhui zhao	/* start the specified thread */
3646becef7eSchenhui zhao	LOAD_REG_ADDR(r5, fsl_secondary_thread_init)
3656becef7eSchenhui zhao	ld	r4, 0(r5)
3666becef7eSchenhui zhao	bl	book3e_start_thread
3676becef7eSchenhui zhao
3686becef7eSchenhui zhao	/* stop the current thread */
3696becef7eSchenhui zhao	mr	r3, r8
3706becef7eSchenhui zhao	bl	book3e_stop_thread
3716becef7eSchenhui zhao10:
3726becef7eSchenhui zhao	b	10b
3736becef7eSchenhui zhao20:
3742d27cfd3SBenjamin Herrenschmidt#endif
3752d27cfd3SBenjamin Herrenschmidt
3762d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init:
37714cf11afSPaul Mackerras	/* Set up a paca value for this processor. Since we have the
37814cf11afSPaul Mackerras	 * physical cpu id in r24, we need to search the pacas to find
37914cf11afSPaul Mackerras	 * which logical id maps to our physical one.
38014cf11afSPaul Mackerras	 */
3811426d5a3SMichael Ellerman	LOAD_REG_ADDR(r13, paca)	/* Load paca pointer		 */
3821426d5a3SMichael Ellerman	ld	r13,0(r13)		/* Get base vaddr of paca array	 */
383768d18adSMilton Miller#ifndef CONFIG_SMP
384768d18adSMilton Miller	addi	r13,r13,PACA_SIZE	/* know r13 if used accidentally */
385b1576fecSAnton Blanchard	b	kexec_wait		/* wait for next kernel if !SMP	 */
386768d18adSMilton Miller#else
387768d18adSMilton Miller	LOAD_REG_ADDR(r7, nr_cpu_ids)	/* Load nr_cpu_ids address       */
388768d18adSMilton Miller	lwz	r7,0(r7)		/* also the max paca allocated 	 */
38914cf11afSPaul Mackerras	li	r5,0			/* logical cpu id                */
39014cf11afSPaul Mackerras1:	lhz	r6,PACAHWCPUID(r13)	/* Load HW procid from paca      */
39114cf11afSPaul Mackerras	cmpw	r6,r24			/* Compare to our id             */
39214cf11afSPaul Mackerras	beq	2f
39314cf11afSPaul Mackerras	addi	r13,r13,PACA_SIZE	/* Loop to next PACA on miss     */
39414cf11afSPaul Mackerras	addi	r5,r5,1
395768d18adSMilton Miller	cmpw	r5,r7			/* Check if more pacas exist     */
39614cf11afSPaul Mackerras	blt	1b
39714cf11afSPaul Mackerras
39814cf11afSPaul Mackerras	mr	r3,r24			/* not found, copy phys to r3	 */
399b1576fecSAnton Blanchard	b	kexec_wait		/* next kernel might do better	 */
40014cf11afSPaul Mackerras
4012dd60d79SBenjamin Herrenschmidt2:	SET_PACA(r13)
4022d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
4032d27cfd3SBenjamin Herrenschmidt	addi	r12,r13,PACA_EXTLB	/* and TLB exc frame in another  */
4042d27cfd3SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_TLB_EXFRAME,r12
4052d27cfd3SBenjamin Herrenschmidt#endif
4062d27cfd3SBenjamin Herrenschmidt
40714cf11afSPaul Mackerras	/* From now on, r24 is expected to be logical cpuid */
40814cf11afSPaul Mackerras	mr	r24,r5
409b6f6b98aSSonny Rao
410f39b7a55SOlof Johansson	/* See if we need to call a cpu state restore handler */
411e31aa453SPaul Mackerras	LOAD_REG_ADDR(r23, cur_cpu_spec)
412f39b7a55SOlof Johansson	ld	r23,0(r23)
4132751b628SAnton Blanchard	ld	r12,CPU_SPEC_RESTORE(r23)
4142751b628SAnton Blanchard	cmpdi	0,r12,0
4159d07bc84SBenjamin Herrenschmidt	beq	3f
416f55d9665SMichael Ellerman#ifdef PPC64_ELF_ABI_v1
4172751b628SAnton Blanchard	ld	r12,0(r12)
4182751b628SAnton Blanchard#endif
419cc7efbf9SAnton Blanchard	mtctr	r12
420f39b7a55SOlof Johansson	bctrl
421f39b7a55SOlof Johansson
4227ac87abbSMatt Evans3:	LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */
4239d07bc84SBenjamin Herrenschmidt	lwarx	r4,0,r3
4249d07bc84SBenjamin Herrenschmidt	subi	r4,r4,1
4259d07bc84SBenjamin Herrenschmidt	stwcx.	r4,0,r3
4269d07bc84SBenjamin Herrenschmidt	bne	3b
4279d07bc84SBenjamin Herrenschmidt	isync
4289d07bc84SBenjamin Herrenschmidt
4299d07bc84SBenjamin Herrenschmidt4:	HMT_LOW
430ad0693eeSBenjamin Herrenschmidt	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor should */
431ad0693eeSBenjamin Herrenschmidt					/* start.			 */
432ad0693eeSBenjamin Herrenschmidt	cmpwi	0,r23,0
4339d07bc84SBenjamin Herrenschmidt	beq	4b			/* Loop until told to go	 */
434ad0693eeSBenjamin Herrenschmidt
435ad0693eeSBenjamin Herrenschmidt	sync				/* order paca.run and cur_cpu_spec */
4369d07bc84SBenjamin Herrenschmidt	isync				/* In case code patching happened */
437ad0693eeSBenjamin Herrenschmidt
4389d07bc84SBenjamin Herrenschmidt	/* Create a temp kernel stack for use before relocation is on.	*/
43914cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
44014cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
44114cf11afSPaul Mackerras
442c705677eSStephen Rothwell	b	__secondary_start
443768d18adSMilton Miller#endif /* SMP */
44414cf11afSPaul Mackerras
445e31aa453SPaul Mackerras/*
446e31aa453SPaul Mackerras * Turn the MMU off.
447e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on.
448e31aa453SPaul Mackerras */
4492d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S
4506a3bab90SAnton Blanchard__mmu_off:
45114cf11afSPaul Mackerras	mfmsr	r3
45214cf11afSPaul Mackerras	andi.	r0,r3,MSR_IR|MSR_DR
45314cf11afSPaul Mackerras	beqlr
454e31aa453SPaul Mackerras	mflr	r4
45514cf11afSPaul Mackerras	andc	r3,r3,r0
45614cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r4
45714cf11afSPaul Mackerras	mtspr	SPRN_SRR1,r3
45814cf11afSPaul Mackerras	sync
45914cf11afSPaul Mackerras	rfid
46014cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
4612d27cfd3SBenjamin Herrenschmidt#endif
46214cf11afSPaul Mackerras
46314cf11afSPaul Mackerras
46414cf11afSPaul Mackerras/*
46514cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries
46614cf11afSPaul Mackerras * depending on the value of r5.
46714cf11afSPaul Mackerras *
46814cf11afSPaul Mackerras *   r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content
46914cf11afSPaul Mackerras *                 in r3...r7
47014cf11afSPaul Mackerras *
47114cf11afSPaul Mackerras *   r5 == NULL -> kexec style entry. r3 is a physical pointer to the
47214cf11afSPaul Mackerras *                 DT block, r4 is a physical pointer to the kernel itself
47314cf11afSPaul Mackerras *
47414cf11afSPaul Mackerras */
4756a3bab90SAnton Blanchard__start_initialization_multiplatform:
476e31aa453SPaul Mackerras	/* Make sure we are running in 64 bits mode */
477b1576fecSAnton Blanchard	bl	enable_64b_mode
478e31aa453SPaul Mackerras
479e31aa453SPaul Mackerras	/* Get TOC pointer (current runtime address) */
480b1576fecSAnton Blanchard	bl	relative_toc
481e31aa453SPaul Mackerras
482e31aa453SPaul Mackerras	/* find out where we are now */
483e31aa453SPaul Mackerras	bcl	20,31,$+4
484e31aa453SPaul Mackerras0:	mflr	r26			/* r26 = runtime addr here */
485e31aa453SPaul Mackerras	addis	r26,r26,(_stext - 0b)@ha
486e31aa453SPaul Mackerras	addi	r26,r26,(_stext - 0b)@l	/* current runtime base addr */
487e31aa453SPaul Mackerras
48814cf11afSPaul Mackerras	/*
48914cf11afSPaul Mackerras	 * Are we booted from a PROM Of-type client-interface ?
49014cf11afSPaul Mackerras	 */
49114cf11afSPaul Mackerras	cmpldi	cr0,r5,0
492939e60f6SStephen Rothwell	beq	1f
493b1576fecSAnton Blanchard	b	__boot_from_prom		/* yes -> prom */
494939e60f6SStephen Rothwell1:
49514cf11afSPaul Mackerras	/* Save parameters */
49614cf11afSPaul Mackerras	mr	r31,r3
49714cf11afSPaul Mackerras	mr	r30,r4
498daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
499daea1175SBenjamin Herrenschmidt	/* Save OPAL entry */
500daea1175SBenjamin Herrenschmidt	mr	r28,r8
501daea1175SBenjamin Herrenschmidt	mr	r29,r9
502daea1175SBenjamin Herrenschmidt#endif
50314cf11afSPaul Mackerras
5042d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
505b1576fecSAnton Blanchard	bl	start_initialization_book3e
506b1576fecSAnton Blanchard	b	__after_prom_start
5072d27cfd3SBenjamin Herrenschmidt#else
50814cf11afSPaul Mackerras	/* Setup some critical 970 SPRs before switching MMU off */
509f39b7a55SOlof Johansson	mfspr	r0,SPRN_PVR
510f39b7a55SOlof Johansson	srwi	r0,r0,16
511f39b7a55SOlof Johansson	cmpwi	r0,0x39		/* 970 */
512f39b7a55SOlof Johansson	beq	1f
513f39b7a55SOlof Johansson	cmpwi	r0,0x3c		/* 970FX */
514f39b7a55SOlof Johansson	beq	1f
515f39b7a55SOlof Johansson	cmpwi	r0,0x44		/* 970MP */
516190a24f5SOlof Johansson	beq	1f
517190a24f5SOlof Johansson	cmpwi	r0,0x45		/* 970GX */
518f39b7a55SOlof Johansson	bne	2f
519b1576fecSAnton Blanchard1:	bl	__cpu_preinit_ppc970
520f39b7a55SOlof Johansson2:
52114cf11afSPaul Mackerras
522e31aa453SPaul Mackerras	/* Switch off MMU if not already off */
523b1576fecSAnton Blanchard	bl	__mmu_off
524b1576fecSAnton Blanchard	b	__after_prom_start
5252d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */
52614cf11afSPaul Mackerras
5276a3bab90SAnton Blanchard__boot_from_prom:
52828794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE
52914cf11afSPaul Mackerras	/* Save parameters */
53014cf11afSPaul Mackerras	mr	r31,r3
53114cf11afSPaul Mackerras	mr	r30,r4
53214cf11afSPaul Mackerras	mr	r29,r5
53314cf11afSPaul Mackerras	mr	r28,r6
53414cf11afSPaul Mackerras	mr	r27,r7
53514cf11afSPaul Mackerras
5366088857bSOlaf Hering	/*
5376088857bSOlaf Hering	 * Align the stack to 16-byte boundary
5386088857bSOlaf Hering	 * Depending on the size and layout of the ELF sections in the initial
539e31aa453SPaul Mackerras	 * boot binary, the stack pointer may be unaligned on PowerMac
5406088857bSOlaf Hering	 */
541c05b4770SLinus Torvalds	rldicr	r1,r1,0,59
542c05b4770SLinus Torvalds
543549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE
544549e8152SPaul Mackerras	/* Relocate code for where we are now */
545549e8152SPaul Mackerras	mr	r3,r26
546b1576fecSAnton Blanchard	bl	relocate
547549e8152SPaul Mackerras#endif
548549e8152SPaul Mackerras
54914cf11afSPaul Mackerras	/* Restore parameters */
55014cf11afSPaul Mackerras	mr	r3,r31
55114cf11afSPaul Mackerras	mr	r4,r30
55214cf11afSPaul Mackerras	mr	r5,r29
55314cf11afSPaul Mackerras	mr	r6,r28
55414cf11afSPaul Mackerras	mr	r7,r27
55514cf11afSPaul Mackerras
55614cf11afSPaul Mackerras	/* Do all of the interaction with OF client interface */
557549e8152SPaul Mackerras	mr	r8,r26
558b1576fecSAnton Blanchard	bl	prom_init
55928794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */
56028794d34SBenjamin Herrenschmidt
56128794d34SBenjamin Herrenschmidt	/* We never return. We also hit that trap if trying to boot
56228794d34SBenjamin Herrenschmidt	 * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */
56314cf11afSPaul Mackerras	trap
56414cf11afSPaul Mackerras
5656a3bab90SAnton Blanchard__after_prom_start:
566549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE
567549e8152SPaul Mackerras	/* process relocations for the final address of the kernel */
568549e8152SPaul Mackerras	lis	r25,PAGE_OFFSET@highest	/* compute virtual base of kernel */
569549e8152SPaul Mackerras	sldi	r25,r25,32
5701cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
5711cb6e064STiejun Chen	tovirt(r26,r26)		/* on booke, we already run at PAGE_OFFSET */
5721cb6e064STiejun Chen#endif
573*57f26649SNicholas Piggin	lwz	r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26)
5741cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
5751cb6e064STiejun Chen	tophys(r26,r26)
5761cb6e064STiejun Chen#endif
577928a3197SSonny Rao	cmplwi	cr0,r7,1	/* flagged to stay where we are ? */
57854622f10SMohan Kumar M	bne	1f
57954622f10SMohan Kumar M	add	r25,r25,r26
58054622f10SMohan Kumar M1:	mr	r3,r25
581b1576fecSAnton Blanchard	bl	relocate
5821cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
5831cb6e064STiejun Chen	/* IVPR needs to be set after relocation. */
5841cb6e064STiejun Chen	bl	init_core_book3e
5851cb6e064STiejun Chen#endif
586549e8152SPaul Mackerras#endif
58714cf11afSPaul Mackerras
58814cf11afSPaul Mackerras/*
589e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START.
59014cf11afSPaul Mackerras * This will leave some code in the first 256B of
59114cf11afSPaul Mackerras * real memory, which are reserved for software use.
59214cf11afSPaul Mackerras *
59314cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors.
59414cf11afSPaul Mackerras */
595549e8152SPaul Mackerras	li	r3,0			/* target addr */
5962d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
5972d27cfd3SBenjamin Herrenschmidt	tovirt(r3,r3)		/* on booke, we already run at PAGE_OFFSET */
5982d27cfd3SBenjamin Herrenschmidt#endif
599549e8152SPaul Mackerras	mr.	r4,r26			/* In some cases the loader may  */
600835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E)
601835c031cSTiejun Chen	tovirt(r4,r4)
602835c031cSTiejun Chen#endif
603e31aa453SPaul Mackerras	beq	9f			/* have already put us at zero */
60414cf11afSPaul Mackerras	li	r6,0x100		/* Start offset, the first 0x100 */
60514cf11afSPaul Mackerras					/* bytes were copied earlier.	 */
60614cf11afSPaul Mackerras
60711ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE
60854622f10SMohan Kumar M/*
60954622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the
6108b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable
61154622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START
61254622f10SMohan Kumar M */
6131cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
6141cb6e064STiejun Chen	tovirt(r26,r26)		/* on booke, we already run at PAGE_OFFSET */
6151cb6e064STiejun Chen#endif
616*57f26649SNicholas Piggin	lwz	r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26)
6178b8b0cc1SMilton Miller	cmplwi	cr0,r7,1
61854622f10SMohan Kumar M	bne	3f
61954622f10SMohan Kumar M
6201cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E
6211cb6e064STiejun Chen	LOAD_REG_ADDR(r5, __end_interrupts)
6221cb6e064STiejun Chen	LOAD_REG_ADDR(r11, _stext)
6231cb6e064STiejun Chen	sub	r5,r5,r11
6241cb6e064STiejun Chen#else
625c1fb6816SMichael Neuling	/* just copy interrupts */
626*57f26649SNicholas Piggin	LOAD_REG_IMMEDIATE(r5, FIXED_SYMBOL_ABS_ADDR(__end_interrupts))
6271cb6e064STiejun Chen#endif
62854622f10SMohan Kumar M	b	5f
62954622f10SMohan Kumar M3:
63054622f10SMohan Kumar M#endif
631*57f26649SNicholas Piggin	/* # bytes of memory to copy */
632*57f26649SNicholas Piggin	lis	r5,(ABS_ADDR(copy_to_here))@ha
633*57f26649SNicholas Piggin	addi	r5,r5,(ABS_ADDR(copy_to_here))@l
63454622f10SMohan Kumar M
635b1576fecSAnton Blanchard	bl	copy_and_flush		/* copy the first n bytes	 */
63614cf11afSPaul Mackerras					/* this includes the code being	 */
63714cf11afSPaul Mackerras					/* executed here.		 */
638*57f26649SNicholas Piggin	/* Jump to the copy of this code that we just made */
639*57f26649SNicholas Piggin	addis	r8,r3,(ABS_ADDR(4f))@ha
640*57f26649SNicholas Piggin	addi	r12,r8,(ABS_ADDR(4f))@l
641cc7efbf9SAnton Blanchard	mtctr	r12
64214cf11afSPaul Mackerras	bctr
64314cf11afSPaul Mackerras
644286e4f90SAnton Blanchard.balign 8
645573819e3SNicholas Pigginp_end: .llong _end - copy_to_here
64654622f10SMohan Kumar M
647573819e3SNicholas Piggin4:
648573819e3SNicholas Piggin	/*
649573819e3SNicholas Piggin	 * Now copy the rest of the kernel up to _end, add
650573819e3SNicholas Piggin	 * _end - copy_to_here to the copy limit and run again.
651573819e3SNicholas Piggin	 */
652*57f26649SNicholas Piggin	addis   r8,r26,(ABS_ADDR(p_end))@ha
653*57f26649SNicholas Piggin	ld      r8,(ABS_ADDR(p_end))@l(r8)
654573819e3SNicholas Piggin	add	r5,r5,r8
655b1576fecSAnton Blanchard5:	bl	copy_and_flush		/* copy the rest */
656e31aa453SPaul Mackerras
657b1576fecSAnton Blanchard9:	b	start_here_multiplatform
658e31aa453SPaul Mackerras
65914cf11afSPaul Mackerras/*
66014cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0
66114cf11afSPaul Mackerras * and flush and invalidate the caches as needed.
66214cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset
66314cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5.
66414cf11afSPaul Mackerras *
66514cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr
66614cf11afSPaul Mackerras */
66714cf11afSPaul Mackerras_GLOBAL(copy_and_flush)
66814cf11afSPaul Mackerras	addi	r5,r5,-8
66914cf11afSPaul Mackerras	addi	r6,r6,-8
6705a2fe38dSOlof Johansson4:	li	r0,8			/* Use the smallest common	*/
67114cf11afSPaul Mackerras					/* denominator cache line	*/
67214cf11afSPaul Mackerras					/* size.  This results in	*/
67314cf11afSPaul Mackerras					/* extra cache line flushes	*/
67414cf11afSPaul Mackerras					/* but operation is correct.	*/
67514cf11afSPaul Mackerras					/* Can't get cache line size	*/
67614cf11afSPaul Mackerras					/* from NACA as it is being	*/
67714cf11afSPaul Mackerras					/* moved too.			*/
67814cf11afSPaul Mackerras
67914cf11afSPaul Mackerras	mtctr	r0			/* put # words/line in ctr	*/
68014cf11afSPaul Mackerras3:	addi	r6,r6,8			/* copy a cache line		*/
68114cf11afSPaul Mackerras	ldx	r0,r6,r4
68214cf11afSPaul Mackerras	stdx	r0,r6,r3
68314cf11afSPaul Mackerras	bdnz	3b
68414cf11afSPaul Mackerras	dcbst	r6,r3			/* write it to memory		*/
68514cf11afSPaul Mackerras	sync
68614cf11afSPaul Mackerras	icbi	r6,r3			/* flush the icache line	*/
68714cf11afSPaul Mackerras	cmpld	0,r6,r5
68814cf11afSPaul Mackerras	blt	4b
68914cf11afSPaul Mackerras	sync
69014cf11afSPaul Mackerras	addi	r5,r5,8
69114cf11afSPaul Mackerras	addi	r6,r6,8
69229ce3c50SMichael Neuling	isync
69314cf11afSPaul Mackerras	blr
69414cf11afSPaul Mackerras
69514cf11afSPaul Mackerras.align 8
69614cf11afSPaul Mackerrascopy_to_here:
69714cf11afSPaul Mackerras
69814cf11afSPaul Mackerras#ifdef CONFIG_SMP
69914cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC
70014cf11afSPaul Mackerras/*
70114cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which
70214cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below.
70314cf11afSPaul Mackerras */
70414cf11afSPaul Mackerras	.section ".text";
70514cf11afSPaul Mackerras	.align 2 ;
70614cf11afSPaul Mackerras
70735499c01SPaul Mackerras	.globl	__secondary_start_pmac_0
70835499c01SPaul Mackerras__secondary_start_pmac_0:
70935499c01SPaul Mackerras	/* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */
71035499c01SPaul Mackerras	li	r24,0
71135499c01SPaul Mackerras	b	1f
71214cf11afSPaul Mackerras	li	r24,1
71335499c01SPaul Mackerras	b	1f
71414cf11afSPaul Mackerras	li	r24,2
71535499c01SPaul Mackerras	b	1f
71614cf11afSPaul Mackerras	li	r24,3
71735499c01SPaul Mackerras1:
71814cf11afSPaul Mackerras
71914cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start)
72014cf11afSPaul Mackerras	/* turn on 64-bit mode */
721b1576fecSAnton Blanchard	bl	enable_64b_mode
72214cf11afSPaul Mackerras
723c478b581SBenjamin Herrenschmidt	li	r0,0
724c478b581SBenjamin Herrenschmidt	mfspr	r3,SPRN_HID4
725c478b581SBenjamin Herrenschmidt	rldimi	r3,r0,40,23	/* clear bit 23 (rm_ci) */
726c478b581SBenjamin Herrenschmidt	sync
727c478b581SBenjamin Herrenschmidt	mtspr	SPRN_HID4,r3
728c478b581SBenjamin Herrenschmidt	isync
729c478b581SBenjamin Herrenschmidt	sync
730c478b581SBenjamin Herrenschmidt	slbia
731c478b581SBenjamin Herrenschmidt
732e31aa453SPaul Mackerras	/* get TOC pointer (real address) */
733b1576fecSAnton Blanchard	bl	relative_toc
7341fbe9cf2SAnton Blanchard	tovirt(r2,r2)
735e31aa453SPaul Mackerras
73614cf11afSPaul Mackerras	/* Copy some CPU settings from CPU 0 */
737b1576fecSAnton Blanchard	bl	__restore_cpu_ppc970
73814cf11afSPaul Mackerras
73914cf11afSPaul Mackerras	/* pSeries do that early though I don't think we really need it */
74014cf11afSPaul Mackerras	mfmsr	r3
74114cf11afSPaul Mackerras	ori	r3,r3,MSR_RI
74214cf11afSPaul Mackerras	mtmsrd	r3			/* RI on */
74314cf11afSPaul Mackerras
74414cf11afSPaul Mackerras	/* Set up a paca value for this processor. */
7451426d5a3SMichael Ellerman	LOAD_REG_ADDR(r4,paca)		/* Load paca pointer		*/
7461426d5a3SMichael Ellerman	ld	r4,0(r4)		/* Get base vaddr of paca array	*/
74714cf11afSPaul Mackerras	mulli	r13,r24,PACA_SIZE	/* Calculate vaddr of right paca */
74814cf11afSPaul Mackerras	add	r13,r13,r4		/* for this processor.		*/
7492dd60d79SBenjamin Herrenschmidt	SET_PACA(r13)			/* Save vaddr of paca in an SPRG*/
75014cf11afSPaul Mackerras
75162cc67b9SBenjamin Herrenschmidt	/* Mark interrupts soft and hard disabled (they might be enabled
75262cc67b9SBenjamin Herrenschmidt	 * in the PACA when doing hotplug)
75362cc67b9SBenjamin Herrenschmidt	 */
75462cc67b9SBenjamin Herrenschmidt	li	r0,0
75562cc67b9SBenjamin Herrenschmidt	stb	r0,PACASOFTIRQEN(r13)
7567230c564SBenjamin Herrenschmidt	li	r0,PACA_IRQ_HARD_DIS
7577230c564SBenjamin Herrenschmidt	stb	r0,PACAIRQHAPPENED(r13)
75862cc67b9SBenjamin Herrenschmidt
75914cf11afSPaul Mackerras	/* Create a temp kernel stack for use before relocation is on.	*/
76014cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
76114cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
76214cf11afSPaul Mackerras
763c705677eSStephen Rothwell	b	__secondary_start
76414cf11afSPaul Mackerras
76514cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */
76614cf11afSPaul Mackerras
76714cf11afSPaul Mackerras/*
76814cf11afSPaul Mackerras * This function is called after the master CPU has released the
76914cf11afSPaul Mackerras * secondary processors.  The execution environment is relocation off.
77014cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at
77114cf11afSPaul Mackerras * this point:
77214cf11afSPaul Mackerras *   1. Processor number
77314cf11afSPaul Mackerras *   2. Segment table pointer (virtual address)
77414cf11afSPaul Mackerras * On entry the following are set:
7754f8cf36fSBenjamin Herrenschmidt *   r1	       = stack pointer (real addr of temp stack)
77614cf11afSPaul Mackerras *   r24       = cpu# (in Linux terms)
77714cf11afSPaul Mackerras *   r13       = paca virtual address
778ee43eb78SBenjamin Herrenschmidt *   SPRG_PACA = paca virtual address
77914cf11afSPaul Mackerras */
7802d27cfd3SBenjamin Herrenschmidt	.section ".text";
7812d27cfd3SBenjamin Herrenschmidt	.align 2 ;
7822d27cfd3SBenjamin Herrenschmidt
783fc68e869SStephen Rothwell	.globl	__secondary_start
784c705677eSStephen Rothwell__secondary_start:
785799d6046SPaul Mackerras	/* Set thread priority to MEDIUM */
786799d6046SPaul Mackerras	HMT_MEDIUM
78714cf11afSPaul Mackerras
7884f8cf36fSBenjamin Herrenschmidt	/* Initialize the kernel stack */
789e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, current_set)
79014cf11afSPaul Mackerras	sldi	r28,r24,3		/* get current_set[cpu#]	 */
79154a83404SMichael Neuling	ldx	r14,r3,r28
79254a83404SMichael Neuling	addi	r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD
79354a83404SMichael Neuling	std	r14,PACAKSAVE(r13)
79414cf11afSPaul Mackerras
795376af594SMichael Ellerman	/* Do early setup for that CPU (SLB and hash table pointer) */
796b1576fecSAnton Blanchard	bl	early_setup_secondary
797f761622eSMatt Evans
79854a83404SMichael Neuling	/*
79954a83404SMichael Neuling	 * setup the new stack pointer, but *don't* use this until
80054a83404SMichael Neuling	 * translation is on.
80154a83404SMichael Neuling	 */
80254a83404SMichael Neuling	mr	r1, r14
80354a83404SMichael Neuling
804799d6046SPaul Mackerras	/* Clear backchain so we get nice backtraces */
80514cf11afSPaul Mackerras	li	r7,0
80614cf11afSPaul Mackerras	mtlr	r7
80714cf11afSPaul Mackerras
8087230c564SBenjamin Herrenschmidt	/* Mark interrupts soft and hard disabled (they might be enabled
8097230c564SBenjamin Herrenschmidt	 * in the PACA when doing hotplug)
8107230c564SBenjamin Herrenschmidt	 */
8114f8cf36fSBenjamin Herrenschmidt	stb	r7,PACASOFTIRQEN(r13)
8127230c564SBenjamin Herrenschmidt	li	r0,PACA_IRQ_HARD_DIS
8137230c564SBenjamin Herrenschmidt	stb	r0,PACAIRQHAPPENED(r13)
8144f8cf36fSBenjamin Herrenschmidt
81514cf11afSPaul Mackerras	/* enable MMU and jump to start_secondary */
816ad0289e4SAnton Blanchard	LOAD_REG_ADDR(r3, start_secondary_prolog)
817e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
818d04c56f7SPaul Mackerras
819b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
820b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
8212d27cfd3SBenjamin Herrenschmidt	RFI
82214cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
82314cf11afSPaul Mackerras
82414cf11afSPaul Mackerras/*
82514cf11afSPaul Mackerras * Running with relocation on at this point.  All we want to do is
826e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address
827e31aa453SPaul Mackerras * before going into C code.
82814cf11afSPaul Mackerras */
829ad0289e4SAnton Blanchardstart_secondary_prolog:
830e31aa453SPaul Mackerras	ld	r2,PACATOC(r13)
83114cf11afSPaul Mackerras	li	r3,0
83214cf11afSPaul Mackerras	std	r3,0(r1)		/* Zero the stack frame pointer	*/
833b1576fecSAnton Blanchard	bl	start_secondary
834799d6046SPaul Mackerras	b	.
8358dbce53cSVaidyanathan Srinivasan/*
8368dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary
8378dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up
8388dbce53cSVaidyanathan Srinivasan * from cede in cpu offline.
8398dbce53cSVaidyanathan Srinivasan */
8408dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume)
8418dbce53cSVaidyanathan Srinivasan	ld	r1,PACAKSAVE(r13)	/* Reload kernel stack pointer */
8428dbce53cSVaidyanathan Srinivasan	li	r3,0
8438dbce53cSVaidyanathan Srinivasan	std	r3,0(r1)		/* Zero the stack frame pointer	*/
844b1576fecSAnton Blanchard	bl	start_secondary
8458dbce53cSVaidyanathan Srinivasan	b	.
84614cf11afSPaul Mackerras#endif
84714cf11afSPaul Mackerras
84814cf11afSPaul Mackerras/*
84914cf11afSPaul Mackerras * This subroutine clobbers r11 and r12
85014cf11afSPaul Mackerras */
8516a3bab90SAnton Blanchardenable_64b_mode:
85214cf11afSPaul Mackerras	mfmsr	r11			/* grab the current MSR */
8532d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
8542d27cfd3SBenjamin Herrenschmidt	oris	r11,r11,0x8000		/* CM bit set, we'll set ICM later */
8552d27cfd3SBenjamin Herrenschmidt	mtmsr	r11
8562d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */
8579f0b0793SMichael Ellerman	li	r12,(MSR_64BIT | MSR_ISF)@highest
858e31aa453SPaul Mackerras	sldi	r12,r12,48
85914cf11afSPaul Mackerras	or	r11,r11,r12
86014cf11afSPaul Mackerras	mtmsrd	r11
86114cf11afSPaul Mackerras	isync
8622d27cfd3SBenjamin Herrenschmidt#endif
86314cf11afSPaul Mackerras	blr
86414cf11afSPaul Mackerras
86514cf11afSPaul Mackerras/*
866e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected
867e31aa453SPaul Mackerras * by the toolchain).  It computes the correct value for wherever we
868e31aa453SPaul Mackerras * are running at the moment, using position-independent code.
8691fbe9cf2SAnton Blanchard *
8701fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the
8711fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before
8721fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise
8731fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and
8741fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call
8751fbe9cf2SAnton Blanchard * sites to handle this.
876e31aa453SPaul Mackerras */
877e31aa453SPaul Mackerras_GLOBAL(relative_toc)
878e31aa453SPaul Mackerras	mflr	r0
879e31aa453SPaul Mackerras	bcl	20,31,$+4
880e550592eSBenjamin Herrenschmidt0:	mflr	r11
881e550592eSBenjamin Herrenschmidt	ld	r2,(p_toc - 0b)(r11)
882e550592eSBenjamin Herrenschmidt	add	r2,r2,r11
883e31aa453SPaul Mackerras	mtlr	r0
884e31aa453SPaul Mackerras	blr
885e31aa453SPaul Mackerras
8865b63fee1SAnton Blanchard.balign 8
887e31aa453SPaul Mackerrasp_toc:	.llong	__toc_start + 0x8000 - 0b
888e31aa453SPaul Mackerras
889e31aa453SPaul Mackerras/*
89014cf11afSPaul Mackerras * This is where the main kernel code starts.
89114cf11afSPaul Mackerras */
8926a3bab90SAnton Blanchardstart_here_multiplatform:
8931fbe9cf2SAnton Blanchard	/* set up the TOC */
894b1576fecSAnton Blanchard	bl      relative_toc
8951fbe9cf2SAnton Blanchard	tovirt(r2,r2)
89614cf11afSPaul Mackerras
89714cf11afSPaul Mackerras	/* Clear out the BSS. It may have been done in prom_init,
89814cf11afSPaul Mackerras	 * already but that's irrelevant since prom_init will soon
89914cf11afSPaul Mackerras	 * be detached from the kernel completely. Besides, we need
90014cf11afSPaul Mackerras	 * to clear it now for kexec-style entry.
90114cf11afSPaul Mackerras	 */
902e31aa453SPaul Mackerras	LOAD_REG_ADDR(r11,__bss_stop)
903e31aa453SPaul Mackerras	LOAD_REG_ADDR(r8,__bss_start)
90414cf11afSPaul Mackerras	sub	r11,r11,r8		/* bss size			*/
90514cf11afSPaul Mackerras	addi	r11,r11,7		/* round up to an even double word */
906e31aa453SPaul Mackerras	srdi.	r11,r11,3		/* shift right by 3		*/
90714cf11afSPaul Mackerras	beq	4f
90814cf11afSPaul Mackerras	addi	r8,r8,-8
90914cf11afSPaul Mackerras	li	r0,0
91014cf11afSPaul Mackerras	mtctr	r11			/* zero this many doublewords	*/
91114cf11afSPaul Mackerras3:	stdu	r0,8(r8)
91214cf11afSPaul Mackerras	bdnz	3b
91314cf11afSPaul Mackerras4:
91414cf11afSPaul Mackerras
915daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
916daea1175SBenjamin Herrenschmidt	/* Setup OPAL entry */
917ab7f961aSBenjamin Herrenschmidt	LOAD_REG_ADDR(r11, opal)
918daea1175SBenjamin Herrenschmidt	std	r28,0(r11);
919daea1175SBenjamin Herrenschmidt	std	r29,8(r11);
920daea1175SBenjamin Herrenschmidt#endif
921daea1175SBenjamin Herrenschmidt
9222d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E
92314cf11afSPaul Mackerras	mfmsr	r6
92414cf11afSPaul Mackerras	ori	r6,r6,MSR_RI
92514cf11afSPaul Mackerras	mtmsrd	r6			/* RI on */
9262d27cfd3SBenjamin Herrenschmidt#endif
92714cf11afSPaul Mackerras
928549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE
929549e8152SPaul Mackerras	/* Save the physical address we're running at in kernstart_addr */
930549e8152SPaul Mackerras	LOAD_REG_ADDR(r4, kernstart_addr)
931549e8152SPaul Mackerras	clrldi	r0,r25,2
932549e8152SPaul Mackerras	std	r0,0(r4)
933549e8152SPaul Mackerras#endif
934549e8152SPaul Mackerras
935e31aa453SPaul Mackerras	/* The following gets the stack set up with the regs */
93614cf11afSPaul Mackerras	/* pointing to the real addr of the kernel stack.  This is   */
93714cf11afSPaul Mackerras	/* all done to support the C function call below which sets  */
93814cf11afSPaul Mackerras	/* up the htab.  This is done because we have relocated the  */
93914cf11afSPaul Mackerras	/* kernel but are still running in real mode. */
94014cf11afSPaul Mackerras
941e31aa453SPaul Mackerras	LOAD_REG_ADDR(r3,init_thread_union)
94214cf11afSPaul Mackerras
943e31aa453SPaul Mackerras	/* set up a stack pointer */
94414cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
94514cf11afSPaul Mackerras	li	r0,0
94614cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
94714cf11afSPaul Mackerras
948376af594SMichael Ellerman	/*
949376af594SMichael Ellerman	 * Do very early kernel initializations, including initial hash table
950376af594SMichael Ellerman	 * and SLB setup before we turn on relocation.
951376af594SMichael Ellerman	 */
95214cf11afSPaul Mackerras
95314cf11afSPaul Mackerras	/* Restore parameters passed from prom_init/kexec */
95414cf11afSPaul Mackerras	mr	r3,r31
955b1576fecSAnton Blanchard	bl	early_setup		/* also sets r13 and SPRG_PACA */
95614cf11afSPaul Mackerras
957ad0289e4SAnton Blanchard	LOAD_REG_ADDR(r3, start_here_common)
958e31aa453SPaul Mackerras	ld	r4,PACAKMSR(r13)
959b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
960b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
9612d27cfd3SBenjamin Herrenschmidt	RFI
96214cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
96314cf11afSPaul Mackerras
96414cf11afSPaul Mackerras	/* This is where all platforms converge execution */
965ad0289e4SAnton Blanchard
966ad0289e4SAnton Blanchardstart_here_common:
96714cf11afSPaul Mackerras	/* relocation is on at this point */
96814cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
96914cf11afSPaul Mackerras
970e31aa453SPaul Mackerras	/* Load the TOC (virtual address) */
971e31aa453SPaul Mackerras	ld	r2,PACATOC(r13)
97214cf11afSPaul Mackerras
9737230c564SBenjamin Herrenschmidt	/* Mark interrupts soft and hard disabled (they might be enabled
9747230c564SBenjamin Herrenschmidt	 * in the PACA when doing hotplug)
9757230c564SBenjamin Herrenschmidt	 */
9767230c564SBenjamin Herrenschmidt	li	r0,0
9777230c564SBenjamin Herrenschmidt	stb	r0,PACASOFTIRQEN(r13)
9787230c564SBenjamin Herrenschmidt	li	r0,PACA_IRQ_HARD_DIS
9797230c564SBenjamin Herrenschmidt	stb	r0,PACAIRQHAPPENED(r13)
98014cf11afSPaul Mackerras
9817230c564SBenjamin Herrenschmidt	/* Generic kernel entry */
982b1576fecSAnton Blanchard	bl	start_kernel
98314cf11afSPaul Mackerras
984f1870f77SAnton Blanchard	/* Not reached */
985f1870f77SAnton Blanchard	BUG_OPCODE
98614cf11afSPaul Mackerras
98714cf11afSPaul Mackerras/*
98814cf11afSPaul Mackerras * We put a few things here that have to be page-aligned.
98914cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned.
99014cf11afSPaul Mackerras */
99114cf11afSPaul Mackerras	.section ".bss"
99243a5c684SAneesh Kumar K.V/*
99343a5c684SAneesh Kumar K.V * pgd dir should be aligned to PGD_TABLE_SIZE which is 64K.
99443a5c684SAneesh Kumar K.V * We will need to find a better way to fix this
99543a5c684SAneesh Kumar K.V */
99643a5c684SAneesh Kumar K.V	.align	16
99714cf11afSPaul Mackerras
99814cf11afSPaul Mackerras	.globl	swapper_pg_dir
99914cf11afSPaul Mackerrasswapper_pg_dir:
1000ee7a76daSStephen Rothwell	.space	PGD_TABLE_SIZE
100143a5c684SAneesh Kumar K.V
100243a5c684SAneesh Kumar K.V	.globl	empty_zero_page
100343a5c684SAneesh Kumar K.Vempty_zero_page:
100443a5c684SAneesh Kumar K.V	.space	PAGE_SIZE
1005