114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 150ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 160ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 170ebc4cdaSBenjamin Herrenschmidt * variants. 1814cf11afSPaul Mackerras * 1914cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 2014cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2114cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2214cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2314cf11afSPaul Mackerras */ 2414cf11afSPaul Mackerras 2514cf11afSPaul Mackerras#include <linux/threads.h> 26c141611fSPaul Gortmaker#include <linux/init.h> 27b5bbeb23SPaul Mackerras#include <asm/reg.h> 2814cf11afSPaul Mackerras#include <asm/page.h> 2914cf11afSPaul Mackerras#include <asm/mmu.h> 3014cf11afSPaul Mackerras#include <asm/ppc_asm.h> 3157f26649SNicholas Piggin#include <asm/head-64.h> 3214cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3314cf11afSPaul Mackerras#include <asm/bug.h> 3414cf11afSPaul Mackerras#include <asm/cputable.h> 3514cf11afSPaul Mackerras#include <asm/setup.h> 3614cf11afSPaul Mackerras#include <asm/hvcall.h> 376cb7bfebSDavid Gibson#include <asm/thread_info.h> 383f639ee8SStephen Rothwell#include <asm/firmware.h> 3916a15a30SStephen Rothwell#include <asm/page_64.h> 40945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 412191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 4246f52210SStephen Rothwell#include <asm/ptrace.h> 437230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 446becef7eSchenhui zhao#include <asm/cputhreads.h> 457a25d912SScott Wood#include <asm/ppc-opcode.h> 469445aa1aSAl Viro#include <asm/export.h> 472c86cd18SChristophe Leroy#include <asm/feature-fixups.h> 4814cf11afSPaul Mackerras 4925985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 500ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 510ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 5214cf11afSPaul Mackerras */ 5314cf11afSPaul Mackerras 5414cf11afSPaul Mackerras/* 5514cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 560ebc4cdaSBenjamin Herrenschmidt * 570ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 5814cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 59339a3293SNicholas Piggin * 2. The primary CPU enters at __start. 60339a3293SNicholas Piggin * 3. If the RTAS supports "query-cpu-stopped-state", then secondary 61339a3293SNicholas Piggin * CPUs will enter as directed by "start-cpu" RTAS call, which is 62339a3293SNicholas Piggin * generic_secondary_smp_init, with PIR in r3. 63339a3293SNicholas Piggin * 4. Else the secondary CPUs will enter at secondary_hold (0x60) as 64339a3293SNicholas Piggin * directed by the "start-cpu" RTS call, with PIR in r3. 6527f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 66339a3293SNicholas Piggin * 1. The MMU is off, processor in HV mode. 67339a3293SNicholas Piggin * 2. The primary CPU enters at 0 with device-tree in r3, OPAL base 68339a3293SNicholas Piggin * in r8, and entry in r9 for debugging purposes. 69339a3293SNicholas Piggin * 3. Secondary CPUs enter as directed by OPAL_START_CPU call, which 70339a3293SNicholas Piggin * is at generic_secondary_smp_init, with PIR in r3. 7114cf11afSPaul Mackerras * 720ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 730ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 740ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 7514cf11afSPaul Mackerras */ 7614cf11afSPaul Mackerras 7757f26649SNicholas PigginOPEN_FIXED_SECTION(first_256B, 0x0, 0x100) 7857f26649SNicholas PigginUSE_FIXED_SECTION(first_256B) 7957f26649SNicholas Piggin /* 8057f26649SNicholas Piggin * Offsets are relative from the start of fixed section, and 8157f26649SNicholas Piggin * first_256B starts at 0. Offsets are a bit easier to use here 8257f26649SNicholas Piggin * than the fixed section entry macros. 8357f26649SNicholas Piggin */ 8457f26649SNicholas Piggin . = 0x0 8514cf11afSPaul Mackerras_GLOBAL(__start) 8614cf11afSPaul Mackerras /* NOP this out unconditionally */ 8714cf11afSPaul MackerrasBEGIN_FTR_SECTION 885c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 89b1576fecSAnton Blanchard b __start_initialization_multiplatform 9014cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 9114cf11afSPaul Mackerras 9214cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 9314cf11afSPaul Mackerras trap 9414cf11afSPaul Mackerras 952751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 962751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 972751b628SAnton Blanchard * should jump to. 981f6a93e4SPaul Mackerras */ 997d4151b5SOlof Johansson .balign 8 10014cf11afSPaul Mackerras .globl __secondary_hold_spinloop 10114cf11afSPaul Mackerras__secondary_hold_spinloop: 102eb039161STobin C. Harding .8byte 0x0 10314cf11afSPaul Mackerras 10414cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 10514cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 10614cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 10714cf11afSPaul Mackerras__secondary_hold_acknowledge: 108eb039161STobin C. Harding .8byte 0x0 10914cf11afSPaul Mackerras 110928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 1118b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 1128b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 1138b8b0cc1SMilton Miller * is used by kexec-tools to keep the the kdump kernel in the 1148b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1158b8b0cc1SMilton Miller * observing the alignment requirement. 1168b8b0cc1SMilton Miller */ 11770839d20SNicholas Piggin 11870839d20SNicholas Piggin#ifdef CONFIG_RELOCATABLE_TEST 11970839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 1 /* Test relocation, do not copy to 0 */ 12070839d20SNicholas Piggin#else 12170839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 0x72756e30 /* "run0" -- relocate to 0 by default */ 12270839d20SNicholas Piggin#endif 12370839d20SNicholas Piggin 1248b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1258b8b0cc1SMilton Miller . = 0x5c 1268b8b0cc1SMilton Miller .globl __run_at_load 1278b8b0cc1SMilton Miller__run_at_load: 12857f26649SNicholas PigginDEFINE_FIXED_SYMBOL(__run_at_load) 12970839d20SNicholas Piggin .long RUN_AT_LOAD_DEFAULT 1308b8b0cc1SMilton Miller#endif 1318b8b0cc1SMilton Miller 13214cf11afSPaul Mackerras . = 0x60 13314cf11afSPaul Mackerras/* 13475423b7bSGeoff Levand * The following code is used to hold secondary processors 13575423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 13614cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 13714cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 13814cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1391f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1401f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 14114cf11afSPaul Mackerras */ 1421f6a93e4SPaul Mackerras .globl __secondary_hold 1431f6a93e4SPaul Mackerras__secondary_hold: 1445c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 1452d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 14614cf11afSPaul Mackerras mfmsr r24 14714cf11afSPaul Mackerras ori r24,r24,MSR_RI 14814cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1492d27cfd3SBenjamin Herrenschmidt#endif 150f1870f77SAnton Blanchard /* Grab our physical cpu number */ 15114cf11afSPaul Mackerras mr r24,r3 15296f013feSJimi Xenidis /* stash r4 for book3e */ 15396f013feSJimi Xenidis mr r25,r4 15414cf11afSPaul Mackerras 15514cf11afSPaul Mackerras /* Tell the master cpu we're here */ 15614cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 15714cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 15857f26649SNicholas Piggin std r24,(ABS_ADDR(__secondary_hold_acknowledge))(0) 15914cf11afSPaul Mackerras sync 16014cf11afSPaul Mackerras 16196f013feSJimi Xenidis li r26,0 16296f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 16396f013feSJimi Xenidis tovirt(r26,r26) 16496f013feSJimi Xenidis#endif 16514cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 16657f26649SNicholas Piggin100: ld r12,(ABS_ADDR(__secondary_hold_spinloop))(r26) 167cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1681f6a93e4SPaul Mackerras beq 100b 16914cf11afSPaul Mackerras 170da665885SThiago Jung Bauermann#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE) 17196f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 172cc7efbf9SAnton Blanchard tovirt(r12,r12) 17396f013feSJimi Xenidis#endif 174cc7efbf9SAnton Blanchard mtctr r12 17514cf11afSPaul Mackerras mr r3,r24 17696f013feSJimi Xenidis /* 17796f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 17896f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 17996f013feSJimi Xenidis */ 18096f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E 18196f013feSJimi Xenidis mr r4,r25 18296f013feSJimi Xenidis#else 1832d27cfd3SBenjamin Herrenschmidt li r4,0 18496f013feSJimi Xenidis#endif 185dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 186dd797738SBenjamin Herrenschmidt isync 187758438a7SMichael Ellerman bctr 18814cf11afSPaul Mackerras#else 18914cf11afSPaul Mackerras BUG_OPCODE 19014cf11afSPaul Mackerras#endif 19157f26649SNicholas PigginCLOSE_FIXED_SECTION(first_256B) 19214cf11afSPaul Mackerras 19314cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 19414cf11afSPaul Mackerras .section ".toc","aw" 19514cf11afSPaul Mackerrasexception_marker: 19614cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 19757f26649SNicholas Piggin .previous 19814cf11afSPaul Mackerras 19914cf11afSPaul Mackerras/* 2000ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 2010ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 2020ebc4cdaSBenjamin Herrenschmidt * this compilation unit 20314cf11afSPaul Mackerras */ 2040ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 2050ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 20657f26649SNicholas Piggin#else 20757f26649SNicholas PigginOPEN_TEXT_SECTION(0x100) 2081f6a93e4SPaul Mackerras#endif 20914cf11afSPaul Mackerras 21057f26649SNicholas PigginUSE_TEXT_SECTION() 21157f26649SNicholas Piggin 212e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E 213d17799f9Schenhui zhao/* 2146becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu 2156becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default. 2166becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID] 2176becef7eSchenhui zhao * bit field. 2186becef7eSchenhui zhao */ 2196becef7eSchenhui zhao .globl booting_thread_hwid 2206becef7eSchenhui zhaobooting_thread_hwid: 2216becef7eSchenhui zhao .long INVALID_THREAD_HWID 2226becef7eSchenhui zhao .align 3 2236becef7eSchenhui zhao/* 2246becef7eSchenhui zhao * start a thread in the same core 2256becef7eSchenhui zhao * input parameters: 2266becef7eSchenhui zhao * r3 = the thread physical id 2276becef7eSchenhui zhao * r4 = the entry point where thread starts 2286becef7eSchenhui zhao */ 2296becef7eSchenhui zhao_GLOBAL(book3e_start_thread) 2306becef7eSchenhui zhao LOAD_REG_IMMEDIATE(r5, MSR_KERNEL) 231f87f253bSNicholas Piggin cmpwi r3, 0 2326becef7eSchenhui zhao beq 10f 233f87f253bSNicholas Piggin cmpwi r3, 1 2346becef7eSchenhui zhao beq 11f 2356becef7eSchenhui zhao /* If the thread id is invalid, just exit. */ 2366becef7eSchenhui zhao b 13f 2376becef7eSchenhui zhao10: 2387a25d912SScott Wood MTTMR(TMRN_IMSR0, 5) 2397a25d912SScott Wood MTTMR(TMRN_INIA0, 4) 2406becef7eSchenhui zhao b 12f 2416becef7eSchenhui zhao11: 2427a25d912SScott Wood MTTMR(TMRN_IMSR1, 5) 2437a25d912SScott Wood MTTMR(TMRN_INIA1, 4) 2446becef7eSchenhui zhao12: 2456becef7eSchenhui zhao isync 2466becef7eSchenhui zhao li r6, 1 2476becef7eSchenhui zhao sld r6, r6, r3 2486becef7eSchenhui zhao mtspr SPRN_TENS, r6 2496becef7eSchenhui zhao13: 2506becef7eSchenhui zhao blr 2516becef7eSchenhui zhao 2526becef7eSchenhui zhao/* 253d17799f9Schenhui zhao * stop a thread in the same core 254d17799f9Schenhui zhao * input parameter: 255d17799f9Schenhui zhao * r3 = the thread physical id 256d17799f9Schenhui zhao */ 257d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread) 258f87f253bSNicholas Piggin cmpwi r3, 0 259d17799f9Schenhui zhao beq 10f 260f87f253bSNicholas Piggin cmpwi r3, 1 261d17799f9Schenhui zhao beq 10f 262d17799f9Schenhui zhao /* If the thread id is invalid, just exit. */ 263d17799f9Schenhui zhao b 13f 264d17799f9Schenhui zhao10: 265d17799f9Schenhui zhao li r4, 1 266d17799f9Schenhui zhao sld r4, r4, r3 267d17799f9Schenhui zhao mtspr SPRN_TENC, r4 268d17799f9Schenhui zhao13: 269d17799f9Schenhui zhao blr 270d17799f9Schenhui zhao 271e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 272f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 273f34b3e19SScott Wood 274e16c8765SAndy Fleming /* Enable branch prediction */ 275e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 276e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 277e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 278e16c8765SAndy Fleming isync 279e16c8765SAndy Fleming 280e16c8765SAndy Fleming /* 281e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 282e16c8765SAndy Fleming * 283e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 284e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 285e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 286e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 287e16c8765SAndy Fleming * continuous. 288f34b3e19SScott Wood * 289f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 290f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 291f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 292f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 293f34b3e19SScott Wood * getting information into the thread and the alternatives 294f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 295f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 296f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 297f34b3e19SScott Wood * thread in Linux. 298e16c8765SAndy Fleming */ 299f34b3e19SScott Wood 300e16c8765SAndy Fleming mfspr r3, SPRN_PIR 301f34b3e19SScott Wood cmpwi r4,0 302f34b3e19SScott Wood bne 1f 303e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 304e16c8765SAndy Fleming mtspr SPRN_PIR, r3 305f34b3e19SScott Wood1: 306e16c8765SAndy Fleming#endif 307e16c8765SAndy Fleming 3082d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init) 30914cf11afSPaul Mackerras mr r24,r3 31014cf11afSPaul Mackerras 31114cf11afSPaul Mackerras /* turn on 64-bit mode */ 312b1576fecSAnton Blanchard bl enable_64b_mode 31314cf11afSPaul Mackerras 3142d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 315b1576fecSAnton Blanchard bl relative_toc 3161fbe9cf2SAnton Blanchard tovirt(r2,r2) 317e31aa453SPaul Mackerras 3182d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3192d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3202d27cfd3SBenjamin Herrenschmidt mr r3,r24 321b1576fecSAnton Blanchard bl book3e_secondary_thread_init 3222d27cfd3SBenjamin Herrenschmidt#endif 3232d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 3242d27cfd3SBenjamin Herrenschmidt 3252d27cfd3SBenjamin Herrenschmidt/* 3262d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 3272d27cfd3SBenjamin Herrenschmidt * in the following code. 3282d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 3292d27cfd3SBenjamin Herrenschmidt * 3302d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 3312d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 3322d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 3332d27cfd3SBenjamin Herrenschmidt */ 3342d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 3355c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 3362d27cfd3SBenjamin Herrenschmidt mr r24,r3 3372d27cfd3SBenjamin Herrenschmidt mr r25,r4 3382d27cfd3SBenjamin Herrenschmidt 3392d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 340b1576fecSAnton Blanchard bl enable_64b_mode 3412d27cfd3SBenjamin Herrenschmidt 3422d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 343b1576fecSAnton Blanchard bl relative_toc 3441fbe9cf2SAnton Blanchard tovirt(r2,r2) 3452d27cfd3SBenjamin Herrenschmidt 3462d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 3472d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3482d27cfd3SBenjamin Herrenschmidt mr r3,r24 3492d27cfd3SBenjamin Herrenschmidt mr r4,r25 350b1576fecSAnton Blanchard bl book3e_secondary_core_init 3516becef7eSchenhui zhao 3526becef7eSchenhui zhao/* 3536becef7eSchenhui zhao * After common core init has finished, check if the current thread is the 3546becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the 3556becef7eSchenhui zhao * current thread. 3566becef7eSchenhui zhao */ 3576becef7eSchenhui zhao LOAD_REG_ADDR(r4, booting_thread_hwid) 3586becef7eSchenhui zhao lwz r3, 0(r4) 3596becef7eSchenhui zhao li r5, INVALID_THREAD_HWID 3606becef7eSchenhui zhao cmpw r3, r5 3616becef7eSchenhui zhao beq 20f 3626becef7eSchenhui zhao 3636becef7eSchenhui zhao /* 3646becef7eSchenhui zhao * The value of booting_thread_hwid has been stored in r3, 3656becef7eSchenhui zhao * so make it invalid. 3666becef7eSchenhui zhao */ 3676becef7eSchenhui zhao stw r5, 0(r4) 3686becef7eSchenhui zhao 3696becef7eSchenhui zhao /* 3706becef7eSchenhui zhao * Get the current thread id and check if it is the one we wanted. 3716becef7eSchenhui zhao * If not, start the one specified in booting_thread_hwid and stop 3726becef7eSchenhui zhao * the current thread. 3736becef7eSchenhui zhao */ 3746becef7eSchenhui zhao mfspr r8, SPRN_TIR 3756becef7eSchenhui zhao cmpw r3, r8 3766becef7eSchenhui zhao beq 20f 3776becef7eSchenhui zhao 3786becef7eSchenhui zhao /* start the specified thread */ 3796becef7eSchenhui zhao LOAD_REG_ADDR(r5, fsl_secondary_thread_init) 3806becef7eSchenhui zhao ld r4, 0(r5) 3816becef7eSchenhui zhao bl book3e_start_thread 3826becef7eSchenhui zhao 3836becef7eSchenhui zhao /* stop the current thread */ 3846becef7eSchenhui zhao mr r3, r8 3856becef7eSchenhui zhao bl book3e_stop_thread 3866becef7eSchenhui zhao10: 3876becef7eSchenhui zhao b 10b 3886becef7eSchenhui zhao20: 3892d27cfd3SBenjamin Herrenschmidt#endif 3902d27cfd3SBenjamin Herrenschmidt 3912d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 39214cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 39314cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 39414cf11afSPaul Mackerras * which logical id maps to our physical one. 39514cf11afSPaul Mackerras */ 396768d18adSMilton Miller#ifndef CONFIG_SMP 397b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 398768d18adSMilton Miller#else 399d2e60075SNicholas Piggin LOAD_REG_ADDR(r8, paca_ptrs) /* Load paca_ptrs pointe */ 400d2e60075SNicholas Piggin ld r8,0(r8) /* Get base vaddr of array */ 401768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 402768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 40314cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 404d2e60075SNicholas Piggin1: 405d2e60075SNicholas Piggin sldi r9,r5,3 /* get paca_ptrs[] index from cpu id */ 406d2e60075SNicholas Piggin ldx r13,r9,r8 /* r13 = paca_ptrs[cpu id] */ 407d2e60075SNicholas Piggin lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 40814cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 40914cf11afSPaul Mackerras beq 2f 41014cf11afSPaul Mackerras addi r5,r5,1 411768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 41214cf11afSPaul Mackerras blt 1b 41314cf11afSPaul Mackerras 41414cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 415b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 41614cf11afSPaul Mackerras 4172dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 4182d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 4192d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 4202d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 4212d27cfd3SBenjamin Herrenschmidt#endif 4222d27cfd3SBenjamin Herrenschmidt 42314cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 42414cf11afSPaul Mackerras mr r24,r5 425b6f6b98aSSonny Rao 426f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 427e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 428f39b7a55SOlof Johansson ld r23,0(r23) 4292751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 4302751b628SAnton Blanchard cmpdi 0,r12,0 4319d07bc84SBenjamin Herrenschmidt beq 3f 432f55d9665SMichael Ellerman#ifdef PPC64_ELF_ABI_v1 4332751b628SAnton Blanchard ld r12,0(r12) 4342751b628SAnton Blanchard#endif 435cc7efbf9SAnton Blanchard mtctr r12 436f39b7a55SOlof Johansson bctrl 437f39b7a55SOlof Johansson 4387ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 4399d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 4409d07bc84SBenjamin Herrenschmidt subi r4,r4,1 4419d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 4429d07bc84SBenjamin Herrenschmidt bne 3b 4439d07bc84SBenjamin Herrenschmidt isync 4449d07bc84SBenjamin Herrenschmidt 4459d07bc84SBenjamin Herrenschmidt4: HMT_LOW 446ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 447ad0693eeSBenjamin Herrenschmidt /* start. */ 448ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 4499d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 450ad0693eeSBenjamin Herrenschmidt 451ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 4529d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 453ad0693eeSBenjamin Herrenschmidt 4549d07bc84SBenjamin Herrenschmidt /* Create a temp kernel stack for use before relocation is on. */ 45514cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 45614cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 45714cf11afSPaul Mackerras 458c705677eSStephen Rothwell b __secondary_start 459768d18adSMilton Miller#endif /* SMP */ 46014cf11afSPaul Mackerras 461e31aa453SPaul Mackerras/* 462e31aa453SPaul Mackerras * Turn the MMU off. 463e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 464e31aa453SPaul Mackerras */ 4652d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 4666a3bab90SAnton Blanchard__mmu_off: 46714cf11afSPaul Mackerras mfmsr r3 46814cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 46914cf11afSPaul Mackerras beqlr 470e31aa453SPaul Mackerras mflr r4 47114cf11afSPaul Mackerras andc r3,r3,r0 47214cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 47314cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 47414cf11afSPaul Mackerras sync 47514cf11afSPaul Mackerras rfid 47614cf11afSPaul Mackerras b . /* prevent speculative execution */ 4772d27cfd3SBenjamin Herrenschmidt#endif 47814cf11afSPaul Mackerras 47914cf11afSPaul Mackerras 48014cf11afSPaul Mackerras/* 48114cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 48214cf11afSPaul Mackerras * depending on the value of r5. 48314cf11afSPaul Mackerras * 48414cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 48514cf11afSPaul Mackerras * in r3...r7 48614cf11afSPaul Mackerras * 48714cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 48814cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 48914cf11afSPaul Mackerras * 49014cf11afSPaul Mackerras */ 4916a3bab90SAnton Blanchard__start_initialization_multiplatform: 492e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 493b1576fecSAnton Blanchard bl enable_64b_mode 494e31aa453SPaul Mackerras 495e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 496b1576fecSAnton Blanchard bl relative_toc 497e31aa453SPaul Mackerras 498e31aa453SPaul Mackerras /* find out where we are now */ 499e31aa453SPaul Mackerras bcl 20,31,$+4 500e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 501e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 502e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 503e31aa453SPaul Mackerras 50414cf11afSPaul Mackerras /* 50514cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 50614cf11afSPaul Mackerras */ 50714cf11afSPaul Mackerras cmpldi cr0,r5,0 508939e60f6SStephen Rothwell beq 1f 509b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 510939e60f6SStephen Rothwell1: 51114cf11afSPaul Mackerras /* Save parameters */ 51214cf11afSPaul Mackerras mr r31,r3 51314cf11afSPaul Mackerras mr r30,r4 514daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 515daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 516daea1175SBenjamin Herrenschmidt mr r28,r8 517daea1175SBenjamin Herrenschmidt mr r29,r9 518daea1175SBenjamin Herrenschmidt#endif 51914cf11afSPaul Mackerras 5202d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 521b1576fecSAnton Blanchard bl start_initialization_book3e 522b1576fecSAnton Blanchard b __after_prom_start 5232d27cfd3SBenjamin Herrenschmidt#else 52414cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 525f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 526f39b7a55SOlof Johansson srwi r0,r0,16 527f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 528f39b7a55SOlof Johansson beq 1f 529f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 530f39b7a55SOlof Johansson beq 1f 531f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 532190a24f5SOlof Johansson beq 1f 533190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 534f39b7a55SOlof Johansson bne 2f 535b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 536f39b7a55SOlof Johansson2: 53714cf11afSPaul Mackerras 538e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 539b1576fecSAnton Blanchard bl __mmu_off 540b1576fecSAnton Blanchard b __after_prom_start 5412d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */ 54214cf11afSPaul Mackerras 5436a3bab90SAnton Blanchard__boot_from_prom: 54428794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 54514cf11afSPaul Mackerras /* Save parameters */ 54614cf11afSPaul Mackerras mr r31,r3 54714cf11afSPaul Mackerras mr r30,r4 54814cf11afSPaul Mackerras mr r29,r5 54914cf11afSPaul Mackerras mr r28,r6 55014cf11afSPaul Mackerras mr r27,r7 55114cf11afSPaul Mackerras 5526088857bSOlaf Hering /* 5536088857bSOlaf Hering * Align the stack to 16-byte boundary 5546088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 555e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 5566088857bSOlaf Hering */ 557c05b4770SLinus Torvalds rldicr r1,r1,0,59 558c05b4770SLinus Torvalds 559549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 560549e8152SPaul Mackerras /* Relocate code for where we are now */ 561549e8152SPaul Mackerras mr r3,r26 562b1576fecSAnton Blanchard bl relocate 563549e8152SPaul Mackerras#endif 564549e8152SPaul Mackerras 56514cf11afSPaul Mackerras /* Restore parameters */ 56614cf11afSPaul Mackerras mr r3,r31 56714cf11afSPaul Mackerras mr r4,r30 56814cf11afSPaul Mackerras mr r5,r29 56914cf11afSPaul Mackerras mr r6,r28 57014cf11afSPaul Mackerras mr r7,r27 57114cf11afSPaul Mackerras 57214cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 573549e8152SPaul Mackerras mr r8,r26 574b1576fecSAnton Blanchard bl prom_init 57528794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 57628794d34SBenjamin Herrenschmidt 57728794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 57828794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 57914cf11afSPaul Mackerras trap 58014cf11afSPaul Mackerras 5816a3bab90SAnton Blanchard__after_prom_start: 582549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 583549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 584549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 585549e8152SPaul Mackerras sldi r25,r25,32 5861cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5871cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 5881cb6e064STiejun Chen#endif 58957f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 5901cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5911cb6e064STiejun Chen tophys(r26,r26) 5921cb6e064STiejun Chen#endif 593928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 59454622f10SMohan Kumar M bne 1f 59554622f10SMohan Kumar M add r25,r25,r26 59654622f10SMohan Kumar M1: mr r3,r25 597b1576fecSAnton Blanchard bl relocate 5981cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 5991cb6e064STiejun Chen /* IVPR needs to be set after relocation. */ 6001cb6e064STiejun Chen bl init_core_book3e 6011cb6e064STiejun Chen#endif 602549e8152SPaul Mackerras#endif 60314cf11afSPaul Mackerras 60414cf11afSPaul Mackerras/* 605e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 60614cf11afSPaul Mackerras * This will leave some code in the first 256B of 60714cf11afSPaul Mackerras * real memory, which are reserved for software use. 60814cf11afSPaul Mackerras * 60914cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 61014cf11afSPaul Mackerras */ 611549e8152SPaul Mackerras li r3,0 /* target addr */ 6122d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 6132d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 6142d27cfd3SBenjamin Herrenschmidt#endif 615549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 616835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E) 617835c031cSTiejun Chen tovirt(r4,r4) 618835c031cSTiejun Chen#endif 619e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 62014cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 62114cf11afSPaul Mackerras /* bytes were copied earlier. */ 62214cf11afSPaul Mackerras 62311ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 62454622f10SMohan Kumar M/* 62554622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 6268b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 62754622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 62854622f10SMohan Kumar M */ 6291cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E) 6301cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 6311cb6e064STiejun Chen#endif 63257f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 6338b8b0cc1SMilton Miller cmplwi cr0,r7,1 63454622f10SMohan Kumar M bne 3f 63554622f10SMohan Kumar M 6361cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E 6371cb6e064STiejun Chen LOAD_REG_ADDR(r5, __end_interrupts) 6381cb6e064STiejun Chen LOAD_REG_ADDR(r11, _stext) 6391cb6e064STiejun Chen sub r5,r5,r11 6401cb6e064STiejun Chen#else 641c1fb6816SMichael Neuling /* just copy interrupts */ 64257f26649SNicholas Piggin LOAD_REG_IMMEDIATE(r5, FIXED_SYMBOL_ABS_ADDR(__end_interrupts)) 6431cb6e064STiejun Chen#endif 64454622f10SMohan Kumar M b 5f 64554622f10SMohan Kumar M3: 64654622f10SMohan Kumar M#endif 64757f26649SNicholas Piggin /* # bytes of memory to copy */ 64857f26649SNicholas Piggin lis r5,(ABS_ADDR(copy_to_here))@ha 64957f26649SNicholas Piggin addi r5,r5,(ABS_ADDR(copy_to_here))@l 65054622f10SMohan Kumar M 651b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 65214cf11afSPaul Mackerras /* this includes the code being */ 65314cf11afSPaul Mackerras /* executed here. */ 65457f26649SNicholas Piggin /* Jump to the copy of this code that we just made */ 65557f26649SNicholas Piggin addis r8,r3,(ABS_ADDR(4f))@ha 65657f26649SNicholas Piggin addi r12,r8,(ABS_ADDR(4f))@l 657cc7efbf9SAnton Blanchard mtctr r12 65814cf11afSPaul Mackerras bctr 65914cf11afSPaul Mackerras 660286e4f90SAnton Blanchard.balign 8 661eb039161STobin C. Hardingp_end: .8byte _end - copy_to_here 66254622f10SMohan Kumar M 663573819e3SNicholas Piggin4: 664573819e3SNicholas Piggin /* 665573819e3SNicholas Piggin * Now copy the rest of the kernel up to _end, add 666573819e3SNicholas Piggin * _end - copy_to_here to the copy limit and run again. 667573819e3SNicholas Piggin */ 66857f26649SNicholas Piggin addis r8,r26,(ABS_ADDR(p_end))@ha 66957f26649SNicholas Piggin ld r8,(ABS_ADDR(p_end))@l(r8) 670573819e3SNicholas Piggin add r5,r5,r8 671b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 672e31aa453SPaul Mackerras 673b1576fecSAnton Blanchard9: b start_here_multiplatform 674e31aa453SPaul Mackerras 67514cf11afSPaul Mackerras/* 67614cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 67714cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 67814cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 67914cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 68014cf11afSPaul Mackerras * 68114cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 68214cf11afSPaul Mackerras */ 68314cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 68414cf11afSPaul Mackerras addi r5,r5,-8 68514cf11afSPaul Mackerras addi r6,r6,-8 6865a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 68714cf11afSPaul Mackerras /* denominator cache line */ 68814cf11afSPaul Mackerras /* size. This results in */ 68914cf11afSPaul Mackerras /* extra cache line flushes */ 69014cf11afSPaul Mackerras /* but operation is correct. */ 69114cf11afSPaul Mackerras /* Can't get cache line size */ 69214cf11afSPaul Mackerras /* from NACA as it is being */ 69314cf11afSPaul Mackerras /* moved too. */ 69414cf11afSPaul Mackerras 69514cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 69614cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 69714cf11afSPaul Mackerras ldx r0,r6,r4 69814cf11afSPaul Mackerras stdx r0,r6,r3 69914cf11afSPaul Mackerras bdnz 3b 70014cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 70114cf11afSPaul Mackerras sync 70214cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 70314cf11afSPaul Mackerras cmpld 0,r6,r5 70414cf11afSPaul Mackerras blt 4b 70514cf11afSPaul Mackerras sync 70614cf11afSPaul Mackerras addi r5,r5,8 70714cf11afSPaul Mackerras addi r6,r6,8 70829ce3c50SMichael Neuling isync 70914cf11afSPaul Mackerras blr 71014cf11afSPaul Mackerras 71114cf11afSPaul Mackerras.align 8 71214cf11afSPaul Mackerrascopy_to_here: 71314cf11afSPaul Mackerras 71414cf11afSPaul Mackerras#ifdef CONFIG_SMP 71514cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 71614cf11afSPaul Mackerras/* 71714cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 71814cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 71914cf11afSPaul Mackerras */ 72014cf11afSPaul Mackerras .section ".text"; 72114cf11afSPaul Mackerras .align 2 ; 72214cf11afSPaul Mackerras 72335499c01SPaul Mackerras .globl __secondary_start_pmac_0 72435499c01SPaul Mackerras__secondary_start_pmac_0: 72535499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 72635499c01SPaul Mackerras li r24,0 72735499c01SPaul Mackerras b 1f 72814cf11afSPaul Mackerras li r24,1 72935499c01SPaul Mackerras b 1f 73014cf11afSPaul Mackerras li r24,2 73135499c01SPaul Mackerras b 1f 73214cf11afSPaul Mackerras li r24,3 73335499c01SPaul Mackerras1: 73414cf11afSPaul Mackerras 73514cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 73614cf11afSPaul Mackerras /* turn on 64-bit mode */ 737b1576fecSAnton Blanchard bl enable_64b_mode 73814cf11afSPaul Mackerras 739c478b581SBenjamin Herrenschmidt li r0,0 740c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 741c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 742c478b581SBenjamin Herrenschmidt sync 743c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 744c478b581SBenjamin Herrenschmidt isync 745c478b581SBenjamin Herrenschmidt sync 746c478b581SBenjamin Herrenschmidt slbia 747c478b581SBenjamin Herrenschmidt 748e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 749b1576fecSAnton Blanchard bl relative_toc 7501fbe9cf2SAnton Blanchard tovirt(r2,r2) 751e31aa453SPaul Mackerras 75214cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 753b1576fecSAnton Blanchard bl __restore_cpu_ppc970 75414cf11afSPaul Mackerras 75514cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 75614cf11afSPaul Mackerras mfmsr r3 75714cf11afSPaul Mackerras ori r3,r3,MSR_RI 75814cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 75914cf11afSPaul Mackerras 76014cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 761d2e60075SNicholas Piggin LOAD_REG_ADDR(r4,paca_ptrs) /* Load paca pointer */ 762d2e60075SNicholas Piggin ld r4,0(r4) /* Get base vaddr of paca_ptrs array */ 763d2e60075SNicholas Piggin sldi r5,r24,3 /* get paca_ptrs[] index from cpu id */ 764d2e60075SNicholas Piggin ldx r13,r5,r4 /* r13 = paca_ptrs[cpu id] */ 7652dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 76614cf11afSPaul Mackerras 76762cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 76862cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 76962cc67b9SBenjamin Herrenschmidt */ 770c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 7714e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 7727230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7737230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 77462cc67b9SBenjamin Herrenschmidt 77514cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 77614cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 77714cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 77814cf11afSPaul Mackerras 779c705677eSStephen Rothwell b __secondary_start 78014cf11afSPaul Mackerras 78114cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 78214cf11afSPaul Mackerras 78314cf11afSPaul Mackerras/* 78414cf11afSPaul Mackerras * This function is called after the master CPU has released the 78514cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 78614cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 78714cf11afSPaul Mackerras * this point: 78814cf11afSPaul Mackerras * 1. Processor number 78914cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 79014cf11afSPaul Mackerras * On entry the following are set: 7914f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 79214cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 79314cf11afSPaul Mackerras * r13 = paca virtual address 794ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 79514cf11afSPaul Mackerras */ 7962d27cfd3SBenjamin Herrenschmidt .section ".text"; 7972d27cfd3SBenjamin Herrenschmidt .align 2 ; 7982d27cfd3SBenjamin Herrenschmidt 799fc68e869SStephen Rothwell .globl __secondary_start 800c705677eSStephen Rothwell__secondary_start: 801799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 802799d6046SPaul Mackerras HMT_MEDIUM 80314cf11afSPaul Mackerras 804eafd825eSMichael Ellerman /* 805eafd825eSMichael Ellerman * Do early setup for this CPU, in particular initialising the MMU so we 806eafd825eSMichael Ellerman * can turn it on below. This is a call to C, which is OK, we're still 807eafd825eSMichael Ellerman * running on the emergency stack. 808eafd825eSMichael Ellerman */ 809b1576fecSAnton Blanchard bl early_setup_secondary 810f761622eSMatt Evans 81154a83404SMichael Neuling /* 812eafd825eSMichael Ellerman * The primary has initialized our kernel stack for us in the paca, grab 813eafd825eSMichael Ellerman * it and put it in r1. We must *not* use it until we turn on the MMU 814eafd825eSMichael Ellerman * below, because it may not be inside the RMO. 81554a83404SMichael Neuling */ 816eafd825eSMichael Ellerman ld r1, PACAKSAVE(r13) 81754a83404SMichael Neuling 818799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 81914cf11afSPaul Mackerras li r7,0 82014cf11afSPaul Mackerras mtlr r7 82114cf11afSPaul Mackerras 8227230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 8237230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 8247230c564SBenjamin Herrenschmidt */ 825c2e480baSMadhavan Srinivasan li r7,IRQS_DISABLED 8264e26bc4aSMadhavan Srinivasan stb r7,PACAIRQSOFTMASK(r13) 8277230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 8287230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 8294f8cf36fSBenjamin Herrenschmidt 83014cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 831ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 832e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 833d04c56f7SPaul Mackerras 834b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 835b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 8362d27cfd3SBenjamin Herrenschmidt RFI 83714cf11afSPaul Mackerras b . /* prevent speculative execution */ 83814cf11afSPaul Mackerras 83914cf11afSPaul Mackerras/* 84014cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 841e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 842e31aa453SPaul Mackerras * before going into C code. 84314cf11afSPaul Mackerras */ 844ad0289e4SAnton Blanchardstart_secondary_prolog: 845e31aa453SPaul Mackerras ld r2,PACATOC(r13) 84614cf11afSPaul Mackerras li r3,0 84714cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 848b1576fecSAnton Blanchard bl start_secondary 849799d6046SPaul Mackerras b . 8508dbce53cSVaidyanathan Srinivasan/* 8518dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 8528dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 8538dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 8548dbce53cSVaidyanathan Srinivasan */ 8558dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 8568dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 8578dbce53cSVaidyanathan Srinivasan li r3,0 8588dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 859b1576fecSAnton Blanchard bl start_secondary 8608dbce53cSVaidyanathan Srinivasan b . 86114cf11afSPaul Mackerras#endif 86214cf11afSPaul Mackerras 86314cf11afSPaul Mackerras/* 86414cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 86514cf11afSPaul Mackerras */ 8666a3bab90SAnton Blanchardenable_64b_mode: 86714cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 8682d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E 8692d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 8702d27cfd3SBenjamin Herrenschmidt mtmsr r11 8712d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */ 8729f0b0793SMichael Ellerman li r12,(MSR_64BIT | MSR_ISF)@highest 873e31aa453SPaul Mackerras sldi r12,r12,48 87414cf11afSPaul Mackerras or r11,r11,r12 87514cf11afSPaul Mackerras mtmsrd r11 87614cf11afSPaul Mackerras isync 8772d27cfd3SBenjamin Herrenschmidt#endif 87814cf11afSPaul Mackerras blr 87914cf11afSPaul Mackerras 88014cf11afSPaul Mackerras/* 881e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 882e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 883e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 8841fbe9cf2SAnton Blanchard * 8851fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 8861fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 8871fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 8881fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 8891fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 8901fbe9cf2SAnton Blanchard * sites to handle this. 891e31aa453SPaul Mackerras */ 892e31aa453SPaul Mackerras_GLOBAL(relative_toc) 893e31aa453SPaul Mackerras mflr r0 894e31aa453SPaul Mackerras bcl 20,31,$+4 895e550592eSBenjamin Herrenschmidt0: mflr r11 896e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 897e550592eSBenjamin Herrenschmidt add r2,r2,r11 898e31aa453SPaul Mackerras mtlr r0 899e31aa453SPaul Mackerras blr 900e31aa453SPaul Mackerras 9015b63fee1SAnton Blanchard.balign 8 902eb039161STobin C. Hardingp_toc: .8byte __toc_start + 0x8000 - 0b 903e31aa453SPaul Mackerras 904e31aa453SPaul Mackerras/* 90514cf11afSPaul Mackerras * This is where the main kernel code starts. 90614cf11afSPaul Mackerras */ 9076a3bab90SAnton Blanchardstart_here_multiplatform: 9081fbe9cf2SAnton Blanchard /* set up the TOC */ 909b1576fecSAnton Blanchard bl relative_toc 9101fbe9cf2SAnton Blanchard tovirt(r2,r2) 91114cf11afSPaul Mackerras 91214cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 91314cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 91414cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 91514cf11afSPaul Mackerras * to clear it now for kexec-style entry. 91614cf11afSPaul Mackerras */ 917e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 918e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 91914cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 92014cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 921e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 92214cf11afSPaul Mackerras beq 4f 92314cf11afSPaul Mackerras addi r8,r8,-8 92414cf11afSPaul Mackerras li r0,0 92514cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 92614cf11afSPaul Mackerras3: stdu r0,8(r8) 92714cf11afSPaul Mackerras bdnz 3b 92814cf11afSPaul Mackerras4: 92914cf11afSPaul Mackerras 930daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 931daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 932ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 933daea1175SBenjamin Herrenschmidt std r28,0(r11); 934daea1175SBenjamin Herrenschmidt std r29,8(r11); 935daea1175SBenjamin Herrenschmidt#endif 936daea1175SBenjamin Herrenschmidt 9372d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E 93814cf11afSPaul Mackerras mfmsr r6 93914cf11afSPaul Mackerras ori r6,r6,MSR_RI 94014cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 9412d27cfd3SBenjamin Herrenschmidt#endif 94214cf11afSPaul Mackerras 943549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 944549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 945549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 946549e8152SPaul Mackerras clrldi r0,r25,2 947549e8152SPaul Mackerras std r0,0(r4) 948549e8152SPaul Mackerras#endif 949549e8152SPaul Mackerras 950e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 95114cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 95214cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 95314cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 95414cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 95514cf11afSPaul Mackerras 956e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 95714cf11afSPaul Mackerras 958e31aa453SPaul Mackerras /* set up a stack pointer */ 959cabed148SHamish Martin LOAD_REG_IMMEDIATE(r1,THREAD_SIZE) 960cabed148SHamish Martin add r1,r3,r1 96114cf11afSPaul Mackerras li r0,0 96214cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 96314cf11afSPaul Mackerras 964376af594SMichael Ellerman /* 965376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 966376af594SMichael Ellerman * and SLB setup before we turn on relocation. 967376af594SMichael Ellerman */ 96814cf11afSPaul Mackerras 96914cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 97014cf11afSPaul Mackerras mr r3,r31 971*56c46bbaSRussell Currey LOAD_REG_ADDR(r12, DOTSYM(early_setup)) 972*56c46bbaSRussell Currey mtctr r12 973*56c46bbaSRussell Currey bctrl /* also sets r13 and SPRG_PACA */ 97414cf11afSPaul Mackerras 975ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 976e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 977b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 978b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 9792d27cfd3SBenjamin Herrenschmidt RFI 98014cf11afSPaul Mackerras b . /* prevent speculative execution */ 98114cf11afSPaul Mackerras 98214cf11afSPaul Mackerras /* This is where all platforms converge execution */ 983ad0289e4SAnton Blanchard 984ad0289e4SAnton Blanchardstart_here_common: 98514cf11afSPaul Mackerras /* relocation is on at this point */ 98614cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 98714cf11afSPaul Mackerras 988e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 989e31aa453SPaul Mackerras ld r2,PACATOC(r13) 99014cf11afSPaul Mackerras 9917230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 9927230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 9937230c564SBenjamin Herrenschmidt */ 994c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 9954e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 9967230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 9977230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 99814cf11afSPaul Mackerras 9997230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 1000b1576fecSAnton Blanchard bl start_kernel 100114cf11afSPaul Mackerras 1002f1870f77SAnton Blanchard /* Not reached */ 1003f1870f77SAnton Blanchard BUG_OPCODE 100414cf11afSPaul Mackerras 100514cf11afSPaul Mackerras/* 100614cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 100714cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 100814cf11afSPaul Mackerras */ 100914cf11afSPaul Mackerras .section ".bss" 101043a5c684SAneesh Kumar K.V/* 101143a5c684SAneesh Kumar K.V * pgd dir should be aligned to PGD_TABLE_SIZE which is 64K. 101243a5c684SAneesh Kumar K.V * We will need to find a better way to fix this 101343a5c684SAneesh Kumar K.V */ 101443a5c684SAneesh Kumar K.V .align 16 101514cf11afSPaul Mackerras 101614cf11afSPaul Mackerras .globl swapper_pg_dir 101714cf11afSPaul Mackerrasswapper_pg_dir: 1018ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 101943a5c684SAneesh Kumar K.V 102043a5c684SAneesh Kumar K.V .globl empty_zero_page 102143a5c684SAneesh Kumar K.Vempty_zero_page: 102243a5c684SAneesh Kumar K.V .space PAGE_SIZE 10239445aa1aSAl ViroEXPORT_SYMBOL(empty_zero_page) 1024