114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 1514cf11afSPaul Mackerras * This file contains the low-level support and setup for the 1614cf11afSPaul Mackerras * PowerPC-64 platform, including trap and interrupt dispatch. 1714cf11afSPaul Mackerras * 1814cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 1914cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2014cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2114cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2214cf11afSPaul Mackerras */ 2314cf11afSPaul Mackerras 2414cf11afSPaul Mackerras#include <linux/threads.h> 25b5bbeb23SPaul Mackerras#include <asm/reg.h> 2614cf11afSPaul Mackerras#include <asm/page.h> 2714cf11afSPaul Mackerras#include <asm/mmu.h> 2814cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3014cf11afSPaul Mackerras#include <asm/bug.h> 3114cf11afSPaul Mackerras#include <asm/cputable.h> 3214cf11afSPaul Mackerras#include <asm/setup.h> 3314cf11afSPaul Mackerras#include <asm/hvcall.h> 34c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 356cb7bfebSDavid Gibson#include <asm/thread_info.h> 363f639ee8SStephen Rothwell#include <asm/firmware.h> 3716a15a30SStephen Rothwell#include <asm/page_64.h> 38f9ff0f30SStephen Rothwell#include <asm/exception.h> 39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 4014cf11afSPaul Mackerras 4114cf11afSPaul Mackerras/* 4214cf11afSPaul Mackerras * We layout physical memory as follows: 4314cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code 4414cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs 4514cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs 4614cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table 4714cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area 4814cf11afSPaul Mackerras * 0x8000 - : Early init and support code 4914cf11afSPaul Mackerras */ 5014cf11afSPaul Mackerras 5114cf11afSPaul Mackerras/* 5214cf11afSPaul Mackerras * SPRG Usage 5314cf11afSPaul Mackerras * 5414cf11afSPaul Mackerras * Register Definition 5514cf11afSPaul Mackerras * 5614cf11afSPaul Mackerras * SPRG0 reserved for hypervisor 5714cf11afSPaul Mackerras * SPRG1 temp - used to save gpr 5814cf11afSPaul Mackerras * SPRG2 temp - used to save gpr 5914cf11afSPaul Mackerras * SPRG3 virt addr of paca 6014cf11afSPaul Mackerras */ 6114cf11afSPaul Mackerras 6214cf11afSPaul Mackerras/* 6314cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 6414cf11afSPaul Mackerras * For pSeries: 6514cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 6614cf11afSPaul Mackerras * 2. The kernel is entered at __start 6714cf11afSPaul Mackerras * 6814cf11afSPaul Mackerras * For iSeries: 6914cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 7014cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 7114cf11afSPaul Mackerras */ 7214cf11afSPaul Mackerras 7314cf11afSPaul Mackerras .text 7414cf11afSPaul Mackerras .globl _stext 7514cf11afSPaul Mackerras_stext: 7614cf11afSPaul Mackerras_GLOBAL(__start) 7714cf11afSPaul Mackerras /* NOP this out unconditionally */ 7814cf11afSPaul MackerrasBEGIN_FTR_SECTION 7914cf11afSPaul Mackerras b .__start_initialization_multiplatform 8014cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8114cf11afSPaul Mackerras 8214cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8314cf11afSPaul Mackerras trap 8414cf11afSPaul Mackerras 851f6a93e4SPaul Mackerras /* Secondary processors spin on this value until it becomes nonzero. 861f6a93e4SPaul Mackerras * When it does it contains the real address of the descriptor 871f6a93e4SPaul Mackerras * of the function that the cpu should jump to to continue 881f6a93e4SPaul Mackerras * initialization. 891f6a93e4SPaul Mackerras */ 9014cf11afSPaul Mackerras .globl __secondary_hold_spinloop 9114cf11afSPaul Mackerras__secondary_hold_spinloop: 9214cf11afSPaul Mackerras .llong 0x0 9314cf11afSPaul Mackerras 9414cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9514cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9614cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9714cf11afSPaul Mackerras__secondary_hold_acknowledge: 9814cf11afSPaul Mackerras .llong 0x0 9914cf11afSPaul Mackerras 100*54622f10SMohan Kumar M /* This flag is set by purgatory if we should be a kdump kernel. */ 101*54622f10SMohan Kumar M /* Do not move this variable as purgatory knows about it. */ 102*54622f10SMohan Kumar M .globl __kdump_flag 103*54622f10SMohan Kumar M__kdump_flag: 104*54622f10SMohan Kumar M .llong 0x0 105*54622f10SMohan Kumar M 1061dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES 1071dce0e30SMichael Ellerman /* 1081dce0e30SMichael Ellerman * At offset 0x20, there is a pointer to iSeries LPAR data. 1091dce0e30SMichael Ellerman * This is required by the hypervisor 1101dce0e30SMichael Ellerman */ 1111dce0e30SMichael Ellerman . = 0x20 1121dce0e30SMichael Ellerman .llong hvReleaseData-KERNELBASE 1131dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */ 1141dce0e30SMichael Ellerman 11514cf11afSPaul Mackerras . = 0x60 11614cf11afSPaul Mackerras/* 11775423b7bSGeoff Levand * The following code is used to hold secondary processors 11875423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 11914cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 12014cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 12114cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1221f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1231f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 12414cf11afSPaul Mackerras */ 1251f6a93e4SPaul Mackerras .globl __secondary_hold 1261f6a93e4SPaul Mackerras__secondary_hold: 12714cf11afSPaul Mackerras mfmsr r24 12814cf11afSPaul Mackerras ori r24,r24,MSR_RI 12914cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 13014cf11afSPaul Mackerras 131f1870f77SAnton Blanchard /* Grab our physical cpu number */ 13214cf11afSPaul Mackerras mr r24,r3 13314cf11afSPaul Mackerras 13414cf11afSPaul Mackerras /* Tell the master cpu we're here */ 13514cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 13614cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 137e31aa453SPaul Mackerras std r24,__secondary_hold_acknowledge-_stext(0) 13814cf11afSPaul Mackerras sync 13914cf11afSPaul Mackerras 14014cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 141e31aa453SPaul Mackerras100: ld r4,__secondary_hold_spinloop-_stext(0) 1421f6a93e4SPaul Mackerras cmpdi 0,r4,0 1431f6a93e4SPaul Mackerras beq 100b 14414cf11afSPaul Mackerras 145f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 1461f6a93e4SPaul Mackerras ld r4,0(r4) /* deref function descriptor */ 147758438a7SMichael Ellerman mtctr r4 14814cf11afSPaul Mackerras mr r3,r24 149758438a7SMichael Ellerman bctr 15014cf11afSPaul Mackerras#else 15114cf11afSPaul Mackerras BUG_OPCODE 15214cf11afSPaul Mackerras#endif 15314cf11afSPaul Mackerras 15414cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 15514cf11afSPaul Mackerras .section ".toc","aw" 15614cf11afSPaul Mackerrasexception_marker: 15714cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 15814cf11afSPaul Mackerras .text 15914cf11afSPaul Mackerras 16014cf11afSPaul Mackerras/* 16114cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries 16214cf11afSPaul Mackerras * This code runs with relocation off. 1631f6a93e4SPaul Mackerras * Code from here to __end_interrupts gets copied down to real 1641f6a93e4SPaul Mackerras * address 0x100 when we are running a relocatable kernel. 1651f6a93e4SPaul Mackerras * Therefore any relative branches in this section must only 1661f6a93e4SPaul Mackerras * branch to labels in this section. 16714cf11afSPaul Mackerras */ 16814cf11afSPaul Mackerras . = 0x100 16914cf11afSPaul Mackerras .globl __start_interrupts 17014cf11afSPaul Mackerras__start_interrupts: 17114cf11afSPaul Mackerras 17214cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x100, system_reset) 17314cf11afSPaul Mackerras 17414cf11afSPaul Mackerras . = 0x200 17514cf11afSPaul Mackerras_machine_check_pSeries: 17614cf11afSPaul Mackerras HMT_MEDIUM 177b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 17814cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 17914cf11afSPaul Mackerras 18014cf11afSPaul Mackerras . = 0x300 18114cf11afSPaul Mackerras .globl data_access_pSeries 18214cf11afSPaul Mackerrasdata_access_pSeries: 18314cf11afSPaul Mackerras HMT_MEDIUM 184b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 18514cf11afSPaul MackerrasBEGIN_FTR_SECTION 186b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 187b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 188b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 18914cf11afSPaul Mackerras srdi r13,r13,60 19014cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 19114cf11afSPaul Mackerras mfcr r12 19214cf11afSPaul Mackerras cmpwi r13,0x2c 1933ccfc65cSPaul Mackerras beq do_stab_bolted_pSeries 19414cf11afSPaul Mackerras mtcrf 0x80,r12 195b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 19614cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 19714cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common) 19814cf11afSPaul Mackerras 19914cf11afSPaul Mackerras . = 0x380 20014cf11afSPaul Mackerras .globl data_access_slb_pSeries 20114cf11afSPaul Mackerrasdata_access_slb_pSeries: 20214cf11afSPaul Mackerras HMT_MEDIUM 203b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 204b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 2053c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 2063c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_DAR 20714cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 2083c726f8dSBenjamin Herrenschmidt mfcr r9 2093c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 2103c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 2113c726f8dSBenjamin Herrenschmidt cmpdi r3,0 2123c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 2133c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 21414cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 21514cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 21614cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2173c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2183c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 219b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2201f6a93e4SPaul Mackerras#ifndef CONFIG_RELOCATABLE 2211f6a93e4SPaul Mackerras b .slb_miss_realmode 2221f6a93e4SPaul Mackerras#else 2231f6a93e4SPaul Mackerras /* 2241f6a93e4SPaul Mackerras * We can't just use a direct branch to .slb_miss_realmode 2251f6a93e4SPaul Mackerras * because the distance from here to there depends on where 2261f6a93e4SPaul Mackerras * the kernel ends up being put. 2271f6a93e4SPaul Mackerras */ 2281f6a93e4SPaul Mackerras mfctr r11 2291f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 2301f6a93e4SPaul Mackerras LOAD_HANDLER(r10, .slb_miss_realmode) 2311f6a93e4SPaul Mackerras mtctr r10 2321f6a93e4SPaul Mackerras bctr 2331f6a93e4SPaul Mackerras#endif 23414cf11afSPaul Mackerras 23514cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x400, instruction_access) 23614cf11afSPaul Mackerras 23714cf11afSPaul Mackerras . = 0x480 23814cf11afSPaul Mackerras .globl instruction_access_slb_pSeries 23914cf11afSPaul Mackerrasinstruction_access_slb_pSeries: 24014cf11afSPaul Mackerras HMT_MEDIUM 241b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 242b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 2433c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 2443c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */ 24514cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 2463c726f8dSBenjamin Herrenschmidt mfcr r9 2473c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 2483c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 2493c726f8dSBenjamin Herrenschmidt cmpdi r3,0 2503c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 2513c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 25214cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 25314cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 25414cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 2553c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 2563c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 257b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 2581f6a93e4SPaul Mackerras#ifndef CONFIG_RELOCATABLE 2591f6a93e4SPaul Mackerras b .slb_miss_realmode 2601f6a93e4SPaul Mackerras#else 2611f6a93e4SPaul Mackerras mfctr r11 2621f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 2631f6a93e4SPaul Mackerras LOAD_HANDLER(r10, .slb_miss_realmode) 2641f6a93e4SPaul Mackerras mtctr r10 2651f6a93e4SPaul Mackerras bctr 2661f6a93e4SPaul Mackerras#endif 26714cf11afSPaul Mackerras 268d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt) 26914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x600, alignment) 27014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x700, program_check) 27114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x800, fp_unavailable) 272d04c56f7SPaul Mackerras MASKABLE_EXCEPTION_PSERIES(0x900, decrementer) 27314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xa00, trap_0a) 27414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xb00, trap_0b) 27514cf11afSPaul Mackerras 27614cf11afSPaul Mackerras . = 0xc00 27714cf11afSPaul Mackerras .globl system_call_pSeries 27814cf11afSPaul Mackerrassystem_call_pSeries: 27914cf11afSPaul Mackerras HMT_MEDIUM 280745a14ccSPaul MackerrasBEGIN_FTR_SECTION 281745a14ccSPaul Mackerras cmpdi r0,0x1ebe 282745a14ccSPaul Mackerras beq- 1f 283745a14ccSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_REAL_LE) 28414cf11afSPaul Mackerras mr r9,r13 285b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 286b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0 2871f6a93e4SPaul Mackerras ld r12,PACAKBASE(r13) 2881f6a93e4SPaul Mackerras ld r10,PACAKMSR(r13) 2891f6a93e4SPaul Mackerras LOAD_HANDLER(r12, system_call_entry) 290b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12 291b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 292b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10 29314cf11afSPaul Mackerras rfid 29414cf11afSPaul Mackerras b . /* prevent speculative execution */ 29514cf11afSPaul Mackerras 296745a14ccSPaul Mackerras/* Fast LE/BE switch system call */ 297745a14ccSPaul Mackerras1: mfspr r12,SPRN_SRR1 298745a14ccSPaul Mackerras xori r12,r12,MSR_LE 299745a14ccSPaul Mackerras mtspr SPRN_SRR1,r12 300745a14ccSPaul Mackerras rfid /* return to userspace */ 301745a14ccSPaul Mackerras b . 302745a14ccSPaul Mackerras 30314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xd00, single_step) 30414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xe00, trap_0e) 30514cf11afSPaul Mackerras 30614cf11afSPaul Mackerras /* We need to deal with the Altivec unavailable exception 30714cf11afSPaul Mackerras * here which is at 0xf20, thus in the middle of the 30814cf11afSPaul Mackerras * prolog code of the PerformanceMonitor one. A little 30914cf11afSPaul Mackerras * trickery is thus necessary 31014cf11afSPaul Mackerras */ 31114cf11afSPaul Mackerras . = 0xf00 31214cf11afSPaul Mackerras b performance_monitor_pSeries 31314cf11afSPaul Mackerras 31410e34392SMichael Neuling . = 0xf20 31510e34392SMichael Neuling b altivec_unavailable_pSeries 31614cf11afSPaul Mackerras 317ce48b210SMichael Neuling . = 0xf40 318ce48b210SMichael Neuling b vsx_unavailable_pSeries 319ce48b210SMichael Neuling 320acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 321acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1200, cbe_system_error) 322acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 32314cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint) 324acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 325acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1600, cbe_maintenance) 326acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 32714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1700, altivec_assist) 328acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 329acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1800, cbe_thermal) 330acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 33114cf11afSPaul Mackerras 33214cf11afSPaul Mackerras . = 0x3000 33314cf11afSPaul Mackerras 33414cf11afSPaul Mackerras/*** pSeries interrupt support ***/ 33514cf11afSPaul Mackerras 33614cf11afSPaul Mackerras /* moved from 0xf00 */ 337449d846dSLivio Soares STD_EXCEPTION_PSERIES(., performance_monitor) 33810e34392SMichael Neuling STD_EXCEPTION_PSERIES(., altivec_unavailable) 339ce48b210SMichael Neuling STD_EXCEPTION_PSERIES(., vsx_unavailable) 340d04c56f7SPaul Mackerras 341d04c56f7SPaul Mackerras/* 342d04c56f7SPaul Mackerras * An interrupt came in while soft-disabled; clear EE in SRR1, 343d04c56f7SPaul Mackerras * clear paca->hard_enabled and return. 344d04c56f7SPaul Mackerras */ 345d04c56f7SPaul Mackerrasmasked_interrupt: 346d04c56f7SPaul Mackerras stb r10,PACAHARDIRQEN(r13) 347d04c56f7SPaul Mackerras mtcrf 0x80,r9 348d04c56f7SPaul Mackerras ld r9,PACA_EXGEN+EX_R9(r13) 349d04c56f7SPaul Mackerras mfspr r10,SPRN_SRR1 350d04c56f7SPaul Mackerras rldicl r10,r10,48,1 /* clear MSR_EE */ 351d04c56f7SPaul Mackerras rotldi r10,r10,16 352d04c56f7SPaul Mackerras mtspr SPRN_SRR1,r10 353d04c56f7SPaul Mackerras ld r10,PACA_EXGEN+EX_R10(r13) 354d04c56f7SPaul Mackerras mfspr r13,SPRN_SPRG1 355d04c56f7SPaul Mackerras rfid 356d04c56f7SPaul Mackerras b . 35714cf11afSPaul Mackerras 35814cf11afSPaul Mackerras .align 7 3593ccfc65cSPaul Mackerrasdo_stab_bolted_pSeries: 36014cf11afSPaul Mackerras mtcrf 0x80,r12 361b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 36214cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted) 36314cf11afSPaul Mackerras 3649a955167SPaul Mackerras#ifdef CONFIG_PPC_PSERIES 36514cf11afSPaul Mackerras/* 3669a955167SPaul Mackerras * Vectors for the FWNMI option. Share common code. 3679a955167SPaul Mackerras */ 3689a955167SPaul Mackerras .globl system_reset_fwnmi 3699a955167SPaul Mackerras .align 7 3709a955167SPaul Mackerrassystem_reset_fwnmi: 3719a955167SPaul Mackerras HMT_MEDIUM 3729a955167SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3739a955167SPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common) 3749a955167SPaul Mackerras 3759a955167SPaul Mackerras .globl machine_check_fwnmi 3769a955167SPaul Mackerras .align 7 3779a955167SPaul Mackerrasmachine_check_fwnmi: 3789a955167SPaul Mackerras HMT_MEDIUM 3799a955167SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 3809a955167SPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 3819a955167SPaul Mackerras 3829a955167SPaul Mackerras#endif /* CONFIG_PPC_PSERIES */ 3839a955167SPaul Mackerras 3849a955167SPaul Mackerras#ifdef __DISABLED__ 3859a955167SPaul Mackerras/* 3863c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual, 3873c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement 3883c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables 3893c726f8dSBenjamin Herrenschmidt */ 3903c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries: 3913c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 3923c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 3933c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 3943c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 3953c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 3963c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 3973c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 3983c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 3993c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 4003c726f8dSBenjamin Herrenschmidt clrrdi r12,r13,32 4013c726f8dSBenjamin Herrenschmidt mfmsr r10 4023c726f8dSBenjamin Herrenschmidt mfspr r11,SRR0 /* save SRR0 */ 4033c726f8dSBenjamin Herrenschmidt ori r12,r12,slb_miss_user_common@l /* virt addr of handler */ 4043c726f8dSBenjamin Herrenschmidt ori r10,r10,MSR_IR|MSR_DR|MSR_RI 4053c726f8dSBenjamin Herrenschmidt mtspr SRR0,r12 4063c726f8dSBenjamin Herrenschmidt mfspr r12,SRR1 /* and SRR1 */ 4073c726f8dSBenjamin Herrenschmidt mtspr SRR1,r10 4083c726f8dSBenjamin Herrenschmidt rfid 4093c726f8dSBenjamin Herrenschmidt b . /* prevent spec. execution */ 4103c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 4113c726f8dSBenjamin Herrenschmidt 4129a955167SPaul Mackerras .align 7 4139a955167SPaul Mackerras .globl __end_interrupts 4149a955167SPaul Mackerras__end_interrupts: 4159a955167SPaul Mackerras 4163c726f8dSBenjamin Herrenschmidt/* 4179a955167SPaul Mackerras * Code from here down to __end_handlers is invoked from the 4181f6a93e4SPaul Mackerras * exception prologs above. Because the prologs assemble the 4191f6a93e4SPaul Mackerras * addresses of these handlers using the LOAD_HANDLER macro, 4201f6a93e4SPaul Mackerras * which uses an addi instruction, these handlers must be in 4211f6a93e4SPaul Mackerras * the first 32k of the kernel image. 42214cf11afSPaul Mackerras */ 4239e4859efSStephen Rothwell 42414cf11afSPaul Mackerras/*** Common interrupt handlers ***/ 42514cf11afSPaul Mackerras 42614cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception) 42714cf11afSPaul Mackerras 42814cf11afSPaul Mackerras /* 42914cf11afSPaul Mackerras * Machine check is different because we use a different 43014cf11afSPaul Mackerras * save area: PACA_EXMC instead of PACA_EXGEN. 43114cf11afSPaul Mackerras */ 43214cf11afSPaul Mackerras .align 7 43314cf11afSPaul Mackerras .globl machine_check_common 43414cf11afSPaul Mackerrasmachine_check_common: 43514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC) 436f39224a8SPaul Mackerras FINISH_NAP 43714cf11afSPaul Mackerras DISABLE_INTS 43814cf11afSPaul Mackerras bl .save_nvgprs 43914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 44014cf11afSPaul Mackerras bl .machine_check_exception 44114cf11afSPaul Mackerras b .ret_from_except 44214cf11afSPaul Mackerras 44314cf11afSPaul Mackerras STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt) 44414cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception) 44514cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception) 44614cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception) 44714cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception) 448f39224a8SPaul Mackerras STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception) 44914cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception) 45014cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 45114cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception) 45214cf11afSPaul Mackerras#else 45314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception) 45414cf11afSPaul Mackerras#endif 455acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 456acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception) 457acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception) 458acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception) 459acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 46014cf11afSPaul Mackerras 4611f6a93e4SPaul Mackerras .align 7 4621f6a93e4SPaul Mackerrassystem_call_entry: 4631f6a93e4SPaul Mackerras b system_call_common 4641f6a93e4SPaul Mackerras 46514cf11afSPaul Mackerras/* 46614cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad. 46714cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca, 46814cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer, 46914cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 47014cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there, 47114cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics. 47214cf11afSPaul Mackerras */ 47314cf11afSPaul Mackerrasbad_stack: 47414cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 47514cf11afSPaul Mackerras subi r1,r1,64+INT_FRAME_SIZE 47614cf11afSPaul Mackerras std r9,_CCR(r1) 47714cf11afSPaul Mackerras std r10,GPR1(r1) 47814cf11afSPaul Mackerras std r11,_NIP(r1) 47914cf11afSPaul Mackerras std r12,_MSR(r1) 480b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 481b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 48214cf11afSPaul Mackerras std r11,_DAR(r1) 48314cf11afSPaul Mackerras std r12,_DSISR(r1) 48414cf11afSPaul Mackerras mflr r10 48514cf11afSPaul Mackerras mfctr r11 48614cf11afSPaul Mackerras mfxer r12 48714cf11afSPaul Mackerras std r10,_LINK(r1) 48814cf11afSPaul Mackerras std r11,_CTR(r1) 48914cf11afSPaul Mackerras std r12,_XER(r1) 49014cf11afSPaul Mackerras SAVE_GPR(0,r1) 49114cf11afSPaul Mackerras SAVE_GPR(2,r1) 49214cf11afSPaul Mackerras SAVE_4GPRS(3,r1) 49314cf11afSPaul Mackerras SAVE_2GPRS(7,r1) 49414cf11afSPaul Mackerras SAVE_10GPRS(12,r1) 49514cf11afSPaul Mackerras SAVE_10GPRS(22,r1) 49668730401SOlof Johansson lhz r12,PACA_TRAP_SAVE(r13) 49768730401SOlof Johansson std r12,_TRAP(r1) 49814cf11afSPaul Mackerras addi r11,r1,INT_FRAME_SIZE 49914cf11afSPaul Mackerras std r11,0(r1) 50014cf11afSPaul Mackerras li r12,0 50114cf11afSPaul Mackerras std r12,0(r11) 50214cf11afSPaul Mackerras ld r2,PACATOC(r13) 50314cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 50414cf11afSPaul Mackerras bl .kernel_bad_stack 50514cf11afSPaul Mackerras b 1b 50614cf11afSPaul Mackerras 50714cf11afSPaul Mackerras/* 50814cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR, 50914cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12, 51014cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen. 51114cf11afSPaul Mackerras */ 51214cf11afSPaul Mackerras .align 7 51314cf11afSPaul Mackerras .globl data_access_common 51414cf11afSPaul Mackerrasdata_access_common: 515b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 51614cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 517b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 51814cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 51914cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN) 52014cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 52114cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 52214cf11afSPaul Mackerras li r5,0x300 52314cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 52414cf11afSPaul Mackerras 52514cf11afSPaul Mackerras .align 7 52614cf11afSPaul Mackerras .globl instruction_access_common 52714cf11afSPaul Mackerrasinstruction_access_common: 52814cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN) 52914cf11afSPaul Mackerras ld r3,_NIP(r1) 53014cf11afSPaul Mackerras andis. r4,r12,0x5820 53114cf11afSPaul Mackerras li r5,0x400 53214cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 53314cf11afSPaul Mackerras 5343c726f8dSBenjamin Herrenschmidt/* 5353c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual 5363c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used 5373c726f8dSBenjamin Herrenschmidt */ 5383c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5393c726f8dSBenjamin Herrenschmidt .align 7 5403c726f8dSBenjamin Herrenschmidt .globl slb_miss_user_common 5413c726f8dSBenjamin Herrenschmidtslb_miss_user_common: 5423c726f8dSBenjamin Herrenschmidt mflr r10 5433c726f8dSBenjamin Herrenschmidt std r3,PACA_EXGEN+EX_DAR(r13) 5443c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXGEN+EX_CCR(r13) 5453c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_LR(r13) 5463c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_SRR0(r13) 5473c726f8dSBenjamin Herrenschmidt bl .slb_allocate_user 5483c726f8dSBenjamin Herrenschmidt 5493c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_LR(r13) 5503c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXGEN+EX_R3(r13) 5513c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXGEN+EX_CCR(r13) 5523c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_SRR0(r13) 5533c726f8dSBenjamin Herrenschmidt mtlr r10 5543c726f8dSBenjamin Herrenschmidt beq- slb_miss_fault 5553c726f8dSBenjamin Herrenschmidt 5563c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 5573c726f8dSBenjamin Herrenschmidt beq- unrecov_user_slb 5583c726f8dSBenjamin Herrenschmidt mfmsr r10 5593c726f8dSBenjamin Herrenschmidt 5603c726f8dSBenjamin Herrenschmidt.machine push 5613c726f8dSBenjamin Herrenschmidt.machine "power4" 5623c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 5633c726f8dSBenjamin Herrenschmidt.machine pop 5643c726f8dSBenjamin Herrenschmidt 5653c726f8dSBenjamin Herrenschmidt clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */ 5663c726f8dSBenjamin Herrenschmidt mtmsrd r10,1 5673c726f8dSBenjamin Herrenschmidt 5683c726f8dSBenjamin Herrenschmidt mtspr SRR0,r11 5693c726f8dSBenjamin Herrenschmidt mtspr SRR1,r12 5703c726f8dSBenjamin Herrenschmidt 5713c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXGEN+EX_R9(r13) 5723c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_R10(r13) 5733c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_R11(r13) 5743c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXGEN+EX_R12(r13) 5753c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXGEN+EX_R13(r13) 5763c726f8dSBenjamin Herrenschmidt rfid 5773c726f8dSBenjamin Herrenschmidt b . 5783c726f8dSBenjamin Herrenschmidt 5793c726f8dSBenjamin Herrenschmidtslb_miss_fault: 5803c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN) 5813c726f8dSBenjamin Herrenschmidt ld r4,PACA_EXGEN+EX_DAR(r13) 5823c726f8dSBenjamin Herrenschmidt li r5,0 5833c726f8dSBenjamin Herrenschmidt std r4,_DAR(r1) 5843c726f8dSBenjamin Herrenschmidt std r5,_DSISR(r1) 5853ccfc65cSPaul Mackerras b handle_page_fault 5863c726f8dSBenjamin Herrenschmidt 5873c726f8dSBenjamin Herrenschmidtunrecov_user_slb: 5883c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN) 5893c726f8dSBenjamin Herrenschmidt DISABLE_INTS 5903c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 5913c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 5923c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 5933c726f8dSBenjamin Herrenschmidt b 1b 5943c726f8dSBenjamin Herrenschmidt 5953c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 5963c726f8dSBenjamin Herrenschmidt 5973c726f8dSBenjamin Herrenschmidt 5983c726f8dSBenjamin Herrenschmidt/* 5993c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR, 6003c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return 6013c726f8dSBenjamin Herrenschmidt * r3 has the faulting address 6023c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb. 6033c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3 6043c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure. 6053c726f8dSBenjamin Herrenschmidt */ 6063c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode) 6073c726f8dSBenjamin Herrenschmidt mflr r10 6081f6a93e4SPaul Mackerras#ifdef CONFIG_RELOCATABLE 6091f6a93e4SPaul Mackerras mtctr r11 6101f6a93e4SPaul Mackerras#endif 6113c726f8dSBenjamin Herrenschmidt 6123c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 6133c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_LR(r13) /* save LR */ 6143c726f8dSBenjamin Herrenschmidt 6153c726f8dSBenjamin Herrenschmidt bl .slb_allocate_realmode 6163c726f8dSBenjamin Herrenschmidt 6173c726f8dSBenjamin Herrenschmidt /* All done -- return from exception. */ 6183c726f8dSBenjamin Herrenschmidt 6193c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_LR(r13) 6203c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXSLB+EX_R3(r13) 6213c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 6223c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6233f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6243356bb9fSDavid Gibson ld r11,PACALPPACAPTR(r13) 6253356bb9fSDavid Gibson ld r11,LPPACASRR0(r11) /* get SRR0 value */ 6263f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6273c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6283c726f8dSBenjamin Herrenschmidt 6293c726f8dSBenjamin Herrenschmidt mtlr r10 6303c726f8dSBenjamin Herrenschmidt 6313c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 632320787c7SPaul Mackerras beq- 2f 6333c726f8dSBenjamin Herrenschmidt 6343c726f8dSBenjamin Herrenschmidt.machine push 6353c726f8dSBenjamin Herrenschmidt.machine "power4" 6363c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 6373c726f8dSBenjamin Herrenschmidt mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */ 6383c726f8dSBenjamin Herrenschmidt.machine pop 6393c726f8dSBenjamin Herrenschmidt 6403c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 6413f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 6423c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR0,r11 6433c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR1,r12 6443f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 6453c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 6463c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXSLB+EX_R9(r13) 6473c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_R10(r13) 6483c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R11(r13) 6493c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R12(r13) 6503c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXSLB+EX_R13(r13) 6513c726f8dSBenjamin Herrenschmidt rfid 6523c726f8dSBenjamin Herrenschmidt b . /* prevent speculative execution */ 6533c726f8dSBenjamin Herrenschmidt 654320787c7SPaul Mackerras2: 655320787c7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 656320787c7SPaul MackerrasBEGIN_FW_FTR_SECTION 657320787c7SPaul Mackerras b unrecov_slb 658320787c7SPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 659320787c7SPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 660320787c7SPaul Mackerras mfspr r11,SPRN_SRR0 6611f6a93e4SPaul Mackerras ld r10,PACAKBASE(r13) 662320787c7SPaul Mackerras LOAD_HANDLER(r10,unrecov_slb) 663320787c7SPaul Mackerras mtspr SPRN_SRR0,r10 6641f6a93e4SPaul Mackerras ld r10,PACAKMSR(r13) 665320787c7SPaul Mackerras mtspr SPRN_SRR1,r10 666320787c7SPaul Mackerras rfid 667320787c7SPaul Mackerras b . 668320787c7SPaul Mackerras 6693c726f8dSBenjamin Herrenschmidtunrecov_slb: 6703c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB) 6713c726f8dSBenjamin Herrenschmidt DISABLE_INTS 6723c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 6733c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 6743c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 6753c726f8dSBenjamin Herrenschmidt b 1b 6763c726f8dSBenjamin Herrenschmidt 67714cf11afSPaul Mackerras .align 7 67814cf11afSPaul Mackerras .globl hardware_interrupt_common 67914cf11afSPaul Mackerras .globl hardware_interrupt_entry 68014cf11afSPaul Mackerrashardware_interrupt_common: 68114cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN) 682f39224a8SPaul Mackerras FINISH_NAP 68314cf11afSPaul Mackerrashardware_interrupt_entry: 68414cf11afSPaul Mackerras DISABLE_INTS 685a416561bSOlof JohanssonBEGIN_FTR_SECTION 686cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on 687a416561bSOlof JohanssonEND_FTR_SECTION_IFSET(CPU_FTR_CTRL) 68814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 68914cf11afSPaul Mackerras bl .do_IRQ 69014cf11afSPaul Mackerras b .ret_from_except_lite 69114cf11afSPaul Mackerras 692f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 693f39224a8SPaul Mackerraspower4_fixup_nap: 694f39224a8SPaul Mackerras andc r9,r9,r10 695f39224a8SPaul Mackerras std r9,TI_LOCAL_FLAGS(r11) 696f39224a8SPaul Mackerras ld r10,_LINK(r1) /* make idle task do the */ 697f39224a8SPaul Mackerras std r10,_NIP(r1) /* equivalent of a blr */ 698f39224a8SPaul Mackerras blr 699f39224a8SPaul Mackerras#endif 700f39224a8SPaul Mackerras 70114cf11afSPaul Mackerras .align 7 70214cf11afSPaul Mackerras .globl alignment_common 70314cf11afSPaul Mackerrasalignment_common: 704b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 70514cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 706b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 70714cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 70814cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN) 70914cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 71014cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 71114cf11afSPaul Mackerras std r3,_DAR(r1) 71214cf11afSPaul Mackerras std r4,_DSISR(r1) 71314cf11afSPaul Mackerras bl .save_nvgprs 71414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 71514cf11afSPaul Mackerras ENABLE_INTS 71614cf11afSPaul Mackerras bl .alignment_exception 71714cf11afSPaul Mackerras b .ret_from_except 71814cf11afSPaul Mackerras 71914cf11afSPaul Mackerras .align 7 72014cf11afSPaul Mackerras .globl program_check_common 72114cf11afSPaul Mackerrasprogram_check_common: 72214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN) 72314cf11afSPaul Mackerras bl .save_nvgprs 72414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 72514cf11afSPaul Mackerras ENABLE_INTS 72614cf11afSPaul Mackerras bl .program_check_exception 72714cf11afSPaul Mackerras b .ret_from_except 72814cf11afSPaul Mackerras 72914cf11afSPaul Mackerras .align 7 73014cf11afSPaul Mackerras .globl fp_unavailable_common 73114cf11afSPaul Mackerrasfp_unavailable_common: 73214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN) 7333ccfc65cSPaul Mackerras bne 1f /* if from user, just load it up */ 73414cf11afSPaul Mackerras bl .save_nvgprs 73514cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 73614cf11afSPaul Mackerras ENABLE_INTS 73714cf11afSPaul Mackerras bl .kernel_fp_unavailable_exception 73814cf11afSPaul Mackerras BUG_OPCODE 7396f3d8e69SMichael Neuling1: bl .load_up_fpu 7406f3d8e69SMichael Neuling b fast_exception_return 74114cf11afSPaul Mackerras 74214cf11afSPaul Mackerras .align 7 74314cf11afSPaul Mackerras .globl altivec_unavailable_common 74414cf11afSPaul Mackerrasaltivec_unavailable_common: 74514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN) 74614cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 74714cf11afSPaul MackerrasBEGIN_FTR_SECTION 7486f3d8e69SMichael Neuling beq 1f 7496f3d8e69SMichael Neuling bl .load_up_altivec 7506f3d8e69SMichael Neuling b fast_exception_return 7516f3d8e69SMichael Neuling1: 75214cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) 75314cf11afSPaul Mackerras#endif 75414cf11afSPaul Mackerras bl .save_nvgprs 75514cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 75614cf11afSPaul Mackerras ENABLE_INTS 75714cf11afSPaul Mackerras bl .altivec_unavailable_exception 75814cf11afSPaul Mackerras b .ret_from_except 75914cf11afSPaul Mackerras 7609a955167SPaul Mackerras .align 7 7619a955167SPaul Mackerras .globl vsx_unavailable_common 7629a955167SPaul Mackerrasvsx_unavailable_common: 7639a955167SPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN) 7649a955167SPaul Mackerras#ifdef CONFIG_VSX 7659a955167SPaul MackerrasBEGIN_FTR_SECTION 7669a955167SPaul Mackerras bne .load_up_vsx 7679a955167SPaul Mackerras1: 7689a955167SPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_VSX) 7699a955167SPaul Mackerras#endif 7709a955167SPaul Mackerras bl .save_nvgprs 7719a955167SPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 7729a955167SPaul Mackerras ENABLE_INTS 7739a955167SPaul Mackerras bl .vsx_unavailable_exception 7749a955167SPaul Mackerras b .ret_from_except 7759a955167SPaul Mackerras 7769a955167SPaul Mackerras .align 7 7779a955167SPaul Mackerras .globl __end_handlers 7789a955167SPaul Mackerras__end_handlers: 7799a955167SPaul Mackerras 7809a955167SPaul Mackerras/* 7819a955167SPaul Mackerras * Return from an exception with minimal checks. 7829a955167SPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON. 7839a955167SPaul Mackerras * If interrupts have been enabled, or anything has been 7849a955167SPaul Mackerras * done that might have changed the scheduling status of 7859a955167SPaul Mackerras * any task or sent any task a signal, you should use 7869a955167SPaul Mackerras * ret_from_except or ret_from_except_lite instead of this. 7879a955167SPaul Mackerras */ 7889a955167SPaul Mackerrasfast_exc_return_irq: /* restores irq state too */ 7899a955167SPaul Mackerras ld r3,SOFTE(r1) 7909a955167SPaul Mackerras TRACE_AND_RESTORE_IRQ(r3); 7919a955167SPaul Mackerras ld r12,_MSR(r1) 7929a955167SPaul Mackerras rldicl r4,r12,49,63 /* get MSR_EE to LSB */ 7939a955167SPaul Mackerras stb r4,PACAHARDIRQEN(r13) /* restore paca->hard_enabled */ 7949a955167SPaul Mackerras b 1f 7959a955167SPaul Mackerras 7969a955167SPaul Mackerras .globl fast_exception_return 7979a955167SPaul Mackerrasfast_exception_return: 7989a955167SPaul Mackerras ld r12,_MSR(r1) 7999a955167SPaul Mackerras1: ld r11,_NIP(r1) 8009a955167SPaul Mackerras andi. r3,r12,MSR_RI /* check if RI is set */ 8019a955167SPaul Mackerras beq- unrecov_fer 8029a955167SPaul Mackerras 8039a955167SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING 8049a955167SPaul Mackerras andi. r3,r12,MSR_PR 8059a955167SPaul Mackerras beq 2f 8069a955167SPaul Mackerras ACCOUNT_CPU_USER_EXIT(r3, r4) 8079a955167SPaul Mackerras2: 8089a955167SPaul Mackerras#endif 8099a955167SPaul Mackerras 8109a955167SPaul Mackerras ld r3,_CCR(r1) 8119a955167SPaul Mackerras ld r4,_LINK(r1) 8129a955167SPaul Mackerras ld r5,_CTR(r1) 8139a955167SPaul Mackerras ld r6,_XER(r1) 8149a955167SPaul Mackerras mtcr r3 8159a955167SPaul Mackerras mtlr r4 8169a955167SPaul Mackerras mtctr r5 8179a955167SPaul Mackerras mtxer r6 8189a955167SPaul Mackerras REST_GPR(0, r1) 8199a955167SPaul Mackerras REST_8GPRS(2, r1) 8209a955167SPaul Mackerras 8219a955167SPaul Mackerras mfmsr r10 8229a955167SPaul Mackerras rldicl r10,r10,48,1 /* clear EE */ 8239a955167SPaul Mackerras rldicr r10,r10,16,61 /* clear RI (LE is 0 already) */ 8249a955167SPaul Mackerras mtmsrd r10,1 8259a955167SPaul Mackerras 8269a955167SPaul Mackerras mtspr SPRN_SRR1,r12 8279a955167SPaul Mackerras mtspr SPRN_SRR0,r11 8289a955167SPaul Mackerras REST_4GPRS(10, r1) 8299a955167SPaul Mackerras ld r1,GPR1(r1) 8309a955167SPaul Mackerras rfid 8319a955167SPaul Mackerras b . /* prevent speculative execution */ 8329a955167SPaul Mackerras 8339a955167SPaul Mackerrasunrecov_fer: 8349a955167SPaul Mackerras bl .save_nvgprs 8359a955167SPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 8369a955167SPaul Mackerras bl .unrecoverable_exception 8379a955167SPaul Mackerras b 1b 8389a955167SPaul Mackerras 83914cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 84014cf11afSPaul Mackerras/* 84114cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk) 84214cf11afSPaul Mackerras * Disable VMX for the task which had it previously, 84314cf11afSPaul Mackerras * and save its vector registers in its thread_struct. 84414cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return. 84514cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every 84614cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers). 84714cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current' 84814cf11afSPaul Mackerras */ 84914cf11afSPaul Mackerras_STATIC(load_up_altivec) 85014cf11afSPaul Mackerras mfmsr r5 /* grab the current MSR */ 85114cf11afSPaul Mackerras oris r5,r5,MSR_VEC@h 85214cf11afSPaul Mackerras mtmsrd r5 /* enable use of VMX now */ 85314cf11afSPaul Mackerras isync 85414cf11afSPaul Mackerras 85514cf11afSPaul Mackerras/* 85614cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too 85714cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU 85814cf11afSPaul Mackerras * to another. Instead we call giveup_altvec in switch_to. 85914cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context 86014cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually 86114cf11afSPaul Mackerras * avoid saving all of the VREGs here... 86214cf11afSPaul Mackerras */ 86314cf11afSPaul Mackerras#ifndef CONFIG_SMP 86414cf11afSPaul Mackerras ld r3,last_task_used_altivec@got(r2) 86514cf11afSPaul Mackerras ld r4,0(r3) 86614cf11afSPaul Mackerras cmpdi 0,r4,0 86714cf11afSPaul Mackerras beq 1f 86814cf11afSPaul Mackerras /* Save VMX state to last_task_used_altivec's THREAD struct */ 86914cf11afSPaul Mackerras addi r4,r4,THREAD 87014cf11afSPaul Mackerras SAVE_32VRS(0,r5,r4) 87114cf11afSPaul Mackerras mfvscr vr0 87214cf11afSPaul Mackerras li r10,THREAD_VSCR 87314cf11afSPaul Mackerras stvx vr0,r10,r4 87414cf11afSPaul Mackerras /* Disable VMX for last_task_used_altivec */ 87514cf11afSPaul Mackerras ld r5,PT_REGS(r4) 87614cf11afSPaul Mackerras ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 87714cf11afSPaul Mackerras lis r6,MSR_VEC@h 87814cf11afSPaul Mackerras andc r4,r4,r6 87914cf11afSPaul Mackerras std r4,_MSR-STACK_FRAME_OVERHEAD(r5) 88014cf11afSPaul Mackerras1: 88114cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 88214cf11afSPaul Mackerras /* Hack: if we get an altivec unavailable trap with VRSAVE 88314cf11afSPaul Mackerras * set to all zeros, we assume this is a broken application 88414cf11afSPaul Mackerras * that fails to set it properly, and thus we switch it to 88514cf11afSPaul Mackerras * all 1's 88614cf11afSPaul Mackerras */ 88714cf11afSPaul Mackerras mfspr r4,SPRN_VRSAVE 88814cf11afSPaul Mackerras cmpdi 0,r4,0 88914cf11afSPaul Mackerras bne+ 1f 89014cf11afSPaul Mackerras li r4,-1 89114cf11afSPaul Mackerras mtspr SPRN_VRSAVE,r4 89214cf11afSPaul Mackerras1: 89314cf11afSPaul Mackerras /* enable use of VMX after return */ 89414cf11afSPaul Mackerras ld r4,PACACURRENT(r13) 89514cf11afSPaul Mackerras addi r5,r4,THREAD /* Get THREAD */ 89614cf11afSPaul Mackerras oris r12,r12,MSR_VEC@h 89714cf11afSPaul Mackerras std r12,_MSR(r1) 89814cf11afSPaul Mackerras li r4,1 89914cf11afSPaul Mackerras li r10,THREAD_VSCR 90014cf11afSPaul Mackerras stw r4,THREAD_USED_VR(r5) 90114cf11afSPaul Mackerras lvx vr0,r10,r5 90214cf11afSPaul Mackerras mtvscr vr0 90314cf11afSPaul Mackerras REST_32VRS(0,r4,r5) 90414cf11afSPaul Mackerras#ifndef CONFIG_SMP 90514cf11afSPaul Mackerras /* Update last_task_used_math to 'current' */ 90614cf11afSPaul Mackerras subi r4,r5,THREAD /* Back to 'current' */ 90714cf11afSPaul Mackerras std r4,0(r3) 90814cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 90914cf11afSPaul Mackerras /* restore registers and return */ 9106f3d8e69SMichael Neuling blr 91114cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */ 91214cf11afSPaul Mackerras 913ce48b210SMichael Neuling#ifdef CONFIG_VSX 914ce48b210SMichael Neuling/* 915ce48b210SMichael Neuling * load_up_vsx(unused, unused, tsk) 916ce48b210SMichael Neuling * Disable VSX for the task which had it previously, 917ce48b210SMichael Neuling * and save its vector registers in its thread_struct. 918ce48b210SMichael Neuling * Reuse the fp and vsx saves, but first check to see if they have 919ce48b210SMichael Neuling * been saved already. 920ce48b210SMichael Neuling * On entry: r13 == 'current' && last_task_used_vsx != 'current' 921ce48b210SMichael Neuling */ 922ce48b210SMichael Neuling_STATIC(load_up_vsx) 923ce48b210SMichael Neuling/* Load FP and VSX registers if they haven't been done yet */ 924ce48b210SMichael Neuling andi. r5,r12,MSR_FP 925ce48b210SMichael Neuling beql+ load_up_fpu /* skip if already loaded */ 926ce48b210SMichael Neuling andis. r5,r12,MSR_VEC@h 927ce48b210SMichael Neuling beql+ load_up_altivec /* skip if already loaded */ 928ce48b210SMichael Neuling 929ce48b210SMichael Neuling#ifndef CONFIG_SMP 930ce48b210SMichael Neuling ld r3,last_task_used_vsx@got(r2) 931ce48b210SMichael Neuling ld r4,0(r3) 932ce48b210SMichael Neuling cmpdi 0,r4,0 933ce48b210SMichael Neuling beq 1f 934ce48b210SMichael Neuling /* Disable VSX for last_task_used_vsx */ 935ce48b210SMichael Neuling addi r4,r4,THREAD 936ce48b210SMichael Neuling ld r5,PT_REGS(r4) 937ce48b210SMichael Neuling ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 938ce48b210SMichael Neuling lis r6,MSR_VSX@h 939ce48b210SMichael Neuling andc r6,r4,r6 940ce48b210SMichael Neuling std r6,_MSR-STACK_FRAME_OVERHEAD(r5) 941ce48b210SMichael Neuling1: 942ce48b210SMichael Neuling#endif /* CONFIG_SMP */ 943ce48b210SMichael Neuling ld r4,PACACURRENT(r13) 944ce48b210SMichael Neuling addi r4,r4,THREAD /* Get THREAD */ 945ce48b210SMichael Neuling li r6,1 946ce48b210SMichael Neuling stw r6,THREAD_USED_VSR(r4) /* ... also set thread used vsr */ 947ce48b210SMichael Neuling /* enable use of VSX after return */ 948ce48b210SMichael Neuling oris r12,r12,MSR_VSX@h 949ce48b210SMichael Neuling std r12,_MSR(r1) 950ce48b210SMichael Neuling#ifndef CONFIG_SMP 951ce48b210SMichael Neuling /* Update last_task_used_math to 'current' */ 952ce48b210SMichael Neuling ld r4,PACACURRENT(r13) 953ce48b210SMichael Neuling std r4,0(r3) 954ce48b210SMichael Neuling#endif /* CONFIG_SMP */ 955ce48b210SMichael Neuling b fast_exception_return 956ce48b210SMichael Neuling#endif /* CONFIG_VSX */ 957ce48b210SMichael Neuling 95814cf11afSPaul Mackerras/* 95914cf11afSPaul Mackerras * Hash table stuff 96014cf11afSPaul Mackerras */ 96114cf11afSPaul Mackerras .align 7 962945feb17SBenjamin Herrenschmidt_STATIC(do_hash_page) 96314cf11afSPaul Mackerras std r3,_DAR(r1) 96414cf11afSPaul Mackerras std r4,_DSISR(r1) 96514cf11afSPaul Mackerras 96614cf11afSPaul Mackerras andis. r0,r4,0xa450 /* weird error? */ 9673ccfc65cSPaul Mackerras bne- handle_page_fault /* if not, try to insert a HPTE */ 96814cf11afSPaul MackerrasBEGIN_FTR_SECTION 96914cf11afSPaul Mackerras andis. r0,r4,0x0020 /* Is it a segment table fault? */ 9703ccfc65cSPaul Mackerras bne- do_ste_alloc /* If so handle it */ 97114cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 97214cf11afSPaul Mackerras 97314cf11afSPaul Mackerras /* 974945feb17SBenjamin Herrenschmidt * On iSeries, we soft-disable interrupts here, then 975945feb17SBenjamin Herrenschmidt * hard-enable interrupts so that the hash_page code can spin on 976945feb17SBenjamin Herrenschmidt * the hash_table_lock without problems on a shared processor. 977945feb17SBenjamin Herrenschmidt */ 978945feb17SBenjamin Herrenschmidt DISABLE_INTS 979945feb17SBenjamin Herrenschmidt 980945feb17SBenjamin Herrenschmidt /* 981945feb17SBenjamin Herrenschmidt * Currently, trace_hardirqs_off() will be called by DISABLE_INTS 982945feb17SBenjamin Herrenschmidt * and will clobber volatile registers when irq tracing is enabled 983945feb17SBenjamin Herrenschmidt * so we need to reload them. It may be possible to be smarter here 984945feb17SBenjamin Herrenschmidt * and move the irq tracing elsewhere but let's keep it simple for 985945feb17SBenjamin Herrenschmidt * now 986945feb17SBenjamin Herrenschmidt */ 987945feb17SBenjamin Herrenschmidt#ifdef CONFIG_TRACE_IRQFLAGS 988945feb17SBenjamin Herrenschmidt ld r3,_DAR(r1) 989945feb17SBenjamin Herrenschmidt ld r4,_DSISR(r1) 990945feb17SBenjamin Herrenschmidt ld r5,_TRAP(r1) 991945feb17SBenjamin Herrenschmidt ld r12,_MSR(r1) 992945feb17SBenjamin Herrenschmidt clrrdi r5,r5,4 993945feb17SBenjamin Herrenschmidt#endif /* CONFIG_TRACE_IRQFLAGS */ 994945feb17SBenjamin Herrenschmidt /* 99514cf11afSPaul Mackerras * We need to set the _PAGE_USER bit if MSR_PR is set or if we are 99614cf11afSPaul Mackerras * accessing a userspace segment (even from the kernel). We assume 99714cf11afSPaul Mackerras * kernel addresses always have the high bit set. 99814cf11afSPaul Mackerras */ 99914cf11afSPaul Mackerras rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */ 100014cf11afSPaul Mackerras rotldi r0,r3,15 /* Move high bit into MSR_PR posn */ 100114cf11afSPaul Mackerras orc r0,r12,r0 /* MSR_PR | ~high_bit */ 100214cf11afSPaul Mackerras rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */ 100314cf11afSPaul Mackerras ori r4,r4,1 /* add _PAGE_PRESENT */ 100414cf11afSPaul Mackerras rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */ 100514cf11afSPaul Mackerras 100614cf11afSPaul Mackerras /* 100714cf11afSPaul Mackerras * r3 contains the faulting address 100814cf11afSPaul Mackerras * r4 contains the required access permissions 100914cf11afSPaul Mackerras * r5 contains the trap number 101014cf11afSPaul Mackerras * 101114cf11afSPaul Mackerras * at return r3 = 0 for success 101214cf11afSPaul Mackerras */ 101314cf11afSPaul Mackerras bl .hash_page /* build HPTE if possible */ 101414cf11afSPaul Mackerras cmpdi r3,0 /* see if hash_page succeeded */ 101514cf11afSPaul Mackerras 10163f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 101714cf11afSPaul Mackerras /* 101814cf11afSPaul Mackerras * If we had interrupts soft-enabled at the point where the 101914cf11afSPaul Mackerras * DSI/ISI occurred, and an interrupt came in during hash_page, 102014cf11afSPaul Mackerras * handle it now. 102114cf11afSPaul Mackerras * We jump to ret_from_except_lite rather than fast_exception_return 102214cf11afSPaul Mackerras * because ret_from_except_lite will check for and handle pending 102314cf11afSPaul Mackerras * interrupts if necessary. 102414cf11afSPaul Mackerras */ 10253ccfc65cSPaul Mackerras beq 13f 1026b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 1027945feb17SBenjamin Herrenschmidt 1028b0a779deSPaul MackerrasBEGIN_FW_FTR_SECTION 1029b0a779deSPaul Mackerras /* 1030b0a779deSPaul Mackerras * Here we have interrupts hard-disabled, so it is sufficient 1031b0a779deSPaul Mackerras * to restore paca->{soft,hard}_enable and get out. 1032b0a779deSPaul Mackerras */ 1033b0a779deSPaul Mackerras beq fast_exc_return_irq /* Return from exception on success */ 1034b0a779deSPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 1035b0a779deSPaul Mackerras 103614cf11afSPaul Mackerras /* For a hash failure, we don't bother re-enabling interrupts */ 103714cf11afSPaul Mackerras ble- 12f 103814cf11afSPaul Mackerras 103914cf11afSPaul Mackerras /* 104014cf11afSPaul Mackerras * hash_page couldn't handle it, set soft interrupt enable back 1041945feb17SBenjamin Herrenschmidt * to what it was before the trap. Note that .raw_local_irq_restore 104214cf11afSPaul Mackerras * handles any interrupts pending at this point. 104314cf11afSPaul Mackerras */ 104414cf11afSPaul Mackerras ld r3,SOFTE(r1) 1045945feb17SBenjamin Herrenschmidt TRACE_AND_RESTORE_IRQ_PARTIAL(r3, 11f) 1046945feb17SBenjamin Herrenschmidt bl .raw_local_irq_restore 104714cf11afSPaul Mackerras b 11f 104814cf11afSPaul Mackerras 104914cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */ 10503ccfc65cSPaul Mackerrashandle_page_fault: 105114cf11afSPaul Mackerras ENABLE_INTS 105214cf11afSPaul Mackerras11: ld r4,_DAR(r1) 105314cf11afSPaul Mackerras ld r5,_DSISR(r1) 105414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 105514cf11afSPaul Mackerras bl .do_page_fault 105614cf11afSPaul Mackerras cmpdi r3,0 10573ccfc65cSPaul Mackerras beq+ 13f 105814cf11afSPaul Mackerras bl .save_nvgprs 105914cf11afSPaul Mackerras mr r5,r3 106014cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 106114cf11afSPaul Mackerras lwz r4,_DAR(r1) 106214cf11afSPaul Mackerras bl .bad_page_fault 106314cf11afSPaul Mackerras b .ret_from_except 106414cf11afSPaul Mackerras 106579acbb3fSPaul Mackerras13: b .ret_from_except_lite 106679acbb3fSPaul Mackerras 106714cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused 106814cf11afSPaul Mackerras * the PTE insertion 106914cf11afSPaul Mackerras */ 107014cf11afSPaul Mackerras12: bl .save_nvgprs 1071fa28237cSPaul Mackerras mr r5,r3 107214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 1073a792e75dSBenjamin Herrenschmidt ld r4,_DAR(r1) 107414cf11afSPaul Mackerras bl .low_hash_fault 107514cf11afSPaul Mackerras b .ret_from_except 107614cf11afSPaul Mackerras 107714cf11afSPaul Mackerras /* here we have a segment miss */ 10783ccfc65cSPaul Mackerrasdo_ste_alloc: 107914cf11afSPaul Mackerras bl .ste_allocate /* try to insert stab entry */ 108014cf11afSPaul Mackerras cmpdi r3,0 10813ccfc65cSPaul Mackerras bne- handle_page_fault 10823ccfc65cSPaul Mackerras b fast_exception_return 108314cf11afSPaul Mackerras 108414cf11afSPaul Mackerras/* 108514cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR, 108614cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 108714cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb. 108814cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure. 108914cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc. 109014cf11afSPaul Mackerras */ 109114cf11afSPaul Mackerras .align 7 109214cf11afSPaul Mackerras_GLOBAL(do_stab_bolted) 109314cf11afSPaul Mackerras stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 109414cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */ 109514cf11afSPaul Mackerras 109614cf11afSPaul Mackerras /* Hash to the primary group */ 109714cf11afSPaul Mackerras ld r10,PACASTABVIRT(r13) 1098b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 109914cf11afSPaul Mackerras srdi r11,r11,28 110014cf11afSPaul Mackerras rldimi r10,r11,7,52 /* r10 = first ste of the group */ 110114cf11afSPaul Mackerras 110214cf11afSPaul Mackerras /* Calculate VSID */ 110314cf11afSPaul Mackerras /* This is a kernel address, so protovsid = ESID */ 11041189be65SPaul Mackerras ASM_VSID_SCRAMBLE(r11, r9, 256M) 110514cf11afSPaul Mackerras rldic r9,r11,12,16 /* r9 = vsid << 12 */ 110614cf11afSPaul Mackerras 110714cf11afSPaul Mackerras /* Search the primary group for a free entry */ 110814cf11afSPaul Mackerras1: ld r11,0(r10) /* Test valid bit of the current ste */ 110914cf11afSPaul Mackerras andi. r11,r11,0x80 111014cf11afSPaul Mackerras beq 2f 111114cf11afSPaul Mackerras addi r10,r10,16 111214cf11afSPaul Mackerras andi. r11,r10,0x70 111314cf11afSPaul Mackerras bne 1b 111414cf11afSPaul Mackerras 111514cf11afSPaul Mackerras /* Stick for only searching the primary group for now. */ 111614cf11afSPaul Mackerras /* At least for now, we use a very simple random castout scheme */ 111714cf11afSPaul Mackerras /* Use the TB as a random number ; OR in 1 to avoid entry 0 */ 111814cf11afSPaul Mackerras mftb r11 111914cf11afSPaul Mackerras rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */ 112014cf11afSPaul Mackerras ori r11,r11,0x10 112114cf11afSPaul Mackerras 112214cf11afSPaul Mackerras /* r10 currently points to an ste one past the group of interest */ 112314cf11afSPaul Mackerras /* make it point to the randomly selected entry */ 112414cf11afSPaul Mackerras subi r10,r10,128 112514cf11afSPaul Mackerras or r10,r10,r11 /* r10 is the entry to invalidate */ 112614cf11afSPaul Mackerras 112714cf11afSPaul Mackerras isync /* mark the entry invalid */ 112814cf11afSPaul Mackerras ld r11,0(r10) 112914cf11afSPaul Mackerras rldicl r11,r11,56,1 /* clear the valid bit */ 113014cf11afSPaul Mackerras rotldi r11,r11,8 113114cf11afSPaul Mackerras std r11,0(r10) 113214cf11afSPaul Mackerras sync 113314cf11afSPaul Mackerras 113414cf11afSPaul Mackerras clrrdi r11,r11,28 /* Get the esid part of the ste */ 113514cf11afSPaul Mackerras slbie r11 113614cf11afSPaul Mackerras 113714cf11afSPaul Mackerras2: std r9,8(r10) /* Store the vsid part of the ste */ 113814cf11afSPaul Mackerras eieio 113914cf11afSPaul Mackerras 1140b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR /* Get the new esid */ 114114cf11afSPaul Mackerras clrrdi r11,r11,28 /* Permits a full 32b of ESID */ 114214cf11afSPaul Mackerras ori r11,r11,0x90 /* Turn on valid and kp */ 114314cf11afSPaul Mackerras std r11,0(r10) /* Put new entry back into the stab */ 114414cf11afSPaul Mackerras 114514cf11afSPaul Mackerras sync 114614cf11afSPaul Mackerras 114714cf11afSPaul Mackerras /* All done -- return from exception. */ 114814cf11afSPaul Mackerras lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 114914cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */ 115014cf11afSPaul Mackerras 115114cf11afSPaul Mackerras andi. r10,r12,MSR_RI 115214cf11afSPaul Mackerras beq- unrecov_slb 115314cf11afSPaul Mackerras 115414cf11afSPaul Mackerras mtcrf 0x80,r9 /* restore CR */ 115514cf11afSPaul Mackerras 115614cf11afSPaul Mackerras mfmsr r10 115714cf11afSPaul Mackerras clrrdi r10,r10,2 115814cf11afSPaul Mackerras mtmsrd r10,1 115914cf11afSPaul Mackerras 1160b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 1161b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 116214cf11afSPaul Mackerras ld r9,PACA_EXSLB+EX_R9(r13) 116314cf11afSPaul Mackerras ld r10,PACA_EXSLB+EX_R10(r13) 116414cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_R11(r13) 116514cf11afSPaul Mackerras ld r12,PACA_EXSLB+EX_R12(r13) 116614cf11afSPaul Mackerras ld r13,PACA_EXSLB+EX_R13(r13) 116714cf11afSPaul Mackerras rfid 116814cf11afSPaul Mackerras b . /* prevent speculative execution */ 116914cf11afSPaul Mackerras 117014cf11afSPaul Mackerras/* 117114cf11afSPaul Mackerras * Space for CPU0's segment table. 117214cf11afSPaul Mackerras * 117314cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before 117416a15a30SStephen Rothwell * we get control (with relocate on). The address is given to the hv 117516a15a30SStephen Rothwell * as a page number (see xLparMap below), so this must be at a 117614cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >> 117714cf11afSPaul Mackerras * PAGE_SHIFT). 117814cf11afSPaul Mackerras */ 1179758438a7SMichael Ellerman . = STAB0_OFFSET /* 0x6000 */ 118014cf11afSPaul Mackerras .globl initial_stab 118114cf11afSPaul Mackerrasinitial_stab: 118214cf11afSPaul Mackerras .space 4096 118314cf11afSPaul Mackerras 11849e4859efSStephen Rothwell#ifdef CONFIG_PPC_PSERIES 118514cf11afSPaul Mackerras/* 118614cf11afSPaul Mackerras * Data area reserved for FWNMI option. 118714cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA. 118814cf11afSPaul Mackerras */ 118914cf11afSPaul Mackerras .= 0x7000 119014cf11afSPaul Mackerras .globl fwnmi_data_area 119114cf11afSPaul Mackerrasfwnmi_data_area: 11929e4859efSStephen Rothwell#endif /* CONFIG_PPC_PSERIES */ 119314cf11afSPaul Mackerras 119414cf11afSPaul Mackerras /* iSeries does not use the FWNMI stuff, so it is safe to put 119514cf11afSPaul Mackerras * this here, even if we later allow kernels that will boot on 119614cf11afSPaul Mackerras * both pSeries and iSeries */ 119714cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 119814cf11afSPaul Mackerras . = LPARMAP_PHYS 119916a15a30SStephen Rothwell .globl xLparMap 120016a15a30SStephen RothwellxLparMap: 120116a15a30SStephen Rothwell .quad HvEsidsToMap /* xNumberEsids */ 120216a15a30SStephen Rothwell .quad HvRangesToMap /* xNumberRanges */ 120316a15a30SStephen Rothwell .quad STAB0_PAGE /* xSegmentTableOffs */ 120416a15a30SStephen Rothwell .zero 40 /* xRsvd */ 120516a15a30SStephen Rothwell /* xEsids (HvEsidsToMap entries of 2 quads) */ 120616a15a30SStephen Rothwell .quad PAGE_OFFSET_ESID /* xKernelEsid */ 120716a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID /* xKernelVsid */ 120816a15a30SStephen Rothwell .quad VMALLOC_START_ESID /* xKernelEsid */ 120916a15a30SStephen Rothwell .quad VMALLOC_START_VSID /* xKernelVsid */ 121016a15a30SStephen Rothwell /* xRanges (HvRangesToMap entries of 3 quads) */ 121116a15a30SStephen Rothwell .quad HvPagesToMap /* xPages */ 121216a15a30SStephen Rothwell .quad 0 /* xOffset */ 121316a15a30SStephen Rothwell .quad PAGE_OFFSET_VSID << (SID_SHIFT - HW_PAGE_SHIFT) /* xVPN */ 121416a15a30SStephen Rothwell 121514cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 121614cf11afSPaul Mackerras 12179e4859efSStephen Rothwell#ifdef CONFIG_PPC_PSERIES 121814cf11afSPaul Mackerras . = 0x8000 12199e4859efSStephen Rothwell#endif /* CONFIG_PPC_PSERIES */ 122014cf11afSPaul Mackerras 122114cf11afSPaul Mackerras/* 1222f39b7a55SOlof Johansson * On pSeries and most other platforms, secondary processors spin 1223f39b7a55SOlof Johansson * in the following code. 122414cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id) 122514cf11afSPaul Mackerras */ 1226f39b7a55SOlof Johansson_GLOBAL(generic_secondary_smp_init) 122714cf11afSPaul Mackerras mr r24,r3 122814cf11afSPaul Mackerras 122914cf11afSPaul Mackerras /* turn on 64-bit mode */ 123014cf11afSPaul Mackerras bl .enable_64b_mode 123114cf11afSPaul Mackerras 1232e31aa453SPaul Mackerras /* get the TOC pointer (real address) */ 1233e31aa453SPaul Mackerras bl .relative_toc 1234e31aa453SPaul Mackerras 123514cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 123614cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 123714cf11afSPaul Mackerras * which logical id maps to our physical one. 123814cf11afSPaul Mackerras */ 1239e31aa453SPaul Mackerras LOAD_REG_ADDR(r13, paca) /* Get base vaddr of paca array */ 124014cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 124114cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 124214cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 124314cf11afSPaul Mackerras beq 2f 124414cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 124514cf11afSPaul Mackerras addi r5,r5,1 124614cf11afSPaul Mackerras cmpwi r5,NR_CPUS 124714cf11afSPaul Mackerras blt 1b 124814cf11afSPaul Mackerras 124914cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 125014cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 125114cf11afSPaul Mackerras 1252b5bbeb23SPaul Mackerras2: mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 125314cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 125414cf11afSPaul Mackerras mr r24,r5 125514cf11afSPaul Mackerras3: HMT_LOW 125614cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 125714cf11afSPaul Mackerras /* start. */ 125814cf11afSPaul Mackerras 1259f39b7a55SOlof Johansson#ifndef CONFIG_SMP 1260f39b7a55SOlof Johansson b 3b /* Never go on non-SMP */ 1261f39b7a55SOlof Johansson#else 1262f39b7a55SOlof Johansson cmpwi 0,r23,0 1263f39b7a55SOlof Johansson beq 3b /* Loop until told to go */ 1264f39b7a55SOlof Johansson 1265b6f6b98aSSonny Rao sync /* order paca.run and cur_cpu_spec */ 1266b6f6b98aSSonny Rao 1267f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 1268e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 1269f39b7a55SOlof Johansson ld r23,0(r23) 1270f39b7a55SOlof Johansson ld r23,CPU_SPEC_RESTORE(r23) 1271f39b7a55SOlof Johansson cmpdi 0,r23,0 1272f39b7a55SOlof Johansson beq 4f 1273f39b7a55SOlof Johansson ld r23,0(r23) 1274f39b7a55SOlof Johansson mtctr r23 1275f39b7a55SOlof Johansson bctrl 1276f39b7a55SOlof Johansson 1277f39b7a55SOlof Johansson4: /* Create a temp kernel stack for use before relocation is on. */ 127814cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 127914cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 128014cf11afSPaul Mackerras 1281c705677eSStephen Rothwell b __secondary_start 128214cf11afSPaul Mackerras#endif 128314cf11afSPaul Mackerras 1284e31aa453SPaul Mackerras/* 1285e31aa453SPaul Mackerras * Turn the MMU off. 1286e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 1287e31aa453SPaul Mackerras */ 128814cf11afSPaul Mackerras_STATIC(__mmu_off) 128914cf11afSPaul Mackerras mfmsr r3 129014cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 129114cf11afSPaul Mackerras beqlr 1292e31aa453SPaul Mackerras mflr r4 129314cf11afSPaul Mackerras andc r3,r3,r0 129414cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 129514cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 129614cf11afSPaul Mackerras sync 129714cf11afSPaul Mackerras rfid 129814cf11afSPaul Mackerras b . /* prevent speculative execution */ 129914cf11afSPaul Mackerras 130014cf11afSPaul Mackerras 130114cf11afSPaul Mackerras/* 130214cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 130314cf11afSPaul Mackerras * depending on the value of r5. 130414cf11afSPaul Mackerras * 130514cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 130614cf11afSPaul Mackerras * in r3...r7 130714cf11afSPaul Mackerras * 130814cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 130914cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 131014cf11afSPaul Mackerras * 131114cf11afSPaul Mackerras */ 131214cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 1313e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 1314e31aa453SPaul Mackerras bl .enable_64b_mode 1315e31aa453SPaul Mackerras 1316e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 1317e31aa453SPaul Mackerras bl .relative_toc 1318e31aa453SPaul Mackerras 1319e31aa453SPaul Mackerras /* find out where we are now */ 1320e31aa453SPaul Mackerras bcl 20,31,$+4 1321e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 1322e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 1323e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 1324e31aa453SPaul Mackerras 132514cf11afSPaul Mackerras /* 132614cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 132714cf11afSPaul Mackerras */ 132814cf11afSPaul Mackerras cmpldi cr0,r5,0 1329939e60f6SStephen Rothwell beq 1f 1330939e60f6SStephen Rothwell b .__boot_from_prom /* yes -> prom */ 1331939e60f6SStephen Rothwell1: 133214cf11afSPaul Mackerras /* Save parameters */ 133314cf11afSPaul Mackerras mr r31,r3 133414cf11afSPaul Mackerras mr r30,r4 133514cf11afSPaul Mackerras 133614cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 1337f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 1338f39b7a55SOlof Johansson srwi r0,r0,16 1339f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 1340f39b7a55SOlof Johansson beq 1f 1341f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 1342f39b7a55SOlof Johansson beq 1f 1343f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 1344190a24f5SOlof Johansson beq 1f 1345190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 1346f39b7a55SOlof Johansson bne 2f 1347f39b7a55SOlof Johansson1: bl .__cpu_preinit_ppc970 1348f39b7a55SOlof Johansson2: 134914cf11afSPaul Mackerras 1350e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 135114cf11afSPaul Mackerras bl .__mmu_off 135214cf11afSPaul Mackerras b .__after_prom_start 135314cf11afSPaul Mackerras 1354939e60f6SStephen Rothwell_INIT_STATIC(__boot_from_prom) 135514cf11afSPaul Mackerras /* Save parameters */ 135614cf11afSPaul Mackerras mr r31,r3 135714cf11afSPaul Mackerras mr r30,r4 135814cf11afSPaul Mackerras mr r29,r5 135914cf11afSPaul Mackerras mr r28,r6 136014cf11afSPaul Mackerras mr r27,r7 136114cf11afSPaul Mackerras 13626088857bSOlaf Hering /* 13636088857bSOlaf Hering * Align the stack to 16-byte boundary 13646088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 1365e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 13666088857bSOlaf Hering */ 1367c05b4770SLinus Torvalds rldicr r1,r1,0,59 1368c05b4770SLinus Torvalds 1369549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 1370549e8152SPaul Mackerras /* Relocate code for where we are now */ 1371549e8152SPaul Mackerras mr r3,r26 1372549e8152SPaul Mackerras bl .relocate 1373549e8152SPaul Mackerras#endif 1374549e8152SPaul Mackerras 137514cf11afSPaul Mackerras /* Restore parameters */ 137614cf11afSPaul Mackerras mr r3,r31 137714cf11afSPaul Mackerras mr r4,r30 137814cf11afSPaul Mackerras mr r5,r29 137914cf11afSPaul Mackerras mr r6,r28 138014cf11afSPaul Mackerras mr r7,r27 138114cf11afSPaul Mackerras 138214cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 1383549e8152SPaul Mackerras mr r8,r26 138414cf11afSPaul Mackerras bl .prom_init 138514cf11afSPaul Mackerras /* We never return */ 138614cf11afSPaul Mackerras trap 138714cf11afSPaul Mackerras 138814cf11afSPaul Mackerras_STATIC(__after_prom_start) 1389549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 1390549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 1391549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 1392549e8152SPaul Mackerras sldi r25,r25,32 1393*54622f10SMohan Kumar M#ifdef CONFIG_CRASH_DUMP 1394*54622f10SMohan Kumar M ld r7,__kdump_flag-_stext(r26) 1395*54622f10SMohan Kumar M cmpldi cr0,r7,1 /* kdump kernel ? - stay where we are */ 1396*54622f10SMohan Kumar M bne 1f 1397*54622f10SMohan Kumar M add r25,r25,r26 1398*54622f10SMohan Kumar M#endif 1399*54622f10SMohan Kumar M1: mr r3,r25 1400549e8152SPaul Mackerras bl .relocate 1401549e8152SPaul Mackerras#endif 140214cf11afSPaul Mackerras 140314cf11afSPaul Mackerras/* 1404e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 140514cf11afSPaul Mackerras * This will leave some code in the first 256B of 140614cf11afSPaul Mackerras * real memory, which are reserved for software use. 140714cf11afSPaul Mackerras * 140814cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 140914cf11afSPaul Mackerras */ 1410549e8152SPaul Mackerras li r3,0 /* target addr */ 1411549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 1412e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 141314cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 141414cf11afSPaul Mackerras /* bytes were copied earlier. */ 141514cf11afSPaul Mackerras 1416*54622f10SMohan Kumar M#ifdef CONFIG_CRASH_DUMP 1417*54622f10SMohan Kumar M/* 1418*54622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 1419*54622f10SMohan Kumar M * variable __kdump_flag, if it is set the kernel is treated as relocatable 1420*54622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 1421*54622f10SMohan Kumar M */ 1422*54622f10SMohan Kumar M ld r7,__kdump_flag-_stext(r26) 1423*54622f10SMohan Kumar M cmpldi cr0,r7,1 1424*54622f10SMohan Kumar M bne 3f 1425*54622f10SMohan Kumar M 1426*54622f10SMohan Kumar M li r5,__end_interrupts - _stext /* just copy interrupts */ 1427*54622f10SMohan Kumar M b 5f 1428*54622f10SMohan Kumar M3: 1429*54622f10SMohan Kumar M#endif 1430*54622f10SMohan Kumar M lis r5,(copy_to_here - _stext)@ha 1431*54622f10SMohan Kumar M addi r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ 1432*54622f10SMohan Kumar M 143314cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 143414cf11afSPaul Mackerras /* this includes the code being */ 143514cf11afSPaul Mackerras /* executed here. */ 1436e31aa453SPaul Mackerras addis r8,r3,(4f - _stext)@ha /* Jump to the copy of this code */ 1437e31aa453SPaul Mackerras addi r8,r8,(4f - _stext)@l /* that we just made */ 1438e31aa453SPaul Mackerras mtctr r8 143914cf11afSPaul Mackerras bctr 144014cf11afSPaul Mackerras 1441*54622f10SMohan Kumar Mp_end: .llong _end - _stext 1442*54622f10SMohan Kumar M 1443e31aa453SPaul Mackerras4: /* Now copy the rest of the kernel up to _end */ 1444e31aa453SPaul Mackerras addis r5,r26,(p_end - _stext)@ha 1445e31aa453SPaul Mackerras ld r5,(p_end - _stext)@l(r5) /* get _end */ 1446*54622f10SMohan Kumar M5: bl .copy_and_flush /* copy the rest */ 1447e31aa453SPaul Mackerras 1448e31aa453SPaul Mackerras9: b .start_here_multiplatform 1449e31aa453SPaul Mackerras 145014cf11afSPaul Mackerras/* 145114cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 145214cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 145314cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 145414cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 145514cf11afSPaul Mackerras * 145614cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 145714cf11afSPaul Mackerras */ 145814cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 145914cf11afSPaul Mackerras addi r5,r5,-8 146014cf11afSPaul Mackerras addi r6,r6,-8 14615a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 146214cf11afSPaul Mackerras /* denominator cache line */ 146314cf11afSPaul Mackerras /* size. This results in */ 146414cf11afSPaul Mackerras /* extra cache line flushes */ 146514cf11afSPaul Mackerras /* but operation is correct. */ 146614cf11afSPaul Mackerras /* Can't get cache line size */ 146714cf11afSPaul Mackerras /* from NACA as it is being */ 146814cf11afSPaul Mackerras /* moved too. */ 146914cf11afSPaul Mackerras 147014cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 147114cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 147214cf11afSPaul Mackerras ldx r0,r6,r4 147314cf11afSPaul Mackerras stdx r0,r6,r3 147414cf11afSPaul Mackerras bdnz 3b 147514cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 147614cf11afSPaul Mackerras sync 147714cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 147814cf11afSPaul Mackerras cmpld 0,r6,r5 147914cf11afSPaul Mackerras blt 4b 148014cf11afSPaul Mackerras sync 148114cf11afSPaul Mackerras addi r5,r5,8 148214cf11afSPaul Mackerras addi r6,r6,8 148314cf11afSPaul Mackerras blr 148414cf11afSPaul Mackerras 148514cf11afSPaul Mackerras.align 8 148614cf11afSPaul Mackerrascopy_to_here: 148714cf11afSPaul Mackerras 148814cf11afSPaul Mackerras#ifdef CONFIG_SMP 148914cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 149014cf11afSPaul Mackerras/* 149114cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 149214cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 149314cf11afSPaul Mackerras */ 149414cf11afSPaul Mackerras .section ".text"; 149514cf11afSPaul Mackerras .align 2 ; 149614cf11afSPaul Mackerras 149735499c01SPaul Mackerras .globl __secondary_start_pmac_0 149835499c01SPaul Mackerras__secondary_start_pmac_0: 149935499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 150035499c01SPaul Mackerras li r24,0 150135499c01SPaul Mackerras b 1f 150214cf11afSPaul Mackerras li r24,1 150335499c01SPaul Mackerras b 1f 150414cf11afSPaul Mackerras li r24,2 150535499c01SPaul Mackerras b 1f 150614cf11afSPaul Mackerras li r24,3 150735499c01SPaul Mackerras1: 150814cf11afSPaul Mackerras 150914cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 151014cf11afSPaul Mackerras /* turn on 64-bit mode */ 151114cf11afSPaul Mackerras bl .enable_64b_mode 151214cf11afSPaul Mackerras 1513e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 1514e31aa453SPaul Mackerras bl .relative_toc 1515e31aa453SPaul Mackerras 151614cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 1517f39b7a55SOlof Johansson bl .__restore_cpu_ppc970 151814cf11afSPaul Mackerras 151914cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 152014cf11afSPaul Mackerras mfmsr r3 152114cf11afSPaul Mackerras ori r3,r3,MSR_RI 152214cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 152314cf11afSPaul Mackerras 152414cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 1525e31aa453SPaul Mackerras LOAD_REG_ADDR(r4,paca) /* Get base vaddr of paca array */ 152614cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 152714cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 1528b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 152914cf11afSPaul Mackerras 153014cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 153114cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 153214cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 153314cf11afSPaul Mackerras 1534c705677eSStephen Rothwell b __secondary_start 153514cf11afSPaul Mackerras 153614cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 153714cf11afSPaul Mackerras 153814cf11afSPaul Mackerras/* 153914cf11afSPaul Mackerras * This function is called after the master CPU has released the 154014cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 154114cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 154214cf11afSPaul Mackerras * this point: 154314cf11afSPaul Mackerras * 1. Processor number 154414cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 154514cf11afSPaul Mackerras * On entry the following are set: 154614cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 154714cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 154814cf11afSPaul Mackerras * r13 = paca virtual address 154914cf11afSPaul Mackerras * SPRG3 = paca virtual address 155014cf11afSPaul Mackerras */ 1551fc68e869SStephen Rothwell .globl __secondary_start 1552c705677eSStephen Rothwell__secondary_start: 1553799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 1554799d6046SPaul Mackerras HMT_MEDIUM 155514cf11afSPaul Mackerras 1556799d6046SPaul Mackerras /* Do early setup for that CPU (stab, slb, hash table pointer) */ 1557799d6046SPaul Mackerras bl .early_setup_secondary 155814cf11afSPaul Mackerras 155914cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 1560e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 156114cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 156214cf11afSPaul Mackerras ldx r1,r3,r28 156314cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 156414cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 156514cf11afSPaul Mackerras 1566799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 156714cf11afSPaul Mackerras li r7,0 156814cf11afSPaul Mackerras mtlr r7 156914cf11afSPaul Mackerras 157014cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 1571e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 1572e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1573d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 15743f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 157514cf11afSPaul Mackerras ori r4,r4,MSR_EE 1576ff3da2e0SBenjamin Herrenschmidt li r8,1 1577ff3da2e0SBenjamin Herrenschmidt stb r8,PACAHARDIRQEN(r13) 15783f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 157914cf11afSPaul Mackerras#endif 1580d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 1581d04c56f7SPaul Mackerras stb r7,PACAHARDIRQEN(r13) 1582d04c56f7SPaul MackerrasEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 1583ff3da2e0SBenjamin Herrenschmidt stb r7,PACASOFTIRQEN(r13) 1584d04c56f7SPaul Mackerras 1585b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1586b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 158714cf11afSPaul Mackerras rfid 158814cf11afSPaul Mackerras b . /* prevent speculative execution */ 158914cf11afSPaul Mackerras 159014cf11afSPaul Mackerras/* 159114cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 1592e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 1593e31aa453SPaul Mackerras * before going into C code. 159414cf11afSPaul Mackerras */ 159514cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 1596e31aa453SPaul Mackerras ld r2,PACATOC(r13) 159714cf11afSPaul Mackerras li r3,0 159814cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 159914cf11afSPaul Mackerras bl .start_secondary 1600799d6046SPaul Mackerras b . 160114cf11afSPaul Mackerras#endif 160214cf11afSPaul Mackerras 160314cf11afSPaul Mackerras/* 160414cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 160514cf11afSPaul Mackerras */ 160614cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 160714cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 1608e31aa453SPaul Mackerras li r12,(MSR_SF | MSR_ISF)@highest 1609e31aa453SPaul Mackerras sldi r12,r12,48 161014cf11afSPaul Mackerras or r11,r11,r12 161114cf11afSPaul Mackerras mtmsrd r11 161214cf11afSPaul Mackerras isync 161314cf11afSPaul Mackerras blr 161414cf11afSPaul Mackerras 161514cf11afSPaul Mackerras/* 1616e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 1617e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 1618e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 1619e31aa453SPaul Mackerras */ 1620e31aa453SPaul Mackerras_GLOBAL(relative_toc) 1621e31aa453SPaul Mackerras mflr r0 1622e31aa453SPaul Mackerras bcl 20,31,$+4 1623e31aa453SPaul Mackerras0: mflr r9 1624e31aa453SPaul Mackerras ld r2,(p_toc - 0b)(r9) 1625e31aa453SPaul Mackerras add r2,r2,r9 1626e31aa453SPaul Mackerras mtlr r0 1627e31aa453SPaul Mackerras blr 1628e31aa453SPaul Mackerras 1629e31aa453SPaul Mackerrasp_toc: .llong __toc_start + 0x8000 - 0b 1630e31aa453SPaul Mackerras 1631e31aa453SPaul Mackerras/* 163214cf11afSPaul Mackerras * This is where the main kernel code starts. 163314cf11afSPaul Mackerras */ 1634939e60f6SStephen Rothwell_INIT_STATIC(start_here_multiplatform) 1635e31aa453SPaul Mackerras /* set up the TOC (real address) */ 1636e31aa453SPaul Mackerras bl .relative_toc 163714cf11afSPaul Mackerras 163814cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 163914cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 164014cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 164114cf11afSPaul Mackerras * to clear it now for kexec-style entry. 164214cf11afSPaul Mackerras */ 1643e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 1644e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 164514cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 164614cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 1647e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 164814cf11afSPaul Mackerras beq 4f 164914cf11afSPaul Mackerras addi r8,r8,-8 165014cf11afSPaul Mackerras li r0,0 165114cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 165214cf11afSPaul Mackerras3: stdu r0,8(r8) 165314cf11afSPaul Mackerras bdnz 3b 165414cf11afSPaul Mackerras4: 165514cf11afSPaul Mackerras 165614cf11afSPaul Mackerras mfmsr r6 165714cf11afSPaul Mackerras ori r6,r6,MSR_RI 165814cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 165914cf11afSPaul Mackerras 1660549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 1661549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 1662549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 1663549e8152SPaul Mackerras clrldi r0,r25,2 1664549e8152SPaul Mackerras std r0,0(r4) 1665549e8152SPaul Mackerras#endif 1666549e8152SPaul Mackerras 1667e31aa453SPaul Mackerras /* The following gets the stack set up with the regs */ 166814cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 166914cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 167014cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 167114cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 167214cf11afSPaul Mackerras 1673e31aa453SPaul Mackerras LOAD_REG_ADDR(r3,init_thread_union) 167414cf11afSPaul Mackerras 1675e31aa453SPaul Mackerras /* set up a stack pointer */ 167614cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 167714cf11afSPaul Mackerras li r0,0 167814cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 167914cf11afSPaul Mackerras 168014cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 168114cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 168214cf11afSPaul Mackerras 168314cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 168414cf11afSPaul Mackerras mr r3,r31 1685e31aa453SPaul Mackerras bl .early_setup /* also sets r13 and SPRG3 */ 168614cf11afSPaul Mackerras 1687e31aa453SPaul Mackerras LOAD_REG_ADDR(r3, .start_here_common) 1688e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 1689b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1690b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 169114cf11afSPaul Mackerras rfid 169214cf11afSPaul Mackerras b . /* prevent speculative execution */ 169314cf11afSPaul Mackerras 169414cf11afSPaul Mackerras /* This is where all platforms converge execution */ 1695fc68e869SStephen Rothwell_INIT_GLOBAL(start_here_common) 169614cf11afSPaul Mackerras /* relocation is on at this point */ 169714cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 169814cf11afSPaul Mackerras 1699e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 1700e31aa453SPaul Mackerras ld r2,PACATOC(r13) 1701e31aa453SPaul Mackerras 170214cf11afSPaul Mackerras bl .setup_system 170314cf11afSPaul Mackerras 170414cf11afSPaul Mackerras /* Load up the kernel context */ 170514cf11afSPaul Mackerras5: 170614cf11afSPaul Mackerras li r5,0 1707d04c56f7SPaul Mackerras stb r5,PACASOFTIRQEN(r13) /* Soft Disabled */ 1708d04c56f7SPaul Mackerras#ifdef CONFIG_PPC_ISERIES 1709d04c56f7SPaul MackerrasBEGIN_FW_FTR_SECTION 171014cf11afSPaul Mackerras mfmsr r5 1711ff3da2e0SBenjamin Herrenschmidt ori r5,r5,MSR_EE /* Hard Enabled on iSeries*/ 171214cf11afSPaul Mackerras mtmsrd r5 1713ff3da2e0SBenjamin Herrenschmidt li r5,1 17143f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 171514cf11afSPaul Mackerras#endif 1716ff3da2e0SBenjamin Herrenschmidt stb r5,PACAHARDIRQEN(r13) /* Hard Disabled on others */ 171714cf11afSPaul Mackerras 171814cf11afSPaul Mackerras bl .start_kernel 171914cf11afSPaul Mackerras 1720f1870f77SAnton Blanchard /* Not reached */ 1721f1870f77SAnton Blanchard BUG_OPCODE 172214cf11afSPaul Mackerras 172314cf11afSPaul Mackerras/* 172414cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 172514cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 172614cf11afSPaul Mackerras */ 172714cf11afSPaul Mackerras .section ".bss" 172814cf11afSPaul Mackerras 172914cf11afSPaul Mackerras .align PAGE_SHIFT 173014cf11afSPaul Mackerras 173114cf11afSPaul Mackerras .globl empty_zero_page 173214cf11afSPaul Mackerrasempty_zero_page: 173314cf11afSPaul Mackerras .space PAGE_SIZE 173414cf11afSPaul Mackerras 173514cf11afSPaul Mackerras .globl swapper_pg_dir 173614cf11afSPaul Mackerrasswapper_pg_dir: 1737ee7a76daSStephen Rothwell .space PGD_TABLE_SIZE 1738