12874c5fdSThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */ 214cf11afSPaul Mackerras/* 314cf11afSPaul Mackerras * PowerPC version 414cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 714cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 814cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 914cf11afSPaul Mackerras * Low-level exception handlers and MMU support 1014cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1114cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1214cf11afSPaul Mackerras * 1314cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1414cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1514cf11afSPaul Mackerras * 160ebc4cdaSBenjamin Herrenschmidt * This file contains the entry point for the 64-bit kernel along 170ebc4cdaSBenjamin Herrenschmidt * with some early initialization code common to all 64-bit powerpc 180ebc4cdaSBenjamin Herrenschmidt * variants. 1914cf11afSPaul Mackerras */ 2014cf11afSPaul Mackerras 21*29a011fcSSathvika Vasireddy#include <linux/linkage.h> 2214cf11afSPaul Mackerras#include <linux/threads.h> 23c141611fSPaul Gortmaker#include <linux/init.h> 24b5bbeb23SPaul Mackerras#include <asm/reg.h> 2514cf11afSPaul Mackerras#include <asm/page.h> 2614cf11afSPaul Mackerras#include <asm/mmu.h> 2714cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2857f26649SNicholas Piggin#include <asm/head-64.h> 2914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3014cf11afSPaul Mackerras#include <asm/bug.h> 3114cf11afSPaul Mackerras#include <asm/cputable.h> 3214cf11afSPaul Mackerras#include <asm/setup.h> 3314cf11afSPaul Mackerras#include <asm/hvcall.h> 346cb7bfebSDavid Gibson#include <asm/thread_info.h> 353f639ee8SStephen Rothwell#include <asm/firmware.h> 3616a15a30SStephen Rothwell#include <asm/page_64.h> 37945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h> 382191d657SAlexander Graf#include <asm/kvm_book3s_asm.h> 3946f52210SStephen Rothwell#include <asm/ptrace.h> 407230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h> 416becef7eSchenhui zhao#include <asm/cputhreads.h> 427a25d912SScott Wood#include <asm/ppc-opcode.h> 439445aa1aSAl Viro#include <asm/export.h> 442c86cd18SChristophe Leroy#include <asm/feature-fixups.h> 45879add77SChristophe Leroy#ifdef CONFIG_PPC_BOOK3S 46879add77SChristophe Leroy#include <asm/exception-64s.h> 47879add77SChristophe Leroy#else 48879add77SChristophe Leroy#include <asm/exception-64e.h> 49879add77SChristophe Leroy#endif 5014cf11afSPaul Mackerras 5125985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor 520ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow 530ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S 5414cf11afSPaul Mackerras */ 5514cf11afSPaul Mackerras 5614cf11afSPaul Mackerras/* 5714cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 580ebc4cdaSBenjamin Herrenschmidt * 590ebc4cdaSBenjamin Herrenschmidt * For pSeries or server processors: 6014cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 61339a3293SNicholas Piggin * 2. The primary CPU enters at __start. 62339a3293SNicholas Piggin * 3. If the RTAS supports "query-cpu-stopped-state", then secondary 63339a3293SNicholas Piggin * CPUs will enter as directed by "start-cpu" RTAS call, which is 64339a3293SNicholas Piggin * generic_secondary_smp_init, with PIR in r3. 65339a3293SNicholas Piggin * 4. Else the secondary CPUs will enter at secondary_hold (0x60) as 66339a3293SNicholas Piggin * directed by the "start-cpu" RTS call, with PIR in r3. 6727f44888SBenjamin Herrenschmidt * -or- For OPAL entry: 68339a3293SNicholas Piggin * 1. The MMU is off, processor in HV mode. 69339a3293SNicholas Piggin * 2. The primary CPU enters at 0 with device-tree in r3, OPAL base 70339a3293SNicholas Piggin * in r8, and entry in r9 for debugging purposes. 71339a3293SNicholas Piggin * 3. Secondary CPUs enter as directed by OPAL_START_CPU call, which 72339a3293SNicholas Piggin * is at generic_secondary_smp_init, with PIR in r3. 7314cf11afSPaul Mackerras * 740ebc4cdaSBenjamin Herrenschmidt * For Book3E processors: 750ebc4cdaSBenjamin Herrenschmidt * 1. The MMU is on running in AS0 in a state defined in ePAPR 760ebc4cdaSBenjamin Herrenschmidt * 2. The kernel is entered at __start 7714cf11afSPaul Mackerras */ 7814cf11afSPaul Mackerras 7957f26649SNicholas PigginOPEN_FIXED_SECTION(first_256B, 0x0, 0x100) 8057f26649SNicholas PigginUSE_FIXED_SECTION(first_256B) 8157f26649SNicholas Piggin /* 8257f26649SNicholas Piggin * Offsets are relative from the start of fixed section, and 8357f26649SNicholas Piggin * first_256B starts at 0. Offsets are a bit easier to use here 8457f26649SNicholas Piggin * than the fixed section entry macros. 8557f26649SNicholas Piggin */ 8657f26649SNicholas Piggin . = 0x0 8714cf11afSPaul Mackerras_GLOBAL(__start) 8814cf11afSPaul Mackerras /* NOP this out unconditionally */ 8914cf11afSPaul MackerrasBEGIN_FTR_SECTION 905c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 91b1576fecSAnton Blanchard b __start_initialization_multiplatform 9214cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 9314cf11afSPaul Mackerras 9414cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 9514cf11afSPaul Mackerras trap 9614cf11afSPaul Mackerras 972751b628SAnton Blanchard /* Secondary processors spin on this value until it becomes non-zero. 982751b628SAnton Blanchard * When non-zero, it contains the real address of the function the cpu 992751b628SAnton Blanchard * should jump to. 1001f6a93e4SPaul Mackerras */ 1017d4151b5SOlof Johansson .balign 8 10214cf11afSPaul Mackerras .globl __secondary_hold_spinloop 10314cf11afSPaul Mackerras__secondary_hold_spinloop: 104eb039161STobin C. Harding .8byte 0x0 10514cf11afSPaul Mackerras 10614cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 10714cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 10814cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 10914cf11afSPaul Mackerras__secondary_hold_acknowledge: 110eb039161STobin C. Harding .8byte 0x0 11114cf11afSPaul Mackerras 112928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE 1138b8b0cc1SMilton Miller /* This flag is set to 1 by a loader if the kernel should run 1148b8b0cc1SMilton Miller * at the loaded address instead of the linked address. This 11587c78b61SMichael Ellerman * is used by kexec-tools to keep the kdump kernel in the 1168b8b0cc1SMilton Miller * crash_kernel region. The loader is responsible for 1178b8b0cc1SMilton Miller * observing the alignment requirement. 1188b8b0cc1SMilton Miller */ 11970839d20SNicholas Piggin 12070839d20SNicholas Piggin#ifdef CONFIG_RELOCATABLE_TEST 12170839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 1 /* Test relocation, do not copy to 0 */ 12270839d20SNicholas Piggin#else 12370839d20SNicholas Piggin#define RUN_AT_LOAD_DEFAULT 0x72756e30 /* "run0" -- relocate to 0 by default */ 12470839d20SNicholas Piggin#endif 12570839d20SNicholas Piggin 1268b8b0cc1SMilton Miller /* Do not move this variable as kexec-tools knows about it. */ 1278b8b0cc1SMilton Miller . = 0x5c 1288b8b0cc1SMilton Miller .globl __run_at_load 1298b8b0cc1SMilton Miller__run_at_load: 130d72c4a36SDaniel AxtensDEFINE_FIXED_SYMBOL(__run_at_load, first_256B) 13170839d20SNicholas Piggin .long RUN_AT_LOAD_DEFAULT 1328b8b0cc1SMilton Miller#endif 1338b8b0cc1SMilton Miller 13414cf11afSPaul Mackerras . = 0x60 13514cf11afSPaul Mackerras/* 13675423b7bSGeoff Levand * The following code is used to hold secondary processors 13775423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but 13814cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 13914cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 14014cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 1411f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold 1421f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor. 14314cf11afSPaul Mackerras */ 1441f6a93e4SPaul Mackerras .globl __secondary_hold 1451f6a93e4SPaul Mackerras__secondary_hold: 1465c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 147e0d68273SChristophe Leroy#ifndef CONFIG_PPC_BOOK3E_64 14814cf11afSPaul Mackerras mfmsr r24 14914cf11afSPaul Mackerras ori r24,r24,MSR_RI 15014cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 1512d27cfd3SBenjamin Herrenschmidt#endif 152f1870f77SAnton Blanchard /* Grab our physical cpu number */ 15314cf11afSPaul Mackerras mr r24,r3 15496f013feSJimi Xenidis /* stash r4 for book3e */ 15596f013feSJimi Xenidis mr r25,r4 15614cf11afSPaul Mackerras 15714cf11afSPaul Mackerras /* Tell the master cpu we're here */ 15814cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 15914cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 160d72c4a36SDaniel Axtens std r24,(ABS_ADDR(__secondary_hold_acknowledge, first_256B))(0) 16114cf11afSPaul Mackerras sync 16214cf11afSPaul Mackerras 16396f013feSJimi Xenidis li r26,0 164e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 16596f013feSJimi Xenidis tovirt(r26,r26) 16696f013feSJimi Xenidis#endif 16714cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 168d72c4a36SDaniel Axtens100: ld r12,(ABS_ADDR(__secondary_hold_spinloop, first_256B))(r26) 169cc7efbf9SAnton Blanchard cmpdi 0,r12,0 1701f6a93e4SPaul Mackerras beq 100b 17114cf11afSPaul Mackerras 172da665885SThiago Jung Bauermann#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE) 173e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 174cc7efbf9SAnton Blanchard tovirt(r12,r12) 17596f013feSJimi Xenidis#endif 176cc7efbf9SAnton Blanchard mtctr r12 17714cf11afSPaul Mackerras mr r3,r24 17896f013feSJimi Xenidis /* 17996f013feSJimi Xenidis * it may be the case that other platforms have r4 right to 18096f013feSJimi Xenidis * begin with, this gives us some safety in case it is not 18196f013feSJimi Xenidis */ 182e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 18396f013feSJimi Xenidis mr r4,r25 18496f013feSJimi Xenidis#else 1852d27cfd3SBenjamin Herrenschmidt li r4,0 18696f013feSJimi Xenidis#endif 187dd797738SBenjamin Herrenschmidt /* Make sure that patched code is visible */ 188dd797738SBenjamin Herrenschmidt isync 189758438a7SMichael Ellerman bctr 19014cf11afSPaul Mackerras#else 19163ce271bSChristophe Leroy0: trap 19263ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 19314cf11afSPaul Mackerras#endif 19457f26649SNicholas PigginCLOSE_FIXED_SECTION(first_256B) 19514cf11afSPaul Mackerras 19614cf11afSPaul Mackerras/* 1970ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it 1980ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within 1990ebc4cdaSBenjamin Herrenschmidt * this compilation unit 20014cf11afSPaul Mackerras */ 2010ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 2020ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S" 20357f26649SNicholas Piggin#else 20457f26649SNicholas PigginOPEN_TEXT_SECTION(0x100) 2051f6a93e4SPaul Mackerras#endif 20614cf11afSPaul Mackerras 20757f26649SNicholas PigginUSE_TEXT_SECTION() 20857f26649SNicholas Piggin 209e754f4d1SNicholas Piggin#include "interrupt_64.S" 210e754f4d1SNicholas Piggin 211e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 212d17799f9Schenhui zhao/* 2136becef7eSchenhui zhao * The booting_thread_hwid holds the thread id we want to boot in cpu 2146becef7eSchenhui zhao * hotplug case. It is set by cpu hotplug code, and is invalid by default. 2156becef7eSchenhui zhao * The thread id is the same as the initial value of SPRN_PIR[THREAD_ID] 2166becef7eSchenhui zhao * bit field. 2176becef7eSchenhui zhao */ 2186becef7eSchenhui zhao .globl booting_thread_hwid 2196becef7eSchenhui zhaobooting_thread_hwid: 2206becef7eSchenhui zhao .long INVALID_THREAD_HWID 2216becef7eSchenhui zhao .align 3 2226becef7eSchenhui zhao/* 2236becef7eSchenhui zhao * start a thread in the same core 2246becef7eSchenhui zhao * input parameters: 2256becef7eSchenhui zhao * r3 = the thread physical id 2266becef7eSchenhui zhao * r4 = the entry point where thread starts 2276becef7eSchenhui zhao */ 2286becef7eSchenhui zhao_GLOBAL(book3e_start_thread) 2296becef7eSchenhui zhao LOAD_REG_IMMEDIATE(r5, MSR_KERNEL) 230f87f253bSNicholas Piggin cmpwi r3, 0 2316becef7eSchenhui zhao beq 10f 232f87f253bSNicholas Piggin cmpwi r3, 1 2336becef7eSchenhui zhao beq 11f 2346becef7eSchenhui zhao /* If the thread id is invalid, just exit. */ 2356becef7eSchenhui zhao b 13f 2366becef7eSchenhui zhao10: 2377a25d912SScott Wood MTTMR(TMRN_IMSR0, 5) 2387a25d912SScott Wood MTTMR(TMRN_INIA0, 4) 2396becef7eSchenhui zhao b 12f 2406becef7eSchenhui zhao11: 2417a25d912SScott Wood MTTMR(TMRN_IMSR1, 5) 2427a25d912SScott Wood MTTMR(TMRN_INIA1, 4) 2436becef7eSchenhui zhao12: 2446becef7eSchenhui zhao isync 2456becef7eSchenhui zhao li r6, 1 2466becef7eSchenhui zhao sld r6, r6, r3 2476becef7eSchenhui zhao mtspr SPRN_TENS, r6 2486becef7eSchenhui zhao13: 2496becef7eSchenhui zhao blr 2506becef7eSchenhui zhao 2516becef7eSchenhui zhao/* 252d17799f9Schenhui zhao * stop a thread in the same core 253d17799f9Schenhui zhao * input parameter: 254d17799f9Schenhui zhao * r3 = the thread physical id 255d17799f9Schenhui zhao */ 256d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread) 257f87f253bSNicholas Piggin cmpwi r3, 0 258d17799f9Schenhui zhao beq 10f 259f87f253bSNicholas Piggin cmpwi r3, 1 260d17799f9Schenhui zhao beq 10f 261d17799f9Schenhui zhao /* If the thread id is invalid, just exit. */ 262d17799f9Schenhui zhao b 13f 263d17799f9Schenhui zhao10: 264d17799f9Schenhui zhao li r4, 1 265d17799f9Schenhui zhao sld r4, r4, r3 266d17799f9Schenhui zhao mtspr SPRN_TENC, r4 267d17799f9Schenhui zhao13: 268d17799f9Schenhui zhao blr 269d17799f9Schenhui zhao 270e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init) 271f34b3e19SScott Wood mfspr r4,SPRN_BUCSR 272f34b3e19SScott Wood 273e16c8765SAndy Fleming /* Enable branch prediction */ 274e16c8765SAndy Fleming lis r3,BUCSR_INIT@h 275e16c8765SAndy Fleming ori r3,r3,BUCSR_INIT@l 276e16c8765SAndy Fleming mtspr SPRN_BUCSR,r3 277e16c8765SAndy Fleming isync 278e16c8765SAndy Fleming 279e16c8765SAndy Fleming /* 280e16c8765SAndy Fleming * Fix PIR to match the linear numbering in the device tree. 281e16c8765SAndy Fleming * 282e16c8765SAndy Fleming * On e6500, the reset value of PIR uses the low three bits for 283e16c8765SAndy Fleming * the thread within a core, and the upper bits for the core 284e16c8765SAndy Fleming * number. There are two threads per core, so shift everything 285e16c8765SAndy Fleming * but the low bit right by two bits so that the cpu numbering is 286e16c8765SAndy Fleming * continuous. 287f34b3e19SScott Wood * 288f34b3e19SScott Wood * If the old value of BUCSR is non-zero, this thread has run 289f34b3e19SScott Wood * before. Thus, we assume we are coming from kexec or a similar 290f34b3e19SScott Wood * scenario, and PIR is already set to the correct value. This 291f34b3e19SScott Wood * is a bit of a hack, but there are limited opportunities for 292f34b3e19SScott Wood * getting information into the thread and the alternatives 293f34b3e19SScott Wood * seemed like they'd be overkill. We can't tell just by looking 294f34b3e19SScott Wood * at the old PIR value which state it's in, since the same value 295f34b3e19SScott Wood * could be valid for one thread out of reset and for a different 296f34b3e19SScott Wood * thread in Linux. 297e16c8765SAndy Fleming */ 298f34b3e19SScott Wood 299e16c8765SAndy Fleming mfspr r3, SPRN_PIR 300f34b3e19SScott Wood cmpwi r4,0 301f34b3e19SScott Wood bne 1f 302e16c8765SAndy Fleming rlwimi r3, r3, 30, 2, 30 303e16c8765SAndy Fleming mtspr SPRN_PIR, r3 304f34b3e19SScott Wood1: 30514cf11afSPaul Mackerras mr r24,r3 30614cf11afSPaul Mackerras 30714cf11afSPaul Mackerras /* turn on 64-bit mode */ 308b1576fecSAnton Blanchard bl enable_64b_mode 30914cf11afSPaul Mackerras 3102d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 311b1576fecSAnton Blanchard bl relative_toc 3121fbe9cf2SAnton Blanchard tovirt(r2,r2) 313e31aa453SPaul Mackerras 3142d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3152d27cfd3SBenjamin Herrenschmidt mr r3,r24 316b1576fecSAnton Blanchard bl book3e_secondary_thread_init 3172d27cfd3SBenjamin Herrenschmidt b generic_secondary_common_init 3182d27cfd3SBenjamin Herrenschmidt 319e0d68273SChristophe Leroy#endif /* CONFIG_PPC_BOOK3E_64 */ 320529d2bd5SMichael Ellerman 3212d27cfd3SBenjamin Herrenschmidt/* 3222d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin 3232d27cfd3SBenjamin Herrenschmidt * in the following code. 3242d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id) 3252d27cfd3SBenjamin Herrenschmidt * 3262d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for 3272d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such 3282d27cfd3SBenjamin Herrenschmidt * as SCOM before entry). 3292d27cfd3SBenjamin Herrenschmidt */ 3302d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init) 3315c0484e2SBenjamin Herrenschmidt FIXUP_ENDIAN 3322d27cfd3SBenjamin Herrenschmidt mr r24,r3 3332d27cfd3SBenjamin Herrenschmidt mr r25,r4 3342d27cfd3SBenjamin Herrenschmidt 3352d27cfd3SBenjamin Herrenschmidt /* turn on 64-bit mode */ 336b1576fecSAnton Blanchard bl enable_64b_mode 3372d27cfd3SBenjamin Herrenschmidt 3382d27cfd3SBenjamin Herrenschmidt /* get a valid TOC pointer, wherever we're mapped at */ 339b1576fecSAnton Blanchard bl relative_toc 3401fbe9cf2SAnton Blanchard tovirt(r2,r2) 3412d27cfd3SBenjamin Herrenschmidt 342e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 3432d27cfd3SBenjamin Herrenschmidt /* Book3E initialization */ 3442d27cfd3SBenjamin Herrenschmidt mr r3,r24 3452d27cfd3SBenjamin Herrenschmidt mr r4,r25 346b1576fecSAnton Blanchard bl book3e_secondary_core_init 3476becef7eSchenhui zhao 3486becef7eSchenhui zhao/* 3496becef7eSchenhui zhao * After common core init has finished, check if the current thread is the 3506becef7eSchenhui zhao * one we wanted to boot. If not, start the specified thread and stop the 3516becef7eSchenhui zhao * current thread. 3526becef7eSchenhui zhao */ 3536becef7eSchenhui zhao LOAD_REG_ADDR(r4, booting_thread_hwid) 3546becef7eSchenhui zhao lwz r3, 0(r4) 3556becef7eSchenhui zhao li r5, INVALID_THREAD_HWID 3566becef7eSchenhui zhao cmpw r3, r5 3576becef7eSchenhui zhao beq 20f 3586becef7eSchenhui zhao 3596becef7eSchenhui zhao /* 3606becef7eSchenhui zhao * The value of booting_thread_hwid has been stored in r3, 3616becef7eSchenhui zhao * so make it invalid. 3626becef7eSchenhui zhao */ 3636becef7eSchenhui zhao stw r5, 0(r4) 3646becef7eSchenhui zhao 3656becef7eSchenhui zhao /* 3666becef7eSchenhui zhao * Get the current thread id and check if it is the one we wanted. 3676becef7eSchenhui zhao * If not, start the one specified in booting_thread_hwid and stop 3686becef7eSchenhui zhao * the current thread. 3696becef7eSchenhui zhao */ 3706becef7eSchenhui zhao mfspr r8, SPRN_TIR 3716becef7eSchenhui zhao cmpw r3, r8 3726becef7eSchenhui zhao beq 20f 3736becef7eSchenhui zhao 3746becef7eSchenhui zhao /* start the specified thread */ 3756becef7eSchenhui zhao LOAD_REG_ADDR(r5, fsl_secondary_thread_init) 3766becef7eSchenhui zhao ld r4, 0(r5) 3776becef7eSchenhui zhao bl book3e_start_thread 3786becef7eSchenhui zhao 3796becef7eSchenhui zhao /* stop the current thread */ 3806becef7eSchenhui zhao mr r3, r8 3816becef7eSchenhui zhao bl book3e_stop_thread 3826becef7eSchenhui zhao10: 3836becef7eSchenhui zhao b 10b 3846becef7eSchenhui zhao20: 3852d27cfd3SBenjamin Herrenschmidt#endif 3862d27cfd3SBenjamin Herrenschmidt 3872d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init: 38814cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 38914cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 39014cf11afSPaul Mackerras * which logical id maps to our physical one. 39114cf11afSPaul Mackerras */ 392768d18adSMilton Miller#ifndef CONFIG_SMP 393b1576fecSAnton Blanchard b kexec_wait /* wait for next kernel if !SMP */ 394768d18adSMilton Miller#else 395d2e60075SNicholas Piggin LOAD_REG_ADDR(r8, paca_ptrs) /* Load paca_ptrs pointe */ 396d2e60075SNicholas Piggin ld r8,0(r8) /* Get base vaddr of array */ 397546a073dSYury Norov#if (NR_CPUS == 1) || defined(CONFIG_FORCE_NR_CPUS) 398546a073dSYury Norov LOAD_REG_IMMEDIATE(r7, NR_CPUS) 399546a073dSYury Norov#else 400768d18adSMilton Miller LOAD_REG_ADDR(r7, nr_cpu_ids) /* Load nr_cpu_ids address */ 401768d18adSMilton Miller lwz r7,0(r7) /* also the max paca allocated */ 402546a073dSYury Norov#endif 40314cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 404d2e60075SNicholas Piggin1: 405d2e60075SNicholas Piggin sldi r9,r5,3 /* get paca_ptrs[] index from cpu id */ 406d2e60075SNicholas Piggin ldx r13,r9,r8 /* r13 = paca_ptrs[cpu id] */ 407d2e60075SNicholas Piggin lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 40814cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 40914cf11afSPaul Mackerras beq 2f 41014cf11afSPaul Mackerras addi r5,r5,1 411768d18adSMilton Miller cmpw r5,r7 /* Check if more pacas exist */ 41214cf11afSPaul Mackerras blt 1b 41314cf11afSPaul Mackerras 41414cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 415b1576fecSAnton Blanchard b kexec_wait /* next kernel might do better */ 41614cf11afSPaul Mackerras 4172dd60d79SBenjamin Herrenschmidt2: SET_PACA(r13) 418e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 4192d27cfd3SBenjamin Herrenschmidt addi r12,r13,PACA_EXTLB /* and TLB exc frame in another */ 4202d27cfd3SBenjamin Herrenschmidt mtspr SPRN_SPRG_TLB_EXFRAME,r12 4212d27cfd3SBenjamin Herrenschmidt#endif 4222d27cfd3SBenjamin Herrenschmidt 42314cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 42414cf11afSPaul Mackerras mr r24,r5 425b6f6b98aSSonny Rao 4263c0b976bSJordan Niethe /* Create a temp kernel stack for use before relocation is on. */ 4273c0b976bSJordan Niethe ld r1,PACAEMERGSP(r13) 4283c0b976bSJordan Niethe subi r1,r1,STACK_FRAME_OVERHEAD 4293c0b976bSJordan Niethe 430f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 431e31aa453SPaul Mackerras LOAD_REG_ADDR(r23, cur_cpu_spec) 432f39b7a55SOlof Johansson ld r23,0(r23) 4332751b628SAnton Blanchard ld r12,CPU_SPEC_RESTORE(r23) 4342751b628SAnton Blanchard cmpdi 0,r12,0 4359d07bc84SBenjamin Herrenschmidt beq 3f 4367d40aff8SChristophe Leroy#ifdef CONFIG_PPC64_ELF_ABI_V1 4372751b628SAnton Blanchard ld r12,0(r12) 4382751b628SAnton Blanchard#endif 439cc7efbf9SAnton Blanchard mtctr r12 440f39b7a55SOlof Johansson bctrl 441f39b7a55SOlof Johansson 4427ac87abbSMatt Evans3: LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ 4439d07bc84SBenjamin Herrenschmidt lwarx r4,0,r3 4449d07bc84SBenjamin Herrenschmidt subi r4,r4,1 4459d07bc84SBenjamin Herrenschmidt stwcx. r4,0,r3 4469d07bc84SBenjamin Herrenschmidt bne 3b 4479d07bc84SBenjamin Herrenschmidt isync 4489d07bc84SBenjamin Herrenschmidt 4499d07bc84SBenjamin Herrenschmidt4: HMT_LOW 450ad0693eeSBenjamin Herrenschmidt lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 451ad0693eeSBenjamin Herrenschmidt /* start. */ 452ad0693eeSBenjamin Herrenschmidt cmpwi 0,r23,0 4539d07bc84SBenjamin Herrenschmidt beq 4b /* Loop until told to go */ 454ad0693eeSBenjamin Herrenschmidt 455ad0693eeSBenjamin Herrenschmidt sync /* order paca.run and cur_cpu_spec */ 4569d07bc84SBenjamin Herrenschmidt isync /* In case code patching happened */ 457ad0693eeSBenjamin Herrenschmidt 458c705677eSStephen Rothwell b __secondary_start 459768d18adSMilton Miller#endif /* SMP */ 46014cf11afSPaul Mackerras 461e31aa453SPaul Mackerras/* 462e31aa453SPaul Mackerras * Turn the MMU off. 463e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on. 464e31aa453SPaul Mackerras */ 4652d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S 466*29a011fcSSathvika VasireddySYM_FUNC_START_LOCAL(__mmu_off) 46714cf11afSPaul Mackerras mfmsr r3 46814cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 46914cf11afSPaul Mackerras beqlr 470e31aa453SPaul Mackerras mflr r4 47114cf11afSPaul Mackerras andc r3,r3,r0 47214cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 47314cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 47414cf11afSPaul Mackerras sync 47514cf11afSPaul Mackerras rfid 47614cf11afSPaul Mackerras b . /* prevent speculative execution */ 477*29a011fcSSathvika VasireddySYM_FUNC_END(__mmu_off) 4782d27cfd3SBenjamin Herrenschmidt#endif 47914cf11afSPaul Mackerras 48014cf11afSPaul Mackerras 48114cf11afSPaul Mackerras/* 48214cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 48314cf11afSPaul Mackerras * depending on the value of r5. 48414cf11afSPaul Mackerras * 48514cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 48614cf11afSPaul Mackerras * in r3...r7 48714cf11afSPaul Mackerras * 48814cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 48914cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 49014cf11afSPaul Mackerras * 49114cf11afSPaul Mackerras */ 4926a3bab90SAnton Blanchard__start_initialization_multiplatform: 493e31aa453SPaul Mackerras /* Make sure we are running in 64 bits mode */ 494b1576fecSAnton Blanchard bl enable_64b_mode 495e31aa453SPaul Mackerras 496e1100ceeSNicholas Piggin /* Zero r13 (paca) so early program check / mce don't use it */ 497e1100ceeSNicholas Piggin li r13,0 498e1100ceeSNicholas Piggin 499e31aa453SPaul Mackerras /* Get TOC pointer (current runtime address) */ 500b1576fecSAnton Blanchard bl relative_toc 501e31aa453SPaul Mackerras 502e31aa453SPaul Mackerras /* find out where we are now */ 503e31aa453SPaul Mackerras bcl 20,31,$+4 504e31aa453SPaul Mackerras0: mflr r26 /* r26 = runtime addr here */ 505e31aa453SPaul Mackerras addis r26,r26,(_stext - 0b)@ha 506e31aa453SPaul Mackerras addi r26,r26,(_stext - 0b)@l /* current runtime base addr */ 507e31aa453SPaul Mackerras 50814cf11afSPaul Mackerras /* 50914cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 51014cf11afSPaul Mackerras */ 51114cf11afSPaul Mackerras cmpldi cr0,r5,0 512939e60f6SStephen Rothwell beq 1f 513b1576fecSAnton Blanchard b __boot_from_prom /* yes -> prom */ 514939e60f6SStephen Rothwell1: 51514cf11afSPaul Mackerras /* Save parameters */ 51614cf11afSPaul Mackerras mr r31,r3 51714cf11afSPaul Mackerras mr r30,r4 518daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 519daea1175SBenjamin Herrenschmidt /* Save OPAL entry */ 520daea1175SBenjamin Herrenschmidt mr r28,r8 521daea1175SBenjamin Herrenschmidt mr r29,r9 522daea1175SBenjamin Herrenschmidt#endif 52314cf11afSPaul Mackerras 524e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 525b1576fecSAnton Blanchard bl start_initialization_book3e 526b1576fecSAnton Blanchard b __after_prom_start 5272d27cfd3SBenjamin Herrenschmidt#else 52814cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 529f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 530f39b7a55SOlof Johansson srwi r0,r0,16 531f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 532f39b7a55SOlof Johansson beq 1f 533f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 534f39b7a55SOlof Johansson beq 1f 535f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 536190a24f5SOlof Johansson beq 1f 537190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 538f39b7a55SOlof Johansson bne 2f 539b1576fecSAnton Blanchard1: bl __cpu_preinit_ppc970 540f39b7a55SOlof Johansson2: 54114cf11afSPaul Mackerras 542e31aa453SPaul Mackerras /* Switch off MMU if not already off */ 543b1576fecSAnton Blanchard bl __mmu_off 544b1576fecSAnton Blanchard b __after_prom_start 545e0d68273SChristophe Leroy#endif /* CONFIG_PPC_BOOK3E_64 */ 54614cf11afSPaul Mackerras 5476eeb9b3bSMichael Ellerman__REF 5486a3bab90SAnton Blanchard__boot_from_prom: 54928794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE 55014cf11afSPaul Mackerras /* Save parameters */ 55114cf11afSPaul Mackerras mr r31,r3 55214cf11afSPaul Mackerras mr r30,r4 55314cf11afSPaul Mackerras mr r29,r5 55414cf11afSPaul Mackerras mr r28,r6 55514cf11afSPaul Mackerras mr r27,r7 55614cf11afSPaul Mackerras 5576088857bSOlaf Hering /* 5586088857bSOlaf Hering * Align the stack to 16-byte boundary 5596088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 560e31aa453SPaul Mackerras * boot binary, the stack pointer may be unaligned on PowerMac 5616088857bSOlaf Hering */ 562c05b4770SLinus Torvalds rldicr r1,r1,0,59 563c05b4770SLinus Torvalds 564549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 565549e8152SPaul Mackerras /* Relocate code for where we are now */ 566549e8152SPaul Mackerras mr r3,r26 567b1576fecSAnton Blanchard bl relocate 568549e8152SPaul Mackerras#endif 569549e8152SPaul Mackerras 57014cf11afSPaul Mackerras /* Restore parameters */ 57114cf11afSPaul Mackerras mr r3,r31 57214cf11afSPaul Mackerras mr r4,r30 57314cf11afSPaul Mackerras mr r5,r29 57414cf11afSPaul Mackerras mr r6,r28 57514cf11afSPaul Mackerras mr r7,r27 57614cf11afSPaul Mackerras 57714cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 578549e8152SPaul Mackerras mr r8,r26 579b1576fecSAnton Blanchard bl prom_init 58028794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ 58128794d34SBenjamin Herrenschmidt 58228794d34SBenjamin Herrenschmidt /* We never return. We also hit that trap if trying to boot 58328794d34SBenjamin Herrenschmidt * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ 58414cf11afSPaul Mackerras trap 5856eeb9b3bSMichael Ellerman .previous 58614cf11afSPaul Mackerras 5876a3bab90SAnton Blanchard__after_prom_start: 588549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 589549e8152SPaul Mackerras /* process relocations for the final address of the kernel */ 590549e8152SPaul Mackerras lis r25,PAGE_OFFSET@highest /* compute virtual base of kernel */ 591549e8152SPaul Mackerras sldi r25,r25,32 592e0d68273SChristophe Leroy#if defined(CONFIG_PPC_BOOK3E_64) 5931cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 5941cb6e064STiejun Chen#endif 59557f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 596e0d68273SChristophe Leroy#if defined(CONFIG_PPC_BOOK3E_64) 5971cb6e064STiejun Chen tophys(r26,r26) 5981cb6e064STiejun Chen#endif 599928a3197SSonny Rao cmplwi cr0,r7,1 /* flagged to stay where we are ? */ 60054622f10SMohan Kumar M bne 1f 60154622f10SMohan Kumar M add r25,r25,r26 60254622f10SMohan Kumar M1: mr r3,r25 603b1576fecSAnton Blanchard bl relocate 604e0d68273SChristophe Leroy#if defined(CONFIG_PPC_BOOK3E_64) 6051cb6e064STiejun Chen /* IVPR needs to be set after relocation. */ 6061cb6e064STiejun Chen bl init_core_book3e 6071cb6e064STiejun Chen#endif 608549e8152SPaul Mackerras#endif 60914cf11afSPaul Mackerras 61014cf11afSPaul Mackerras/* 611e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START. 61214cf11afSPaul Mackerras * This will leave some code in the first 256B of 61314cf11afSPaul Mackerras * real memory, which are reserved for software use. 61414cf11afSPaul Mackerras * 61514cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 61614cf11afSPaul Mackerras */ 617549e8152SPaul Mackerras li r3,0 /* target addr */ 618e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 6192d27cfd3SBenjamin Herrenschmidt tovirt(r3,r3) /* on booke, we already run at PAGE_OFFSET */ 6202d27cfd3SBenjamin Herrenschmidt#endif 621549e8152SPaul Mackerras mr. r4,r26 /* In some cases the loader may */ 622e0d68273SChristophe Leroy#if defined(CONFIG_PPC_BOOK3E_64) 623835c031cSTiejun Chen tovirt(r4,r4) 624835c031cSTiejun Chen#endif 625e31aa453SPaul Mackerras beq 9f /* have already put us at zero */ 62614cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 62714cf11afSPaul Mackerras /* bytes were copied earlier. */ 62814cf11afSPaul Mackerras 62911ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE 63054622f10SMohan Kumar M/* 63154622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the 6328b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable 63354622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START 63454622f10SMohan Kumar M */ 635e0d68273SChristophe Leroy#if defined(CONFIG_PPC_BOOK3E_64) 6361cb6e064STiejun Chen tovirt(r26,r26) /* on booke, we already run at PAGE_OFFSET */ 6371cb6e064STiejun Chen#endif 63857f26649SNicholas Piggin lwz r7,(FIXED_SYMBOL_ABS_ADDR(__run_at_load))(r26) 6398b8b0cc1SMilton Miller cmplwi cr0,r7,1 64054622f10SMohan Kumar M bne 3f 64154622f10SMohan Kumar M 642e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 6431cb6e064STiejun Chen LOAD_REG_ADDR(r5, __end_interrupts) 6441cb6e064STiejun Chen LOAD_REG_ADDR(r11, _stext) 6451cb6e064STiejun Chen sub r5,r5,r11 6461cb6e064STiejun Chen#else 647c1fb6816SMichael Neuling /* just copy interrupts */ 648d7fb5b18SChristophe Leroy LOAD_REG_IMMEDIATE_SYM(r5, r11, FIXED_SYMBOL_ABS_ADDR(__end_interrupts)) 6491cb6e064STiejun Chen#endif 65054622f10SMohan Kumar M b 5f 65154622f10SMohan Kumar M3: 65254622f10SMohan Kumar M#endif 65357f26649SNicholas Piggin /* # bytes of memory to copy */ 654d72c4a36SDaniel Axtens lis r5,(ABS_ADDR(copy_to_here, text))@ha 655d72c4a36SDaniel Axtens addi r5,r5,(ABS_ADDR(copy_to_here, text))@l 65654622f10SMohan Kumar M 657b1576fecSAnton Blanchard bl copy_and_flush /* copy the first n bytes */ 65814cf11afSPaul Mackerras /* this includes the code being */ 65914cf11afSPaul Mackerras /* executed here. */ 66057f26649SNicholas Piggin /* Jump to the copy of this code that we just made */ 661d72c4a36SDaniel Axtens addis r8,r3,(ABS_ADDR(4f, text))@ha 662d72c4a36SDaniel Axtens addi r12,r8,(ABS_ADDR(4f, text))@l 663cc7efbf9SAnton Blanchard mtctr r12 66414cf11afSPaul Mackerras bctr 66514cf11afSPaul Mackerras 666286e4f90SAnton Blanchard.balign 8 667eb039161STobin C. Hardingp_end: .8byte _end - copy_to_here 66854622f10SMohan Kumar M 669573819e3SNicholas Piggin4: 670573819e3SNicholas Piggin /* 671573819e3SNicholas Piggin * Now copy the rest of the kernel up to _end, add 672573819e3SNicholas Piggin * _end - copy_to_here to the copy limit and run again. 673573819e3SNicholas Piggin */ 674d72c4a36SDaniel Axtens addis r8,r26,(ABS_ADDR(p_end, text))@ha 675d72c4a36SDaniel Axtens ld r8,(ABS_ADDR(p_end, text))@l(r8) 676573819e3SNicholas Piggin add r5,r5,r8 677b1576fecSAnton Blanchard5: bl copy_and_flush /* copy the rest */ 678e31aa453SPaul Mackerras 679b1576fecSAnton Blanchard9: b start_here_multiplatform 680e31aa453SPaul Mackerras 68114cf11afSPaul Mackerras/* 68214cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 68314cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 68414cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 68514cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 68614cf11afSPaul Mackerras * 68714cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 68814cf11afSPaul Mackerras */ 68914cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 69014cf11afSPaul Mackerras addi r5,r5,-8 69114cf11afSPaul Mackerras addi r6,r6,-8 6925a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 69314cf11afSPaul Mackerras /* denominator cache line */ 69414cf11afSPaul Mackerras /* size. This results in */ 69514cf11afSPaul Mackerras /* extra cache line flushes */ 69614cf11afSPaul Mackerras /* but operation is correct. */ 69714cf11afSPaul Mackerras /* Can't get cache line size */ 69814cf11afSPaul Mackerras /* from NACA as it is being */ 69914cf11afSPaul Mackerras /* moved too. */ 70014cf11afSPaul Mackerras 70114cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 70214cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 70314cf11afSPaul Mackerras ldx r0,r6,r4 70414cf11afSPaul Mackerras stdx r0,r6,r3 70514cf11afSPaul Mackerras bdnz 3b 70614cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 70714cf11afSPaul Mackerras sync 70814cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 70914cf11afSPaul Mackerras cmpld 0,r6,r5 71014cf11afSPaul Mackerras blt 4b 71114cf11afSPaul Mackerras sync 71214cf11afSPaul Mackerras addi r5,r5,8 71314cf11afSPaul Mackerras addi r6,r6,8 71429ce3c50SMichael Neuling isync 71514cf11afSPaul Mackerras blr 71614cf11afSPaul Mackerras 7178119cefdSHari Bathini_ASM_NOKPROBE_SYMBOL(copy_and_flush); /* Called in real mode */ 7188119cefdSHari Bathini 71914cf11afSPaul Mackerras.align 8 72014cf11afSPaul Mackerrascopy_to_here: 72114cf11afSPaul Mackerras 72214cf11afSPaul Mackerras#ifdef CONFIG_SMP 72314cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 72414cf11afSPaul Mackerras/* 72514cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 72614cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 72714cf11afSPaul Mackerras */ 72814cf11afSPaul Mackerras .section ".text"; 72914cf11afSPaul Mackerras .align 2 ; 73014cf11afSPaul Mackerras 73135499c01SPaul Mackerras .globl __secondary_start_pmac_0 73235499c01SPaul Mackerras__secondary_start_pmac_0: 73335499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 73435499c01SPaul Mackerras li r24,0 73535499c01SPaul Mackerras b 1f 73614cf11afSPaul Mackerras li r24,1 73735499c01SPaul Mackerras b 1f 73814cf11afSPaul Mackerras li r24,2 73935499c01SPaul Mackerras b 1f 74014cf11afSPaul Mackerras li r24,3 74135499c01SPaul Mackerras1: 74214cf11afSPaul Mackerras 74314cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 74414cf11afSPaul Mackerras /* turn on 64-bit mode */ 745b1576fecSAnton Blanchard bl enable_64b_mode 74614cf11afSPaul Mackerras 747c478b581SBenjamin Herrenschmidt li r0,0 748c478b581SBenjamin Herrenschmidt mfspr r3,SPRN_HID4 749c478b581SBenjamin Herrenschmidt rldimi r3,r0,40,23 /* clear bit 23 (rm_ci) */ 750c478b581SBenjamin Herrenschmidt sync 751c478b581SBenjamin Herrenschmidt mtspr SPRN_HID4,r3 752c478b581SBenjamin Herrenschmidt isync 753c478b581SBenjamin Herrenschmidt sync 754c478b581SBenjamin Herrenschmidt slbia 755c478b581SBenjamin Herrenschmidt 756e31aa453SPaul Mackerras /* get TOC pointer (real address) */ 757b1576fecSAnton Blanchard bl relative_toc 7581fbe9cf2SAnton Blanchard tovirt(r2,r2) 759e31aa453SPaul Mackerras 76014cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 761b1576fecSAnton Blanchard bl __restore_cpu_ppc970 76214cf11afSPaul Mackerras 76314cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 76414cf11afSPaul Mackerras mfmsr r3 76514cf11afSPaul Mackerras ori r3,r3,MSR_RI 76614cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 76714cf11afSPaul Mackerras 76814cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 769d2e60075SNicholas Piggin LOAD_REG_ADDR(r4,paca_ptrs) /* Load paca pointer */ 770d2e60075SNicholas Piggin ld r4,0(r4) /* Get base vaddr of paca_ptrs array */ 771d2e60075SNicholas Piggin sldi r5,r24,3 /* get paca_ptrs[] index from cpu id */ 772d2e60075SNicholas Piggin ldx r13,r5,r4 /* r13 = paca_ptrs[cpu id] */ 7732dd60d79SBenjamin Herrenschmidt SET_PACA(r13) /* Save vaddr of paca in an SPRG*/ 77414cf11afSPaul Mackerras 77562cc67b9SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 77662cc67b9SBenjamin Herrenschmidt * in the PACA when doing hotplug) 77762cc67b9SBenjamin Herrenschmidt */ 778c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 7794e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 7807230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 7817230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 78262cc67b9SBenjamin Herrenschmidt 78314cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 78414cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 78514cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 78614cf11afSPaul Mackerras 787c705677eSStephen Rothwell b __secondary_start 78814cf11afSPaul Mackerras 78914cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 79014cf11afSPaul Mackerras 79114cf11afSPaul Mackerras/* 79214cf11afSPaul Mackerras * This function is called after the master CPU has released the 79314cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 79414cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 79514cf11afSPaul Mackerras * this point: 79614cf11afSPaul Mackerras * 1. Processor number 79714cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 79814cf11afSPaul Mackerras * On entry the following are set: 7994f8cf36fSBenjamin Herrenschmidt * r1 = stack pointer (real addr of temp stack) 80014cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 80114cf11afSPaul Mackerras * r13 = paca virtual address 802ee43eb78SBenjamin Herrenschmidt * SPRG_PACA = paca virtual address 80314cf11afSPaul Mackerras */ 8042d27cfd3SBenjamin Herrenschmidt .section ".text"; 8052d27cfd3SBenjamin Herrenschmidt .align 2 ; 8062d27cfd3SBenjamin Herrenschmidt 807fc68e869SStephen Rothwell .globl __secondary_start 808c705677eSStephen Rothwell__secondary_start: 809799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 810799d6046SPaul Mackerras HMT_MEDIUM 81114cf11afSPaul Mackerras 812eafd825eSMichael Ellerman /* 813eafd825eSMichael Ellerman * Do early setup for this CPU, in particular initialising the MMU so we 814eafd825eSMichael Ellerman * can turn it on below. This is a call to C, which is OK, we're still 815eafd825eSMichael Ellerman * running on the emergency stack. 816eafd825eSMichael Ellerman */ 817b1576fecSAnton Blanchard bl early_setup_secondary 818f761622eSMatt Evans 81954a83404SMichael Neuling /* 820eafd825eSMichael Ellerman * The primary has initialized our kernel stack for us in the paca, grab 821eafd825eSMichael Ellerman * it and put it in r1. We must *not* use it until we turn on the MMU 822eafd825eSMichael Ellerman * below, because it may not be inside the RMO. 82354a83404SMichael Neuling */ 824eafd825eSMichael Ellerman ld r1, PACAKSAVE(r13) 82554a83404SMichael Neuling 826799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 82714cf11afSPaul Mackerras li r7,0 82814cf11afSPaul Mackerras mtlr r7 82914cf11afSPaul Mackerras 8307230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 8317230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 8327230c564SBenjamin Herrenschmidt */ 833c2e480baSMadhavan Srinivasan li r7,IRQS_DISABLED 8344e26bc4aSMadhavan Srinivasan stb r7,PACAIRQSOFTMASK(r13) 8357230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 8367230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 8374f8cf36fSBenjamin Herrenschmidt 83814cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 839ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_secondary_prolog) 840e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 841d04c56f7SPaul Mackerras 842b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 843b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 844879add77SChristophe Leroy RFI_TO_KERNEL 84514cf11afSPaul Mackerras b . /* prevent speculative execution */ 84614cf11afSPaul Mackerras 84714cf11afSPaul Mackerras/* 84814cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 849e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address 850e31aa453SPaul Mackerras * before going into C code. 85114cf11afSPaul Mackerras */ 852ad0289e4SAnton Blanchardstart_secondary_prolog: 8538e93fb33SNicholas Piggin LOAD_PACA_TOC() 85414cf11afSPaul Mackerras li r3,0 85514cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 856b1576fecSAnton Blanchard bl start_secondary 857799d6046SPaul Mackerras b . 8588dbce53cSVaidyanathan Srinivasan/* 8598dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary 8608dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up 8618dbce53cSVaidyanathan Srinivasan * from cede in cpu offline. 8628dbce53cSVaidyanathan Srinivasan */ 8638dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume) 8648dbce53cSVaidyanathan Srinivasan ld r1,PACAKSAVE(r13) /* Reload kernel stack pointer */ 8658dbce53cSVaidyanathan Srinivasan li r3,0 8668dbce53cSVaidyanathan Srinivasan std r3,0(r1) /* Zero the stack frame pointer */ 867b1576fecSAnton Blanchard bl start_secondary 8688dbce53cSVaidyanathan Srinivasan b . 86914cf11afSPaul Mackerras#endif 87014cf11afSPaul Mackerras 87114cf11afSPaul Mackerras/* 87214cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 87314cf11afSPaul Mackerras */ 874*29a011fcSSathvika VasireddySYM_FUNC_START_LOCAL(enable_64b_mode) 87514cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 876e0d68273SChristophe Leroy#ifdef CONFIG_PPC_BOOK3E_64 8772d27cfd3SBenjamin Herrenschmidt oris r11,r11,0x8000 /* CM bit set, we'll set ICM later */ 8782d27cfd3SBenjamin Herrenschmidt mtmsr r11 879e0d68273SChristophe Leroy#else /* CONFIG_PPC_BOOK3E_64 */ 880e89a8ca9SNicholas Piggin LOAD_REG_IMMEDIATE(r12, MSR_64BIT) 88114cf11afSPaul Mackerras or r11,r11,r12 88214cf11afSPaul Mackerras mtmsrd r11 88314cf11afSPaul Mackerras isync 8842d27cfd3SBenjamin Herrenschmidt#endif 88514cf11afSPaul Mackerras blr 886*29a011fcSSathvika VasireddySYM_FUNC_END(enable_64b_mode) 88714cf11afSPaul Mackerras 88814cf11afSPaul Mackerras/* 889e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected 890e31aa453SPaul Mackerras * by the toolchain). It computes the correct value for wherever we 891e31aa453SPaul Mackerras * are running at the moment, using position-independent code. 8921fbe9cf2SAnton Blanchard * 8931fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the 8941fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before 8951fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise 8961fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and 8971fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call 8981fbe9cf2SAnton Blanchard * sites to handle this. 899e31aa453SPaul Mackerras */ 900e31aa453SPaul Mackerras_GLOBAL(relative_toc) 901e31aa453SPaul Mackerras mflr r0 902e31aa453SPaul Mackerras bcl 20,31,$+4 903e550592eSBenjamin Herrenschmidt0: mflr r11 904e550592eSBenjamin Herrenschmidt ld r2,(p_toc - 0b)(r11) 905e550592eSBenjamin Herrenschmidt add r2,r2,r11 906e31aa453SPaul Mackerras mtlr r0 907e31aa453SPaul Mackerras blr 908e31aa453SPaul Mackerras 9095b63fee1SAnton Blanchard.balign 8 910a3ad84daSAlan Modrap_toc: .8byte .TOC. - 0b 911e31aa453SPaul Mackerras 912e31aa453SPaul Mackerras/* 91314cf11afSPaul Mackerras * This is where the main kernel code starts. 91414cf11afSPaul Mackerras */ 9159c4e4c90SChristophe Leroy__REF 9166a3bab90SAnton Blanchardstart_here_multiplatform: 9171fbe9cf2SAnton Blanchard /* set up the TOC */ 918b1576fecSAnton Blanchard bl relative_toc 9191fbe9cf2SAnton Blanchard tovirt(r2,r2) 92014cf11afSPaul Mackerras 92114cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 92214cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 92314cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 92414cf11afSPaul Mackerras * to clear it now for kexec-style entry. 92514cf11afSPaul Mackerras */ 926e31aa453SPaul Mackerras LOAD_REG_ADDR(r11,__bss_stop) 927e31aa453SPaul Mackerras LOAD_REG_ADDR(r8,__bss_start) 92814cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 92914cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 930e31aa453SPaul Mackerras srdi. r11,r11,3 /* shift right by 3 */ 93114cf11afSPaul Mackerras beq 4f 93214cf11afSPaul Mackerras addi r8,r8,-8 93314cf11afSPaul Mackerras li r0,0 93414cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 93514cf11afSPaul Mackerras3: stdu r0,8(r8) 93614cf11afSPaul Mackerras bdnz 3b 93714cf11afSPaul Mackerras4: 93814cf11afSPaul Mackerras 939daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL 940daea1175SBenjamin Herrenschmidt /* Setup OPAL entry */ 941ab7f961aSBenjamin Herrenschmidt LOAD_REG_ADDR(r11, opal) 942daea1175SBenjamin Herrenschmidt std r28,0(r11); 943daea1175SBenjamin Herrenschmidt std r29,8(r11); 944daea1175SBenjamin Herrenschmidt#endif 945daea1175SBenjamin Herrenschmidt 946e0d68273SChristophe Leroy#ifndef CONFIG_PPC_BOOK3E_64 94714cf11afSPaul Mackerras mfmsr r6 94814cf11afSPaul Mackerras ori r6,r6,MSR_RI 94914cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 9502d27cfd3SBenjamin Herrenschmidt#endif 95114cf11afSPaul Mackerras 952549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE 953549e8152SPaul Mackerras /* Save the physical address we're running at in kernstart_addr */ 954549e8152SPaul Mackerras LOAD_REG_ADDR(r4, kernstart_addr) 955549e8152SPaul Mackerras clrldi r0,r25,2 956549e8152SPaul Mackerras std r0,0(r4) 957549e8152SPaul Mackerras#endif 958549e8152SPaul Mackerras 959e31aa453SPaul Mackerras /* set up a stack pointer */ 9607ffa8b7dSMichael Ellerman LOAD_REG_ADDR(r3,init_thread_union) 961cabed148SHamish Martin LOAD_REG_IMMEDIATE(r1,THREAD_SIZE) 962cabed148SHamish Martin add r1,r3,r1 96314cf11afSPaul Mackerras li r0,0 96414cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 96514cf11afSPaul Mackerras 966376af594SMichael Ellerman /* 967376af594SMichael Ellerman * Do very early kernel initializations, including initial hash table 968376af594SMichael Ellerman * and SLB setup before we turn on relocation. 969376af594SMichael Ellerman */ 97014cf11afSPaul Mackerras 971c7b9ed7cSChristophe Leroy#ifdef CONFIG_KASAN 972c7b9ed7cSChristophe Leroy bl kasan_early_init 973c7b9ed7cSChristophe Leroy#endif 97414cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 97514cf11afSPaul Mackerras mr r3,r31 97656c46bbaSRussell Currey LOAD_REG_ADDR(r12, DOTSYM(early_setup)) 97756c46bbaSRussell Currey mtctr r12 97856c46bbaSRussell Currey bctrl /* also sets r13 and SPRG_PACA */ 97914cf11afSPaul Mackerras 980ad0289e4SAnton Blanchard LOAD_REG_ADDR(r3, start_here_common) 981e31aa453SPaul Mackerras ld r4,PACAKMSR(r13) 982b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 983b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 984879add77SChristophe Leroy RFI_TO_KERNEL 98514cf11afSPaul Mackerras b . /* prevent speculative execution */ 98614cf11afSPaul Mackerras 98714cf11afSPaul Mackerras /* This is where all platforms converge execution */ 988ad0289e4SAnton Blanchard 989ad0289e4SAnton Blanchardstart_here_common: 99014cf11afSPaul Mackerras /* relocation is on at this point */ 99114cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 99214cf11afSPaul Mackerras 993e31aa453SPaul Mackerras /* Load the TOC (virtual address) */ 9948e93fb33SNicholas Piggin LOAD_PACA_TOC() 99514cf11afSPaul Mackerras 9967230c564SBenjamin Herrenschmidt /* Mark interrupts soft and hard disabled (they might be enabled 9977230c564SBenjamin Herrenschmidt * in the PACA when doing hotplug) 9987230c564SBenjamin Herrenschmidt */ 999c2e480baSMadhavan Srinivasan li r0,IRQS_DISABLED 10004e26bc4aSMadhavan Srinivasan stb r0,PACAIRQSOFTMASK(r13) 10017230c564SBenjamin Herrenschmidt li r0,PACA_IRQ_HARD_DIS 10027230c564SBenjamin Herrenschmidt stb r0,PACAIRQHAPPENED(r13) 100314cf11afSPaul Mackerras 10047230c564SBenjamin Herrenschmidt /* Generic kernel entry */ 1005b1576fecSAnton Blanchard bl start_kernel 100614cf11afSPaul Mackerras 1007f1870f77SAnton Blanchard /* Not reached */ 1008fe18a35eSJordan Niethe0: trap 100963ce271bSChristophe Leroy EMIT_BUG_ENTRY 0b, __FILE__, __LINE__, 0 10106eeb9b3bSMichael Ellerman .previous 1011