114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * PowerPC version 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 614cf11afSPaul Mackerras * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 714cf11afSPaul Mackerras * Adapted for Power Macintosh by Paul Mackerras. 814cf11afSPaul Mackerras * Low-level exception handlers and MMU support 914cf11afSPaul Mackerras * rewritten by Paul Mackerras. 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras. 1114cf11afSPaul Mackerras * 1214cf11afSPaul Mackerras * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 1314cf11afSPaul Mackerras * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 1414cf11afSPaul Mackerras * 1514cf11afSPaul Mackerras * This file contains the low-level support and setup for the 1614cf11afSPaul Mackerras * PowerPC-64 platform, including trap and interrupt dispatch. 1714cf11afSPaul Mackerras * 1814cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 1914cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 2014cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 2114cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2214cf11afSPaul Mackerras */ 2314cf11afSPaul Mackerras 2414cf11afSPaul Mackerras#include <linux/threads.h> 25b5bbeb23SPaul Mackerras#include <asm/reg.h> 2614cf11afSPaul Mackerras#include <asm/page.h> 2714cf11afSPaul Mackerras#include <asm/mmu.h> 2814cf11afSPaul Mackerras#include <asm/ppc_asm.h> 2914cf11afSPaul Mackerras#include <asm/asm-offsets.h> 3014cf11afSPaul Mackerras#include <asm/bug.h> 3114cf11afSPaul Mackerras#include <asm/cputable.h> 3214cf11afSPaul Mackerras#include <asm/setup.h> 3314cf11afSPaul Mackerras#include <asm/hvcall.h> 34c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h> 356cb7bfebSDavid Gibson#include <asm/thread_info.h> 363f639ee8SStephen Rothwell#include <asm/firmware.h> 3714cf11afSPaul Mackerras 3814cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 3914cf11afSPaul Mackerras#define DO_SOFT_DISABLE 4014cf11afSPaul Mackerras#endif 4114cf11afSPaul Mackerras 4214cf11afSPaul Mackerras/* 4314cf11afSPaul Mackerras * We layout physical memory as follows: 4414cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code 4514cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs 4614cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs 4714cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table 4814cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area 4914cf11afSPaul Mackerras * 0x8000 - : Early init and support code 5014cf11afSPaul Mackerras */ 5114cf11afSPaul Mackerras 5214cf11afSPaul Mackerras/* 5314cf11afSPaul Mackerras * SPRG Usage 5414cf11afSPaul Mackerras * 5514cf11afSPaul Mackerras * Register Definition 5614cf11afSPaul Mackerras * 5714cf11afSPaul Mackerras * SPRG0 reserved for hypervisor 5814cf11afSPaul Mackerras * SPRG1 temp - used to save gpr 5914cf11afSPaul Mackerras * SPRG2 temp - used to save gpr 6014cf11afSPaul Mackerras * SPRG3 virt addr of paca 6114cf11afSPaul Mackerras */ 6214cf11afSPaul Mackerras 6314cf11afSPaul Mackerras/* 6414cf11afSPaul Mackerras * Entering into this code we make the following assumptions: 6514cf11afSPaul Mackerras * For pSeries: 6614cf11afSPaul Mackerras * 1. The MMU is off & open firmware is running in real mode. 6714cf11afSPaul Mackerras * 2. The kernel is entered at __start 6814cf11afSPaul Mackerras * 6914cf11afSPaul Mackerras * For iSeries: 7014cf11afSPaul Mackerras * 1. The MMU is on (as it always is for iSeries) 7114cf11afSPaul Mackerras * 2. The kernel is entered at system_reset_iSeries 7214cf11afSPaul Mackerras */ 7314cf11afSPaul Mackerras 7414cf11afSPaul Mackerras .text 7514cf11afSPaul Mackerras .globl _stext 7614cf11afSPaul Mackerras_stext: 7714cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 7814cf11afSPaul Mackerras_GLOBAL(__start) 7914cf11afSPaul Mackerras /* NOP this out unconditionally */ 8014cf11afSPaul MackerrasBEGIN_FTR_SECTION 8114cf11afSPaul Mackerras b .__start_initialization_multiplatform 8214cf11afSPaul MackerrasEND_FTR_SECTION(0, 1) 8314cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 8414cf11afSPaul Mackerras 8514cf11afSPaul Mackerras /* Catch branch to 0 in real mode */ 8614cf11afSPaul Mackerras trap 8714cf11afSPaul Mackerras 8814cf11afSPaul Mackerras /* Secondary processors spin on this value until it goes to 1. */ 8914cf11afSPaul Mackerras .globl __secondary_hold_spinloop 9014cf11afSPaul Mackerras__secondary_hold_spinloop: 9114cf11afSPaul Mackerras .llong 0x0 9214cf11afSPaul Mackerras 9314cf11afSPaul Mackerras /* Secondary processors write this value with their cpu # */ 9414cf11afSPaul Mackerras /* after they enter the spin loop immediately below. */ 9514cf11afSPaul Mackerras .globl __secondary_hold_acknowledge 9614cf11afSPaul Mackerras__secondary_hold_acknowledge: 9714cf11afSPaul Mackerras .llong 0x0 9814cf11afSPaul Mackerras 991dce0e30SMichael Ellerman#ifdef CONFIG_PPC_ISERIES 1001dce0e30SMichael Ellerman /* 1011dce0e30SMichael Ellerman * At offset 0x20, there is a pointer to iSeries LPAR data. 1021dce0e30SMichael Ellerman * This is required by the hypervisor 1031dce0e30SMichael Ellerman */ 1041dce0e30SMichael Ellerman . = 0x20 1051dce0e30SMichael Ellerman .llong hvReleaseData-KERNELBASE 1061dce0e30SMichael Ellerman#endif /* CONFIG_PPC_ISERIES */ 1071dce0e30SMichael Ellerman 10814cf11afSPaul Mackerras . = 0x60 10914cf11afSPaul Mackerras/* 11014cf11afSPaul Mackerras * The following code is used on pSeries to hold secondary processors 11114cf11afSPaul Mackerras * in a spin loop after they have been freed from OpenFirmware, but 11214cf11afSPaul Mackerras * before the bulk of the kernel has been relocated. This code 11314cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run. 11414cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100. 11514cf11afSPaul Mackerras */ 11614cf11afSPaul Mackerras_GLOBAL(__secondary_hold) 11714cf11afSPaul Mackerras mfmsr r24 11814cf11afSPaul Mackerras ori r24,r24,MSR_RI 11914cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 12014cf11afSPaul Mackerras 121f1870f77SAnton Blanchard /* Grab our physical cpu number */ 12214cf11afSPaul Mackerras mr r24,r3 12314cf11afSPaul Mackerras 12414cf11afSPaul Mackerras /* Tell the master cpu we're here */ 12514cf11afSPaul Mackerras /* Relocation is off & we are located at an address less */ 12614cf11afSPaul Mackerras /* than 0x100, so only need to grab low order offset. */ 12714cf11afSPaul Mackerras std r24,__secondary_hold_acknowledge@l(0) 12814cf11afSPaul Mackerras sync 12914cf11afSPaul Mackerras 13014cf11afSPaul Mackerras /* All secondary cpus wait here until told to start. */ 13114cf11afSPaul Mackerras100: ld r4,__secondary_hold_spinloop@l(0) 13214cf11afSPaul Mackerras cmpdi 0,r4,1 13314cf11afSPaul Mackerras bne 100b 13414cf11afSPaul Mackerras 135f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) 136f39b7a55SOlof Johansson LOAD_REG_IMMEDIATE(r4, .generic_secondary_smp_init) 137758438a7SMichael Ellerman mtctr r4 13814cf11afSPaul Mackerras mr r3,r24 139758438a7SMichael Ellerman bctr 14014cf11afSPaul Mackerras#else 14114cf11afSPaul Mackerras BUG_OPCODE 14214cf11afSPaul Mackerras#endif 14314cf11afSPaul Mackerras 14414cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */ 14514cf11afSPaul Mackerras .section ".toc","aw" 14614cf11afSPaul Mackerrasexception_marker: 14714cf11afSPaul Mackerras .tc ID_72656773_68657265[TC],0x7265677368657265 14814cf11afSPaul Mackerras .text 14914cf11afSPaul Mackerras 15014cf11afSPaul Mackerras/* 15114cf11afSPaul Mackerras * The following macros define the code that appears as 15214cf11afSPaul Mackerras * the prologue to each of the exception handlers. They 15314cf11afSPaul Mackerras * are split into two parts to allow a single kernel binary 15414cf11afSPaul Mackerras * to be used for pSeries and iSeries. 15514cf11afSPaul Mackerras * LOL. One day... - paulus 15614cf11afSPaul Mackerras */ 15714cf11afSPaul Mackerras 15814cf11afSPaul Mackerras/* 15914cf11afSPaul Mackerras * We make as much of the exception code common between native 16014cf11afSPaul Mackerras * exception handlers (including pSeries LPAR) and iSeries LPAR 16114cf11afSPaul Mackerras * implementations as possible. 16214cf11afSPaul Mackerras */ 16314cf11afSPaul Mackerras 16414cf11afSPaul Mackerras/* 16514cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries 16614cf11afSPaul Mackerras * This code runs with relocation off. 16714cf11afSPaul Mackerras */ 16814cf11afSPaul Mackerras#define EX_R9 0 16914cf11afSPaul Mackerras#define EX_R10 8 17014cf11afSPaul Mackerras#define EX_R11 16 17114cf11afSPaul Mackerras#define EX_R12 24 17214cf11afSPaul Mackerras#define EX_R13 32 17314cf11afSPaul Mackerras#define EX_SRR0 40 17414cf11afSPaul Mackerras#define EX_DAR 48 17514cf11afSPaul Mackerras#define EX_DSISR 56 17614cf11afSPaul Mackerras#define EX_CCR 60 1773c726f8dSBenjamin Herrenschmidt#define EX_R3 64 1783c726f8dSBenjamin Herrenschmidt#define EX_LR 72 17914cf11afSPaul Mackerras 180758438a7SMichael Ellerman/* 181e58c3495SDavid Gibson * We're short on space and time in the exception prolog, so we can't 182e58c3495SDavid Gibson * use the normal SET_REG_IMMEDIATE macro. Normally we just need the 183e58c3495SDavid Gibson * low halfword of the address, but for Kdump we need the whole low 184e58c3495SDavid Gibson * word. 185758438a7SMichael Ellerman */ 186758438a7SMichael Ellerman#ifdef CONFIG_CRASH_DUMP 187758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label) \ 188758438a7SMichael Ellerman oris reg,reg,(label)@h; /* virt addr of handler ... */ \ 189758438a7SMichael Ellerman ori reg,reg,(label)@l; /* .. and the rest */ 190758438a7SMichael Ellerman#else 191758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label) \ 192758438a7SMichael Ellerman ori reg,reg,(label)@l; /* virt addr of handler ... */ 193758438a7SMichael Ellerman#endif 194758438a7SMichael Ellerman 1959fc0a92cSOlaf Hering/* 1969fc0a92cSOlaf Hering * Equal to EXCEPTION_PROLOG_PSERIES, except that it forces 64bit mode. 1979fc0a92cSOlaf Hering * The firmware calls the registered system_reset_fwnmi and 1989fc0a92cSOlaf Hering * machine_check_fwnmi handlers in 32bit mode if the cpu happens to run 1999fc0a92cSOlaf Hering * a 32bit application at the time of the event. 2009fc0a92cSOlaf Hering * This firmware bug is present on POWER4 and JS20. 2019fc0a92cSOlaf Hering */ 2029fc0a92cSOlaf Hering#define EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(area, label) \ 2039fc0a92cSOlaf Hering mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 2049fc0a92cSOlaf Hering std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 2059fc0a92cSOlaf Hering std r10,area+EX_R10(r13); \ 2069fc0a92cSOlaf Hering std r11,area+EX_R11(r13); \ 2079fc0a92cSOlaf Hering std r12,area+EX_R12(r13); \ 2089fc0a92cSOlaf Hering mfspr r9,SPRN_SPRG1; \ 2099fc0a92cSOlaf Hering std r9,area+EX_R13(r13); \ 2109fc0a92cSOlaf Hering mfcr r9; \ 2119fc0a92cSOlaf Hering clrrdi r12,r13,32; /* get high part of &label */ \ 2129fc0a92cSOlaf Hering mfmsr r10; \ 2139fc0a92cSOlaf Hering /* force 64bit mode */ \ 2149fc0a92cSOlaf Hering li r11,5; /* MSR_SF_LG|MSR_ISF_LG */ \ 2159fc0a92cSOlaf Hering rldimi r10,r11,61,0; /* insert into top 3 bits */ \ 2169fc0a92cSOlaf Hering /* done 64bit mode */ \ 2179fc0a92cSOlaf Hering mfspr r11,SPRN_SRR0; /* save SRR0 */ \ 2189fc0a92cSOlaf Hering LOAD_HANDLER(r12,label) \ 2199fc0a92cSOlaf Hering ori r10,r10,MSR_IR|MSR_DR|MSR_RI; \ 2209fc0a92cSOlaf Hering mtspr SPRN_SRR0,r12; \ 2219fc0a92cSOlaf Hering mfspr r12,SPRN_SRR1; /* and SRR1 */ \ 2229fc0a92cSOlaf Hering mtspr SPRN_SRR1,r10; \ 2239fc0a92cSOlaf Hering rfid; \ 2249fc0a92cSOlaf Hering b . /* prevent speculative execution */ 2259fc0a92cSOlaf Hering 22614cf11afSPaul Mackerras#define EXCEPTION_PROLOG_PSERIES(area, label) \ 227b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 22814cf11afSPaul Mackerras std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 22914cf11afSPaul Mackerras std r10,area+EX_R10(r13); \ 23014cf11afSPaul Mackerras std r11,area+EX_R11(r13); \ 23114cf11afSPaul Mackerras std r12,area+EX_R12(r13); \ 232b5bbeb23SPaul Mackerras mfspr r9,SPRN_SPRG1; \ 23314cf11afSPaul Mackerras std r9,area+EX_R13(r13); \ 23414cf11afSPaul Mackerras mfcr r9; \ 23514cf11afSPaul Mackerras clrrdi r12,r13,32; /* get high part of &label */ \ 23614cf11afSPaul Mackerras mfmsr r10; \ 237b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0; /* save SRR0 */ \ 238758438a7SMichael Ellerman LOAD_HANDLER(r12,label) \ 23914cf11afSPaul Mackerras ori r10,r10,MSR_IR|MSR_DR|MSR_RI; \ 240b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12; \ 241b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1; /* and SRR1 */ \ 242b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10; \ 24314cf11afSPaul Mackerras rfid; \ 24414cf11afSPaul Mackerras b . /* prevent speculative execution */ 24514cf11afSPaul Mackerras 24614cf11afSPaul Mackerras/* 24714cf11afSPaul Mackerras * This is the start of the interrupt handlers for iSeries 24814cf11afSPaul Mackerras * This code runs with relocation on. 24914cf11afSPaul Mackerras */ 25014cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_1(area) \ 251b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3; /* get paca address into r13 */ \ 25214cf11afSPaul Mackerras std r9,area+EX_R9(r13); /* save r9 - r12 */ \ 25314cf11afSPaul Mackerras std r10,area+EX_R10(r13); \ 25414cf11afSPaul Mackerras std r11,area+EX_R11(r13); \ 25514cf11afSPaul Mackerras std r12,area+EX_R12(r13); \ 256b5bbeb23SPaul Mackerras mfspr r9,SPRN_SPRG1; \ 25714cf11afSPaul Mackerras std r9,area+EX_R13(r13); \ 25814cf11afSPaul Mackerras mfcr r9 25914cf11afSPaul Mackerras 26014cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_2 \ 26114cf11afSPaul Mackerras mfmsr r10; \ 2623356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13); \ 2633356bb9fSDavid Gibson ld r11,LPPACASRR0(r12); \ 2643356bb9fSDavid Gibson ld r12,LPPACASRR1(r12); \ 26514cf11afSPaul Mackerras ori r10,r10,MSR_RI; \ 26614cf11afSPaul Mackerras mtmsrd r10,1 26714cf11afSPaul Mackerras 26814cf11afSPaul Mackerras/* 26914cf11afSPaul Mackerras * The common exception prolog is used for all except a few exceptions 27014cf11afSPaul Mackerras * such as a segment miss on a kernel address. We have to be prepared 27114cf11afSPaul Mackerras * to take another exception from the point where we first touch the 27214cf11afSPaul Mackerras * kernel stack onwards. 27314cf11afSPaul Mackerras * 27414cf11afSPaul Mackerras * On entry r13 points to the paca, r9-r13 are saved in the paca, 27514cf11afSPaul Mackerras * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and 27614cf11afSPaul Mackerras * SRR1, and relocation is on. 27714cf11afSPaul Mackerras */ 27814cf11afSPaul Mackerras#define EXCEPTION_PROLOG_COMMON(n, area) \ 27914cf11afSPaul Mackerras andi. r10,r12,MSR_PR; /* See if coming from user */ \ 28014cf11afSPaul Mackerras mr r10,r1; /* Save r1 */ \ 28114cf11afSPaul Mackerras subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \ 28214cf11afSPaul Mackerras beq- 1f; \ 28314cf11afSPaul Mackerras ld r1,PACAKSAVE(r13); /* kernel stack to use */ \ 28414cf11afSPaul Mackerras1: cmpdi cr1,r1,0; /* check if r1 is in userspace */ \ 28514cf11afSPaul Mackerras bge- cr1,bad_stack; /* abort if it is */ \ 28614cf11afSPaul Mackerras std r9,_CCR(r1); /* save CR in stackframe */ \ 28714cf11afSPaul Mackerras std r11,_NIP(r1); /* save SRR0 in stackframe */ \ 28814cf11afSPaul Mackerras std r12,_MSR(r1); /* save SRR1 in stackframe */ \ 28914cf11afSPaul Mackerras std r10,0(r1); /* make stack chain pointer */ \ 29014cf11afSPaul Mackerras std r0,GPR0(r1); /* save r0 in stackframe */ \ 29114cf11afSPaul Mackerras std r10,GPR1(r1); /* save r1 in stackframe */ \ 292c6622f63SPaul Mackerras ACCOUNT_CPU_USER_ENTRY(r9, r10); \ 29314cf11afSPaul Mackerras std r2,GPR2(r1); /* save r2 in stackframe */ \ 29414cf11afSPaul Mackerras SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \ 29514cf11afSPaul Mackerras SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \ 29614cf11afSPaul Mackerras ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \ 29714cf11afSPaul Mackerras ld r10,area+EX_R10(r13); \ 29814cf11afSPaul Mackerras std r9,GPR9(r1); \ 29914cf11afSPaul Mackerras std r10,GPR10(r1); \ 30014cf11afSPaul Mackerras ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \ 30114cf11afSPaul Mackerras ld r10,area+EX_R12(r13); \ 30214cf11afSPaul Mackerras ld r11,area+EX_R13(r13); \ 30314cf11afSPaul Mackerras std r9,GPR11(r1); \ 30414cf11afSPaul Mackerras std r10,GPR12(r1); \ 30514cf11afSPaul Mackerras std r11,GPR13(r1); \ 30614cf11afSPaul Mackerras ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \ 30714cf11afSPaul Mackerras mflr r9; /* save LR in stackframe */ \ 30814cf11afSPaul Mackerras std r9,_LINK(r1); \ 30914cf11afSPaul Mackerras mfctr r10; /* save CTR in stackframe */ \ 31014cf11afSPaul Mackerras std r10,_CTR(r1); \ 311b5bbeb23SPaul Mackerras mfspr r11,SPRN_XER; /* save XER in stackframe */ \ 31214cf11afSPaul Mackerras std r11,_XER(r1); \ 31314cf11afSPaul Mackerras li r9,(n)+1; \ 31414cf11afSPaul Mackerras std r9,_TRAP(r1); /* set trap number */ \ 31514cf11afSPaul Mackerras li r10,0; \ 31614cf11afSPaul Mackerras ld r11,exception_marker@toc(r2); \ 31714cf11afSPaul Mackerras std r10,RESULT(r1); /* clear regs->result */ \ 31814cf11afSPaul Mackerras std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ 31914cf11afSPaul Mackerras 32014cf11afSPaul Mackerras/* 32114cf11afSPaul Mackerras * Exception vectors. 32214cf11afSPaul Mackerras */ 32314cf11afSPaul Mackerras#define STD_EXCEPTION_PSERIES(n, label) \ 32414cf11afSPaul Mackerras . = n; \ 32514cf11afSPaul Mackerras .globl label##_pSeries; \ 32614cf11afSPaul Mackerraslabel##_pSeries: \ 32714cf11afSPaul Mackerras HMT_MEDIUM; \ 328b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 32914cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common) 33014cf11afSPaul Mackerras 331acf7d768SBenjamin Herrenschmidt#define HSTD_EXCEPTION_PSERIES(n, label) \ 332acf7d768SBenjamin Herrenschmidt . = n; \ 333acf7d768SBenjamin Herrenschmidt .globl label##_pSeries; \ 334acf7d768SBenjamin Herrenschmidtlabel##_pSeries: \ 335acf7d768SBenjamin Herrenschmidt HMT_MEDIUM; \ 336acf7d768SBenjamin Herrenschmidt mtspr SPRN_SPRG1,r20; /* save r20 */ \ 337acf7d768SBenjamin Herrenschmidt mfspr r20,SPRN_HSRR0; /* copy HSRR0 to SRR0 */ \ 338acf7d768SBenjamin Herrenschmidt mtspr SPRN_SRR0,r20; \ 339acf7d768SBenjamin Herrenschmidt mfspr r20,SPRN_HSRR1; /* copy HSRR0 to SRR0 */ \ 340acf7d768SBenjamin Herrenschmidt mtspr SPRN_SRR1,r20; \ 341acf7d768SBenjamin Herrenschmidt mfspr r20,SPRN_SPRG1; /* restore r20 */ \ 342acf7d768SBenjamin Herrenschmidt mtspr SPRN_SPRG1,r13; /* save r13 */ \ 343acf7d768SBenjamin Herrenschmidt EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common) 344acf7d768SBenjamin Herrenschmidt 345acf7d768SBenjamin Herrenschmidt 34614cf11afSPaul Mackerras#define STD_EXCEPTION_ISERIES(n, label, area) \ 34714cf11afSPaul Mackerras .globl label##_iSeries; \ 34814cf11afSPaul Mackerraslabel##_iSeries: \ 34914cf11afSPaul Mackerras HMT_MEDIUM; \ 350b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 35114cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(area); \ 35214cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2; \ 35314cf11afSPaul Mackerras b label##_common 35414cf11afSPaul Mackerras 35514cf11afSPaul Mackerras#define MASKABLE_EXCEPTION_ISERIES(n, label) \ 35614cf11afSPaul Mackerras .globl label##_iSeries; \ 35714cf11afSPaul Mackerraslabel##_iSeries: \ 35814cf11afSPaul Mackerras HMT_MEDIUM; \ 359b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13; /* save r13 */ \ 36014cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN); \ 36114cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 36214cf11afSPaul Mackerras cmpwi 0,r10,0; \ 36314cf11afSPaul Mackerras beq- label##_iSeries_masked; \ 36414cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2; \ 36514cf11afSPaul Mackerras b label##_common; \ 36614cf11afSPaul Mackerras 36714cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 36814cf11afSPaul Mackerras#define DISABLE_INTS \ 3693f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION; \ 37014cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 37114cf11afSPaul Mackerras li r11,0; \ 37214cf11afSPaul Mackerras std r10,SOFTE(r1); \ 37314cf11afSPaul Mackerras mfmsr r10; \ 37414cf11afSPaul Mackerras stb r11,PACAPROCENABLED(r13); \ 37514cf11afSPaul Mackerras ori r10,r10,MSR_EE; \ 3763f639ee8SStephen Rothwell mtmsrd r10,1; \ 3773f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 37814cf11afSPaul Mackerras 37914cf11afSPaul Mackerras#define ENABLE_INTS \ 3803f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION; \ 38114cf11afSPaul Mackerras lbz r10,PACAPROCENABLED(r13); \ 38214cf11afSPaul Mackerras mfmsr r11; \ 38314cf11afSPaul Mackerras std r10,SOFTE(r1); \ 38414cf11afSPaul Mackerras ori r11,r11,MSR_EE; \ 3853f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES); \ 3863f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION; \ 3873f639ee8SStephen Rothwell ld r12,_MSR(r1); \ 3883f639ee8SStephen Rothwell mfmsr r11; \ 3893f639ee8SStephen Rothwell rlwimi r11,r12,0,MSR_EE; \ 3903f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES); \ 39114cf11afSPaul Mackerras mtmsrd r11,1 39214cf11afSPaul Mackerras 39314cf11afSPaul Mackerras#else /* hard enable/disable interrupts */ 39414cf11afSPaul Mackerras#define DISABLE_INTS 39514cf11afSPaul Mackerras 39614cf11afSPaul Mackerras#define ENABLE_INTS \ 39714cf11afSPaul Mackerras ld r12,_MSR(r1); \ 39814cf11afSPaul Mackerras mfmsr r11; \ 39914cf11afSPaul Mackerras rlwimi r11,r12,0,MSR_EE; \ 40014cf11afSPaul Mackerras mtmsrd r11,1 40114cf11afSPaul Mackerras 40214cf11afSPaul Mackerras#endif 40314cf11afSPaul Mackerras 40414cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON(trap, label, hdlr) \ 40514cf11afSPaul Mackerras .align 7; \ 40614cf11afSPaul Mackerras .globl label##_common; \ 40714cf11afSPaul Mackerraslabel##_common: \ 40814cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 40914cf11afSPaul Mackerras DISABLE_INTS; \ 41014cf11afSPaul Mackerras bl .save_nvgprs; \ 41114cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 41214cf11afSPaul Mackerras bl hdlr; \ 41314cf11afSPaul Mackerras b .ret_from_except 41414cf11afSPaul Mackerras 415f39224a8SPaul Mackerras/* 416f39224a8SPaul Mackerras * Like STD_EXCEPTION_COMMON, but for exceptions that can occur 417f39224a8SPaul Mackerras * in the idle task and therefore need the special idle handling. 418f39224a8SPaul Mackerras */ 419f39224a8SPaul Mackerras#define STD_EXCEPTION_COMMON_IDLE(trap, label, hdlr) \ 420f39224a8SPaul Mackerras .align 7; \ 421f39224a8SPaul Mackerras .globl label##_common; \ 422f39224a8SPaul Mackerraslabel##_common: \ 423f39224a8SPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 424f39224a8SPaul Mackerras FINISH_NAP; \ 425f39224a8SPaul Mackerras DISABLE_INTS; \ 426f39224a8SPaul Mackerras bl .save_nvgprs; \ 427f39224a8SPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 428f39224a8SPaul Mackerras bl hdlr; \ 429f39224a8SPaul Mackerras b .ret_from_except 430f39224a8SPaul Mackerras 43114cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON_LITE(trap, label, hdlr) \ 43214cf11afSPaul Mackerras .align 7; \ 43314cf11afSPaul Mackerras .globl label##_common; \ 43414cf11afSPaul Mackerraslabel##_common: \ 43514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \ 436f39224a8SPaul Mackerras FINISH_NAP; \ 43714cf11afSPaul Mackerras DISABLE_INTS; \ 438cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on; \ 43914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD; \ 44014cf11afSPaul Mackerras bl hdlr; \ 44114cf11afSPaul Mackerras b .ret_from_except_lite 44214cf11afSPaul Mackerras 44314cf11afSPaul Mackerras/* 444f39224a8SPaul Mackerras * When the idle code in power4_idle puts the CPU into NAP mode, 445f39224a8SPaul Mackerras * it has to do so in a loop, and relies on the external interrupt 446f39224a8SPaul Mackerras * and decrementer interrupt entry code to get it out of the loop. 447f39224a8SPaul Mackerras * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags 448f39224a8SPaul Mackerras * to signal that it is in the loop and needs help to get out. 449f39224a8SPaul Mackerras */ 450f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 451f39224a8SPaul Mackerras#define FINISH_NAP \ 452f39224a8SPaul MackerrasBEGIN_FTR_SECTION \ 453f39224a8SPaul Mackerras clrrdi r11,r1,THREAD_SHIFT; \ 454f39224a8SPaul Mackerras ld r9,TI_LOCAL_FLAGS(r11); \ 455f39224a8SPaul Mackerras andi. r10,r9,_TLF_NAPPING; \ 456f39224a8SPaul Mackerras bnel power4_fixup_nap; \ 457f39224a8SPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP) 458f39224a8SPaul Mackerras#else 459f39224a8SPaul Mackerras#define FINISH_NAP 460f39224a8SPaul Mackerras#endif 461f39224a8SPaul Mackerras 462f39224a8SPaul Mackerras/* 46314cf11afSPaul Mackerras * Start of pSeries system interrupt routines 46414cf11afSPaul Mackerras */ 46514cf11afSPaul Mackerras . = 0x100 46614cf11afSPaul Mackerras .globl __start_interrupts 46714cf11afSPaul Mackerras__start_interrupts: 46814cf11afSPaul Mackerras 46914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x100, system_reset) 47014cf11afSPaul Mackerras 47114cf11afSPaul Mackerras . = 0x200 47214cf11afSPaul Mackerras_machine_check_pSeries: 47314cf11afSPaul Mackerras HMT_MEDIUM 474b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 47514cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common) 47614cf11afSPaul Mackerras 47714cf11afSPaul Mackerras . = 0x300 47814cf11afSPaul Mackerras .globl data_access_pSeries 47914cf11afSPaul Mackerrasdata_access_pSeries: 48014cf11afSPaul Mackerras HMT_MEDIUM 481b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 48214cf11afSPaul MackerrasBEGIN_FTR_SECTION 483b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 484b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 485b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 48614cf11afSPaul Mackerras srdi r13,r13,60 48714cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 48814cf11afSPaul Mackerras mfcr r12 48914cf11afSPaul Mackerras cmpwi r13,0x2c 49014cf11afSPaul Mackerras beq .do_stab_bolted_pSeries 49114cf11afSPaul Mackerras mtcrf 0x80,r12 492b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 49314cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 49414cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common) 49514cf11afSPaul Mackerras 49614cf11afSPaul Mackerras . = 0x380 49714cf11afSPaul Mackerras .globl data_access_slb_pSeries 49814cf11afSPaul Mackerrasdata_access_slb_pSeries: 49914cf11afSPaul Mackerras HMT_MEDIUM 500b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 501b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 5023c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 5033c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_DAR 50414cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 5053c726f8dSBenjamin Herrenschmidt mfcr r9 5063c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5073c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 5083c726f8dSBenjamin Herrenschmidt cmpdi r3,0 5093c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 5103c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 51114cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 51214cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 51314cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 5143c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 5153c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 516b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 5173c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 51814cf11afSPaul Mackerras 51914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x400, instruction_access) 52014cf11afSPaul Mackerras 52114cf11afSPaul Mackerras . = 0x480 52214cf11afSPaul Mackerras .globl instruction_access_slb_pSeries 52314cf11afSPaul Mackerrasinstruction_access_slb_pSeries: 52414cf11afSPaul Mackerras HMT_MEDIUM 525b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 526b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 5273c726f8dSBenjamin Herrenschmidt std r3,PACA_EXSLB+EX_R3(r13) 5283c726f8dSBenjamin Herrenschmidt mfspr r3,SPRN_SRR0 /* SRR0 is faulting address */ 52914cf11afSPaul Mackerras std r9,PACA_EXSLB+EX_R9(r13) /* save r9 - r12 */ 5303c726f8dSBenjamin Herrenschmidt mfcr r9 5313c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 5323c726f8dSBenjamin Herrenschmidt /* Keep that around for when we re-implement dynamic VSIDs */ 5333c726f8dSBenjamin Herrenschmidt cmpdi r3,0 5343c726f8dSBenjamin Herrenschmidt bge slb_miss_user_pseries 5353c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 53614cf11afSPaul Mackerras std r10,PACA_EXSLB+EX_R10(r13) 53714cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_R11(r13) 53814cf11afSPaul Mackerras std r12,PACA_EXSLB+EX_R12(r13) 5393c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 5403c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 541b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 /* and SRR1 */ 5423c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode /* Rel. branch works in real mode */ 54314cf11afSPaul Mackerras 54414cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x500, hardware_interrupt) 54514cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x600, alignment) 54614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x700, program_check) 54714cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x800, fp_unavailable) 54814cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x900, decrementer) 54914cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xa00, trap_0a) 55014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xb00, trap_0b) 55114cf11afSPaul Mackerras 55214cf11afSPaul Mackerras . = 0xc00 55314cf11afSPaul Mackerras .globl system_call_pSeries 55414cf11afSPaul Mackerrassystem_call_pSeries: 55514cf11afSPaul Mackerras HMT_MEDIUM 55614cf11afSPaul Mackerras mr r9,r13 55714cf11afSPaul Mackerras mfmsr r10 558b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 559b5bbeb23SPaul Mackerras mfspr r11,SPRN_SRR0 56014cf11afSPaul Mackerras clrrdi r12,r13,32 56114cf11afSPaul Mackerras oris r12,r12,system_call_common@h 56214cf11afSPaul Mackerras ori r12,r12,system_call_common@l 563b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r12 56414cf11afSPaul Mackerras ori r10,r10,MSR_IR|MSR_DR|MSR_RI 565b5bbeb23SPaul Mackerras mfspr r12,SPRN_SRR1 566b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r10 56714cf11afSPaul Mackerras rfid 56814cf11afSPaul Mackerras b . /* prevent speculative execution */ 56914cf11afSPaul Mackerras 57014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xd00, single_step) 57114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xe00, trap_0e) 57214cf11afSPaul Mackerras 57314cf11afSPaul Mackerras /* We need to deal with the Altivec unavailable exception 57414cf11afSPaul Mackerras * here which is at 0xf20, thus in the middle of the 57514cf11afSPaul Mackerras * prolog code of the PerformanceMonitor one. A little 57614cf11afSPaul Mackerras * trickery is thus necessary 57714cf11afSPaul Mackerras */ 57814cf11afSPaul Mackerras . = 0xf00 57914cf11afSPaul Mackerras b performance_monitor_pSeries 58014cf11afSPaul Mackerras 58114cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0xf20, altivec_unavailable) 58214cf11afSPaul Mackerras 583acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 584acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1200, cbe_system_error) 585acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 58614cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint) 587acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 588acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1600, cbe_maintenance) 589acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 59014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(0x1700, altivec_assist) 591acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 592acf7d768SBenjamin Herrenschmidt HSTD_EXCEPTION_PSERIES(0x1800, cbe_thermal) 593acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 59414cf11afSPaul Mackerras 59514cf11afSPaul Mackerras . = 0x3000 59614cf11afSPaul Mackerras 59714cf11afSPaul Mackerras/*** pSeries interrupt support ***/ 59814cf11afSPaul Mackerras 59914cf11afSPaul Mackerras /* moved from 0xf00 */ 60014cf11afSPaul Mackerras STD_EXCEPTION_PSERIES(., performance_monitor) 60114cf11afSPaul Mackerras 60214cf11afSPaul Mackerras .align 7 60314cf11afSPaul Mackerras_GLOBAL(do_stab_bolted_pSeries) 60414cf11afSPaul Mackerras mtcrf 0x80,r12 605b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 60614cf11afSPaul Mackerras EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted) 60714cf11afSPaul Mackerras 60814cf11afSPaul Mackerras/* 6093c726f8dSBenjamin Herrenschmidt * We have some room here we use that to put 6103c726f8dSBenjamin Herrenschmidt * the peries slb miss user trampoline code so it's reasonably 6113c726f8dSBenjamin Herrenschmidt * away from slb_miss_user_common to avoid problems with rfid 6123c726f8dSBenjamin Herrenschmidt * 6133c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual, 6143c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement 6153c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables 6163c726f8dSBenjamin Herrenschmidt */ 6173c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 6183c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries: 6193c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 6203c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 6213c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 6223c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 6233c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 6243c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 6253c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 6263c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 6273c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 6283c726f8dSBenjamin Herrenschmidt clrrdi r12,r13,32 6293c726f8dSBenjamin Herrenschmidt mfmsr r10 6303c726f8dSBenjamin Herrenschmidt mfspr r11,SRR0 /* save SRR0 */ 6313c726f8dSBenjamin Herrenschmidt ori r12,r12,slb_miss_user_common@l /* virt addr of handler */ 6323c726f8dSBenjamin Herrenschmidt ori r10,r10,MSR_IR|MSR_DR|MSR_RI 6333c726f8dSBenjamin Herrenschmidt mtspr SRR0,r12 6343c726f8dSBenjamin Herrenschmidt mfspr r12,SRR1 /* and SRR1 */ 6353c726f8dSBenjamin Herrenschmidt mtspr SRR1,r10 6363c726f8dSBenjamin Herrenschmidt rfid 6373c726f8dSBenjamin Herrenschmidt b . /* prevent spec. execution */ 6383c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 6393c726f8dSBenjamin Herrenschmidt 6403c726f8dSBenjamin Herrenschmidt/* 64114cf11afSPaul Mackerras * Vectors for the FWNMI option. Share common code. 64214cf11afSPaul Mackerras */ 64314cf11afSPaul Mackerras .globl system_reset_fwnmi 6448c4f1f29SMichael Ellerman .align 7 64514cf11afSPaul Mackerrassystem_reset_fwnmi: 64614cf11afSPaul Mackerras HMT_MEDIUM 647b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6489fc0a92cSOlaf Hering EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXGEN, system_reset_common) 64914cf11afSPaul Mackerras 65014cf11afSPaul Mackerras .globl machine_check_fwnmi 6518c4f1f29SMichael Ellerman .align 7 65214cf11afSPaul Mackerrasmachine_check_fwnmi: 65314cf11afSPaul Mackerras HMT_MEDIUM 654b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6559fc0a92cSOlaf Hering EXCEPTION_PROLOG_PSERIES_FORCE_64BIT(PACA_EXMC, machine_check_common) 65614cf11afSPaul Mackerras 65714cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 65814cf11afSPaul Mackerras/*** ISeries-LPAR interrupt handlers ***/ 65914cf11afSPaul Mackerras 66014cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x200, machine_check, PACA_EXMC) 66114cf11afSPaul Mackerras 66214cf11afSPaul Mackerras .globl data_access_iSeries 66314cf11afSPaul Mackerrasdata_access_iSeries: 664b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 66514cf11afSPaul MackerrasBEGIN_FTR_SECTION 666b5bbeb23SPaul Mackerras mtspr SPRN_SPRG2,r12 667b5bbeb23SPaul Mackerras mfspr r13,SPRN_DAR 668b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 66914cf11afSPaul Mackerras srdi r13,r13,60 67014cf11afSPaul Mackerras rlwimi r13,r12,16,0x20 67114cf11afSPaul Mackerras mfcr r12 67214cf11afSPaul Mackerras cmpwi r13,0x2c 67314cf11afSPaul Mackerras beq .do_stab_bolted_iSeries 67414cf11afSPaul Mackerras mtcrf 0x80,r12 675b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 67614cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 67714cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN) 67814cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 67914cf11afSPaul Mackerras b data_access_common 68014cf11afSPaul Mackerras 68114cf11afSPaul Mackerras.do_stab_bolted_iSeries: 68214cf11afSPaul Mackerras mtcrf 0x80,r12 683b5bbeb23SPaul Mackerras mfspr r12,SPRN_SPRG2 68414cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_1(PACA_EXSLB) 68514cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 68614cf11afSPaul Mackerras b .do_stab_bolted 68714cf11afSPaul Mackerras 68814cf11afSPaul Mackerras .globl data_access_slb_iSeries 68914cf11afSPaul Mackerrasdata_access_slb_iSeries: 690b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 6913c726f8dSBenjamin Herrenschmidt mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 69214cf11afSPaul Mackerras std r3,PACA_EXSLB+EX_R3(r13) 693b5bbeb23SPaul Mackerras mfspr r3,SPRN_DAR 6943c726f8dSBenjamin Herrenschmidt std r9,PACA_EXSLB+EX_R9(r13) 6953c726f8dSBenjamin Herrenschmidt mfcr r9 6963c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 6973c726f8dSBenjamin Herrenschmidt cmpdi r3,0 6983c726f8dSBenjamin Herrenschmidt bge slb_miss_user_iseries 6993c726f8dSBenjamin Herrenschmidt#endif 7003c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R10(r13) 7013c726f8dSBenjamin Herrenschmidt std r11,PACA_EXSLB+EX_R11(r13) 7023c726f8dSBenjamin Herrenschmidt std r12,PACA_EXSLB+EX_R12(r13) 7033c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 7043c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 7053356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 7063356bb9fSDavid Gibson ld r12,LPPACASRR1(r12) 7073c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode 70814cf11afSPaul Mackerras 70914cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x400, instruction_access, PACA_EXGEN) 71014cf11afSPaul Mackerras 71114cf11afSPaul Mackerras .globl instruction_access_slb_iSeries 71214cf11afSPaul Mackerrasinstruction_access_slb_iSeries: 713b5bbeb23SPaul Mackerras mtspr SPRN_SPRG1,r13 /* save r13 */ 7143c726f8dSBenjamin Herrenschmidt mfspr r13,SPRN_SPRG3 /* get paca address into r13 */ 71514cf11afSPaul Mackerras std r3,PACA_EXSLB+EX_R3(r13) 7163356bb9fSDavid Gibson ld r3,PACALPPACAPTR(r13) 7173356bb9fSDavid Gibson ld r3,LPPACASRR0(r3) /* get SRR0 value */ 7183c726f8dSBenjamin Herrenschmidt std r9,PACA_EXSLB+EX_R9(r13) 7193c726f8dSBenjamin Herrenschmidt mfcr r9 7203c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 7213c726f8dSBenjamin Herrenschmidt cmpdi r3,0 7223c726f8dSBenjamin Herrenschmidt bge .slb_miss_user_iseries 7233c726f8dSBenjamin Herrenschmidt#endif 7243c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R10(r13) 7253c726f8dSBenjamin Herrenschmidt std r11,PACA_EXSLB+EX_R11(r13) 7263c726f8dSBenjamin Herrenschmidt std r12,PACA_EXSLB+EX_R12(r13) 7273c726f8dSBenjamin Herrenschmidt mfspr r10,SPRN_SPRG1 7283c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_R13(r13) 7293356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 7303356bb9fSDavid Gibson ld r12,LPPACASRR1(r12) 7313c726f8dSBenjamin Herrenschmidt b .slb_miss_realmode 7323c726f8dSBenjamin Herrenschmidt 7333c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 7343c726f8dSBenjamin Herrenschmidtslb_miss_user_iseries: 7353c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R10(r13) 7363c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R11(r13) 7373c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R12(r13) 7383c726f8dSBenjamin Herrenschmidt mfspr r10,SPRG1 7393c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R9(r13) 7403c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R3(r13) 7413c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_R13(r13) 7423c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_R9(r13) 7433c726f8dSBenjamin Herrenschmidt std r12,PACA_EXGEN+EX_R3(r13) 7443c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_ISERIES_2 7453c726f8dSBenjamin Herrenschmidt b slb_miss_user_common 7463c726f8dSBenjamin Herrenschmidt#endif 74714cf11afSPaul Mackerras 74814cf11afSPaul Mackerras MASKABLE_EXCEPTION_ISERIES(0x500, hardware_interrupt) 74914cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x600, alignment, PACA_EXGEN) 75014cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x700, program_check, PACA_EXGEN) 75114cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0x800, fp_unavailable, PACA_EXGEN) 75214cf11afSPaul Mackerras MASKABLE_EXCEPTION_ISERIES(0x900, decrementer) 75314cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0xa00, trap_0a, PACA_EXGEN) 75414cf11afSPaul Mackerras STD_EXCEPTION_ISERIES(0xb00, trap_0b, PACA_EXGEN) 75514cf11afSPaul Mackerras 75614cf11afSPaul Mackerras .globl system_call_iSeries 75714cf11afSPaul Mackerrassystem_call_iSeries: 75814cf11afSPaul Mackerras mr r9,r13 759b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 76014cf11afSPaul Mackerras EXCEPTION_PROLOG_ISERIES_2 76114cf11afSPaul Mackerras b system_call_common 76214cf11afSPaul Mackerras 76314cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xd00, single_step, PACA_EXGEN) 76414cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xe00, trap_0e, PACA_EXGEN) 76514cf11afSPaul Mackerras STD_EXCEPTION_ISERIES( 0xf00, performance_monitor, PACA_EXGEN) 76614cf11afSPaul Mackerras 76714cf11afSPaul Mackerras .globl system_reset_iSeries 76814cf11afSPaul Mackerrassystem_reset_iSeries: 769b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* Get paca address */ 77014cf11afSPaul Mackerras mfmsr r24 77114cf11afSPaul Mackerras ori r24,r24,MSR_RI 77214cf11afSPaul Mackerras mtmsrd r24 /* RI on */ 77314cf11afSPaul Mackerras lhz r24,PACAPACAINDEX(r13) /* Get processor # */ 77414cf11afSPaul Mackerras cmpwi 0,r24,0 /* Are we processor 0? */ 77514cf11afSPaul Mackerras beq .__start_initialization_iSeries /* Start up the first processor */ 77614cf11afSPaul Mackerras mfspr r4,SPRN_CTRLF 77714cf11afSPaul Mackerras li r5,CTRL_RUNLATCH /* Turn off the run light */ 77814cf11afSPaul Mackerras andc r4,r4,r5 77914cf11afSPaul Mackerras mtspr SPRN_CTRLT,r4 78014cf11afSPaul Mackerras 78114cf11afSPaul Mackerras1: 78214cf11afSPaul Mackerras HMT_LOW 78314cf11afSPaul Mackerras#ifdef CONFIG_SMP 78414cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor 78514cf11afSPaul Mackerras * should start */ 78614cf11afSPaul Mackerras sync 787e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,current_set) 78814cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 78914cf11afSPaul Mackerras ldx r3,r3,r28 79014cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 79114cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 79214cf11afSPaul Mackerras 79314cf11afSPaul Mackerras cmpwi 0,r23,0 79414cf11afSPaul Mackerras beq iSeries_secondary_smp_loop /* Loop until told to go */ 79514cf11afSPaul Mackerras bne .__secondary_start /* Loop until told to go */ 79614cf11afSPaul MackerrasiSeries_secondary_smp_loop: 79714cf11afSPaul Mackerras /* Let the Hypervisor know we are alive */ 79814cf11afSPaul Mackerras /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */ 79914cf11afSPaul Mackerras lis r3,0x8002 80014cf11afSPaul Mackerras rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */ 80114cf11afSPaul Mackerras#else /* CONFIG_SMP */ 80214cf11afSPaul Mackerras /* Yield the processor. This is required for non-SMP kernels 80314cf11afSPaul Mackerras which are running on multi-threaded machines. */ 80414cf11afSPaul Mackerras lis r3,0x8000 80514cf11afSPaul Mackerras rldicr r3,r3,32,15 /* r3 = (r3 << 32) & 0xffff000000000000 */ 80614cf11afSPaul Mackerras addi r3,r3,18 /* r3 = 0x8000000000000012 which is "yield" */ 80714cf11afSPaul Mackerras li r4,0 /* "yield timed" */ 80814cf11afSPaul Mackerras li r5,-1 /* "yield forever" */ 80914cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 81014cf11afSPaul Mackerras li r0,-1 /* r0=-1 indicates a Hypervisor call */ 81114cf11afSPaul Mackerras sc /* Invoke the hypervisor via a system call */ 812b5bbeb23SPaul Mackerras mfspr r13,SPRN_SPRG3 /* Put r13 back ???? */ 81314cf11afSPaul Mackerras b 1b /* If SMP not configured, secondaries 81414cf11afSPaul Mackerras * loop forever */ 81514cf11afSPaul Mackerras 81614cf11afSPaul Mackerras .globl decrementer_iSeries_masked 81714cf11afSPaul Mackerrasdecrementer_iSeries_masked: 818f9b4045dSMichael Ellerman /* We may not have a valid TOC pointer in here. */ 81914cf11afSPaul Mackerras li r11,1 8203356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 8213356bb9fSDavid Gibson stb r11,LPPACADECRINT(r12) 822f9b4045dSMichael Ellerman LOAD_REG_IMMEDIATE(r12, tb_ticks_per_jiffy) 823f9b4045dSMichael Ellerman lwz r12,0(r12) 82414cf11afSPaul Mackerras mtspr SPRN_DEC,r12 82514cf11afSPaul Mackerras /* fall through */ 82614cf11afSPaul Mackerras 82714cf11afSPaul Mackerras .globl hardware_interrupt_iSeries_masked 82814cf11afSPaul Mackerrashardware_interrupt_iSeries_masked: 82914cf11afSPaul Mackerras mtcrf 0x80,r9 /* Restore regs */ 8303356bb9fSDavid Gibson ld r12,PACALPPACAPTR(r13) 8313356bb9fSDavid Gibson ld r11,LPPACASRR0(r12) 8323356bb9fSDavid Gibson ld r12,LPPACASRR1(r12) 833b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 834b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 83514cf11afSPaul Mackerras ld r9,PACA_EXGEN+EX_R9(r13) 83614cf11afSPaul Mackerras ld r10,PACA_EXGEN+EX_R10(r13) 83714cf11afSPaul Mackerras ld r11,PACA_EXGEN+EX_R11(r13) 83814cf11afSPaul Mackerras ld r12,PACA_EXGEN+EX_R12(r13) 83914cf11afSPaul Mackerras ld r13,PACA_EXGEN+EX_R13(r13) 84014cf11afSPaul Mackerras rfid 84114cf11afSPaul Mackerras b . /* prevent speculative execution */ 84214cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 84314cf11afSPaul Mackerras 84414cf11afSPaul Mackerras/*** Common interrupt handlers ***/ 84514cf11afSPaul Mackerras 84614cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception) 84714cf11afSPaul Mackerras 84814cf11afSPaul Mackerras /* 84914cf11afSPaul Mackerras * Machine check is different because we use a different 85014cf11afSPaul Mackerras * save area: PACA_EXMC instead of PACA_EXGEN. 85114cf11afSPaul Mackerras */ 85214cf11afSPaul Mackerras .align 7 85314cf11afSPaul Mackerras .globl machine_check_common 85414cf11afSPaul Mackerrasmachine_check_common: 85514cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC) 856f39224a8SPaul Mackerras FINISH_NAP 85714cf11afSPaul Mackerras DISABLE_INTS 85814cf11afSPaul Mackerras bl .save_nvgprs 85914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 86014cf11afSPaul Mackerras bl .machine_check_exception 86114cf11afSPaul Mackerras b .ret_from_except 86214cf11afSPaul Mackerras 86314cf11afSPaul Mackerras STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt) 86414cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception) 86514cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception) 86614cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception) 86714cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception) 868f39224a8SPaul Mackerras STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception) 86914cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception) 87014cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 87114cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception) 87214cf11afSPaul Mackerras#else 87314cf11afSPaul Mackerras STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception) 87414cf11afSPaul Mackerras#endif 875acf7d768SBenjamin Herrenschmidt#ifdef CONFIG_CBE_RAS 876acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1200, cbe_system_error, .cbe_system_error_exception) 877acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, .cbe_maintenance_exception) 878acf7d768SBenjamin Herrenschmidt STD_EXCEPTION_COMMON(0x1800, cbe_thermal, .cbe_thermal_exception) 879acf7d768SBenjamin Herrenschmidt#endif /* CONFIG_CBE_RAS */ 88014cf11afSPaul Mackerras 88114cf11afSPaul Mackerras/* 88214cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad. 88314cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca, 88414cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer, 88514cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 88614cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there, 88714cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics. 88814cf11afSPaul Mackerras */ 88914cf11afSPaul Mackerrasbad_stack: 89014cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 89114cf11afSPaul Mackerras subi r1,r1,64+INT_FRAME_SIZE 89214cf11afSPaul Mackerras std r9,_CCR(r1) 89314cf11afSPaul Mackerras std r10,GPR1(r1) 89414cf11afSPaul Mackerras std r11,_NIP(r1) 89514cf11afSPaul Mackerras std r12,_MSR(r1) 896b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 897b5bbeb23SPaul Mackerras mfspr r12,SPRN_DSISR 89814cf11afSPaul Mackerras std r11,_DAR(r1) 89914cf11afSPaul Mackerras std r12,_DSISR(r1) 90014cf11afSPaul Mackerras mflr r10 90114cf11afSPaul Mackerras mfctr r11 90214cf11afSPaul Mackerras mfxer r12 90314cf11afSPaul Mackerras std r10,_LINK(r1) 90414cf11afSPaul Mackerras std r11,_CTR(r1) 90514cf11afSPaul Mackerras std r12,_XER(r1) 90614cf11afSPaul Mackerras SAVE_GPR(0,r1) 90714cf11afSPaul Mackerras SAVE_GPR(2,r1) 90814cf11afSPaul Mackerras SAVE_4GPRS(3,r1) 90914cf11afSPaul Mackerras SAVE_2GPRS(7,r1) 91014cf11afSPaul Mackerras SAVE_10GPRS(12,r1) 91114cf11afSPaul Mackerras SAVE_10GPRS(22,r1) 91214cf11afSPaul Mackerras addi r11,r1,INT_FRAME_SIZE 91314cf11afSPaul Mackerras std r11,0(r1) 91414cf11afSPaul Mackerras li r12,0 91514cf11afSPaul Mackerras std r12,0(r11) 91614cf11afSPaul Mackerras ld r2,PACATOC(r13) 91714cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 91814cf11afSPaul Mackerras bl .kernel_bad_stack 91914cf11afSPaul Mackerras b 1b 92014cf11afSPaul Mackerras 92114cf11afSPaul Mackerras/* 92214cf11afSPaul Mackerras * Return from an exception with minimal checks. 92314cf11afSPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON. 92414cf11afSPaul Mackerras * If interrupts have been enabled, or anything has been 92514cf11afSPaul Mackerras * done that might have changed the scheduling status of 92614cf11afSPaul Mackerras * any task or sent any task a signal, you should use 92714cf11afSPaul Mackerras * ret_from_except or ret_from_except_lite instead of this. 92814cf11afSPaul Mackerras */ 92940ef8cbcSPaul Mackerras .globl fast_exception_return 93014cf11afSPaul Mackerrasfast_exception_return: 93114cf11afSPaul Mackerras ld r12,_MSR(r1) 93214cf11afSPaul Mackerras ld r11,_NIP(r1) 93314cf11afSPaul Mackerras andi. r3,r12,MSR_RI /* check if RI is set */ 93414cf11afSPaul Mackerras beq- unrecov_fer 935c6622f63SPaul Mackerras 936c6622f63SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING 937c6622f63SPaul Mackerras andi. r3,r12,MSR_PR 938c6622f63SPaul Mackerras beq 2f 939c6622f63SPaul Mackerras ACCOUNT_CPU_USER_EXIT(r3, r4) 940c6622f63SPaul Mackerras2: 941c6622f63SPaul Mackerras#endif 942c6622f63SPaul Mackerras 94314cf11afSPaul Mackerras ld r3,_CCR(r1) 94414cf11afSPaul Mackerras ld r4,_LINK(r1) 94514cf11afSPaul Mackerras ld r5,_CTR(r1) 94614cf11afSPaul Mackerras ld r6,_XER(r1) 94714cf11afSPaul Mackerras mtcr r3 94814cf11afSPaul Mackerras mtlr r4 94914cf11afSPaul Mackerras mtctr r5 95014cf11afSPaul Mackerras mtxer r6 95114cf11afSPaul Mackerras REST_GPR(0, r1) 95214cf11afSPaul Mackerras REST_8GPRS(2, r1) 95314cf11afSPaul Mackerras 95414cf11afSPaul Mackerras mfmsr r10 95514cf11afSPaul Mackerras clrrdi r10,r10,2 /* clear RI (LE is 0 already) */ 95614cf11afSPaul Mackerras mtmsrd r10,1 95714cf11afSPaul Mackerras 958b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 959b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 96014cf11afSPaul Mackerras REST_4GPRS(10, r1) 96114cf11afSPaul Mackerras ld r1,GPR1(r1) 96214cf11afSPaul Mackerras rfid 96314cf11afSPaul Mackerras b . /* prevent speculative execution */ 96414cf11afSPaul Mackerras 96514cf11afSPaul Mackerrasunrecov_fer: 96614cf11afSPaul Mackerras bl .save_nvgprs 96714cf11afSPaul Mackerras1: addi r3,r1,STACK_FRAME_OVERHEAD 96814cf11afSPaul Mackerras bl .unrecoverable_exception 96914cf11afSPaul Mackerras b 1b 97014cf11afSPaul Mackerras 97114cf11afSPaul Mackerras/* 97214cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR, 97314cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12, 97414cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen. 97514cf11afSPaul Mackerras */ 97614cf11afSPaul Mackerras .align 7 97714cf11afSPaul Mackerras .globl data_access_common 97814cf11afSPaul Mackerrasdata_access_common: 979b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 98014cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 981b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 98214cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 98314cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN) 98414cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 98514cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 98614cf11afSPaul Mackerras li r5,0x300 98714cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 98814cf11afSPaul Mackerras 98914cf11afSPaul Mackerras .align 7 99014cf11afSPaul Mackerras .globl instruction_access_common 99114cf11afSPaul Mackerrasinstruction_access_common: 99214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN) 99314cf11afSPaul Mackerras ld r3,_NIP(r1) 99414cf11afSPaul Mackerras andis. r4,r12,0x5820 99514cf11afSPaul Mackerras li r5,0x400 99614cf11afSPaul Mackerras b .do_hash_page /* Try to handle as hpte fault */ 99714cf11afSPaul Mackerras 9983c726f8dSBenjamin Herrenschmidt/* 9993c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual 10003c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used 10013c726f8dSBenjamin Herrenschmidt */ 10023c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__ 10033c726f8dSBenjamin Herrenschmidt .align 7 10043c726f8dSBenjamin Herrenschmidt .globl slb_miss_user_common 10053c726f8dSBenjamin Herrenschmidtslb_miss_user_common: 10063c726f8dSBenjamin Herrenschmidt mflr r10 10073c726f8dSBenjamin Herrenschmidt std r3,PACA_EXGEN+EX_DAR(r13) 10083c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXGEN+EX_CCR(r13) 10093c726f8dSBenjamin Herrenschmidt std r10,PACA_EXGEN+EX_LR(r13) 10103c726f8dSBenjamin Herrenschmidt std r11,PACA_EXGEN+EX_SRR0(r13) 10113c726f8dSBenjamin Herrenschmidt bl .slb_allocate_user 10123c726f8dSBenjamin Herrenschmidt 10133c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_LR(r13) 10143c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXGEN+EX_R3(r13) 10153c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXGEN+EX_CCR(r13) 10163c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_SRR0(r13) 10173c726f8dSBenjamin Herrenschmidt mtlr r10 10183c726f8dSBenjamin Herrenschmidt beq- slb_miss_fault 10193c726f8dSBenjamin Herrenschmidt 10203c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 10213c726f8dSBenjamin Herrenschmidt beq- unrecov_user_slb 10223c726f8dSBenjamin Herrenschmidt mfmsr r10 10233c726f8dSBenjamin Herrenschmidt 10243c726f8dSBenjamin Herrenschmidt.machine push 10253c726f8dSBenjamin Herrenschmidt.machine "power4" 10263c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 10273c726f8dSBenjamin Herrenschmidt.machine pop 10283c726f8dSBenjamin Herrenschmidt 10293c726f8dSBenjamin Herrenschmidt clrrdi r10,r10,2 /* clear RI before setting SRR0/1 */ 10303c726f8dSBenjamin Herrenschmidt mtmsrd r10,1 10313c726f8dSBenjamin Herrenschmidt 10323c726f8dSBenjamin Herrenschmidt mtspr SRR0,r11 10333c726f8dSBenjamin Herrenschmidt mtspr SRR1,r12 10343c726f8dSBenjamin Herrenschmidt 10353c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXGEN+EX_R9(r13) 10363c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXGEN+EX_R10(r13) 10373c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXGEN+EX_R11(r13) 10383c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXGEN+EX_R12(r13) 10393c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXGEN+EX_R13(r13) 10403c726f8dSBenjamin Herrenschmidt rfid 10413c726f8dSBenjamin Herrenschmidt b . 10423c726f8dSBenjamin Herrenschmidt 10433c726f8dSBenjamin Herrenschmidtslb_miss_fault: 10443c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN) 10453c726f8dSBenjamin Herrenschmidt ld r4,PACA_EXGEN+EX_DAR(r13) 10463c726f8dSBenjamin Herrenschmidt li r5,0 10473c726f8dSBenjamin Herrenschmidt std r4,_DAR(r1) 10483c726f8dSBenjamin Herrenschmidt std r5,_DSISR(r1) 10493c726f8dSBenjamin Herrenschmidt b .handle_page_fault 10503c726f8dSBenjamin Herrenschmidt 10513c726f8dSBenjamin Herrenschmidtunrecov_user_slb: 10523c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN) 10533c726f8dSBenjamin Herrenschmidt DISABLE_INTS 10543c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 10553c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 10563c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 10573c726f8dSBenjamin Herrenschmidt b 1b 10583c726f8dSBenjamin Herrenschmidt 10593c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */ 10603c726f8dSBenjamin Herrenschmidt 10613c726f8dSBenjamin Herrenschmidt 10623c726f8dSBenjamin Herrenschmidt/* 10633c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR, 10643c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return 10653c726f8dSBenjamin Herrenschmidt * r3 has the faulting address 10663c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb. 10673c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3 10683c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure. 10693c726f8dSBenjamin Herrenschmidt */ 10703c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode) 10713c726f8dSBenjamin Herrenschmidt mflr r10 10723c726f8dSBenjamin Herrenschmidt 10733c726f8dSBenjamin Herrenschmidt stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 10743c726f8dSBenjamin Herrenschmidt std r10,PACA_EXSLB+EX_LR(r13) /* save LR */ 10753c726f8dSBenjamin Herrenschmidt 10763c726f8dSBenjamin Herrenschmidt bl .slb_allocate_realmode 10773c726f8dSBenjamin Herrenschmidt 10783c726f8dSBenjamin Herrenschmidt /* All done -- return from exception. */ 10793c726f8dSBenjamin Herrenschmidt 10803c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_LR(r13) 10813c726f8dSBenjamin Herrenschmidt ld r3,PACA_EXSLB+EX_R3(r13) 10823c726f8dSBenjamin Herrenschmidt lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 10833c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 10843f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 10853356bb9fSDavid Gibson ld r11,PACALPPACAPTR(r13) 10863356bb9fSDavid Gibson ld r11,LPPACASRR0(r11) /* get SRR0 value */ 10873f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 10883c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 10893c726f8dSBenjamin Herrenschmidt 10903c726f8dSBenjamin Herrenschmidt mtlr r10 10913c726f8dSBenjamin Herrenschmidt 10923c726f8dSBenjamin Herrenschmidt andi. r10,r12,MSR_RI /* check for unrecoverable exception */ 10933c726f8dSBenjamin Herrenschmidt beq- unrecov_slb 10943c726f8dSBenjamin Herrenschmidt 10953c726f8dSBenjamin Herrenschmidt.machine push 10963c726f8dSBenjamin Herrenschmidt.machine "power4" 10973c726f8dSBenjamin Herrenschmidt mtcrf 0x80,r9 10983c726f8dSBenjamin Herrenschmidt mtcrf 0x01,r9 /* slb_allocate uses cr0 and cr7 */ 10993c726f8dSBenjamin Herrenschmidt.machine pop 11003c726f8dSBenjamin Herrenschmidt 11013c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES 11023f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 11033c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR0,r11 11043c726f8dSBenjamin Herrenschmidt mtspr SPRN_SRR1,r12 11053f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 11063c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */ 11073c726f8dSBenjamin Herrenschmidt ld r9,PACA_EXSLB+EX_R9(r13) 11083c726f8dSBenjamin Herrenschmidt ld r10,PACA_EXSLB+EX_R10(r13) 11093c726f8dSBenjamin Herrenschmidt ld r11,PACA_EXSLB+EX_R11(r13) 11103c726f8dSBenjamin Herrenschmidt ld r12,PACA_EXSLB+EX_R12(r13) 11113c726f8dSBenjamin Herrenschmidt ld r13,PACA_EXSLB+EX_R13(r13) 11123c726f8dSBenjamin Herrenschmidt rfid 11133c726f8dSBenjamin Herrenschmidt b . /* prevent speculative execution */ 11143c726f8dSBenjamin Herrenschmidt 11153c726f8dSBenjamin Herrenschmidtunrecov_slb: 11163c726f8dSBenjamin Herrenschmidt EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB) 11173c726f8dSBenjamin Herrenschmidt DISABLE_INTS 11183c726f8dSBenjamin Herrenschmidt bl .save_nvgprs 11193c726f8dSBenjamin Herrenschmidt1: addi r3,r1,STACK_FRAME_OVERHEAD 11203c726f8dSBenjamin Herrenschmidt bl .unrecoverable_exception 11213c726f8dSBenjamin Herrenschmidt b 1b 11223c726f8dSBenjamin Herrenschmidt 112314cf11afSPaul Mackerras .align 7 112414cf11afSPaul Mackerras .globl hardware_interrupt_common 112514cf11afSPaul Mackerras .globl hardware_interrupt_entry 112614cf11afSPaul Mackerrashardware_interrupt_common: 112714cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN) 1128f39224a8SPaul Mackerras FINISH_NAP 112914cf11afSPaul Mackerrashardware_interrupt_entry: 113014cf11afSPaul Mackerras DISABLE_INTS 1131cb2c9b27SAnton Blanchard bl .ppc64_runlatch_on 113214cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 113314cf11afSPaul Mackerras bl .do_IRQ 113414cf11afSPaul Mackerras b .ret_from_except_lite 113514cf11afSPaul Mackerras 1136f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP 1137f39224a8SPaul Mackerraspower4_fixup_nap: 1138f39224a8SPaul Mackerras andc r9,r9,r10 1139f39224a8SPaul Mackerras std r9,TI_LOCAL_FLAGS(r11) 1140f39224a8SPaul Mackerras ld r10,_LINK(r1) /* make idle task do the */ 1141f39224a8SPaul Mackerras std r10,_NIP(r1) /* equivalent of a blr */ 1142f39224a8SPaul Mackerras blr 1143f39224a8SPaul Mackerras#endif 1144f39224a8SPaul Mackerras 114514cf11afSPaul Mackerras .align 7 114614cf11afSPaul Mackerras .globl alignment_common 114714cf11afSPaul Mackerrasalignment_common: 1148b5bbeb23SPaul Mackerras mfspr r10,SPRN_DAR 114914cf11afSPaul Mackerras std r10,PACA_EXGEN+EX_DAR(r13) 1150b5bbeb23SPaul Mackerras mfspr r10,SPRN_DSISR 115114cf11afSPaul Mackerras stw r10,PACA_EXGEN+EX_DSISR(r13) 115214cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN) 115314cf11afSPaul Mackerras ld r3,PACA_EXGEN+EX_DAR(r13) 115414cf11afSPaul Mackerras lwz r4,PACA_EXGEN+EX_DSISR(r13) 115514cf11afSPaul Mackerras std r3,_DAR(r1) 115614cf11afSPaul Mackerras std r4,_DSISR(r1) 115714cf11afSPaul Mackerras bl .save_nvgprs 115814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 115914cf11afSPaul Mackerras ENABLE_INTS 116014cf11afSPaul Mackerras bl .alignment_exception 116114cf11afSPaul Mackerras b .ret_from_except 116214cf11afSPaul Mackerras 116314cf11afSPaul Mackerras .align 7 116414cf11afSPaul Mackerras .globl program_check_common 116514cf11afSPaul Mackerrasprogram_check_common: 116614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN) 116714cf11afSPaul Mackerras bl .save_nvgprs 116814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 116914cf11afSPaul Mackerras ENABLE_INTS 117014cf11afSPaul Mackerras bl .program_check_exception 117114cf11afSPaul Mackerras b .ret_from_except 117214cf11afSPaul Mackerras 117314cf11afSPaul Mackerras .align 7 117414cf11afSPaul Mackerras .globl fp_unavailable_common 117514cf11afSPaul Mackerrasfp_unavailable_common: 117614cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN) 117714cf11afSPaul Mackerras bne .load_up_fpu /* if from user, just load it up */ 117814cf11afSPaul Mackerras bl .save_nvgprs 117914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 118014cf11afSPaul Mackerras ENABLE_INTS 118114cf11afSPaul Mackerras bl .kernel_fp_unavailable_exception 118214cf11afSPaul Mackerras BUG_OPCODE 118314cf11afSPaul Mackerras 118414cf11afSPaul Mackerras .align 7 118514cf11afSPaul Mackerras .globl altivec_unavailable_common 118614cf11afSPaul Mackerrasaltivec_unavailable_common: 118714cf11afSPaul Mackerras EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN) 118814cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 118914cf11afSPaul MackerrasBEGIN_FTR_SECTION 119014cf11afSPaul Mackerras bne .load_up_altivec /* if from user, just load it up */ 119114cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC) 119214cf11afSPaul Mackerras#endif 119314cf11afSPaul Mackerras bl .save_nvgprs 119414cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 119514cf11afSPaul Mackerras ENABLE_INTS 119614cf11afSPaul Mackerras bl .altivec_unavailable_exception 119714cf11afSPaul Mackerras b .ret_from_except 119814cf11afSPaul Mackerras 119914cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC 120014cf11afSPaul Mackerras/* 120114cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk) 120214cf11afSPaul Mackerras * Disable VMX for the task which had it previously, 120314cf11afSPaul Mackerras * and save its vector registers in its thread_struct. 120414cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return. 120514cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every 120614cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers). 120714cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current' 120814cf11afSPaul Mackerras */ 120914cf11afSPaul Mackerras_STATIC(load_up_altivec) 121014cf11afSPaul Mackerras mfmsr r5 /* grab the current MSR */ 121114cf11afSPaul Mackerras oris r5,r5,MSR_VEC@h 121214cf11afSPaul Mackerras mtmsrd r5 /* enable use of VMX now */ 121314cf11afSPaul Mackerras isync 121414cf11afSPaul Mackerras 121514cf11afSPaul Mackerras/* 121614cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too 121714cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU 121814cf11afSPaul Mackerras * to another. Instead we call giveup_altvec in switch_to. 121914cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context 122014cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually 122114cf11afSPaul Mackerras * avoid saving all of the VREGs here... 122214cf11afSPaul Mackerras */ 122314cf11afSPaul Mackerras#ifndef CONFIG_SMP 122414cf11afSPaul Mackerras ld r3,last_task_used_altivec@got(r2) 122514cf11afSPaul Mackerras ld r4,0(r3) 122614cf11afSPaul Mackerras cmpdi 0,r4,0 122714cf11afSPaul Mackerras beq 1f 122814cf11afSPaul Mackerras /* Save VMX state to last_task_used_altivec's THREAD struct */ 122914cf11afSPaul Mackerras addi r4,r4,THREAD 123014cf11afSPaul Mackerras SAVE_32VRS(0,r5,r4) 123114cf11afSPaul Mackerras mfvscr vr0 123214cf11afSPaul Mackerras li r10,THREAD_VSCR 123314cf11afSPaul Mackerras stvx vr0,r10,r4 123414cf11afSPaul Mackerras /* Disable VMX for last_task_used_altivec */ 123514cf11afSPaul Mackerras ld r5,PT_REGS(r4) 123614cf11afSPaul Mackerras ld r4,_MSR-STACK_FRAME_OVERHEAD(r5) 123714cf11afSPaul Mackerras lis r6,MSR_VEC@h 123814cf11afSPaul Mackerras andc r4,r4,r6 123914cf11afSPaul Mackerras std r4,_MSR-STACK_FRAME_OVERHEAD(r5) 124014cf11afSPaul Mackerras1: 124114cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 124214cf11afSPaul Mackerras /* Hack: if we get an altivec unavailable trap with VRSAVE 124314cf11afSPaul Mackerras * set to all zeros, we assume this is a broken application 124414cf11afSPaul Mackerras * that fails to set it properly, and thus we switch it to 124514cf11afSPaul Mackerras * all 1's 124614cf11afSPaul Mackerras */ 124714cf11afSPaul Mackerras mfspr r4,SPRN_VRSAVE 124814cf11afSPaul Mackerras cmpdi 0,r4,0 124914cf11afSPaul Mackerras bne+ 1f 125014cf11afSPaul Mackerras li r4,-1 125114cf11afSPaul Mackerras mtspr SPRN_VRSAVE,r4 125214cf11afSPaul Mackerras1: 125314cf11afSPaul Mackerras /* enable use of VMX after return */ 125414cf11afSPaul Mackerras ld r4,PACACURRENT(r13) 125514cf11afSPaul Mackerras addi r5,r4,THREAD /* Get THREAD */ 125614cf11afSPaul Mackerras oris r12,r12,MSR_VEC@h 125714cf11afSPaul Mackerras std r12,_MSR(r1) 125814cf11afSPaul Mackerras li r4,1 125914cf11afSPaul Mackerras li r10,THREAD_VSCR 126014cf11afSPaul Mackerras stw r4,THREAD_USED_VR(r5) 126114cf11afSPaul Mackerras lvx vr0,r10,r5 126214cf11afSPaul Mackerras mtvscr vr0 126314cf11afSPaul Mackerras REST_32VRS(0,r4,r5) 126414cf11afSPaul Mackerras#ifndef CONFIG_SMP 126514cf11afSPaul Mackerras /* Update last_task_used_math to 'current' */ 126614cf11afSPaul Mackerras subi r4,r5,THREAD /* Back to 'current' */ 126714cf11afSPaul Mackerras std r4,0(r3) 126814cf11afSPaul Mackerras#endif /* CONFIG_SMP */ 126914cf11afSPaul Mackerras /* restore registers and return */ 127014cf11afSPaul Mackerras b fast_exception_return 127114cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */ 127214cf11afSPaul Mackerras 127314cf11afSPaul Mackerras/* 127414cf11afSPaul Mackerras * Hash table stuff 127514cf11afSPaul Mackerras */ 127614cf11afSPaul Mackerras .align 7 127714cf11afSPaul Mackerras_GLOBAL(do_hash_page) 127814cf11afSPaul Mackerras std r3,_DAR(r1) 127914cf11afSPaul Mackerras std r4,_DSISR(r1) 128014cf11afSPaul Mackerras 128114cf11afSPaul Mackerras andis. r0,r4,0xa450 /* weird error? */ 128214cf11afSPaul Mackerras bne- .handle_page_fault /* if not, try to insert a HPTE */ 128314cf11afSPaul MackerrasBEGIN_FTR_SECTION 128414cf11afSPaul Mackerras andis. r0,r4,0x0020 /* Is it a segment table fault? */ 128514cf11afSPaul Mackerras bne- .do_ste_alloc /* If so handle it */ 128614cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB) 128714cf11afSPaul Mackerras 128814cf11afSPaul Mackerras /* 128914cf11afSPaul Mackerras * We need to set the _PAGE_USER bit if MSR_PR is set or if we are 129014cf11afSPaul Mackerras * accessing a userspace segment (even from the kernel). We assume 129114cf11afSPaul Mackerras * kernel addresses always have the high bit set. 129214cf11afSPaul Mackerras */ 129314cf11afSPaul Mackerras rlwinm r4,r4,32-25+9,31-9,31-9 /* DSISR_STORE -> _PAGE_RW */ 129414cf11afSPaul Mackerras rotldi r0,r3,15 /* Move high bit into MSR_PR posn */ 129514cf11afSPaul Mackerras orc r0,r12,r0 /* MSR_PR | ~high_bit */ 129614cf11afSPaul Mackerras rlwimi r4,r0,32-13,30,30 /* becomes _PAGE_USER access bit */ 129714cf11afSPaul Mackerras ori r4,r4,1 /* add _PAGE_PRESENT */ 129814cf11afSPaul Mackerras rlwimi r4,r5,22+2,31-2,31-2 /* Set _PAGE_EXEC if trap is 0x400 */ 129914cf11afSPaul Mackerras 130014cf11afSPaul Mackerras /* 130114cf11afSPaul Mackerras * On iSeries, we soft-disable interrupts here, then 130214cf11afSPaul Mackerras * hard-enable interrupts so that the hash_page code can spin on 130314cf11afSPaul Mackerras * the hash_table_lock without problems on a shared processor. 130414cf11afSPaul Mackerras */ 130514cf11afSPaul Mackerras DISABLE_INTS 130614cf11afSPaul Mackerras 130714cf11afSPaul Mackerras /* 130814cf11afSPaul Mackerras * r3 contains the faulting address 130914cf11afSPaul Mackerras * r4 contains the required access permissions 131014cf11afSPaul Mackerras * r5 contains the trap number 131114cf11afSPaul Mackerras * 131214cf11afSPaul Mackerras * at return r3 = 0 for success 131314cf11afSPaul Mackerras */ 131414cf11afSPaul Mackerras bl .hash_page /* build HPTE if possible */ 131514cf11afSPaul Mackerras cmpdi r3,0 /* see if hash_page succeeded */ 131614cf11afSPaul Mackerras 131714cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 13183f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 131914cf11afSPaul Mackerras /* 132014cf11afSPaul Mackerras * If we had interrupts soft-enabled at the point where the 132114cf11afSPaul Mackerras * DSI/ISI occurred, and an interrupt came in during hash_page, 132214cf11afSPaul Mackerras * handle it now. 132314cf11afSPaul Mackerras * We jump to ret_from_except_lite rather than fast_exception_return 132414cf11afSPaul Mackerras * because ret_from_except_lite will check for and handle pending 132514cf11afSPaul Mackerras * interrupts if necessary. 132614cf11afSPaul Mackerras */ 132714cf11afSPaul Mackerras beq .ret_from_except_lite 132814cf11afSPaul Mackerras /* For a hash failure, we don't bother re-enabling interrupts */ 132914cf11afSPaul Mackerras ble- 12f 133014cf11afSPaul Mackerras 133114cf11afSPaul Mackerras /* 133214cf11afSPaul Mackerras * hash_page couldn't handle it, set soft interrupt enable back 133314cf11afSPaul Mackerras * to what it was before the trap. Note that .local_irq_restore 133414cf11afSPaul Mackerras * handles any interrupts pending at this point. 133514cf11afSPaul Mackerras */ 133614cf11afSPaul Mackerras ld r3,SOFTE(r1) 133714cf11afSPaul Mackerras bl .local_irq_restore 133814cf11afSPaul Mackerras b 11f 13393f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 13403f639ee8SStephen Rothwell#endif 13413f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 134214cf11afSPaul Mackerras beq fast_exception_return /* Return from exception on success */ 134314cf11afSPaul Mackerras ble- 12f /* Failure return from hash_page */ 134414cf11afSPaul Mackerras 134514cf11afSPaul Mackerras /* fall through */ 13463f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) 134714cf11afSPaul Mackerras 134814cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */ 134914cf11afSPaul Mackerras_GLOBAL(handle_page_fault) 135014cf11afSPaul Mackerras ENABLE_INTS 135114cf11afSPaul Mackerras11: ld r4,_DAR(r1) 135214cf11afSPaul Mackerras ld r5,_DSISR(r1) 135314cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 135414cf11afSPaul Mackerras bl .do_page_fault 135514cf11afSPaul Mackerras cmpdi r3,0 135614cf11afSPaul Mackerras beq+ .ret_from_except_lite 135714cf11afSPaul Mackerras bl .save_nvgprs 135814cf11afSPaul Mackerras mr r5,r3 135914cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 136014cf11afSPaul Mackerras lwz r4,_DAR(r1) 136114cf11afSPaul Mackerras bl .bad_page_fault 136214cf11afSPaul Mackerras b .ret_from_except 136314cf11afSPaul Mackerras 136414cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused 136514cf11afSPaul Mackerras * the PTE insertion 136614cf11afSPaul Mackerras */ 136714cf11afSPaul Mackerras12: bl .save_nvgprs 136814cf11afSPaul Mackerras addi r3,r1,STACK_FRAME_OVERHEAD 136914cf11afSPaul Mackerras lwz r4,_DAR(r1) 137014cf11afSPaul Mackerras bl .low_hash_fault 137114cf11afSPaul Mackerras b .ret_from_except 137214cf11afSPaul Mackerras 137314cf11afSPaul Mackerras /* here we have a segment miss */ 137414cf11afSPaul Mackerras_GLOBAL(do_ste_alloc) 137514cf11afSPaul Mackerras bl .ste_allocate /* try to insert stab entry */ 137614cf11afSPaul Mackerras cmpdi r3,0 137714cf11afSPaul Mackerras beq+ fast_exception_return 137814cf11afSPaul Mackerras b .handle_page_fault 137914cf11afSPaul Mackerras 138014cf11afSPaul Mackerras/* 138114cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR, 138214cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1. 138314cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb. 138414cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure. 138514cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc. 138614cf11afSPaul Mackerras */ 138714cf11afSPaul Mackerras .align 7 138814cf11afSPaul Mackerras_GLOBAL(do_stab_bolted) 138914cf11afSPaul Mackerras stw r9,PACA_EXSLB+EX_CCR(r13) /* save CR in exc. frame */ 139014cf11afSPaul Mackerras std r11,PACA_EXSLB+EX_SRR0(r13) /* save SRR0 in exc. frame */ 139114cf11afSPaul Mackerras 139214cf11afSPaul Mackerras /* Hash to the primary group */ 139314cf11afSPaul Mackerras ld r10,PACASTABVIRT(r13) 1394b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR 139514cf11afSPaul Mackerras srdi r11,r11,28 139614cf11afSPaul Mackerras rldimi r10,r11,7,52 /* r10 = first ste of the group */ 139714cf11afSPaul Mackerras 139814cf11afSPaul Mackerras /* Calculate VSID */ 139914cf11afSPaul Mackerras /* This is a kernel address, so protovsid = ESID */ 140014cf11afSPaul Mackerras ASM_VSID_SCRAMBLE(r11, r9) 140114cf11afSPaul Mackerras rldic r9,r11,12,16 /* r9 = vsid << 12 */ 140214cf11afSPaul Mackerras 140314cf11afSPaul Mackerras /* Search the primary group for a free entry */ 140414cf11afSPaul Mackerras1: ld r11,0(r10) /* Test valid bit of the current ste */ 140514cf11afSPaul Mackerras andi. r11,r11,0x80 140614cf11afSPaul Mackerras beq 2f 140714cf11afSPaul Mackerras addi r10,r10,16 140814cf11afSPaul Mackerras andi. r11,r10,0x70 140914cf11afSPaul Mackerras bne 1b 141014cf11afSPaul Mackerras 141114cf11afSPaul Mackerras /* Stick for only searching the primary group for now. */ 141214cf11afSPaul Mackerras /* At least for now, we use a very simple random castout scheme */ 141314cf11afSPaul Mackerras /* Use the TB as a random number ; OR in 1 to avoid entry 0 */ 141414cf11afSPaul Mackerras mftb r11 141514cf11afSPaul Mackerras rldic r11,r11,4,57 /* r11 = (r11 << 4) & 0x70 */ 141614cf11afSPaul Mackerras ori r11,r11,0x10 141714cf11afSPaul Mackerras 141814cf11afSPaul Mackerras /* r10 currently points to an ste one past the group of interest */ 141914cf11afSPaul Mackerras /* make it point to the randomly selected entry */ 142014cf11afSPaul Mackerras subi r10,r10,128 142114cf11afSPaul Mackerras or r10,r10,r11 /* r10 is the entry to invalidate */ 142214cf11afSPaul Mackerras 142314cf11afSPaul Mackerras isync /* mark the entry invalid */ 142414cf11afSPaul Mackerras ld r11,0(r10) 142514cf11afSPaul Mackerras rldicl r11,r11,56,1 /* clear the valid bit */ 142614cf11afSPaul Mackerras rotldi r11,r11,8 142714cf11afSPaul Mackerras std r11,0(r10) 142814cf11afSPaul Mackerras sync 142914cf11afSPaul Mackerras 143014cf11afSPaul Mackerras clrrdi r11,r11,28 /* Get the esid part of the ste */ 143114cf11afSPaul Mackerras slbie r11 143214cf11afSPaul Mackerras 143314cf11afSPaul Mackerras2: std r9,8(r10) /* Store the vsid part of the ste */ 143414cf11afSPaul Mackerras eieio 143514cf11afSPaul Mackerras 1436b5bbeb23SPaul Mackerras mfspr r11,SPRN_DAR /* Get the new esid */ 143714cf11afSPaul Mackerras clrrdi r11,r11,28 /* Permits a full 32b of ESID */ 143814cf11afSPaul Mackerras ori r11,r11,0x90 /* Turn on valid and kp */ 143914cf11afSPaul Mackerras std r11,0(r10) /* Put new entry back into the stab */ 144014cf11afSPaul Mackerras 144114cf11afSPaul Mackerras sync 144214cf11afSPaul Mackerras 144314cf11afSPaul Mackerras /* All done -- return from exception. */ 144414cf11afSPaul Mackerras lwz r9,PACA_EXSLB+EX_CCR(r13) /* get saved CR */ 144514cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_SRR0(r13) /* get saved SRR0 */ 144614cf11afSPaul Mackerras 144714cf11afSPaul Mackerras andi. r10,r12,MSR_RI 144814cf11afSPaul Mackerras beq- unrecov_slb 144914cf11afSPaul Mackerras 145014cf11afSPaul Mackerras mtcrf 0x80,r9 /* restore CR */ 145114cf11afSPaul Mackerras 145214cf11afSPaul Mackerras mfmsr r10 145314cf11afSPaul Mackerras clrrdi r10,r10,2 145414cf11afSPaul Mackerras mtmsrd r10,1 145514cf11afSPaul Mackerras 1456b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r11 1457b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r12 145814cf11afSPaul Mackerras ld r9,PACA_EXSLB+EX_R9(r13) 145914cf11afSPaul Mackerras ld r10,PACA_EXSLB+EX_R10(r13) 146014cf11afSPaul Mackerras ld r11,PACA_EXSLB+EX_R11(r13) 146114cf11afSPaul Mackerras ld r12,PACA_EXSLB+EX_R12(r13) 146214cf11afSPaul Mackerras ld r13,PACA_EXSLB+EX_R13(r13) 146314cf11afSPaul Mackerras rfid 146414cf11afSPaul Mackerras b . /* prevent speculative execution */ 146514cf11afSPaul Mackerras 146614cf11afSPaul Mackerras/* 146714cf11afSPaul Mackerras * Space for CPU0's segment table. 146814cf11afSPaul Mackerras * 146914cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before 147014cf11afSPaul Mackerras * we get control (with relocate on). The address is give to the hv 1471ee400b63SStephen Rothwell * as a page number (see xLparMap in lpardata.c), so this must be at a 147214cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >> 147314cf11afSPaul Mackerras * PAGE_SHIFT). 147414cf11afSPaul Mackerras */ 1475758438a7SMichael Ellerman . = STAB0_OFFSET /* 0x6000 */ 147614cf11afSPaul Mackerras .globl initial_stab 147714cf11afSPaul Mackerrasinitial_stab: 147814cf11afSPaul Mackerras .space 4096 147914cf11afSPaul Mackerras 148014cf11afSPaul Mackerras/* 148114cf11afSPaul Mackerras * Data area reserved for FWNMI option. 148214cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA. 148314cf11afSPaul Mackerras */ 148414cf11afSPaul Mackerras .= 0x7000 148514cf11afSPaul Mackerras .globl fwnmi_data_area 148614cf11afSPaul Mackerrasfwnmi_data_area: 148714cf11afSPaul Mackerras 148814cf11afSPaul Mackerras /* iSeries does not use the FWNMI stuff, so it is safe to put 148914cf11afSPaul Mackerras * this here, even if we later allow kernels that will boot on 149014cf11afSPaul Mackerras * both pSeries and iSeries */ 149114cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 149214cf11afSPaul Mackerras . = LPARMAP_PHYS 149314cf11afSPaul Mackerras#include "lparmap.s" 149414cf11afSPaul Mackerras/* 149514cf11afSPaul Mackerras * This ".text" is here for old compilers that generate a trailing 149614cf11afSPaul Mackerras * .note section when compiling .c files to .s 149714cf11afSPaul Mackerras */ 149814cf11afSPaul Mackerras .text 149914cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 150014cf11afSPaul Mackerras 150114cf11afSPaul Mackerras . = 0x8000 150214cf11afSPaul Mackerras 150314cf11afSPaul Mackerras/* 1504f39b7a55SOlof Johansson * On pSeries and most other platforms, secondary processors spin 1505f39b7a55SOlof Johansson * in the following code. 150614cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id) 150714cf11afSPaul Mackerras */ 1508f39b7a55SOlof Johansson_GLOBAL(generic_secondary_smp_init) 150914cf11afSPaul Mackerras mr r24,r3 151014cf11afSPaul Mackerras 151114cf11afSPaul Mackerras /* turn on 64-bit mode */ 151214cf11afSPaul Mackerras bl .enable_64b_mode 151314cf11afSPaul Mackerras isync 151414cf11afSPaul Mackerras 151514cf11afSPaul Mackerras /* Set up a paca value for this processor. Since we have the 151614cf11afSPaul Mackerras * physical cpu id in r24, we need to search the pacas to find 151714cf11afSPaul Mackerras * which logical id maps to our physical one. 151814cf11afSPaul Mackerras */ 1519e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r13, paca) /* Get base vaddr of paca array */ 152014cf11afSPaul Mackerras li r5,0 /* logical cpu id */ 152114cf11afSPaul Mackerras1: lhz r6,PACAHWCPUID(r13) /* Load HW procid from paca */ 152214cf11afSPaul Mackerras cmpw r6,r24 /* Compare to our id */ 152314cf11afSPaul Mackerras beq 2f 152414cf11afSPaul Mackerras addi r13,r13,PACA_SIZE /* Loop to next PACA on miss */ 152514cf11afSPaul Mackerras addi r5,r5,1 152614cf11afSPaul Mackerras cmpwi r5,NR_CPUS 152714cf11afSPaul Mackerras blt 1b 152814cf11afSPaul Mackerras 152914cf11afSPaul Mackerras mr r3,r24 /* not found, copy phys to r3 */ 153014cf11afSPaul Mackerras b .kexec_wait /* next kernel might do better */ 153114cf11afSPaul Mackerras 1532b5bbeb23SPaul Mackerras2: mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 153314cf11afSPaul Mackerras /* From now on, r24 is expected to be logical cpuid */ 153414cf11afSPaul Mackerras mr r24,r5 153514cf11afSPaul Mackerras3: HMT_LOW 153614cf11afSPaul Mackerras lbz r23,PACAPROCSTART(r13) /* Test if this processor should */ 153714cf11afSPaul Mackerras /* start. */ 153814cf11afSPaul Mackerras sync 153914cf11afSPaul Mackerras 1540f39b7a55SOlof Johansson#ifndef CONFIG_SMP 1541f39b7a55SOlof Johansson b 3b /* Never go on non-SMP */ 1542f39b7a55SOlof Johansson#else 1543f39b7a55SOlof Johansson cmpwi 0,r23,0 1544f39b7a55SOlof Johansson beq 3b /* Loop until told to go */ 1545f39b7a55SOlof Johansson 1546f39b7a55SOlof Johansson /* See if we need to call a cpu state restore handler */ 1547f39b7a55SOlof Johansson LOAD_REG_IMMEDIATE(r23, cur_cpu_spec) 1548f39b7a55SOlof Johansson ld r23,0(r23) 1549f39b7a55SOlof Johansson ld r23,CPU_SPEC_RESTORE(r23) 1550f39b7a55SOlof Johansson cmpdi 0,r23,0 1551f39b7a55SOlof Johansson beq 4f 1552f39b7a55SOlof Johansson ld r23,0(r23) 1553f39b7a55SOlof Johansson mtctr r23 1554f39b7a55SOlof Johansson bctrl 1555f39b7a55SOlof Johansson 1556f39b7a55SOlof Johansson4: /* Create a temp kernel stack for use before relocation is on. */ 155714cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 155814cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 155914cf11afSPaul Mackerras 1560f39b7a55SOlof Johansson b .__secondary_start 156114cf11afSPaul Mackerras#endif 156214cf11afSPaul Mackerras 156314cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES 156414cf11afSPaul Mackerras_STATIC(__start_initialization_iSeries) 156514cf11afSPaul Mackerras /* Clear out the BSS */ 1566e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r11,__bss_stop) 1567e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r8,__bss_start) 156814cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 156914cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 157014cf11afSPaul Mackerras rldicl. r11,r11,61,3 /* shift right by 3 */ 157114cf11afSPaul Mackerras beq 4f 157214cf11afSPaul Mackerras addi r8,r8,-8 157314cf11afSPaul Mackerras li r0,0 157414cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 157514cf11afSPaul Mackerras3: stdu r0,8(r8) 157614cf11afSPaul Mackerras bdnz 3b 157714cf11afSPaul Mackerras4: 1578e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r1,init_thread_union) 157914cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE 158014cf11afSPaul Mackerras li r0,0 158114cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 158214cf11afSPaul Mackerras 1583e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 158414cf11afSPaul Mackerras addi r2,r2,0x4000 158514cf11afSPaul Mackerras addi r2,r2,0x4000 158614cf11afSPaul Mackerras 158714cf11afSPaul Mackerras bl .iSeries_early_setup 1588ee400b63SStephen Rothwell bl .early_setup 158914cf11afSPaul Mackerras 159014cf11afSPaul Mackerras /* relocation is on at this point */ 159114cf11afSPaul Mackerras 159214cf11afSPaul Mackerras b .start_here_common 159314cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */ 159414cf11afSPaul Mackerras 159514cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 159614cf11afSPaul Mackerras 159714cf11afSPaul Mackerras_STATIC(__mmu_off) 159814cf11afSPaul Mackerras mfmsr r3 159914cf11afSPaul Mackerras andi. r0,r3,MSR_IR|MSR_DR 160014cf11afSPaul Mackerras beqlr 160114cf11afSPaul Mackerras andc r3,r3,r0 160214cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 160314cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 160414cf11afSPaul Mackerras sync 160514cf11afSPaul Mackerras rfid 160614cf11afSPaul Mackerras b . /* prevent speculative execution */ 160714cf11afSPaul Mackerras 160814cf11afSPaul Mackerras 160914cf11afSPaul Mackerras/* 161014cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries 161114cf11afSPaul Mackerras * depending on the value of r5. 161214cf11afSPaul Mackerras * 161314cf11afSPaul Mackerras * r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content 161414cf11afSPaul Mackerras * in r3...r7 161514cf11afSPaul Mackerras * 161614cf11afSPaul Mackerras * r5 == NULL -> kexec style entry. r3 is a physical pointer to the 161714cf11afSPaul Mackerras * DT block, r4 is a physical pointer to the kernel itself 161814cf11afSPaul Mackerras * 161914cf11afSPaul Mackerras */ 162014cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform) 1621be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 162214cf11afSPaul Mackerras /* 162314cf11afSPaul Mackerras * Are we booted from a PROM Of-type client-interface ? 162414cf11afSPaul Mackerras */ 162514cf11afSPaul Mackerras cmpldi cr0,r5,0 162614cf11afSPaul Mackerras bne .__boot_from_prom /* yes -> prom */ 1627be42d5faSPaul Mackerras#endif 162814cf11afSPaul Mackerras 162914cf11afSPaul Mackerras /* Save parameters */ 163014cf11afSPaul Mackerras mr r31,r3 163114cf11afSPaul Mackerras mr r30,r4 163214cf11afSPaul Mackerras 163314cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 163414cf11afSPaul Mackerras bl .enable_64b_mode 163514cf11afSPaul Mackerras 163614cf11afSPaul Mackerras /* Setup some critical 970 SPRs before switching MMU off */ 1637f39b7a55SOlof Johansson mfspr r0,SPRN_PVR 1638f39b7a55SOlof Johansson srwi r0,r0,16 1639f39b7a55SOlof Johansson cmpwi r0,0x39 /* 970 */ 1640f39b7a55SOlof Johansson beq 1f 1641f39b7a55SOlof Johansson cmpwi r0,0x3c /* 970FX */ 1642f39b7a55SOlof Johansson beq 1f 1643f39b7a55SOlof Johansson cmpwi r0,0x44 /* 970MP */ 1644*190a24f5SOlof Johansson beq 1f 1645*190a24f5SOlof Johansson cmpwi r0,0x45 /* 970GX */ 1646f39b7a55SOlof Johansson bne 2f 1647f39b7a55SOlof Johansson1: bl .__cpu_preinit_ppc970 1648f39b7a55SOlof Johansson2: 164914cf11afSPaul Mackerras 165014cf11afSPaul Mackerras /* Switch off MMU if not already */ 1651e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, .__after_prom_start - KERNELBASE) 165214cf11afSPaul Mackerras add r4,r4,r30 165314cf11afSPaul Mackerras bl .__mmu_off 165414cf11afSPaul Mackerras b .__after_prom_start 165514cf11afSPaul Mackerras 1656be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 165714cf11afSPaul Mackerras_STATIC(__boot_from_prom) 165814cf11afSPaul Mackerras /* Save parameters */ 165914cf11afSPaul Mackerras mr r31,r3 166014cf11afSPaul Mackerras mr r30,r4 166114cf11afSPaul Mackerras mr r29,r5 166214cf11afSPaul Mackerras mr r28,r6 166314cf11afSPaul Mackerras mr r27,r7 166414cf11afSPaul Mackerras 16656088857bSOlaf Hering /* 16666088857bSOlaf Hering * Align the stack to 16-byte boundary 16676088857bSOlaf Hering * Depending on the size and layout of the ELF sections in the initial 16686088857bSOlaf Hering * boot binary, the stack pointer will be unalignet on PowerMac 16696088857bSOlaf Hering */ 1670c05b4770SLinus Torvalds rldicr r1,r1,0,59 1671c05b4770SLinus Torvalds 167214cf11afSPaul Mackerras /* Make sure we are running in 64 bits mode */ 167314cf11afSPaul Mackerras bl .enable_64b_mode 167414cf11afSPaul Mackerras 167514cf11afSPaul Mackerras /* put a relocation offset into r3 */ 167614cf11afSPaul Mackerras bl .reloc_offset 167714cf11afSPaul Mackerras 1678e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 167914cf11afSPaul Mackerras addi r2,r2,0x4000 168014cf11afSPaul Mackerras addi r2,r2,0x4000 168114cf11afSPaul Mackerras 168214cf11afSPaul Mackerras /* Relocate the TOC from a virt addr to a real addr */ 16835a408329SPaul Mackerras add r2,r2,r3 168414cf11afSPaul Mackerras 168514cf11afSPaul Mackerras /* Restore parameters */ 168614cf11afSPaul Mackerras mr r3,r31 168714cf11afSPaul Mackerras mr r4,r30 168814cf11afSPaul Mackerras mr r5,r29 168914cf11afSPaul Mackerras mr r6,r28 169014cf11afSPaul Mackerras mr r7,r27 169114cf11afSPaul Mackerras 169214cf11afSPaul Mackerras /* Do all of the interaction with OF client interface */ 169314cf11afSPaul Mackerras bl .prom_init 169414cf11afSPaul Mackerras /* We never return */ 169514cf11afSPaul Mackerras trap 1696be42d5faSPaul Mackerras#endif 169714cf11afSPaul Mackerras 169814cf11afSPaul Mackerras/* 169914cf11afSPaul Mackerras * At this point, r3 contains the physical address we are running at, 170014cf11afSPaul Mackerras * returned by prom_init() 170114cf11afSPaul Mackerras */ 170214cf11afSPaul Mackerras_STATIC(__after_prom_start) 170314cf11afSPaul Mackerras 170414cf11afSPaul Mackerras/* 1705758438a7SMichael Ellerman * We need to run with __start at physical address PHYSICAL_START. 170614cf11afSPaul Mackerras * This will leave some code in the first 256B of 170714cf11afSPaul Mackerras * real memory, which are reserved for software use. 170814cf11afSPaul Mackerras * The remainder of the first page is loaded with the fixed 170914cf11afSPaul Mackerras * interrupt vectors. The next two pages are filled with 171014cf11afSPaul Mackerras * unknown exception placeholders. 171114cf11afSPaul Mackerras * 171214cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors. 171314cf11afSPaul Mackerras * r26 == relocation offset 171414cf11afSPaul Mackerras * r27 == KERNELBASE 171514cf11afSPaul Mackerras */ 171614cf11afSPaul Mackerras bl .reloc_offset 171714cf11afSPaul Mackerras mr r26,r3 1718e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r27, KERNELBASE) 171914cf11afSPaul Mackerras 1720e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, PHYSICAL_START) /* target addr */ 172114cf11afSPaul Mackerras 172214cf11afSPaul Mackerras // XXX FIXME: Use phys returned by OF (r30) 17235a408329SPaul Mackerras add r4,r27,r26 /* source addr */ 172414cf11afSPaul Mackerras /* current address of _start */ 172514cf11afSPaul Mackerras /* i.e. where we are running */ 172614cf11afSPaul Mackerras /* the source addr */ 172714cf11afSPaul Mackerras 1728d0b79c54SJimi Xenidis cmpdi r4,0 /* In some cases the loader may */ 1729d0b79c54SJimi Xenidis beq .start_here_multiplatform /* have already put us at zero */ 1730d0b79c54SJimi Xenidis /* so we can skip the copy. */ 1731e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r5,copy_to_here) /* # bytes of memory to copy */ 173214cf11afSPaul Mackerras sub r5,r5,r27 173314cf11afSPaul Mackerras 173414cf11afSPaul Mackerras li r6,0x100 /* Start offset, the first 0x100 */ 173514cf11afSPaul Mackerras /* bytes were copied earlier. */ 173614cf11afSPaul Mackerras 173714cf11afSPaul Mackerras bl .copy_and_flush /* copy the first n bytes */ 173814cf11afSPaul Mackerras /* this includes the code being */ 173914cf11afSPaul Mackerras /* executed here. */ 174014cf11afSPaul Mackerras 1741e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r0, 4f) /* Jump to the copy of this code */ 174214cf11afSPaul Mackerras mtctr r0 /* that we just made/relocated */ 174314cf11afSPaul Mackerras bctr 174414cf11afSPaul Mackerras 1745e58c3495SDavid Gibson4: LOAD_REG_IMMEDIATE(r5,klimit) 17465a408329SPaul Mackerras add r5,r5,r26 174714cf11afSPaul Mackerras ld r5,0(r5) /* get the value of klimit */ 174814cf11afSPaul Mackerras sub r5,r5,r27 174914cf11afSPaul Mackerras bl .copy_and_flush /* copy the rest */ 175014cf11afSPaul Mackerras b .start_here_multiplatform 175114cf11afSPaul Mackerras 175214cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 175314cf11afSPaul Mackerras 175414cf11afSPaul Mackerras/* 175514cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0 175614cf11afSPaul Mackerras * and flush and invalidate the caches as needed. 175714cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset 175814cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. 175914cf11afSPaul Mackerras * 176014cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr 176114cf11afSPaul Mackerras */ 176214cf11afSPaul Mackerras_GLOBAL(copy_and_flush) 176314cf11afSPaul Mackerras addi r5,r5,-8 176414cf11afSPaul Mackerras addi r6,r6,-8 17655a2fe38dSOlof Johansson4: li r0,8 /* Use the smallest common */ 176614cf11afSPaul Mackerras /* denominator cache line */ 176714cf11afSPaul Mackerras /* size. This results in */ 176814cf11afSPaul Mackerras /* extra cache line flushes */ 176914cf11afSPaul Mackerras /* but operation is correct. */ 177014cf11afSPaul Mackerras /* Can't get cache line size */ 177114cf11afSPaul Mackerras /* from NACA as it is being */ 177214cf11afSPaul Mackerras /* moved too. */ 177314cf11afSPaul Mackerras 177414cf11afSPaul Mackerras mtctr r0 /* put # words/line in ctr */ 177514cf11afSPaul Mackerras3: addi r6,r6,8 /* copy a cache line */ 177614cf11afSPaul Mackerras ldx r0,r6,r4 177714cf11afSPaul Mackerras stdx r0,r6,r3 177814cf11afSPaul Mackerras bdnz 3b 177914cf11afSPaul Mackerras dcbst r6,r3 /* write it to memory */ 178014cf11afSPaul Mackerras sync 178114cf11afSPaul Mackerras icbi r6,r3 /* flush the icache line */ 178214cf11afSPaul Mackerras cmpld 0,r6,r5 178314cf11afSPaul Mackerras blt 4b 178414cf11afSPaul Mackerras sync 178514cf11afSPaul Mackerras addi r5,r5,8 178614cf11afSPaul Mackerras addi r6,r6,8 178714cf11afSPaul Mackerras blr 178814cf11afSPaul Mackerras 178914cf11afSPaul Mackerras.align 8 179014cf11afSPaul Mackerrascopy_to_here: 179114cf11afSPaul Mackerras 179214cf11afSPaul Mackerras#ifdef CONFIG_SMP 179314cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC 179414cf11afSPaul Mackerras/* 179514cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which 179614cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below. 179714cf11afSPaul Mackerras */ 179814cf11afSPaul Mackerras .section ".text"; 179914cf11afSPaul Mackerras .align 2 ; 180014cf11afSPaul Mackerras 180135499c01SPaul Mackerras .globl __secondary_start_pmac_0 180235499c01SPaul Mackerras__secondary_start_pmac_0: 180335499c01SPaul Mackerras /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ 180435499c01SPaul Mackerras li r24,0 180535499c01SPaul Mackerras b 1f 180614cf11afSPaul Mackerras li r24,1 180735499c01SPaul Mackerras b 1f 180814cf11afSPaul Mackerras li r24,2 180935499c01SPaul Mackerras b 1f 181014cf11afSPaul Mackerras li r24,3 181135499c01SPaul Mackerras1: 181214cf11afSPaul Mackerras 181314cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start) 181414cf11afSPaul Mackerras /* turn on 64-bit mode */ 181514cf11afSPaul Mackerras bl .enable_64b_mode 181614cf11afSPaul Mackerras isync 181714cf11afSPaul Mackerras 181814cf11afSPaul Mackerras /* Copy some CPU settings from CPU 0 */ 1819f39b7a55SOlof Johansson bl .__restore_cpu_ppc970 182014cf11afSPaul Mackerras 182114cf11afSPaul Mackerras /* pSeries do that early though I don't think we really need it */ 182214cf11afSPaul Mackerras mfmsr r3 182314cf11afSPaul Mackerras ori r3,r3,MSR_RI 182414cf11afSPaul Mackerras mtmsrd r3 /* RI on */ 182514cf11afSPaul Mackerras 182614cf11afSPaul Mackerras /* Set up a paca value for this processor. */ 1827e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, paca) /* Get base vaddr of paca array */ 182814cf11afSPaul Mackerras mulli r13,r24,PACA_SIZE /* Calculate vaddr of right paca */ 182914cf11afSPaul Mackerras add r13,r13,r4 /* for this processor. */ 1830b5bbeb23SPaul Mackerras mtspr SPRN_SPRG3,r13 /* Save vaddr of paca in SPRG3 */ 183114cf11afSPaul Mackerras 183214cf11afSPaul Mackerras /* Create a temp kernel stack for use before relocation is on. */ 183314cf11afSPaul Mackerras ld r1,PACAEMERGSP(r13) 183414cf11afSPaul Mackerras subi r1,r1,STACK_FRAME_OVERHEAD 183514cf11afSPaul Mackerras 183614cf11afSPaul Mackerras b .__secondary_start 183714cf11afSPaul Mackerras 183814cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */ 183914cf11afSPaul Mackerras 184014cf11afSPaul Mackerras/* 184114cf11afSPaul Mackerras * This function is called after the master CPU has released the 184214cf11afSPaul Mackerras * secondary processors. The execution environment is relocation off. 184314cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at 184414cf11afSPaul Mackerras * this point: 184514cf11afSPaul Mackerras * 1. Processor number 184614cf11afSPaul Mackerras * 2. Segment table pointer (virtual address) 184714cf11afSPaul Mackerras * On entry the following are set: 184814cf11afSPaul Mackerras * r1 = stack pointer. vaddr for iSeries, raddr (temp stack) for pSeries 184914cf11afSPaul Mackerras * r24 = cpu# (in Linux terms) 185014cf11afSPaul Mackerras * r13 = paca virtual address 185114cf11afSPaul Mackerras * SPRG3 = paca virtual address 185214cf11afSPaul Mackerras */ 185314cf11afSPaul Mackerras_GLOBAL(__secondary_start) 1854799d6046SPaul Mackerras /* Set thread priority to MEDIUM */ 1855799d6046SPaul Mackerras HMT_MEDIUM 185614cf11afSPaul Mackerras 1857799d6046SPaul Mackerras /* Load TOC */ 185814cf11afSPaul Mackerras ld r2,PACATOC(r13) 185914cf11afSPaul Mackerras 1860799d6046SPaul Mackerras /* Do early setup for that CPU (stab, slb, hash table pointer) */ 1861799d6046SPaul Mackerras bl .early_setup_secondary 186214cf11afSPaul Mackerras 186314cf11afSPaul Mackerras /* Initialize the kernel stack. Just a repeat for iSeries. */ 1864e58c3495SDavid Gibson LOAD_REG_ADDR(r3, current_set) 186514cf11afSPaul Mackerras sldi r28,r24,3 /* get current_set[cpu#] */ 186614cf11afSPaul Mackerras ldx r1,r3,r28 186714cf11afSPaul Mackerras addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD 186814cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 186914cf11afSPaul Mackerras 1870799d6046SPaul Mackerras /* Clear backchain so we get nice backtraces */ 187114cf11afSPaul Mackerras li r7,0 187214cf11afSPaul Mackerras mtlr r7 187314cf11afSPaul Mackerras 187414cf11afSPaul Mackerras /* enable MMU and jump to start_secondary */ 1875e58c3495SDavid Gibson LOAD_REG_ADDR(r3, .start_secondary_prolog) 1876e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 187714cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 18783f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 187914cf11afSPaul Mackerras ori r4,r4,MSR_EE 18803f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 188114cf11afSPaul Mackerras#endif 1882b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1883b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 188414cf11afSPaul Mackerras rfid 188514cf11afSPaul Mackerras b . /* prevent speculative execution */ 188614cf11afSPaul Mackerras 188714cf11afSPaul Mackerras/* 188814cf11afSPaul Mackerras * Running with relocation on at this point. All we want to do is 188914cf11afSPaul Mackerras * zero the stack back-chain pointer before going into C code. 189014cf11afSPaul Mackerras */ 189114cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog) 189214cf11afSPaul Mackerras li r3,0 189314cf11afSPaul Mackerras std r3,0(r1) /* Zero the stack frame pointer */ 189414cf11afSPaul Mackerras bl .start_secondary 1895799d6046SPaul Mackerras b . 189614cf11afSPaul Mackerras#endif 189714cf11afSPaul Mackerras 189814cf11afSPaul Mackerras/* 189914cf11afSPaul Mackerras * This subroutine clobbers r11 and r12 190014cf11afSPaul Mackerras */ 190114cf11afSPaul Mackerras_GLOBAL(enable_64b_mode) 190214cf11afSPaul Mackerras mfmsr r11 /* grab the current MSR */ 190314cf11afSPaul Mackerras li r12,1 190414cf11afSPaul Mackerras rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG) 190514cf11afSPaul Mackerras or r11,r11,r12 190614cf11afSPaul Mackerras li r12,1 190714cf11afSPaul Mackerras rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG) 190814cf11afSPaul Mackerras or r11,r11,r12 190914cf11afSPaul Mackerras mtmsrd r11 191014cf11afSPaul Mackerras isync 191114cf11afSPaul Mackerras blr 191214cf11afSPaul Mackerras 191314cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM 191414cf11afSPaul Mackerras/* 191514cf11afSPaul Mackerras * This is where the main kernel code starts. 191614cf11afSPaul Mackerras */ 191714cf11afSPaul Mackerras_STATIC(start_here_multiplatform) 191814cf11afSPaul Mackerras /* get a new offset, now that the kernel has moved. */ 191914cf11afSPaul Mackerras bl .reloc_offset 192014cf11afSPaul Mackerras mr r26,r3 192114cf11afSPaul Mackerras 192214cf11afSPaul Mackerras /* Clear out the BSS. It may have been done in prom_init, 192314cf11afSPaul Mackerras * already but that's irrelevant since prom_init will soon 192414cf11afSPaul Mackerras * be detached from the kernel completely. Besides, we need 192514cf11afSPaul Mackerras * to clear it now for kexec-style entry. 192614cf11afSPaul Mackerras */ 1927e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r11,__bss_stop) 1928e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r8,__bss_start) 192914cf11afSPaul Mackerras sub r11,r11,r8 /* bss size */ 193014cf11afSPaul Mackerras addi r11,r11,7 /* round up to an even double word */ 193114cf11afSPaul Mackerras rldicl. r11,r11,61,3 /* shift right by 3 */ 193214cf11afSPaul Mackerras beq 4f 193314cf11afSPaul Mackerras addi r8,r8,-8 193414cf11afSPaul Mackerras li r0,0 193514cf11afSPaul Mackerras mtctr r11 /* zero this many doublewords */ 193614cf11afSPaul Mackerras3: stdu r0,8(r8) 193714cf11afSPaul Mackerras bdnz 3b 193814cf11afSPaul Mackerras4: 193914cf11afSPaul Mackerras 194014cf11afSPaul Mackerras mfmsr r6 194114cf11afSPaul Mackerras ori r6,r6,MSR_RI 194214cf11afSPaul Mackerras mtmsrd r6 /* RI on */ 194314cf11afSPaul Mackerras 194414cf11afSPaul Mackerras /* The following gets the stack and TOC set up with the regs */ 194514cf11afSPaul Mackerras /* pointing to the real addr of the kernel stack. This is */ 194614cf11afSPaul Mackerras /* all done to support the C function call below which sets */ 194714cf11afSPaul Mackerras /* up the htab. This is done because we have relocated the */ 194814cf11afSPaul Mackerras /* kernel but are still running in real mode. */ 194914cf11afSPaul Mackerras 1950e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 19515a408329SPaul Mackerras add r3,r3,r26 195214cf11afSPaul Mackerras 195314cf11afSPaul Mackerras /* set up a stack pointer (physical address) */ 195414cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 195514cf11afSPaul Mackerras li r0,0 195614cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 195714cf11afSPaul Mackerras 195814cf11afSPaul Mackerras /* set up the TOC (physical address) */ 1959e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r2,__toc_start) 196014cf11afSPaul Mackerras addi r2,r2,0x4000 196114cf11afSPaul Mackerras addi r2,r2,0x4000 19625a408329SPaul Mackerras add r2,r2,r26 196314cf11afSPaul Mackerras 196414cf11afSPaul Mackerras /* Do very early kernel initializations, including initial hash table, 196514cf11afSPaul Mackerras * stab and slb setup before we turn on relocation. */ 196614cf11afSPaul Mackerras 196714cf11afSPaul Mackerras /* Restore parameters passed from prom_init/kexec */ 196814cf11afSPaul Mackerras mr r3,r31 196914cf11afSPaul Mackerras bl .early_setup 197014cf11afSPaul Mackerras 1971e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3, .start_here_common) 1972e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) 1973b5bbeb23SPaul Mackerras mtspr SPRN_SRR0,r3 1974b5bbeb23SPaul Mackerras mtspr SPRN_SRR1,r4 197514cf11afSPaul Mackerras rfid 197614cf11afSPaul Mackerras b . /* prevent speculative execution */ 197714cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */ 197814cf11afSPaul Mackerras 197914cf11afSPaul Mackerras /* This is where all platforms converge execution */ 198014cf11afSPaul Mackerras_STATIC(start_here_common) 198114cf11afSPaul Mackerras /* relocation is on at this point */ 198214cf11afSPaul Mackerras 198314cf11afSPaul Mackerras /* The following code sets up the SP and TOC now that we are */ 198414cf11afSPaul Mackerras /* running with translation enabled. */ 198514cf11afSPaul Mackerras 1986e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r3,init_thread_union) 198714cf11afSPaul Mackerras 198814cf11afSPaul Mackerras /* set up the stack */ 198914cf11afSPaul Mackerras addi r1,r3,THREAD_SIZE 199014cf11afSPaul Mackerras li r0,0 199114cf11afSPaul Mackerras stdu r0,-STACK_FRAME_OVERHEAD(r1) 199214cf11afSPaul Mackerras 199314cf11afSPaul Mackerras /* ptr to current */ 1994e58c3495SDavid Gibson LOAD_REG_IMMEDIATE(r4, init_task) 199514cf11afSPaul Mackerras std r4,PACACURRENT(r13) 199614cf11afSPaul Mackerras 199714cf11afSPaul Mackerras /* Load the TOC */ 199814cf11afSPaul Mackerras ld r2,PACATOC(r13) 199914cf11afSPaul Mackerras std r1,PACAKSAVE(r13) 200014cf11afSPaul Mackerras 200114cf11afSPaul Mackerras bl .setup_system 200214cf11afSPaul Mackerras 200314cf11afSPaul Mackerras /* Load up the kernel context */ 200414cf11afSPaul Mackerras5: 200514cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE 20063f639ee8SStephen RothwellBEGIN_FW_FTR_SECTION 200714cf11afSPaul Mackerras li r5,0 200814cf11afSPaul Mackerras stb r5,PACAPROCENABLED(r13) /* Soft Disabled */ 200914cf11afSPaul Mackerras mfmsr r5 201014cf11afSPaul Mackerras ori r5,r5,MSR_EE /* Hard Enabled */ 201114cf11afSPaul Mackerras mtmsrd r5 20123f639ee8SStephen RothwellEND_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) 201314cf11afSPaul Mackerras#endif 201414cf11afSPaul Mackerras 201514cf11afSPaul Mackerras bl .start_kernel 201614cf11afSPaul Mackerras 2017f1870f77SAnton Blanchard /* Not reached */ 2018f1870f77SAnton Blanchard BUG_OPCODE 201914cf11afSPaul Mackerras 202014cf11afSPaul Mackerras/* 202114cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. 202214cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned. 202314cf11afSPaul Mackerras */ 202414cf11afSPaul Mackerras .section ".bss" 202514cf11afSPaul Mackerras 202614cf11afSPaul Mackerras .align PAGE_SHIFT 202714cf11afSPaul Mackerras 202814cf11afSPaul Mackerras .globl empty_zero_page 202914cf11afSPaul Mackerrasempty_zero_page: 203014cf11afSPaul Mackerras .space PAGE_SIZE 203114cf11afSPaul Mackerras 203214cf11afSPaul Mackerras .globl swapper_pg_dir 203314cf11afSPaul Mackerrasswapper_pg_dir: 203414cf11afSPaul Mackerras .space PAGE_SIZE 203514cf11afSPaul Mackerras 203614cf11afSPaul Mackerras/* 203714cf11afSPaul Mackerras * This space gets a copy of optional info passed to us by the bootstrap 203814cf11afSPaul Mackerras * Used to pass parameters into the kernel like root=/dev/sda1, etc. 203914cf11afSPaul Mackerras */ 204014cf11afSPaul Mackerras .globl cmd_line 204114cf11afSPaul Mackerrascmd_line: 204214cf11afSPaul Mackerras .space COMMAND_LINE_SIZE 2043