114cf11afSPaul Mackerras/* 214cf11afSPaul Mackerras * arch/ppc/kernel/head_44x.S 314cf11afSPaul Mackerras * 414cf11afSPaul Mackerras * Kernel execution entry point code. 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org> 714cf11afSPaul Mackerras * Initial PowerPC version. 814cf11afSPaul Mackerras * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu> 914cf11afSPaul Mackerras * Rewritten for PReP 1014cf11afSPaul Mackerras * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au> 1114cf11afSPaul Mackerras * Low-level exception handers, MMU support, and rewrite. 1214cf11afSPaul Mackerras * Copyright (c) 1997 Dan Malek <dmalek@jlc.net> 1314cf11afSPaul Mackerras * PowerPC 8xx modifications. 1414cf11afSPaul Mackerras * Copyright (c) 1998-1999 TiVo, Inc. 1514cf11afSPaul Mackerras * PowerPC 403GCX modifications. 1614cf11afSPaul Mackerras * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu> 1714cf11afSPaul Mackerras * PowerPC 403GCX/405GP modifications. 1814cf11afSPaul Mackerras * Copyright 2000 MontaVista Software Inc. 1914cf11afSPaul Mackerras * PPC405 modifications 2014cf11afSPaul Mackerras * PowerPC 403GCX/405GP modifications. 2114cf11afSPaul Mackerras * Author: MontaVista Software, Inc. 2214cf11afSPaul Mackerras * frank_rowand@mvista.com or source@mvista.com 2314cf11afSPaul Mackerras * debbie_chu@mvista.com 2414cf11afSPaul Mackerras * Copyright 2002-2005 MontaVista Software, Inc. 2514cf11afSPaul Mackerras * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org> 2614cf11afSPaul Mackerras * 2714cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or modify it 2814cf11afSPaul Mackerras * under the terms of the GNU General Public License as published by the 2914cf11afSPaul Mackerras * Free Software Foundation; either version 2 of the License, or (at your 3014cf11afSPaul Mackerras * option) any later version. 3114cf11afSPaul Mackerras */ 3214cf11afSPaul Mackerras 3314cf11afSPaul Mackerras#include <linux/config.h> 3414cf11afSPaul Mackerras#include <asm/processor.h> 3514cf11afSPaul Mackerras#include <asm/page.h> 3614cf11afSPaul Mackerras#include <asm/mmu.h> 3714cf11afSPaul Mackerras#include <asm/pgtable.h> 3814cf11afSPaul Mackerras#include <asm/ibm4xx.h> 3914cf11afSPaul Mackerras#include <asm/ibm44x.h> 4014cf11afSPaul Mackerras#include <asm/cputable.h> 4114cf11afSPaul Mackerras#include <asm/thread_info.h> 4214cf11afSPaul Mackerras#include <asm/ppc_asm.h> 4314cf11afSPaul Mackerras#include <asm/asm-offsets.h> 4414cf11afSPaul Mackerras#include "head_booke.h" 4514cf11afSPaul Mackerras 4614cf11afSPaul Mackerras 4714cf11afSPaul Mackerras/* As with the other PowerPC ports, it is expected that when code 4814cf11afSPaul Mackerras * execution begins here, the following registers contain valid, yet 4914cf11afSPaul Mackerras * optional, information: 5014cf11afSPaul Mackerras * 5114cf11afSPaul Mackerras * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.) 5214cf11afSPaul Mackerras * r4 - Starting address of the init RAM disk 5314cf11afSPaul Mackerras * r5 - Ending address of the init RAM disk 5414cf11afSPaul Mackerras * r6 - Start of kernel command line string (e.g. "mem=128") 5514cf11afSPaul Mackerras * r7 - End of kernel command line string 5614cf11afSPaul Mackerras * 5714cf11afSPaul Mackerras */ 5814cf11afSPaul Mackerras .text 5914cf11afSPaul Mackerras_GLOBAL(_stext) 6014cf11afSPaul Mackerras_GLOBAL(_start) 6114cf11afSPaul Mackerras /* 6214cf11afSPaul Mackerras * Reserve a word at a fixed location to store the address 6314cf11afSPaul Mackerras * of abatron_pteptrs 6414cf11afSPaul Mackerras */ 6514cf11afSPaul Mackerras nop 6614cf11afSPaul Mackerras/* 6714cf11afSPaul Mackerras * Save parameters we are passed 6814cf11afSPaul Mackerras */ 6914cf11afSPaul Mackerras mr r31,r3 7014cf11afSPaul Mackerras mr r30,r4 7114cf11afSPaul Mackerras mr r29,r5 7214cf11afSPaul Mackerras mr r28,r6 7314cf11afSPaul Mackerras mr r27,r7 7414cf11afSPaul Mackerras li r24,0 /* CPU number */ 7514cf11afSPaul Mackerras 7614cf11afSPaul Mackerras/* 7714cf11afSPaul Mackerras * Set up the initial MMU state 7814cf11afSPaul Mackerras * 7914cf11afSPaul Mackerras * We are still executing code at the virtual address 8014cf11afSPaul Mackerras * mappings set by the firmware for the base of RAM. 8114cf11afSPaul Mackerras * 8214cf11afSPaul Mackerras * We first invalidate all TLB entries but the one 8314cf11afSPaul Mackerras * we are running from. We then load the KERNELBASE 8414cf11afSPaul Mackerras * mappings so we can begin to use kernel addresses 8514cf11afSPaul Mackerras * natively and so the interrupt vector locations are 8614cf11afSPaul Mackerras * permanently pinned (necessary since Book E 8714cf11afSPaul Mackerras * implementations always have translation enabled). 8814cf11afSPaul Mackerras * 8914cf11afSPaul Mackerras * TODO: Use the known TLB entry we are running from to 9014cf11afSPaul Mackerras * determine which physical region we are located 9114cf11afSPaul Mackerras * in. This can be used to determine where in RAM 9214cf11afSPaul Mackerras * (on a shared CPU system) or PCI memory space 9314cf11afSPaul Mackerras * (on a DRAMless system) we are located. 9414cf11afSPaul Mackerras * For now, we assume a perfect world which means 9514cf11afSPaul Mackerras * we are located at the base of DRAM (physical 0). 9614cf11afSPaul Mackerras */ 9714cf11afSPaul Mackerras 9814cf11afSPaul Mackerras/* 9914cf11afSPaul Mackerras * Search TLB for entry that we are currently using. 10014cf11afSPaul Mackerras * Invalidate all entries but the one we are using. 10114cf11afSPaul Mackerras */ 10214cf11afSPaul Mackerras /* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */ 10314cf11afSPaul Mackerras mfspr r3,SPRN_PID /* Get PID */ 10414cf11afSPaul Mackerras mfmsr r4 /* Get MSR */ 10514cf11afSPaul Mackerras andi. r4,r4,MSR_IS@l /* TS=1? */ 10614cf11afSPaul Mackerras beq wmmucr /* If not, leave STS=0 */ 10714cf11afSPaul Mackerras oris r3,r3,PPC44x_MMUCR_STS@h /* Set STS=1 */ 10814cf11afSPaul Mackerraswmmucr: mtspr SPRN_MMUCR,r3 /* Put MMUCR */ 10914cf11afSPaul Mackerras sync 11014cf11afSPaul Mackerras 11114cf11afSPaul Mackerras bl invstr /* Find our address */ 11214cf11afSPaul Mackerrasinvstr: mflr r5 /* Make it accessible */ 11314cf11afSPaul Mackerras tlbsx r23,0,r5 /* Find entry we are in */ 11414cf11afSPaul Mackerras li r4,0 /* Start at TLB entry 0 */ 11514cf11afSPaul Mackerras li r3,0 /* Set PAGEID inval value */ 11614cf11afSPaul Mackerras1: cmpw r23,r4 /* Is this our entry? */ 11714cf11afSPaul Mackerras beq skpinv /* If so, skip the inval */ 11814cf11afSPaul Mackerras tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */ 11914cf11afSPaul Mackerrasskpinv: addi r4,r4,1 /* Increment */ 12014cf11afSPaul Mackerras cmpwi r4,64 /* Are we done? */ 12114cf11afSPaul Mackerras bne 1b /* If not, repeat */ 12214cf11afSPaul Mackerras isync /* If so, context change */ 12314cf11afSPaul Mackerras 12414cf11afSPaul Mackerras/* 12514cf11afSPaul Mackerras * Configure and load pinned entry into TLB slot 63. 12614cf11afSPaul Mackerras */ 12714cf11afSPaul Mackerras 12814cf11afSPaul Mackerras lis r3,KERNELBASE@h /* Load the kernel virtual address */ 12914cf11afSPaul Mackerras ori r3,r3,KERNELBASE@l 13014cf11afSPaul Mackerras 13114cf11afSPaul Mackerras /* Kernel is at the base of RAM */ 13214cf11afSPaul Mackerras li r4, 0 /* Load the kernel physical address */ 13314cf11afSPaul Mackerras 13414cf11afSPaul Mackerras /* Load the kernel PID = 0 */ 13514cf11afSPaul Mackerras li r0,0 13614cf11afSPaul Mackerras mtspr SPRN_PID,r0 13714cf11afSPaul Mackerras sync 13814cf11afSPaul Mackerras 13914cf11afSPaul Mackerras /* Initialize MMUCR */ 14014cf11afSPaul Mackerras li r5,0 14114cf11afSPaul Mackerras mtspr SPRN_MMUCR,r5 14214cf11afSPaul Mackerras sync 14314cf11afSPaul Mackerras 14414cf11afSPaul Mackerras /* pageid fields */ 14514cf11afSPaul Mackerras clrrwi r3,r3,10 /* Mask off the effective page number */ 14614cf11afSPaul Mackerras ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M 14714cf11afSPaul Mackerras 14814cf11afSPaul Mackerras /* xlat fields */ 14914cf11afSPaul Mackerras clrrwi r4,r4,10 /* Mask off the real page number */ 15014cf11afSPaul Mackerras /* ERPN is 0 for first 4GB page */ 15114cf11afSPaul Mackerras 15214cf11afSPaul Mackerras /* attrib fields */ 15314cf11afSPaul Mackerras /* Added guarded bit to protect against speculative loads/stores */ 15414cf11afSPaul Mackerras li r5,0 15514cf11afSPaul Mackerras ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G) 15614cf11afSPaul Mackerras 15714cf11afSPaul Mackerras li r0,63 /* TLB slot 63 */ 15814cf11afSPaul Mackerras 15914cf11afSPaul Mackerras tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */ 16014cf11afSPaul Mackerras tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */ 16114cf11afSPaul Mackerras tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */ 16214cf11afSPaul Mackerras 16314cf11afSPaul Mackerras /* Force context change */ 16414cf11afSPaul Mackerras mfmsr r0 16514cf11afSPaul Mackerras mtspr SPRN_SRR1, r0 16614cf11afSPaul Mackerras lis r0,3f@h 16714cf11afSPaul Mackerras ori r0,r0,3f@l 16814cf11afSPaul Mackerras mtspr SPRN_SRR0,r0 16914cf11afSPaul Mackerras sync 17014cf11afSPaul Mackerras rfi 17114cf11afSPaul Mackerras 17214cf11afSPaul Mackerras /* If necessary, invalidate original entry we used */ 17314cf11afSPaul Mackerras3: cmpwi r23,63 17414cf11afSPaul Mackerras beq 4f 17514cf11afSPaul Mackerras li r6,0 17614cf11afSPaul Mackerras tlbwe r6,r23,PPC44x_TLB_PAGEID 17714cf11afSPaul Mackerras isync 17814cf11afSPaul Mackerras 17914cf11afSPaul Mackerras4: 18014cf11afSPaul Mackerras#ifdef CONFIG_SERIAL_TEXT_DEBUG 18114cf11afSPaul Mackerras /* 18214cf11afSPaul Mackerras * Add temporary UART mapping for early debug. 18314cf11afSPaul Mackerras * We can map UART registers wherever we want as long as they don't 18414cf11afSPaul Mackerras * interfere with other system mappings (e.g. with pinned entries). 18514cf11afSPaul Mackerras * For an example of how we handle this - see ocotea.h. --ebs 18614cf11afSPaul Mackerras */ 18714cf11afSPaul Mackerras /* pageid fields */ 18814cf11afSPaul Mackerras lis r3,UART0_IO_BASE@h 18914cf11afSPaul Mackerras ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_4K 19014cf11afSPaul Mackerras 19114cf11afSPaul Mackerras /* xlat fields */ 19214cf11afSPaul Mackerras lis r4,UART0_PHYS_IO_BASE@h /* RPN depends on SoC */ 19314cf11afSPaul Mackerras#ifndef CONFIG_440EP 19414cf11afSPaul Mackerras ori r4,r4,0x0001 /* ERPN is 1 for second 4GB page */ 19514cf11afSPaul Mackerras#endif 19614cf11afSPaul Mackerras 19714cf11afSPaul Mackerras /* attrib fields */ 19814cf11afSPaul Mackerras li r5,0 19914cf11afSPaul Mackerras ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_I | PPC44x_TLB_G) 20014cf11afSPaul Mackerras 20114cf11afSPaul Mackerras li r0,0 /* TLB slot 0 */ 20214cf11afSPaul Mackerras 20314cf11afSPaul Mackerras tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */ 20414cf11afSPaul Mackerras tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */ 20514cf11afSPaul Mackerras tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */ 20614cf11afSPaul Mackerras 20714cf11afSPaul Mackerras /* Force context change */ 20814cf11afSPaul Mackerras isync 20914cf11afSPaul Mackerras#endif /* CONFIG_SERIAL_TEXT_DEBUG */ 21014cf11afSPaul Mackerras 21114cf11afSPaul Mackerras /* Establish the interrupt vector offsets */ 21214cf11afSPaul Mackerras SET_IVOR(0, CriticalInput); 21314cf11afSPaul Mackerras SET_IVOR(1, MachineCheck); 21414cf11afSPaul Mackerras SET_IVOR(2, DataStorage); 21514cf11afSPaul Mackerras SET_IVOR(3, InstructionStorage); 21614cf11afSPaul Mackerras SET_IVOR(4, ExternalInput); 21714cf11afSPaul Mackerras SET_IVOR(5, Alignment); 21814cf11afSPaul Mackerras SET_IVOR(6, Program); 21914cf11afSPaul Mackerras SET_IVOR(7, FloatingPointUnavailable); 22014cf11afSPaul Mackerras SET_IVOR(8, SystemCall); 22114cf11afSPaul Mackerras SET_IVOR(9, AuxillaryProcessorUnavailable); 22214cf11afSPaul Mackerras SET_IVOR(10, Decrementer); 22314cf11afSPaul Mackerras SET_IVOR(11, FixedIntervalTimer); 22414cf11afSPaul Mackerras SET_IVOR(12, WatchdogTimer); 22514cf11afSPaul Mackerras SET_IVOR(13, DataTLBError); 22614cf11afSPaul Mackerras SET_IVOR(14, InstructionTLBError); 22714cf11afSPaul Mackerras SET_IVOR(15, Debug); 22814cf11afSPaul Mackerras 22914cf11afSPaul Mackerras /* Establish the interrupt vector base */ 23014cf11afSPaul Mackerras lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */ 23114cf11afSPaul Mackerras mtspr SPRN_IVPR,r4 23214cf11afSPaul Mackerras 23314cf11afSPaul Mackerras#ifdef CONFIG_440EP 23414cf11afSPaul Mackerras /* Clear DAPUIB flag in CCR0 (enable APU between CPU and FPU) */ 23514cf11afSPaul Mackerras mfspr r2,SPRN_CCR0 23614cf11afSPaul Mackerras lis r3,0xffef 23714cf11afSPaul Mackerras ori r3,r3,0xffff 23814cf11afSPaul Mackerras and r2,r2,r3 23914cf11afSPaul Mackerras mtspr SPRN_CCR0,r2 24014cf11afSPaul Mackerras isync 24114cf11afSPaul Mackerras#endif 24214cf11afSPaul Mackerras 24314cf11afSPaul Mackerras /* 24414cf11afSPaul Mackerras * This is where the main kernel code starts. 24514cf11afSPaul Mackerras */ 24614cf11afSPaul Mackerras 24714cf11afSPaul Mackerras /* ptr to current */ 24814cf11afSPaul Mackerras lis r2,init_task@h 24914cf11afSPaul Mackerras ori r2,r2,init_task@l 25014cf11afSPaul Mackerras 25114cf11afSPaul Mackerras /* ptr to current thread */ 25214cf11afSPaul Mackerras addi r4,r2,THREAD /* init task's THREAD */ 25314cf11afSPaul Mackerras mtspr SPRN_SPRG3,r4 25414cf11afSPaul Mackerras 25514cf11afSPaul Mackerras /* stack */ 25614cf11afSPaul Mackerras lis r1,init_thread_union@h 25714cf11afSPaul Mackerras ori r1,r1,init_thread_union@l 25814cf11afSPaul Mackerras li r0,0 25914cf11afSPaul Mackerras stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1) 26014cf11afSPaul Mackerras 26114cf11afSPaul Mackerras bl early_init 26214cf11afSPaul Mackerras 26314cf11afSPaul Mackerras/* 26414cf11afSPaul Mackerras * Decide what sort of machine this is and initialize the MMU. 26514cf11afSPaul Mackerras */ 26614cf11afSPaul Mackerras mr r3,r31 26714cf11afSPaul Mackerras mr r4,r30 26814cf11afSPaul Mackerras mr r5,r29 26914cf11afSPaul Mackerras mr r6,r28 27014cf11afSPaul Mackerras mr r7,r27 27114cf11afSPaul Mackerras bl machine_init 27214cf11afSPaul Mackerras bl MMU_init 27314cf11afSPaul Mackerras 27414cf11afSPaul Mackerras /* Setup PTE pointers for the Abatron bdiGDB */ 27514cf11afSPaul Mackerras lis r6, swapper_pg_dir@h 27614cf11afSPaul Mackerras ori r6, r6, swapper_pg_dir@l 27714cf11afSPaul Mackerras lis r5, abatron_pteptrs@h 27814cf11afSPaul Mackerras ori r5, r5, abatron_pteptrs@l 27914cf11afSPaul Mackerras lis r4, KERNELBASE@h 28014cf11afSPaul Mackerras ori r4, r4, KERNELBASE@l 28114cf11afSPaul Mackerras stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */ 28214cf11afSPaul Mackerras stw r6, 0(r5) 28314cf11afSPaul Mackerras 28414cf11afSPaul Mackerras /* Let's move on */ 28514cf11afSPaul Mackerras lis r4,start_kernel@h 28614cf11afSPaul Mackerras ori r4,r4,start_kernel@l 28714cf11afSPaul Mackerras lis r3,MSR_KERNEL@h 28814cf11afSPaul Mackerras ori r3,r3,MSR_KERNEL@l 28914cf11afSPaul Mackerras mtspr SPRN_SRR0,r4 29014cf11afSPaul Mackerras mtspr SPRN_SRR1,r3 29114cf11afSPaul Mackerras rfi /* change context and jump to start_kernel */ 29214cf11afSPaul Mackerras 29314cf11afSPaul Mackerras/* 29414cf11afSPaul Mackerras * Interrupt vector entry code 29514cf11afSPaul Mackerras * 29614cf11afSPaul Mackerras * The Book E MMUs are always on so we don't need to handle 29714cf11afSPaul Mackerras * interrupts in real mode as with previous PPC processors. In 29814cf11afSPaul Mackerras * this case we handle interrupts in the kernel virtual address 29914cf11afSPaul Mackerras * space. 30014cf11afSPaul Mackerras * 30114cf11afSPaul Mackerras * Interrupt vectors are dynamically placed relative to the 30214cf11afSPaul Mackerras * interrupt prefix as determined by the address of interrupt_base. 30314cf11afSPaul Mackerras * The interrupt vectors offsets are programmed using the labels 30414cf11afSPaul Mackerras * for each interrupt vector entry. 30514cf11afSPaul Mackerras * 30614cf11afSPaul Mackerras * Interrupt vectors must be aligned on a 16 byte boundary. 30714cf11afSPaul Mackerras * We align on a 32 byte cache line boundary for good measure. 30814cf11afSPaul Mackerras */ 30914cf11afSPaul Mackerras 31014cf11afSPaul Mackerrasinterrupt_base: 31114cf11afSPaul Mackerras /* Critical Input Interrupt */ 312*dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception) 31314cf11afSPaul Mackerras 31414cf11afSPaul Mackerras /* Machine Check Interrupt */ 31514cf11afSPaul Mackerras#ifdef CONFIG_440A 316*dc1c1ca3SStephen Rothwell MCHECK_EXCEPTION(0x0200, MachineCheck, machine_check_exception) 31714cf11afSPaul Mackerras#else 318*dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception) 31914cf11afSPaul Mackerras#endif 32014cf11afSPaul Mackerras 32114cf11afSPaul Mackerras /* Data Storage Interrupt */ 32214cf11afSPaul Mackerras START_EXCEPTION(DataStorage) 32314cf11afSPaul Mackerras mtspr SPRN_SPRG0, r10 /* Save some working registers */ 32414cf11afSPaul Mackerras mtspr SPRN_SPRG1, r11 32514cf11afSPaul Mackerras mtspr SPRN_SPRG4W, r12 32614cf11afSPaul Mackerras mtspr SPRN_SPRG5W, r13 32714cf11afSPaul Mackerras mfcr r11 32814cf11afSPaul Mackerras mtspr SPRN_SPRG7W, r11 32914cf11afSPaul Mackerras 33014cf11afSPaul Mackerras /* 33114cf11afSPaul Mackerras * Check if it was a store fault, if not then bail 33214cf11afSPaul Mackerras * because a user tried to access a kernel or 33314cf11afSPaul Mackerras * read-protected page. Otherwise, get the 33414cf11afSPaul Mackerras * offending address and handle it. 33514cf11afSPaul Mackerras */ 33614cf11afSPaul Mackerras mfspr r10, SPRN_ESR 33714cf11afSPaul Mackerras andis. r10, r10, ESR_ST@h 33814cf11afSPaul Mackerras beq 2f 33914cf11afSPaul Mackerras 34014cf11afSPaul Mackerras mfspr r10, SPRN_DEAR /* Get faulting address */ 34114cf11afSPaul Mackerras 34214cf11afSPaul Mackerras /* If we are faulting a kernel address, we have to use the 34314cf11afSPaul Mackerras * kernel page tables. 34414cf11afSPaul Mackerras */ 34514cf11afSPaul Mackerras lis r11, TASK_SIZE@h 34614cf11afSPaul Mackerras cmplw r10, r11 34714cf11afSPaul Mackerras blt+ 3f 34814cf11afSPaul Mackerras lis r11, swapper_pg_dir@h 34914cf11afSPaul Mackerras ori r11, r11, swapper_pg_dir@l 35014cf11afSPaul Mackerras 35114cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 35214cf11afSPaul Mackerras rlwinm r12,r12,0,0,23 /* Clear TID */ 35314cf11afSPaul Mackerras 35414cf11afSPaul Mackerras b 4f 35514cf11afSPaul Mackerras 35614cf11afSPaul Mackerras /* Get the PGD for the current thread */ 35714cf11afSPaul Mackerras3: 35814cf11afSPaul Mackerras mfspr r11,SPRN_SPRG3 35914cf11afSPaul Mackerras lwz r11,PGDIR(r11) 36014cf11afSPaul Mackerras 36114cf11afSPaul Mackerras /* Load PID into MMUCR TID */ 36214cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR /* Get MMUCR */ 36314cf11afSPaul Mackerras mfspr r13,SPRN_PID /* Get PID */ 36414cf11afSPaul Mackerras rlwimi r12,r13,0,24,31 /* Set TID */ 36514cf11afSPaul Mackerras 36614cf11afSPaul Mackerras4: 36714cf11afSPaul Mackerras mtspr SPRN_MMUCR,r12 36814cf11afSPaul Mackerras 36914cf11afSPaul Mackerras rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ 37014cf11afSPaul Mackerras lwzx r11, r12, r11 /* Get pgd/pmd entry */ 37114cf11afSPaul Mackerras rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ 37214cf11afSPaul Mackerras beq 2f /* Bail if no table */ 37314cf11afSPaul Mackerras 37414cf11afSPaul Mackerras rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ 37514cf11afSPaul Mackerras lwz r11, 4(r12) /* Get pte entry */ 37614cf11afSPaul Mackerras 37714cf11afSPaul Mackerras andi. r13, r11, _PAGE_RW /* Is it writeable? */ 37814cf11afSPaul Mackerras beq 2f /* Bail if not */ 37914cf11afSPaul Mackerras 38014cf11afSPaul Mackerras /* Update 'changed'. 38114cf11afSPaul Mackerras */ 38214cf11afSPaul Mackerras ori r11, r11, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE 38314cf11afSPaul Mackerras stw r11, 4(r12) /* Update Linux page table */ 38414cf11afSPaul Mackerras 38514cf11afSPaul Mackerras li r13, PPC44x_TLB_SR@l /* Set SR */ 38614cf11afSPaul Mackerras rlwimi r13, r11, 29, 29, 29 /* SX = _PAGE_HWEXEC */ 38714cf11afSPaul Mackerras rlwimi r13, r11, 0, 30, 30 /* SW = _PAGE_RW */ 38814cf11afSPaul Mackerras rlwimi r13, r11, 29, 28, 28 /* UR = _PAGE_USER */ 38914cf11afSPaul Mackerras rlwimi r12, r11, 31, 26, 26 /* (_PAGE_USER>>1)->r12 */ 39014cf11afSPaul Mackerras rlwimi r12, r11, 29, 30, 30 /* (_PAGE_USER>>3)->r12 */ 39114cf11afSPaul Mackerras and r12, r12, r11 /* HWEXEC/RW & USER */ 39214cf11afSPaul Mackerras rlwimi r13, r12, 0, 26, 26 /* UX = HWEXEC & USER */ 39314cf11afSPaul Mackerras rlwimi r13, r12, 3, 27, 27 /* UW = RW & USER */ 39414cf11afSPaul Mackerras 39514cf11afSPaul Mackerras rlwimi r11,r13,0,26,31 /* Insert static perms */ 39614cf11afSPaul Mackerras 39714cf11afSPaul Mackerras rlwinm r11,r11,0,20,15 /* Clear U0-U3 */ 39814cf11afSPaul Mackerras 39914cf11afSPaul Mackerras /* find the TLB index that caused the fault. It has to be here. */ 40014cf11afSPaul Mackerras tlbsx r10, 0, r10 40114cf11afSPaul Mackerras 40214cf11afSPaul Mackerras tlbwe r11, r10, PPC44x_TLB_ATTRIB /* Write ATTRIB */ 40314cf11afSPaul Mackerras 40414cf11afSPaul Mackerras /* Done...restore registers and get out of here. 40514cf11afSPaul Mackerras */ 40614cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 40714cf11afSPaul Mackerras mtcr r11 40814cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 40914cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 41014cf11afSPaul Mackerras 41114cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 41214cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 41314cf11afSPaul Mackerras rfi /* Force context change */ 41414cf11afSPaul Mackerras 41514cf11afSPaul Mackerras2: 41614cf11afSPaul Mackerras /* 41714cf11afSPaul Mackerras * The bailout. Restore registers to pre-exception conditions 41814cf11afSPaul Mackerras * and call the heavyweights to help us out. 41914cf11afSPaul Mackerras */ 42014cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 42114cf11afSPaul Mackerras mtcr r11 42214cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 42314cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 42414cf11afSPaul Mackerras 42514cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 42614cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 42714cf11afSPaul Mackerras b data_access 42814cf11afSPaul Mackerras 42914cf11afSPaul Mackerras /* Instruction Storage Interrupt */ 43014cf11afSPaul Mackerras INSTRUCTION_STORAGE_EXCEPTION 43114cf11afSPaul Mackerras 43214cf11afSPaul Mackerras /* External Input Interrupt */ 43314cf11afSPaul Mackerras EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE) 43414cf11afSPaul Mackerras 43514cf11afSPaul Mackerras /* Alignment Interrupt */ 43614cf11afSPaul Mackerras ALIGNMENT_EXCEPTION 43714cf11afSPaul Mackerras 43814cf11afSPaul Mackerras /* Program Interrupt */ 43914cf11afSPaul Mackerras PROGRAM_EXCEPTION 44014cf11afSPaul Mackerras 44114cf11afSPaul Mackerras /* Floating Point Unavailable Interrupt */ 44214cf11afSPaul Mackerras#ifdef CONFIG_PPC_FPU 44314cf11afSPaul Mackerras FP_UNAVAILABLE_EXCEPTION 44414cf11afSPaul Mackerras#else 445*dc1c1ca3SStephen Rothwell EXCEPTION(0x2010, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE) 44614cf11afSPaul Mackerras#endif 44714cf11afSPaul Mackerras 44814cf11afSPaul Mackerras /* System Call Interrupt */ 44914cf11afSPaul Mackerras START_EXCEPTION(SystemCall) 45014cf11afSPaul Mackerras NORMAL_EXCEPTION_PROLOG 45114cf11afSPaul Mackerras EXC_XFER_EE_LITE(0x0c00, DoSyscall) 45214cf11afSPaul Mackerras 45314cf11afSPaul Mackerras /* Auxillary Processor Unavailable Interrupt */ 454*dc1c1ca3SStephen Rothwell EXCEPTION(0x2020, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE) 45514cf11afSPaul Mackerras 45614cf11afSPaul Mackerras /* Decrementer Interrupt */ 45714cf11afSPaul Mackerras DECREMENTER_EXCEPTION 45814cf11afSPaul Mackerras 45914cf11afSPaul Mackerras /* Fixed Internal Timer Interrupt */ 46014cf11afSPaul Mackerras /* TODO: Add FIT support */ 461*dc1c1ca3SStephen Rothwell EXCEPTION(0x1010, FixedIntervalTimer, unknown_exception, EXC_XFER_EE) 46214cf11afSPaul Mackerras 46314cf11afSPaul Mackerras /* Watchdog Timer Interrupt */ 46414cf11afSPaul Mackerras /* TODO: Add watchdog support */ 46514cf11afSPaul Mackerras#ifdef CONFIG_BOOKE_WDT 46614cf11afSPaul Mackerras CRITICAL_EXCEPTION(0x1020, WatchdogTimer, WatchdogException) 46714cf11afSPaul Mackerras#else 468*dc1c1ca3SStephen Rothwell CRITICAL_EXCEPTION(0x1020, WatchdogTimer, unknown_exception) 46914cf11afSPaul Mackerras#endif 47014cf11afSPaul Mackerras 47114cf11afSPaul Mackerras /* Data TLB Error Interrupt */ 47214cf11afSPaul Mackerras START_EXCEPTION(DataTLBError) 47314cf11afSPaul Mackerras mtspr SPRN_SPRG0, r10 /* Save some working registers */ 47414cf11afSPaul Mackerras mtspr SPRN_SPRG1, r11 47514cf11afSPaul Mackerras mtspr SPRN_SPRG4W, r12 47614cf11afSPaul Mackerras mtspr SPRN_SPRG5W, r13 47714cf11afSPaul Mackerras mfcr r11 47814cf11afSPaul Mackerras mtspr SPRN_SPRG7W, r11 47914cf11afSPaul Mackerras mfspr r10, SPRN_DEAR /* Get faulting address */ 48014cf11afSPaul Mackerras 48114cf11afSPaul Mackerras /* If we are faulting a kernel address, we have to use the 48214cf11afSPaul Mackerras * kernel page tables. 48314cf11afSPaul Mackerras */ 48414cf11afSPaul Mackerras lis r11, TASK_SIZE@h 48514cf11afSPaul Mackerras cmplw r10, r11 48614cf11afSPaul Mackerras blt+ 3f 48714cf11afSPaul Mackerras lis r11, swapper_pg_dir@h 48814cf11afSPaul Mackerras ori r11, r11, swapper_pg_dir@l 48914cf11afSPaul Mackerras 49014cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 49114cf11afSPaul Mackerras rlwinm r12,r12,0,0,23 /* Clear TID */ 49214cf11afSPaul Mackerras 49314cf11afSPaul Mackerras b 4f 49414cf11afSPaul Mackerras 49514cf11afSPaul Mackerras /* Get the PGD for the current thread */ 49614cf11afSPaul Mackerras3: 49714cf11afSPaul Mackerras mfspr r11,SPRN_SPRG3 49814cf11afSPaul Mackerras lwz r11,PGDIR(r11) 49914cf11afSPaul Mackerras 50014cf11afSPaul Mackerras /* Load PID into MMUCR TID */ 50114cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 50214cf11afSPaul Mackerras mfspr r13,SPRN_PID /* Get PID */ 50314cf11afSPaul Mackerras rlwimi r12,r13,0,24,31 /* Set TID */ 50414cf11afSPaul Mackerras 50514cf11afSPaul Mackerras4: 50614cf11afSPaul Mackerras mtspr SPRN_MMUCR,r12 50714cf11afSPaul Mackerras 50814cf11afSPaul Mackerras rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ 50914cf11afSPaul Mackerras lwzx r11, r12, r11 /* Get pgd/pmd entry */ 51014cf11afSPaul Mackerras rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ 51114cf11afSPaul Mackerras beq 2f /* Bail if no table */ 51214cf11afSPaul Mackerras 51314cf11afSPaul Mackerras rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ 51414cf11afSPaul Mackerras lwz r11, 4(r12) /* Get pte entry */ 51514cf11afSPaul Mackerras andi. r13, r11, _PAGE_PRESENT /* Is the page present? */ 51614cf11afSPaul Mackerras beq 2f /* Bail if not present */ 51714cf11afSPaul Mackerras 51814cf11afSPaul Mackerras ori r11, r11, _PAGE_ACCESSED 51914cf11afSPaul Mackerras stw r11, 4(r12) 52014cf11afSPaul Mackerras 52114cf11afSPaul Mackerras /* Jump to common tlb load */ 52214cf11afSPaul Mackerras b finish_tlb_load 52314cf11afSPaul Mackerras 52414cf11afSPaul Mackerras2: 52514cf11afSPaul Mackerras /* The bailout. Restore registers to pre-exception conditions 52614cf11afSPaul Mackerras * and call the heavyweights to help us out. 52714cf11afSPaul Mackerras */ 52814cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 52914cf11afSPaul Mackerras mtcr r11 53014cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 53114cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 53214cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 53314cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 53414cf11afSPaul Mackerras b data_access 53514cf11afSPaul Mackerras 53614cf11afSPaul Mackerras /* Instruction TLB Error Interrupt */ 53714cf11afSPaul Mackerras /* 53814cf11afSPaul Mackerras * Nearly the same as above, except we get our 53914cf11afSPaul Mackerras * information from different registers and bailout 54014cf11afSPaul Mackerras * to a different point. 54114cf11afSPaul Mackerras */ 54214cf11afSPaul Mackerras START_EXCEPTION(InstructionTLBError) 54314cf11afSPaul Mackerras mtspr SPRN_SPRG0, r10 /* Save some working registers */ 54414cf11afSPaul Mackerras mtspr SPRN_SPRG1, r11 54514cf11afSPaul Mackerras mtspr SPRN_SPRG4W, r12 54614cf11afSPaul Mackerras mtspr SPRN_SPRG5W, r13 54714cf11afSPaul Mackerras mfcr r11 54814cf11afSPaul Mackerras mtspr SPRN_SPRG7W, r11 54914cf11afSPaul Mackerras mfspr r10, SPRN_SRR0 /* Get faulting address */ 55014cf11afSPaul Mackerras 55114cf11afSPaul Mackerras /* If we are faulting a kernel address, we have to use the 55214cf11afSPaul Mackerras * kernel page tables. 55314cf11afSPaul Mackerras */ 55414cf11afSPaul Mackerras lis r11, TASK_SIZE@h 55514cf11afSPaul Mackerras cmplw r10, r11 55614cf11afSPaul Mackerras blt+ 3f 55714cf11afSPaul Mackerras lis r11, swapper_pg_dir@h 55814cf11afSPaul Mackerras ori r11, r11, swapper_pg_dir@l 55914cf11afSPaul Mackerras 56014cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 56114cf11afSPaul Mackerras rlwinm r12,r12,0,0,23 /* Clear TID */ 56214cf11afSPaul Mackerras 56314cf11afSPaul Mackerras b 4f 56414cf11afSPaul Mackerras 56514cf11afSPaul Mackerras /* Get the PGD for the current thread */ 56614cf11afSPaul Mackerras3: 56714cf11afSPaul Mackerras mfspr r11,SPRN_SPRG3 56814cf11afSPaul Mackerras lwz r11,PGDIR(r11) 56914cf11afSPaul Mackerras 57014cf11afSPaul Mackerras /* Load PID into MMUCR TID */ 57114cf11afSPaul Mackerras mfspr r12,SPRN_MMUCR 57214cf11afSPaul Mackerras mfspr r13,SPRN_PID /* Get PID */ 57314cf11afSPaul Mackerras rlwimi r12,r13,0,24,31 /* Set TID */ 57414cf11afSPaul Mackerras 57514cf11afSPaul Mackerras4: 57614cf11afSPaul Mackerras mtspr SPRN_MMUCR,r12 57714cf11afSPaul Mackerras 57814cf11afSPaul Mackerras rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */ 57914cf11afSPaul Mackerras lwzx r11, r12, r11 /* Get pgd/pmd entry */ 58014cf11afSPaul Mackerras rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */ 58114cf11afSPaul Mackerras beq 2f /* Bail if no table */ 58214cf11afSPaul Mackerras 58314cf11afSPaul Mackerras rlwimi r12, r10, 23, 20, 28 /* Compute pte address */ 58414cf11afSPaul Mackerras lwz r11, 4(r12) /* Get pte entry */ 58514cf11afSPaul Mackerras andi. r13, r11, _PAGE_PRESENT /* Is the page present? */ 58614cf11afSPaul Mackerras beq 2f /* Bail if not present */ 58714cf11afSPaul Mackerras 58814cf11afSPaul Mackerras ori r11, r11, _PAGE_ACCESSED 58914cf11afSPaul Mackerras stw r11, 4(r12) 59014cf11afSPaul Mackerras 59114cf11afSPaul Mackerras /* Jump to common TLB load point */ 59214cf11afSPaul Mackerras b finish_tlb_load 59314cf11afSPaul Mackerras 59414cf11afSPaul Mackerras2: 59514cf11afSPaul Mackerras /* The bailout. Restore registers to pre-exception conditions 59614cf11afSPaul Mackerras * and call the heavyweights to help us out. 59714cf11afSPaul Mackerras */ 59814cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 59914cf11afSPaul Mackerras mtcr r11 60014cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 60114cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 60214cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 60314cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 60414cf11afSPaul Mackerras b InstructionStorage 60514cf11afSPaul Mackerras 60614cf11afSPaul Mackerras /* Debug Interrupt */ 60714cf11afSPaul Mackerras DEBUG_EXCEPTION 60814cf11afSPaul Mackerras 60914cf11afSPaul Mackerras/* 61014cf11afSPaul Mackerras * Local functions 61114cf11afSPaul Mackerras */ 61214cf11afSPaul Mackerras /* 61314cf11afSPaul Mackerras * Data TLB exceptions will bail out to this point 61414cf11afSPaul Mackerras * if they can't resolve the lightweight TLB fault. 61514cf11afSPaul Mackerras */ 61614cf11afSPaul Mackerrasdata_access: 61714cf11afSPaul Mackerras NORMAL_EXCEPTION_PROLOG 61814cf11afSPaul Mackerras mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */ 61914cf11afSPaul Mackerras stw r5,_ESR(r11) 62014cf11afSPaul Mackerras mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */ 62114cf11afSPaul Mackerras EXC_XFER_EE_LITE(0x0300, handle_page_fault) 62214cf11afSPaul Mackerras 62314cf11afSPaul Mackerras/* 62414cf11afSPaul Mackerras 62514cf11afSPaul Mackerras * Both the instruction and data TLB miss get to this 62614cf11afSPaul Mackerras * point to load the TLB. 62714cf11afSPaul Mackerras * r10 - EA of fault 62814cf11afSPaul Mackerras * r11 - available to use 62914cf11afSPaul Mackerras * r12 - Pointer to the 64-bit PTE 63014cf11afSPaul Mackerras * r13 - available to use 63114cf11afSPaul Mackerras * MMUCR - loaded with proper value when we get here 63214cf11afSPaul Mackerras * Upon exit, we reload everything and RFI. 63314cf11afSPaul Mackerras */ 63414cf11afSPaul Mackerrasfinish_tlb_load: 63514cf11afSPaul Mackerras /* 63614cf11afSPaul Mackerras * We set execute, because we don't have the granularity to 63714cf11afSPaul Mackerras * properly set this at the page level (Linux problem). 63814cf11afSPaul Mackerras * If shared is set, we cause a zero PID->TID load. 63914cf11afSPaul Mackerras * Many of these bits are software only. Bits we don't set 64014cf11afSPaul Mackerras * here we (properly should) assume have the appropriate value. 64114cf11afSPaul Mackerras */ 64214cf11afSPaul Mackerras 64314cf11afSPaul Mackerras /* Load the next available TLB index */ 64414cf11afSPaul Mackerras lis r13, tlb_44x_index@ha 64514cf11afSPaul Mackerras lwz r13, tlb_44x_index@l(r13) 64614cf11afSPaul Mackerras /* Load the TLB high watermark */ 64714cf11afSPaul Mackerras lis r11, tlb_44x_hwater@ha 64814cf11afSPaul Mackerras lwz r11, tlb_44x_hwater@l(r11) 64914cf11afSPaul Mackerras 65014cf11afSPaul Mackerras /* Increment, rollover, and store TLB index */ 65114cf11afSPaul Mackerras addi r13, r13, 1 65214cf11afSPaul Mackerras cmpw 0, r13, r11 /* reserve entries */ 65314cf11afSPaul Mackerras ble 7f 65414cf11afSPaul Mackerras li r13, 0 65514cf11afSPaul Mackerras7: 65614cf11afSPaul Mackerras /* Store the next available TLB index */ 65714cf11afSPaul Mackerras lis r11, tlb_44x_index@ha 65814cf11afSPaul Mackerras stw r13, tlb_44x_index@l(r11) 65914cf11afSPaul Mackerras 66014cf11afSPaul Mackerras lwz r11, 0(r12) /* Get MS word of PTE */ 66114cf11afSPaul Mackerras lwz r12, 4(r12) /* Get LS word of PTE */ 66214cf11afSPaul Mackerras rlwimi r11, r12, 0, 0 , 19 /* Insert RPN */ 66314cf11afSPaul Mackerras tlbwe r11, r13, PPC44x_TLB_XLAT /* Write XLAT */ 66414cf11afSPaul Mackerras 66514cf11afSPaul Mackerras /* 66614cf11afSPaul Mackerras * Create PAGEID. This is the faulting address, 66714cf11afSPaul Mackerras * page size, and valid flag. 66814cf11afSPaul Mackerras */ 66914cf11afSPaul Mackerras li r11, PPC44x_TLB_VALID | PPC44x_TLB_4K 67014cf11afSPaul Mackerras rlwimi r10, r11, 0, 20, 31 /* Insert valid and page size */ 67114cf11afSPaul Mackerras tlbwe r10, r13, PPC44x_TLB_PAGEID /* Write PAGEID */ 67214cf11afSPaul Mackerras 67314cf11afSPaul Mackerras li r10, PPC44x_TLB_SR@l /* Set SR */ 67414cf11afSPaul Mackerras rlwimi r10, r12, 0, 30, 30 /* Set SW = _PAGE_RW */ 67514cf11afSPaul Mackerras rlwimi r10, r12, 29, 29, 29 /* SX = _PAGE_HWEXEC */ 67614cf11afSPaul Mackerras rlwimi r10, r12, 29, 28, 28 /* UR = _PAGE_USER */ 67714cf11afSPaul Mackerras rlwimi r11, r12, 31, 26, 26 /* (_PAGE_USER>>1)->r12 */ 67814cf11afSPaul Mackerras and r11, r12, r11 /* HWEXEC & USER */ 67914cf11afSPaul Mackerras rlwimi r10, r11, 0, 26, 26 /* UX = HWEXEC & USER */ 68014cf11afSPaul Mackerras 68114cf11afSPaul Mackerras rlwimi r12, r10, 0, 26, 31 /* Insert static perms */ 68214cf11afSPaul Mackerras rlwinm r12, r12, 0, 20, 15 /* Clear U0-U3 */ 68314cf11afSPaul Mackerras tlbwe r12, r13, PPC44x_TLB_ATTRIB /* Write ATTRIB */ 68414cf11afSPaul Mackerras 68514cf11afSPaul Mackerras /* Done...restore registers and get out of here. 68614cf11afSPaul Mackerras */ 68714cf11afSPaul Mackerras mfspr r11, SPRN_SPRG7R 68814cf11afSPaul Mackerras mtcr r11 68914cf11afSPaul Mackerras mfspr r13, SPRN_SPRG5R 69014cf11afSPaul Mackerras mfspr r12, SPRN_SPRG4R 69114cf11afSPaul Mackerras mfspr r11, SPRN_SPRG1 69214cf11afSPaul Mackerras mfspr r10, SPRN_SPRG0 69314cf11afSPaul Mackerras rfi /* Force context change */ 69414cf11afSPaul Mackerras 69514cf11afSPaul Mackerras/* 69614cf11afSPaul Mackerras * Global functions 69714cf11afSPaul Mackerras */ 69814cf11afSPaul Mackerras 69914cf11afSPaul Mackerras/* 70014cf11afSPaul Mackerras * extern void giveup_altivec(struct task_struct *prev) 70114cf11afSPaul Mackerras * 70214cf11afSPaul Mackerras * The 44x core does not have an AltiVec unit. 70314cf11afSPaul Mackerras */ 70414cf11afSPaul Mackerras_GLOBAL(giveup_altivec) 70514cf11afSPaul Mackerras blr 70614cf11afSPaul Mackerras 70714cf11afSPaul Mackerras/* 70814cf11afSPaul Mackerras * extern void giveup_fpu(struct task_struct *prev) 70914cf11afSPaul Mackerras * 71014cf11afSPaul Mackerras * The 44x core does not have an FPU. 71114cf11afSPaul Mackerras */ 71214cf11afSPaul Mackerras#ifndef CONFIG_PPC_FPU 71314cf11afSPaul Mackerras_GLOBAL(giveup_fpu) 71414cf11afSPaul Mackerras blr 71514cf11afSPaul Mackerras#endif 71614cf11afSPaul Mackerras 71714cf11afSPaul Mackerras/* 71814cf11afSPaul Mackerras * extern void abort(void) 71914cf11afSPaul Mackerras * 72014cf11afSPaul Mackerras * At present, this routine just applies a system reset. 72114cf11afSPaul Mackerras */ 72214cf11afSPaul Mackerras_GLOBAL(abort) 72314cf11afSPaul Mackerras mfspr r13,SPRN_DBCR0 72414cf11afSPaul Mackerras oris r13,r13,DBCR0_RST_SYSTEM@h 72514cf11afSPaul Mackerras mtspr SPRN_DBCR0,r13 72614cf11afSPaul Mackerras 72714cf11afSPaul Mackerras_GLOBAL(set_context) 72814cf11afSPaul Mackerras 72914cf11afSPaul Mackerras#ifdef CONFIG_BDI_SWITCH 73014cf11afSPaul Mackerras /* Context switch the PTE pointer for the Abatron BDI2000. 73114cf11afSPaul Mackerras * The PGDIR is the second parameter. 73214cf11afSPaul Mackerras */ 73314cf11afSPaul Mackerras lis r5, abatron_pteptrs@h 73414cf11afSPaul Mackerras ori r5, r5, abatron_pteptrs@l 73514cf11afSPaul Mackerras stw r4, 0x4(r5) 73614cf11afSPaul Mackerras#endif 73714cf11afSPaul Mackerras mtspr SPRN_PID,r3 73814cf11afSPaul Mackerras isync /* Force context change */ 73914cf11afSPaul Mackerras blr 74014cf11afSPaul Mackerras 74114cf11afSPaul Mackerras/* 74214cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. This stuff 74314cf11afSPaul Mackerras * goes at the beginning of the data segment, which is page-aligned. 74414cf11afSPaul Mackerras */ 74514cf11afSPaul Mackerras .data 74614cf11afSPaul Mackerras_GLOBAL(sdata) 74714cf11afSPaul Mackerras_GLOBAL(empty_zero_page) 74814cf11afSPaul Mackerras .space 4096 74914cf11afSPaul Mackerras 75014cf11afSPaul Mackerras/* 75114cf11afSPaul Mackerras * To support >32-bit physical addresses, we use an 8KB pgdir. 75214cf11afSPaul Mackerras */ 75314cf11afSPaul Mackerras_GLOBAL(swapper_pg_dir) 75414cf11afSPaul Mackerras .space 8192 75514cf11afSPaul Mackerras 75614cf11afSPaul Mackerras/* Reserved 4k for the critical exception stack & 4k for the machine 75714cf11afSPaul Mackerras * check stack per CPU for kernel mode exceptions */ 75814cf11afSPaul Mackerras .section .bss 75914cf11afSPaul Mackerras .align 12 76014cf11afSPaul Mackerrasexception_stack_bottom: 76114cf11afSPaul Mackerras .space BOOKE_EXCEPTION_STACK_SIZE 76214cf11afSPaul Mackerras_GLOBAL(exception_stack_top) 76314cf11afSPaul Mackerras 76414cf11afSPaul Mackerras/* 76514cf11afSPaul Mackerras * This space gets a copy of optional info passed to us by the bootstrap 76614cf11afSPaul Mackerras * which is used to pass parameters into the kernel like root=/dev/sda1, etc. 76714cf11afSPaul Mackerras */ 76814cf11afSPaul Mackerras_GLOBAL(cmd_line) 76914cf11afSPaul Mackerras .space 512 77014cf11afSPaul Mackerras 77114cf11afSPaul Mackerras/* 77214cf11afSPaul Mackerras * Room for two PTE pointers, usually the kernel and current user pointers 77314cf11afSPaul Mackerras * to their respective root page table. 77414cf11afSPaul Mackerras */ 77514cf11afSPaul Mackerrasabatron_pteptrs: 77614cf11afSPaul Mackerras .space 8 77714cf11afSPaul Mackerras 77814cf11afSPaul Mackerras 779