xref: /openbmc/linux/arch/powerpc/kernel/head_44x.S (revision ca9153a3a2a7556d091dfe080e42b0e67881fff6)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras * Kernel execution entry point code.
314cf11afSPaul Mackerras *
414cf11afSPaul Mackerras *    Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
514cf11afSPaul Mackerras *      Initial PowerPC version.
614cf11afSPaul Mackerras *    Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
714cf11afSPaul Mackerras *      Rewritten for PReP
814cf11afSPaul Mackerras *    Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
914cf11afSPaul Mackerras *      Low-level exception handers, MMU support, and rewrite.
1014cf11afSPaul Mackerras *    Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
1114cf11afSPaul Mackerras *      PowerPC 8xx modifications.
1214cf11afSPaul Mackerras *    Copyright (c) 1998-1999 TiVo, Inc.
1314cf11afSPaul Mackerras *      PowerPC 403GCX modifications.
1414cf11afSPaul Mackerras *    Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
1514cf11afSPaul Mackerras *      PowerPC 403GCX/405GP modifications.
1614cf11afSPaul Mackerras *    Copyright 2000 MontaVista Software Inc.
1714cf11afSPaul Mackerras *	PPC405 modifications
1814cf11afSPaul Mackerras *      PowerPC 403GCX/405GP modifications.
1914cf11afSPaul Mackerras * 	Author: MontaVista Software, Inc.
2014cf11afSPaul Mackerras *         	frank_rowand@mvista.com or source@mvista.com
2114cf11afSPaul Mackerras * 	   	debbie_chu@mvista.com
2214cf11afSPaul Mackerras *    Copyright 2002-2005 MontaVista Software, Inc.
2314cf11afSPaul Mackerras *      PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
2414cf11afSPaul Mackerras *
2514cf11afSPaul Mackerras * This program is free software; you can redistribute  it and/or modify it
2614cf11afSPaul Mackerras * under  the terms of  the GNU General  Public License as published by the
2714cf11afSPaul Mackerras * Free Software Foundation;  either version 2 of the  License, or (at your
2814cf11afSPaul Mackerras * option) any later version.
2914cf11afSPaul Mackerras */
3014cf11afSPaul Mackerras
3114cf11afSPaul Mackerras#include <asm/processor.h>
3214cf11afSPaul Mackerras#include <asm/page.h>
3314cf11afSPaul Mackerras#include <asm/mmu.h>
3414cf11afSPaul Mackerras#include <asm/pgtable.h>
3514cf11afSPaul Mackerras#include <asm/cputable.h>
3614cf11afSPaul Mackerras#include <asm/thread_info.h>
3714cf11afSPaul Mackerras#include <asm/ppc_asm.h>
3814cf11afSPaul Mackerras#include <asm/asm-offsets.h>
3914cf11afSPaul Mackerras#include "head_booke.h"
4014cf11afSPaul Mackerras
4114cf11afSPaul Mackerras
4214cf11afSPaul Mackerras/* As with the other PowerPC ports, it is expected that when code
4314cf11afSPaul Mackerras * execution begins here, the following registers contain valid, yet
4414cf11afSPaul Mackerras * optional, information:
4514cf11afSPaul Mackerras *
4614cf11afSPaul Mackerras *   r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
4714cf11afSPaul Mackerras *   r4 - Starting address of the init RAM disk
4814cf11afSPaul Mackerras *   r5 - Ending address of the init RAM disk
4914cf11afSPaul Mackerras *   r6 - Start of kernel command line string (e.g. "mem=128")
5014cf11afSPaul Mackerras *   r7 - End of kernel command line string
5114cf11afSPaul Mackerras *
5214cf11afSPaul Mackerras */
53748a7683SKumar Gala	.section	.text.head, "ax"
54748a7683SKumar Gala_ENTRY(_stext);
55748a7683SKumar Gala_ENTRY(_start);
5614cf11afSPaul Mackerras	/*
5714cf11afSPaul Mackerras	 * Reserve a word at a fixed location to store the address
5814cf11afSPaul Mackerras	 * of abatron_pteptrs
5914cf11afSPaul Mackerras	 */
6014cf11afSPaul Mackerras	nop
6114cf11afSPaul Mackerras/*
6214cf11afSPaul Mackerras * Save parameters we are passed
6314cf11afSPaul Mackerras */
6414cf11afSPaul Mackerras	mr	r31,r3
6514cf11afSPaul Mackerras	mr	r30,r4
6614cf11afSPaul Mackerras	mr	r29,r5
6714cf11afSPaul Mackerras	mr	r28,r6
6814cf11afSPaul Mackerras	mr	r27,r7
6914cf11afSPaul Mackerras	li	r24,0		/* CPU number */
7014cf11afSPaul Mackerras
7114cf11afSPaul Mackerras/*
729dce3ce5SBenjamin Herrenschmidt * In case the firmware didn't do it, we apply some workarounds
739dce3ce5SBenjamin Herrenschmidt * that are good for all 440 core variants here
749dce3ce5SBenjamin Herrenschmidt */
759dce3ce5SBenjamin Herrenschmidt	mfspr	r3,SPRN_CCR0
769dce3ce5SBenjamin Herrenschmidt	rlwinm	r3,r3,0,0,27	/* disable icache prefetch */
779dce3ce5SBenjamin Herrenschmidt	isync
789dce3ce5SBenjamin Herrenschmidt	mtspr	SPRN_CCR0,r3
799dce3ce5SBenjamin Herrenschmidt	isync
809dce3ce5SBenjamin Herrenschmidt	sync
819dce3ce5SBenjamin Herrenschmidt
829dce3ce5SBenjamin Herrenschmidt/*
8314cf11afSPaul Mackerras * Set up the initial MMU state
8414cf11afSPaul Mackerras *
8514cf11afSPaul Mackerras * We are still executing code at the virtual address
8614cf11afSPaul Mackerras * mappings set by the firmware for the base of RAM.
8714cf11afSPaul Mackerras *
8814cf11afSPaul Mackerras * We first invalidate all TLB entries but the one
8914cf11afSPaul Mackerras * we are running from.  We then load the KERNELBASE
9014cf11afSPaul Mackerras * mappings so we can begin to use kernel addresses
9114cf11afSPaul Mackerras * natively and so the interrupt vector locations are
9214cf11afSPaul Mackerras * permanently pinned (necessary since Book E
9314cf11afSPaul Mackerras * implementations always have translation enabled).
9414cf11afSPaul Mackerras *
9514cf11afSPaul Mackerras * TODO: Use the known TLB entry we are running from to
9614cf11afSPaul Mackerras *	 determine which physical region we are located
9714cf11afSPaul Mackerras *	 in.  This can be used to determine where in RAM
9814cf11afSPaul Mackerras *	 (on a shared CPU system) or PCI memory space
9914cf11afSPaul Mackerras *	 (on a DRAMless system) we are located.
10014cf11afSPaul Mackerras *       For now, we assume a perfect world which means
10114cf11afSPaul Mackerras *	 we are located at the base of DRAM (physical 0).
10214cf11afSPaul Mackerras */
10314cf11afSPaul Mackerras
10414cf11afSPaul Mackerras/*
10514cf11afSPaul Mackerras * Search TLB for entry that we are currently using.
10614cf11afSPaul Mackerras * Invalidate all entries but the one we are using.
10714cf11afSPaul Mackerras */
10814cf11afSPaul Mackerras	/* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */
10914cf11afSPaul Mackerras	mfspr	r3,SPRN_PID			/* Get PID */
11014cf11afSPaul Mackerras	mfmsr	r4				/* Get MSR */
11114cf11afSPaul Mackerras	andi.	r4,r4,MSR_IS@l			/* TS=1? */
11214cf11afSPaul Mackerras	beq	wmmucr				/* If not, leave STS=0 */
11314cf11afSPaul Mackerras	oris	r3,r3,PPC44x_MMUCR_STS@h	/* Set STS=1 */
11414cf11afSPaul Mackerraswmmucr:	mtspr	SPRN_MMUCR,r3			/* Put MMUCR */
11514cf11afSPaul Mackerras	sync
11614cf11afSPaul Mackerras
11714cf11afSPaul Mackerras	bl	invstr				/* Find our address */
11814cf11afSPaul Mackerrasinvstr:	mflr	r5				/* Make it accessible */
11914cf11afSPaul Mackerras	tlbsx	r23,0,r5			/* Find entry we are in */
12014cf11afSPaul Mackerras	li	r4,0				/* Start at TLB entry 0 */
12114cf11afSPaul Mackerras	li	r3,0				/* Set PAGEID inval value */
12214cf11afSPaul Mackerras1:	cmpw	r23,r4				/* Is this our entry? */
12314cf11afSPaul Mackerras	beq	skpinv				/* If so, skip the inval */
12414cf11afSPaul Mackerras	tlbwe	r3,r4,PPC44x_TLB_PAGEID		/* If not, inval the entry */
12514cf11afSPaul Mackerrasskpinv:	addi	r4,r4,1				/* Increment */
12614cf11afSPaul Mackerras	cmpwi	r4,64				/* Are we done? */
12714cf11afSPaul Mackerras	bne	1b				/* If not, repeat */
12814cf11afSPaul Mackerras	isync					/* If so, context change */
12914cf11afSPaul Mackerras
13014cf11afSPaul Mackerras/*
13114cf11afSPaul Mackerras * Configure and load pinned entry into TLB slot 63.
13214cf11afSPaul Mackerras */
13314cf11afSPaul Mackerras
13457d7909eSDavid Gibson	lis	r3,PAGE_OFFSET@h
13557d7909eSDavid Gibson	ori	r3,r3,PAGE_OFFSET@l
13614cf11afSPaul Mackerras
13714cf11afSPaul Mackerras	/* Kernel is at the base of RAM */
13814cf11afSPaul Mackerras	li r4, 0			/* Load the kernel physical address */
13914cf11afSPaul Mackerras
14014cf11afSPaul Mackerras	/* Load the kernel PID = 0 */
14114cf11afSPaul Mackerras	li	r0,0
14214cf11afSPaul Mackerras	mtspr	SPRN_PID,r0
14314cf11afSPaul Mackerras	sync
14414cf11afSPaul Mackerras
14514cf11afSPaul Mackerras	/* Initialize MMUCR */
14614cf11afSPaul Mackerras	li	r5,0
14714cf11afSPaul Mackerras	mtspr	SPRN_MMUCR,r5
14814cf11afSPaul Mackerras	sync
14914cf11afSPaul Mackerras
15014cf11afSPaul Mackerras 	/* pageid fields */
15114cf11afSPaul Mackerras	clrrwi	r3,r3,10		/* Mask off the effective page number */
15214cf11afSPaul Mackerras	ori	r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M
15314cf11afSPaul Mackerras
15414cf11afSPaul Mackerras	/* xlat fields */
15514cf11afSPaul Mackerras	clrrwi	r4,r4,10		/* Mask off the real page number */
15614cf11afSPaul Mackerras					/* ERPN is 0 for first 4GB page */
15714cf11afSPaul Mackerras
15814cf11afSPaul Mackerras	/* attrib fields */
15914cf11afSPaul Mackerras	/* Added guarded bit to protect against speculative loads/stores */
16014cf11afSPaul Mackerras	li	r5,0
16114cf11afSPaul Mackerras	ori	r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G)
16214cf11afSPaul Mackerras
16314cf11afSPaul Mackerras        li      r0,63                    /* TLB slot 63 */
16414cf11afSPaul Mackerras
16514cf11afSPaul Mackerras	tlbwe	r3,r0,PPC44x_TLB_PAGEID	/* Load the pageid fields */
16614cf11afSPaul Mackerras	tlbwe	r4,r0,PPC44x_TLB_XLAT	/* Load the translation fields */
16714cf11afSPaul Mackerras	tlbwe	r5,r0,PPC44x_TLB_ATTRIB	/* Load the attrib/access fields */
16814cf11afSPaul Mackerras
16914cf11afSPaul Mackerras	/* Force context change */
17014cf11afSPaul Mackerras	mfmsr	r0
17114cf11afSPaul Mackerras	mtspr	SPRN_SRR1, r0
17214cf11afSPaul Mackerras	lis	r0,3f@h
17314cf11afSPaul Mackerras	ori	r0,r0,3f@l
17414cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r0
17514cf11afSPaul Mackerras	sync
17614cf11afSPaul Mackerras	rfi
17714cf11afSPaul Mackerras
17814cf11afSPaul Mackerras	/* If necessary, invalidate original entry we used */
17914cf11afSPaul Mackerras3:	cmpwi	r23,63
18014cf11afSPaul Mackerras	beq	4f
18114cf11afSPaul Mackerras	li	r6,0
18214cf11afSPaul Mackerras	tlbwe   r6,r23,PPC44x_TLB_PAGEID
18314cf11afSPaul Mackerras	isync
18414cf11afSPaul Mackerras
18514cf11afSPaul Mackerras4:
186d9b55a03SDavid Gibson#ifdef CONFIG_PPC_EARLY_DEBUG_44x
187d9b55a03SDavid Gibson	/* Add UART mapping for early debug. */
188d9b55a03SDavid Gibson
18914cf11afSPaul Mackerras 	/* pageid fields */
190d9b55a03SDavid Gibson	lis	r3,PPC44x_EARLY_DEBUG_VIRTADDR@h
191d9b55a03SDavid Gibson	ori	r3,r3,PPC44x_TLB_VALID|PPC44x_TLB_TS|PPC44x_TLB_64K
19214cf11afSPaul Mackerras
19314cf11afSPaul Mackerras	/* xlat fields */
194d9b55a03SDavid Gibson	lis	r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSLOW@h
195d9b55a03SDavid Gibson	ori	r4,r4,CONFIG_PPC_EARLY_DEBUG_44x_PHYSHIGH
19614cf11afSPaul Mackerras
19714cf11afSPaul Mackerras	/* attrib fields */
198d9b55a03SDavid Gibson	li	r5,(PPC44x_TLB_SW|PPC44x_TLB_SR|PPC44x_TLB_I|PPC44x_TLB_G)
199d9b55a03SDavid Gibson        li      r0,62                    /* TLB slot 0 */
20014cf11afSPaul Mackerras
201d9b55a03SDavid Gibson	tlbwe	r3,r0,PPC44x_TLB_PAGEID
202d9b55a03SDavid Gibson	tlbwe	r4,r0,PPC44x_TLB_XLAT
203d9b55a03SDavid Gibson	tlbwe	r5,r0,PPC44x_TLB_ATTRIB
20414cf11afSPaul Mackerras
20514cf11afSPaul Mackerras	/* Force context change */
20614cf11afSPaul Mackerras	isync
207d9b55a03SDavid Gibson#endif /* CONFIG_PPC_EARLY_DEBUG_44x */
20814cf11afSPaul Mackerras
20914cf11afSPaul Mackerras	/* Establish the interrupt vector offsets */
21014cf11afSPaul Mackerras	SET_IVOR(0,  CriticalInput);
21114cf11afSPaul Mackerras	SET_IVOR(1,  MachineCheck);
21214cf11afSPaul Mackerras	SET_IVOR(2,  DataStorage);
21314cf11afSPaul Mackerras	SET_IVOR(3,  InstructionStorage);
21414cf11afSPaul Mackerras	SET_IVOR(4,  ExternalInput);
21514cf11afSPaul Mackerras	SET_IVOR(5,  Alignment);
21614cf11afSPaul Mackerras	SET_IVOR(6,  Program);
21714cf11afSPaul Mackerras	SET_IVOR(7,  FloatingPointUnavailable);
21814cf11afSPaul Mackerras	SET_IVOR(8,  SystemCall);
21914cf11afSPaul Mackerras	SET_IVOR(9,  AuxillaryProcessorUnavailable);
22014cf11afSPaul Mackerras	SET_IVOR(10, Decrementer);
22114cf11afSPaul Mackerras	SET_IVOR(11, FixedIntervalTimer);
22214cf11afSPaul Mackerras	SET_IVOR(12, WatchdogTimer);
22314cf11afSPaul Mackerras	SET_IVOR(13, DataTLBError);
22414cf11afSPaul Mackerras	SET_IVOR(14, InstructionTLBError);
225eb0cd5fdSKumar Gala	SET_IVOR(15, DebugCrit);
22614cf11afSPaul Mackerras
22714cf11afSPaul Mackerras	/* Establish the interrupt vector base */
22814cf11afSPaul Mackerras	lis	r4,interrupt_base@h	/* IVPR only uses the high 16-bits */
22914cf11afSPaul Mackerras	mtspr	SPRN_IVPR,r4
23014cf11afSPaul Mackerras
23114cf11afSPaul Mackerras	/*
23214cf11afSPaul Mackerras	 * This is where the main kernel code starts.
23314cf11afSPaul Mackerras	 */
23414cf11afSPaul Mackerras
23514cf11afSPaul Mackerras	/* ptr to current */
23614cf11afSPaul Mackerras	lis	r2,init_task@h
23714cf11afSPaul Mackerras	ori	r2,r2,init_task@l
23814cf11afSPaul Mackerras
23914cf11afSPaul Mackerras	/* ptr to current thread */
24014cf11afSPaul Mackerras	addi	r4,r2,THREAD	/* init task's THREAD */
24114cf11afSPaul Mackerras	mtspr	SPRN_SPRG3,r4
24214cf11afSPaul Mackerras
24314cf11afSPaul Mackerras	/* stack */
24414cf11afSPaul Mackerras	lis	r1,init_thread_union@h
24514cf11afSPaul Mackerras	ori	r1,r1,init_thread_union@l
24614cf11afSPaul Mackerras	li	r0,0
24714cf11afSPaul Mackerras	stwu	r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
24814cf11afSPaul Mackerras
24914cf11afSPaul Mackerras	bl	early_init
25014cf11afSPaul Mackerras
25114cf11afSPaul Mackerras/*
25214cf11afSPaul Mackerras * Decide what sort of machine this is and initialize the MMU.
25314cf11afSPaul Mackerras */
25414cf11afSPaul Mackerras	mr	r3,r31
25514cf11afSPaul Mackerras	mr	r4,r30
25614cf11afSPaul Mackerras	mr	r5,r29
25714cf11afSPaul Mackerras	mr	r6,r28
25814cf11afSPaul Mackerras	mr	r7,r27
25914cf11afSPaul Mackerras	bl	machine_init
26014cf11afSPaul Mackerras	bl	MMU_init
26114cf11afSPaul Mackerras
26214cf11afSPaul Mackerras	/* Setup PTE pointers for the Abatron bdiGDB */
26314cf11afSPaul Mackerras	lis	r6, swapper_pg_dir@h
26414cf11afSPaul Mackerras	ori	r6, r6, swapper_pg_dir@l
26514cf11afSPaul Mackerras	lis	r5, abatron_pteptrs@h
26614cf11afSPaul Mackerras	ori	r5, r5, abatron_pteptrs@l
26714cf11afSPaul Mackerras	lis	r4, KERNELBASE@h
26814cf11afSPaul Mackerras	ori	r4, r4, KERNELBASE@l
26914cf11afSPaul Mackerras	stw	r5, 0(r4)	/* Save abatron_pteptrs at a fixed location */
27014cf11afSPaul Mackerras	stw	r6, 0(r5)
27114cf11afSPaul Mackerras
27214cf11afSPaul Mackerras	/* Let's move on */
27314cf11afSPaul Mackerras	lis	r4,start_kernel@h
27414cf11afSPaul Mackerras	ori	r4,r4,start_kernel@l
27514cf11afSPaul Mackerras	lis	r3,MSR_KERNEL@h
27614cf11afSPaul Mackerras	ori	r3,r3,MSR_KERNEL@l
27714cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r4
27814cf11afSPaul Mackerras	mtspr	SPRN_SRR1,r3
27914cf11afSPaul Mackerras	rfi			/* change context and jump to start_kernel */
28014cf11afSPaul Mackerras
28114cf11afSPaul Mackerras/*
28214cf11afSPaul Mackerras * Interrupt vector entry code
28314cf11afSPaul Mackerras *
28414cf11afSPaul Mackerras * The Book E MMUs are always on so we don't need to handle
28514cf11afSPaul Mackerras * interrupts in real mode as with previous PPC processors. In
28614cf11afSPaul Mackerras * this case we handle interrupts in the kernel virtual address
28714cf11afSPaul Mackerras * space.
28814cf11afSPaul Mackerras *
28914cf11afSPaul Mackerras * Interrupt vectors are dynamically placed relative to the
29014cf11afSPaul Mackerras * interrupt prefix as determined by the address of interrupt_base.
29114cf11afSPaul Mackerras * The interrupt vectors offsets are programmed using the labels
29214cf11afSPaul Mackerras * for each interrupt vector entry.
29314cf11afSPaul Mackerras *
29414cf11afSPaul Mackerras * Interrupt vectors must be aligned on a 16 byte boundary.
29514cf11afSPaul Mackerras * We align on a 32 byte cache line boundary for good measure.
29614cf11afSPaul Mackerras */
29714cf11afSPaul Mackerras
29814cf11afSPaul Mackerrasinterrupt_base:
29914cf11afSPaul Mackerras	/* Critical Input Interrupt */
300dc1c1ca3SStephen Rothwell	CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception)
30114cf11afSPaul Mackerras
30214cf11afSPaul Mackerras	/* Machine Check Interrupt */
303dc1c1ca3SStephen Rothwell	CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
30447c0bd1aSBenjamin Herrenschmidt	MCHECK_EXCEPTION(0x0210, MachineCheckA, machine_check_exception)
30514cf11afSPaul Mackerras
30614cf11afSPaul Mackerras	/* Data Storage Interrupt */
3071bc54c03SBenjamin Herrenschmidt	DATA_STORAGE_EXCEPTION
30814cf11afSPaul Mackerras
30914cf11afSPaul Mackerras		/* Instruction Storage Interrupt */
31014cf11afSPaul Mackerras	INSTRUCTION_STORAGE_EXCEPTION
31114cf11afSPaul Mackerras
31214cf11afSPaul Mackerras	/* External Input Interrupt */
31314cf11afSPaul Mackerras	EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE)
31414cf11afSPaul Mackerras
31514cf11afSPaul Mackerras	/* Alignment Interrupt */
31614cf11afSPaul Mackerras	ALIGNMENT_EXCEPTION
31714cf11afSPaul Mackerras
31814cf11afSPaul Mackerras	/* Program Interrupt */
31914cf11afSPaul Mackerras	PROGRAM_EXCEPTION
32014cf11afSPaul Mackerras
32114cf11afSPaul Mackerras	/* Floating Point Unavailable Interrupt */
32214cf11afSPaul Mackerras#ifdef CONFIG_PPC_FPU
32314cf11afSPaul Mackerras	FP_UNAVAILABLE_EXCEPTION
32414cf11afSPaul Mackerras#else
325dc1c1ca3SStephen Rothwell	EXCEPTION(0x2010, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE)
32614cf11afSPaul Mackerras#endif
32714cf11afSPaul Mackerras	/* System Call Interrupt */
32814cf11afSPaul Mackerras	START_EXCEPTION(SystemCall)
32914cf11afSPaul Mackerras	NORMAL_EXCEPTION_PROLOG
33014cf11afSPaul Mackerras	EXC_XFER_EE_LITE(0x0c00, DoSyscall)
33114cf11afSPaul Mackerras
33214cf11afSPaul Mackerras	/* Auxillary Processor Unavailable Interrupt */
333dc1c1ca3SStephen Rothwell	EXCEPTION(0x2020, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE)
33414cf11afSPaul Mackerras
33514cf11afSPaul Mackerras	/* Decrementer Interrupt */
33614cf11afSPaul Mackerras	DECREMENTER_EXCEPTION
33714cf11afSPaul Mackerras
33814cf11afSPaul Mackerras	/* Fixed Internal Timer Interrupt */
33914cf11afSPaul Mackerras	/* TODO: Add FIT support */
340dc1c1ca3SStephen Rothwell	EXCEPTION(0x1010, FixedIntervalTimer, unknown_exception, EXC_XFER_EE)
34114cf11afSPaul Mackerras
34214cf11afSPaul Mackerras	/* Watchdog Timer Interrupt */
34314cf11afSPaul Mackerras	/* TODO: Add watchdog support */
34414cf11afSPaul Mackerras#ifdef CONFIG_BOOKE_WDT
34514cf11afSPaul Mackerras	CRITICAL_EXCEPTION(0x1020, WatchdogTimer, WatchdogException)
34614cf11afSPaul Mackerras#else
347dc1c1ca3SStephen Rothwell	CRITICAL_EXCEPTION(0x1020, WatchdogTimer, unknown_exception)
34814cf11afSPaul Mackerras#endif
34914cf11afSPaul Mackerras
35014cf11afSPaul Mackerras	/* Data TLB Error Interrupt */
35114cf11afSPaul Mackerras	START_EXCEPTION(DataTLBError)
35214cf11afSPaul Mackerras	mtspr	SPRN_SPRG0, r10		/* Save some working registers */
35314cf11afSPaul Mackerras	mtspr	SPRN_SPRG1, r11
35414cf11afSPaul Mackerras	mtspr	SPRN_SPRG4W, r12
35514cf11afSPaul Mackerras	mtspr	SPRN_SPRG5W, r13
35614cf11afSPaul Mackerras	mfcr	r11
35714cf11afSPaul Mackerras	mtspr	SPRN_SPRG7W, r11
35814cf11afSPaul Mackerras	mfspr	r10, SPRN_DEAR		/* Get faulting address */
35914cf11afSPaul Mackerras
36014cf11afSPaul Mackerras	/* If we are faulting a kernel address, we have to use the
36114cf11afSPaul Mackerras	 * kernel page tables.
36214cf11afSPaul Mackerras	 */
3638a13c4f9SKumar Gala	lis	r11, PAGE_OFFSET@h
36414cf11afSPaul Mackerras	cmplw	r10, r11
36514cf11afSPaul Mackerras	blt+	3f
36614cf11afSPaul Mackerras	lis	r11, swapper_pg_dir@h
36714cf11afSPaul Mackerras	ori	r11, r11, swapper_pg_dir@l
36814cf11afSPaul Mackerras
36914cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
37014cf11afSPaul Mackerras	rlwinm	r12,r12,0,0,23		/* Clear TID */
37114cf11afSPaul Mackerras
37214cf11afSPaul Mackerras	b	4f
37314cf11afSPaul Mackerras
37414cf11afSPaul Mackerras	/* Get the PGD for the current thread */
37514cf11afSPaul Mackerras3:
37614cf11afSPaul Mackerras	mfspr	r11,SPRN_SPRG3
37714cf11afSPaul Mackerras	lwz	r11,PGDIR(r11)
37814cf11afSPaul Mackerras
37914cf11afSPaul Mackerras	/* Load PID into MMUCR TID */
38014cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
38114cf11afSPaul Mackerras	mfspr   r13,SPRN_PID		/* Get PID */
38214cf11afSPaul Mackerras	rlwimi	r12,r13,0,24,31		/* Set TID */
38314cf11afSPaul Mackerras
38414cf11afSPaul Mackerras4:
38514cf11afSPaul Mackerras	mtspr	SPRN_MMUCR,r12
38614cf11afSPaul Mackerras
3871bc54c03SBenjamin Herrenschmidt	/* Mask of required permission bits. Note that while we
3881bc54c03SBenjamin Herrenschmidt	 * do copy ESR:ST to _PAGE_RW position as trying to write
3891bc54c03SBenjamin Herrenschmidt	 * to an RO page is pretty common, we don't do it with
3901bc54c03SBenjamin Herrenschmidt	 * _PAGE_DIRTY. We could do it, but it's a fairly rare
3911bc54c03SBenjamin Herrenschmidt	 * event so I'd rather take the overhead when it happens
3921bc54c03SBenjamin Herrenschmidt	 * rather than adding an instruction here. We should measure
3931bc54c03SBenjamin Herrenschmidt	 * whether the whole thing is worth it in the first place
3941bc54c03SBenjamin Herrenschmidt	 * as we could avoid loading SPRN_ESR completely in the first
3951bc54c03SBenjamin Herrenschmidt	 * place...
3961bc54c03SBenjamin Herrenschmidt	 *
3971bc54c03SBenjamin Herrenschmidt	 * TODO: Is it worth doing that mfspr & rlwimi in the first
3981bc54c03SBenjamin Herrenschmidt	 *       place or can we save a couple of instructions here ?
3991bc54c03SBenjamin Herrenschmidt	 */
4001bc54c03SBenjamin Herrenschmidt	mfspr	r12,SPRN_ESR
4011bc54c03SBenjamin Herrenschmidt	li	r13,_PAGE_PRESENT|_PAGE_ACCESSED
4021bc54c03SBenjamin Herrenschmidt	rlwimi	r13,r12,10,30,30
4031bc54c03SBenjamin Herrenschmidt
4041bc54c03SBenjamin Herrenschmidt	/* Load the PTE */
405*ca9153a3SIlya Yanok	/* Compute pgdir/pmd offset */
406*ca9153a3SIlya Yanok	rlwinm  r12, r10, PPC44x_PGD_OFF_SHIFT, PPC44x_PGD_OFF_MASK_BIT, 29
40714cf11afSPaul Mackerras	lwzx	r11, r12, r11		/* Get pgd/pmd entry */
40814cf11afSPaul Mackerras	rlwinm.	r12, r11, 0, 0, 20	/* Extract pt base address */
40914cf11afSPaul Mackerras	beq	2f			/* Bail if no table */
41014cf11afSPaul Mackerras
411*ca9153a3SIlya Yanok	/* Compute pte address */
412*ca9153a3SIlya Yanok	rlwimi  r12, r10, PPC44x_PTE_ADD_SHIFT, PPC44x_PTE_ADD_MASK_BIT, 28
4131bc54c03SBenjamin Herrenschmidt	lwz	r11, 0(r12)		/* Get high word of pte entry */
4141bc54c03SBenjamin Herrenschmidt	lwz	r12, 4(r12)		/* Get low word of pte entry */
41514cf11afSPaul Mackerras
4161bc54c03SBenjamin Herrenschmidt	lis	r10,tlb_44x_index@ha
4171bc54c03SBenjamin Herrenschmidt
4181bc54c03SBenjamin Herrenschmidt	andc.	r13,r13,r12		/* Check permission */
4191bc54c03SBenjamin Herrenschmidt
4201bc54c03SBenjamin Herrenschmidt	/* Load the next available TLB index */
4211bc54c03SBenjamin Herrenschmidt	lwz	r13,tlb_44x_index@l(r10)
4221bc54c03SBenjamin Herrenschmidt
4231bc54c03SBenjamin Herrenschmidt	bne	2f			/* Bail if permission mismach */
4241bc54c03SBenjamin Herrenschmidt
4251bc54c03SBenjamin Herrenschmidt	/* Increment, rollover, and store TLB index */
4261bc54c03SBenjamin Herrenschmidt	addi	r13,r13,1
4271bc54c03SBenjamin Herrenschmidt
4281bc54c03SBenjamin Herrenschmidt	/* Compare with watermark (instruction gets patched) */
4291bc54c03SBenjamin Herrenschmidt	.globl tlb_44x_patch_hwater_D
4301bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_D:
4311bc54c03SBenjamin Herrenschmidt	cmpwi	0,r13,1			/* reserve entries */
4321bc54c03SBenjamin Herrenschmidt	ble	5f
4331bc54c03SBenjamin Herrenschmidt	li	r13,0
4341bc54c03SBenjamin Herrenschmidt5:
4351bc54c03SBenjamin Herrenschmidt	/* Store the next available TLB index */
4361bc54c03SBenjamin Herrenschmidt	stw	r13,tlb_44x_index@l(r10)
4371bc54c03SBenjamin Herrenschmidt
4381bc54c03SBenjamin Herrenschmidt	/* Re-load the faulting address */
4391bc54c03SBenjamin Herrenschmidt	mfspr	r10,SPRN_DEAR
44014cf11afSPaul Mackerras
44114cf11afSPaul Mackerras	 /* Jump to common tlb load */
44214cf11afSPaul Mackerras	b	finish_tlb_load
44314cf11afSPaul Mackerras
44414cf11afSPaul Mackerras2:
44514cf11afSPaul Mackerras	/* The bailout.  Restore registers to pre-exception conditions
44614cf11afSPaul Mackerras	 * and call the heavyweights to help us out.
44714cf11afSPaul Mackerras	 */
44814cf11afSPaul Mackerras	mfspr	r11, SPRN_SPRG7R
44914cf11afSPaul Mackerras	mtcr	r11
45014cf11afSPaul Mackerras	mfspr	r13, SPRN_SPRG5R
45114cf11afSPaul Mackerras	mfspr	r12, SPRN_SPRG4R
45214cf11afSPaul Mackerras	mfspr	r11, SPRN_SPRG1
45314cf11afSPaul Mackerras	mfspr	r10, SPRN_SPRG0
4541bc54c03SBenjamin Herrenschmidt	b	DataStorage
45514cf11afSPaul Mackerras
45614cf11afSPaul Mackerras	/* Instruction TLB Error Interrupt */
45714cf11afSPaul Mackerras	/*
45814cf11afSPaul Mackerras	 * Nearly the same as above, except we get our
45914cf11afSPaul Mackerras	 * information from different registers and bailout
46014cf11afSPaul Mackerras	 * to a different point.
46114cf11afSPaul Mackerras	 */
46214cf11afSPaul Mackerras	START_EXCEPTION(InstructionTLBError)
46314cf11afSPaul Mackerras	mtspr	SPRN_SPRG0, r10		/* Save some working registers */
46414cf11afSPaul Mackerras	mtspr	SPRN_SPRG1, r11
46514cf11afSPaul Mackerras	mtspr	SPRN_SPRG4W, r12
46614cf11afSPaul Mackerras	mtspr	SPRN_SPRG5W, r13
46714cf11afSPaul Mackerras	mfcr	r11
46814cf11afSPaul Mackerras	mtspr	SPRN_SPRG7W, r11
46914cf11afSPaul Mackerras	mfspr	r10, SPRN_SRR0		/* Get faulting address */
47014cf11afSPaul Mackerras
47114cf11afSPaul Mackerras	/* If we are faulting a kernel address, we have to use the
47214cf11afSPaul Mackerras	 * kernel page tables.
47314cf11afSPaul Mackerras	 */
4748a13c4f9SKumar Gala	lis	r11, PAGE_OFFSET@h
47514cf11afSPaul Mackerras	cmplw	r10, r11
47614cf11afSPaul Mackerras	blt+	3f
47714cf11afSPaul Mackerras	lis	r11, swapper_pg_dir@h
47814cf11afSPaul Mackerras	ori	r11, r11, swapper_pg_dir@l
47914cf11afSPaul Mackerras
48014cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
48114cf11afSPaul Mackerras	rlwinm	r12,r12,0,0,23		/* Clear TID */
48214cf11afSPaul Mackerras
48314cf11afSPaul Mackerras	b	4f
48414cf11afSPaul Mackerras
48514cf11afSPaul Mackerras	/* Get the PGD for the current thread */
48614cf11afSPaul Mackerras3:
48714cf11afSPaul Mackerras	mfspr	r11,SPRN_SPRG3
48814cf11afSPaul Mackerras	lwz	r11,PGDIR(r11)
48914cf11afSPaul Mackerras
49014cf11afSPaul Mackerras	/* Load PID into MMUCR TID */
49114cf11afSPaul Mackerras	mfspr	r12,SPRN_MMUCR
49214cf11afSPaul Mackerras	mfspr   r13,SPRN_PID		/* Get PID */
49314cf11afSPaul Mackerras	rlwimi	r12,r13,0,24,31		/* Set TID */
49414cf11afSPaul Mackerras
49514cf11afSPaul Mackerras4:
49614cf11afSPaul Mackerras	mtspr	SPRN_MMUCR,r12
49714cf11afSPaul Mackerras
4981bc54c03SBenjamin Herrenschmidt	/* Make up the required permissions */
4991bc54c03SBenjamin Herrenschmidt	li	r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_HWEXEC
5001bc54c03SBenjamin Herrenschmidt
501*ca9153a3SIlya Yanok	/* Compute pgdir/pmd offset */
502*ca9153a3SIlya Yanok	rlwinm 	r12, r10, PPC44x_PGD_OFF_SHIFT, PPC44x_PGD_OFF_MASK_BIT, 29
50314cf11afSPaul Mackerras	lwzx	r11, r12, r11		/* Get pgd/pmd entry */
50414cf11afSPaul Mackerras	rlwinm.	r12, r11, 0, 0, 20	/* Extract pt base address */
50514cf11afSPaul Mackerras	beq	2f			/* Bail if no table */
50614cf11afSPaul Mackerras
507*ca9153a3SIlya Yanok	/* Compute pte address */
508*ca9153a3SIlya Yanok	rlwimi	r12, r10, PPC44x_PTE_ADD_SHIFT, PPC44x_PTE_ADD_MASK_BIT, 28
5091bc54c03SBenjamin Herrenschmidt	lwz	r11, 0(r12)		/* Get high word of pte entry */
5101bc54c03SBenjamin Herrenschmidt	lwz	r12, 4(r12)		/* Get low word of pte entry */
51114cf11afSPaul Mackerras
5121bc54c03SBenjamin Herrenschmidt	lis	r10,tlb_44x_index@ha
5131bc54c03SBenjamin Herrenschmidt
5141bc54c03SBenjamin Herrenschmidt	andc.	r13,r13,r12		/* Check permission */
5151bc54c03SBenjamin Herrenschmidt
5161bc54c03SBenjamin Herrenschmidt	/* Load the next available TLB index */
5171bc54c03SBenjamin Herrenschmidt	lwz	r13,tlb_44x_index@l(r10)
5181bc54c03SBenjamin Herrenschmidt
5191bc54c03SBenjamin Herrenschmidt	bne	2f			/* Bail if permission mismach */
5201bc54c03SBenjamin Herrenschmidt
5211bc54c03SBenjamin Herrenschmidt	/* Increment, rollover, and store TLB index */
5221bc54c03SBenjamin Herrenschmidt	addi	r13,r13,1
5231bc54c03SBenjamin Herrenschmidt
5241bc54c03SBenjamin Herrenschmidt	/* Compare with watermark (instruction gets patched) */
5251bc54c03SBenjamin Herrenschmidt	.globl tlb_44x_patch_hwater_I
5261bc54c03SBenjamin Herrenschmidttlb_44x_patch_hwater_I:
5271bc54c03SBenjamin Herrenschmidt	cmpwi	0,r13,1			/* reserve entries */
5281bc54c03SBenjamin Herrenschmidt	ble	5f
5291bc54c03SBenjamin Herrenschmidt	li	r13,0
5301bc54c03SBenjamin Herrenschmidt5:
5311bc54c03SBenjamin Herrenschmidt	/* Store the next available TLB index */
5321bc54c03SBenjamin Herrenschmidt	stw	r13,tlb_44x_index@l(r10)
5331bc54c03SBenjamin Herrenschmidt
5341bc54c03SBenjamin Herrenschmidt	/* Re-load the faulting address */
5351bc54c03SBenjamin Herrenschmidt	mfspr	r10,SPRN_SRR0
53614cf11afSPaul Mackerras
53714cf11afSPaul Mackerras	/* Jump to common TLB load point */
53814cf11afSPaul Mackerras	b	finish_tlb_load
53914cf11afSPaul Mackerras
54014cf11afSPaul Mackerras2:
54114cf11afSPaul Mackerras	/* The bailout.  Restore registers to pre-exception conditions
54214cf11afSPaul Mackerras	 * and call the heavyweights to help us out.
54314cf11afSPaul Mackerras	 */
54414cf11afSPaul Mackerras	mfspr	r11, SPRN_SPRG7R
54514cf11afSPaul Mackerras	mtcr	r11
54614cf11afSPaul Mackerras	mfspr	r13, SPRN_SPRG5R
54714cf11afSPaul Mackerras	mfspr	r12, SPRN_SPRG4R
54814cf11afSPaul Mackerras	mfspr	r11, SPRN_SPRG1
54914cf11afSPaul Mackerras	mfspr	r10, SPRN_SPRG0
55014cf11afSPaul Mackerras	b	InstructionStorage
55114cf11afSPaul Mackerras
55214cf11afSPaul Mackerras	/* Debug Interrupt */
553eb0cd5fdSKumar Gala	DEBUG_CRIT_EXCEPTION
55414cf11afSPaul Mackerras
55514cf11afSPaul Mackerras/*
55614cf11afSPaul Mackerras * Local functions
55714cf11afSPaul Mackerras  */
55814cf11afSPaul Mackerras
55914cf11afSPaul Mackerras/*
56014cf11afSPaul Mackerras
56114cf11afSPaul Mackerras * Both the instruction and data TLB miss get to this
56214cf11afSPaul Mackerras * point to load the TLB.
56314cf11afSPaul Mackerras * 	r10 - EA of fault
5641bc54c03SBenjamin Herrenschmidt * 	r11 - PTE high word value
5651bc54c03SBenjamin Herrenschmidt *	r12 - PTE low word value
5661bc54c03SBenjamin Herrenschmidt *	r13 - TLB index
56714cf11afSPaul Mackerras *	MMUCR - loaded with proper value when we get here
56814cf11afSPaul Mackerras *	Upon exit, we reload everything and RFI.
56914cf11afSPaul Mackerras */
57014cf11afSPaul Mackerrasfinish_tlb_load:
5711bc54c03SBenjamin Herrenschmidt	/* Combine RPN & ERPN an write WS 0 */
572*ca9153a3SIlya Yanok	rlwimi	r11,r12,0,0,31-PAGE_SHIFT
5731bc54c03SBenjamin Herrenschmidt	tlbwe	r11,r13,PPC44x_TLB_XLAT
57414cf11afSPaul Mackerras
57514cf11afSPaul Mackerras	/*
5761bc54c03SBenjamin Herrenschmidt	 * Create WS1. This is the faulting address (EPN),
57714cf11afSPaul Mackerras	 * page size, and valid flag.
57814cf11afSPaul Mackerras	 */
579*ca9153a3SIlya Yanok	li	r11,PPC44x_TLB_VALID | PPC44x_TLBE_SIZE
580*ca9153a3SIlya Yanok	/* Insert valid and page size */
581*ca9153a3SIlya Yanok	rlwimi	r10,r11,0,PPC44x_PTE_ADD_MASK_BIT,31
58214cf11afSPaul Mackerras	tlbwe	r10,r13,PPC44x_TLB_PAGEID	/* Write PAGEID */
58314cf11afSPaul Mackerras
5841bc54c03SBenjamin Herrenschmidt	/* And WS 2 */
5851bc54c03SBenjamin Herrenschmidt	li	r10,0xf85			/* Mask to apply from PTE */
5861bc54c03SBenjamin Herrenschmidt	rlwimi	r10,r12,29,30,30		/* DIRTY -> SW position */
5871bc54c03SBenjamin Herrenschmidt	and	r11,r12,r10			/* Mask PTE bits to keep */
5881bc54c03SBenjamin Herrenschmidt	andi.	r10,r12,_PAGE_USER		/* User page ? */
5891bc54c03SBenjamin Herrenschmidt	beq	1f				/* nope, leave U bits empty */
5901bc54c03SBenjamin Herrenschmidt	rlwimi	r11,r11,3,26,28			/* yes, copy S bits to U */
5911bc54c03SBenjamin Herrenschmidt1:	tlbwe	r11,r13,PPC44x_TLB_ATTRIB	/* Write ATTRIB */
59214cf11afSPaul Mackerras
59314cf11afSPaul Mackerras	/* Done...restore registers and get out of here.
59414cf11afSPaul Mackerras	*/
59514cf11afSPaul Mackerras	mfspr	r11, SPRN_SPRG7R
59614cf11afSPaul Mackerras	mtcr	r11
59714cf11afSPaul Mackerras	mfspr	r13, SPRN_SPRG5R
59814cf11afSPaul Mackerras	mfspr	r12, SPRN_SPRG4R
59914cf11afSPaul Mackerras	mfspr	r11, SPRN_SPRG1
60014cf11afSPaul Mackerras	mfspr	r10, SPRN_SPRG0
60114cf11afSPaul Mackerras	rfi					/* Force context change */
60214cf11afSPaul Mackerras
60314cf11afSPaul Mackerras/*
60414cf11afSPaul Mackerras * Global functions
60514cf11afSPaul Mackerras */
60614cf11afSPaul Mackerras
60714cf11afSPaul Mackerras/*
60847c0bd1aSBenjamin Herrenschmidt * Adjust the machine check IVOR on 440A cores
60947c0bd1aSBenjamin Herrenschmidt */
61047c0bd1aSBenjamin Herrenschmidt_GLOBAL(__fixup_440A_mcheck)
61147c0bd1aSBenjamin Herrenschmidt	li	r3,MachineCheckA@l
61247c0bd1aSBenjamin Herrenschmidt	mtspr	SPRN_IVOR1,r3
61347c0bd1aSBenjamin Herrenschmidt	sync
61447c0bd1aSBenjamin Herrenschmidt	blr
61547c0bd1aSBenjamin Herrenschmidt
61647c0bd1aSBenjamin Herrenschmidt/*
61714cf11afSPaul Mackerras * extern void giveup_altivec(struct task_struct *prev)
61814cf11afSPaul Mackerras *
61914cf11afSPaul Mackerras * The 44x core does not have an AltiVec unit.
62014cf11afSPaul Mackerras */
62114cf11afSPaul Mackerras_GLOBAL(giveup_altivec)
62214cf11afSPaul Mackerras	blr
62314cf11afSPaul Mackerras
62414cf11afSPaul Mackerras/*
62514cf11afSPaul Mackerras * extern void giveup_fpu(struct task_struct *prev)
62614cf11afSPaul Mackerras *
62714cf11afSPaul Mackerras * The 44x core does not have an FPU.
62814cf11afSPaul Mackerras */
62914cf11afSPaul Mackerras#ifndef CONFIG_PPC_FPU
63014cf11afSPaul Mackerras_GLOBAL(giveup_fpu)
63114cf11afSPaul Mackerras	blr
63214cf11afSPaul Mackerras#endif
63314cf11afSPaul Mackerras
63414cf11afSPaul Mackerras_GLOBAL(set_context)
63514cf11afSPaul Mackerras
63614cf11afSPaul Mackerras#ifdef CONFIG_BDI_SWITCH
63714cf11afSPaul Mackerras	/* Context switch the PTE pointer for the Abatron BDI2000.
63814cf11afSPaul Mackerras	 * The PGDIR is the second parameter.
63914cf11afSPaul Mackerras	 */
64014cf11afSPaul Mackerras	lis	r5, abatron_pteptrs@h
64114cf11afSPaul Mackerras	ori	r5, r5, abatron_pteptrs@l
64214cf11afSPaul Mackerras	stw	r4, 0x4(r5)
64314cf11afSPaul Mackerras#endif
64414cf11afSPaul Mackerras	mtspr	SPRN_PID,r3
64514cf11afSPaul Mackerras	isync			/* Force context change */
64614cf11afSPaul Mackerras	blr
64714cf11afSPaul Mackerras
64814cf11afSPaul Mackerras/*
64914cf11afSPaul Mackerras * We put a few things here that have to be page-aligned. This stuff
65014cf11afSPaul Mackerras * goes at the beginning of the data segment, which is page-aligned.
65114cf11afSPaul Mackerras */
65214cf11afSPaul Mackerras	.data
653*ca9153a3SIlya Yanok	.align	PAGE_SHIFT
654ea703ce2SKumar Gala	.globl	sdata
655ea703ce2SKumar Galasdata:
656ea703ce2SKumar Gala	.globl	empty_zero_page
657ea703ce2SKumar Galaempty_zero_page:
658*ca9153a3SIlya Yanok	.space	PAGE_SIZE
65914cf11afSPaul Mackerras
66014cf11afSPaul Mackerras/*
66114cf11afSPaul Mackerras * To support >32-bit physical addresses, we use an 8KB pgdir.
66214cf11afSPaul Mackerras */
663ea703ce2SKumar Gala	.globl	swapper_pg_dir
664ea703ce2SKumar Galaswapper_pg_dir:
665bee86f14SKumar Gala	.space	PGD_TABLE_SIZE
66614cf11afSPaul Mackerras
66714cf11afSPaul Mackerras/*
66814cf11afSPaul Mackerras * Room for two PTE pointers, usually the kernel and current user pointers
66914cf11afSPaul Mackerras * to their respective root page table.
67014cf11afSPaul Mackerras */
67114cf11afSPaul Mackerrasabatron_pteptrs:
67214cf11afSPaul Mackerras	.space	8
673